blob: f2277c7dd6b24dfe36e671655d4d4df1bd38788a [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +02004 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Ron Rindjunsky1053d352008-05-05 10:22:43 +08005 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080026 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080027 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070033
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070034#include "iwl-debug.h"
35#include "iwl-csr.h"
36#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080037#include "iwl-io.h"
Avri Altman680073b2014-07-14 09:40:27 +030038#include "iwl-scd.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020039#include "iwl-op-mode.h"
Johannes Berg6468a012012-05-16 19:13:54 +020040#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020041/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020042#include "dvm/commands.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080043
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070044#define IWL_TX_CRC_SIZE 4
45#define IWL_TX_DELIMITER_SIZE 4
46
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020047/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
48 * DMA services
49 *
50 * Theory of operation
51 *
52 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
53 * of buffer descriptors, each of which points to one or more data buffers for
54 * the device to read from or fill. Driver and device exchange status of each
55 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
56 * entries in each circular buffer, to protect against confusing empty and full
57 * queue states.
58 *
59 * The device reads or writes the data in the queues via the device's several
60 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
61 *
62 * For Tx queue, there are low mark and high mark limits. If, after queuing
63 * the packet for Tx, free space become < low mark, Tx queue stopped. When
64 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
65 * Tx queue resumed.
66 *
67 ***************************************************/
68static int iwl_queue_space(const struct iwl_queue *q)
69{
Ido Yariva9b29242013-07-15 11:51:48 -040070 unsigned int max;
71 unsigned int used;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020072
Ido Yariva9b29242013-07-15 11:51:48 -040073 /*
74 * To avoid ambiguity between empty and completely full queues, there
Johannes Berg83f32a42014-04-24 09:57:40 +020075 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
76 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
77 * to reserve any queue entries for this purpose.
Ido Yariva9b29242013-07-15 11:51:48 -040078 */
Johannes Berg83f32a42014-04-24 09:57:40 +020079 if (q->n_window < TFD_QUEUE_SIZE_MAX)
Ido Yariva9b29242013-07-15 11:51:48 -040080 max = q->n_window;
81 else
Johannes Berg83f32a42014-04-24 09:57:40 +020082 max = TFD_QUEUE_SIZE_MAX - 1;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020083
Ido Yariva9b29242013-07-15 11:51:48 -040084 /*
Johannes Berg83f32a42014-04-24 09:57:40 +020085 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
86 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
Ido Yariva9b29242013-07-15 11:51:48 -040087 */
Johannes Berg83f32a42014-04-24 09:57:40 +020088 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
Ido Yariva9b29242013-07-15 11:51:48 -040089
90 if (WARN_ON(used > max))
91 return 0;
92
93 return max - used;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020094}
95
96/*
97 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
98 */
Johannes Berg83f32a42014-04-24 09:57:40 +020099static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200100{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200101 q->n_window = slots_num;
102 q->id = id;
103
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200104 /* slots_num must be power-of-two size, otherwise
105 * get_cmd_index is broken. */
106 if (WARN_ON(!is_power_of_2(slots_num)))
107 return -EINVAL;
108
109 q->low_mark = q->n_window / 4;
110 if (q->low_mark < 4)
111 q->low_mark = 4;
112
113 q->high_mark = q->n_window / 8;
114 if (q->high_mark < 2)
115 q->high_mark = 2;
116
117 q->write_ptr = 0;
118 q->read_ptr = 0;
119
120 return 0;
121}
122
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200123static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
124 struct iwl_dma_ptr *ptr, size_t size)
125{
126 if (WARN_ON(ptr->addr))
127 return -EINVAL;
128
129 ptr->addr = dma_alloc_coherent(trans->dev, size,
130 &ptr->dma, GFP_KERNEL);
131 if (!ptr->addr)
132 return -ENOMEM;
133 ptr->size = size;
134 return 0;
135}
136
137static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
138 struct iwl_dma_ptr *ptr)
139{
140 if (unlikely(!ptr->addr))
141 return;
142
143 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
144 memset(ptr, 0, sizeof(*ptr));
145}
146
147static void iwl_pcie_txq_stuck_timer(unsigned long data)
148{
149 struct iwl_txq *txq = (void *)data;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200150 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
151 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
152 u32 scd_sram_addr = trans_pcie->scd_base_addr +
153 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
154 u8 buf[16];
155 int i;
156
157 spin_lock(&txq->lock);
158 /* check if triggered erroneously */
159 if (txq->q.read_ptr == txq->q.write_ptr) {
160 spin_unlock(&txq->lock);
161 return;
162 }
163 spin_unlock(&txq->lock);
164
165 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200166 jiffies_to_msecs(txq->wd_timeout));
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200167 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
168 txq->q.read_ptr, txq->q.write_ptr);
169
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200170 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200171
172 iwl_print_hex_error(trans, buf, sizeof(buf));
173
174 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
175 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
176 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
177
178 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
179 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
180 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
181 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
182 u32 tbl_dw =
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200183 iwl_trans_read_mem32(trans,
184 trans_pcie->scd_base_addr +
185 SCD_TRANS_TBL_OFFSET_QUEUE(i));
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200186
187 if (i & 0x1)
188 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
189 else
190 tbl_dw = tbl_dw & 0x0000FFFF;
191
192 IWL_ERR(trans,
193 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
194 i, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +0200195 iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) &
196 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200197 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
198 }
199
Liad Kaufman4c9706d2014-04-27 16:46:09 +0300200 iwl_force_nmi(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200201}
202
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200203/*
204 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300205 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200206static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
207 struct iwl_txq *txq, u16 byte_cnt)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300208{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700209 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Johannes Berg20d3b642012-05-16 22:54:29 +0200210 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300211 int write_ptr = txq->q.write_ptr;
212 int txq_id = txq->q.id;
213 u8 sec_ctl = 0;
214 u8 sta_id = 0;
215 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
216 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700217 struct iwl_tx_cmd *tx_cmd =
Johannes Bergbf8440e2012-03-19 17:12:06 +0100218 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300219
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700220 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
221
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700222 sta_id = tx_cmd->sta_id;
223 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300224
225 switch (sec_ctl & TX_CMD_SEC_MSK) {
226 case TX_CMD_SEC_CCM:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200227 len += IEEE80211_CCMP_MIC_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300228 break;
229 case TX_CMD_SEC_TKIP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200230 len += IEEE80211_TKIP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300231 break;
232 case TX_CMD_SEC_WEP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200233 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300234 break;
235 }
236
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200237 if (trans_pcie->bc_table_dword)
238 len = DIV_ROUND_UP(len, 4);
239
Emmanuel Grumbach31f920b2015-07-02 14:53:02 +0300240 if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
241 return;
242
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200243 bc_ent = cpu_to_le16(len | (sta_id << 12));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300244
245 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
246
247 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
248 scd_bc_tbl[txq_id].
249 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
250}
251
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200252static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
253 struct iwl_txq *txq)
254{
255 struct iwl_trans_pcie *trans_pcie =
256 IWL_TRANS_GET_PCIE_TRANS(trans);
257 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
258 int txq_id = txq->q.id;
259 int read_ptr = txq->q.read_ptr;
260 u8 sta_id = 0;
261 __le16 bc_ent;
262 struct iwl_tx_cmd *tx_cmd =
263 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
264
265 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
266
267 if (txq_id != trans_pcie->cmd_queue)
268 sta_id = tx_cmd->sta_id;
269
270 bc_ent = cpu_to_le16(1 | (sta_id << 12));
271 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
272
273 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
274 scd_bc_tbl[txq_id].
275 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
276}
277
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200278/*
279 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800280 */
Johannes Bergea68f462014-02-27 14:36:55 +0100281static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
282 struct iwl_txq *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800283{
Emmanuel Grumbach23e76d12014-01-20 09:50:29 +0200284 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800285 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800286 int txq_id = txq->q.id;
287
Johannes Bergea68f462014-02-27 14:36:55 +0100288 lockdep_assert_held(&txq->lock);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800289
Eliad Peller50453882014-02-05 19:12:24 +0200290 /*
291 * explicitly wake up the NIC if:
292 * 1. shadow registers aren't enabled
293 * 2. NIC is woken up for CMD regardless of shadow outside this function
294 * 3. there is a chance that the NIC is asleep
295 */
296 if (!trans->cfg->base_params->shadow_reg_enable &&
297 txq_id != trans_pcie->cmd_queue &&
298 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800299 /*
Eliad Peller50453882014-02-05 19:12:24 +0200300 * wake up nic if it's powered down ...
301 * uCode will wake up, and interrupt us again, so next
302 * time we'll skip this part.
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800303 */
Eliad Peller50453882014-02-05 19:12:24 +0200304 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
305
306 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
307 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
308 txq_id, reg);
309 iwl_set_bit(trans, CSR_GP_CNTRL,
310 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergea68f462014-02-27 14:36:55 +0100311 txq->need_update = true;
Eliad Peller50453882014-02-05 19:12:24 +0200312 return;
313 }
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800314 }
Eliad Peller50453882014-02-05 19:12:24 +0200315
316 /*
317 * if not in power-save mode, uCode will never sleep when we're
318 * trying to tx (during RFKILL, we're not trying to tx).
319 */
320 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200321 if (!txq->block)
322 iwl_write32(trans, HBUS_TARG_WRPTR,
323 txq->q.write_ptr | (txq_id << 8));
Johannes Bergea68f462014-02-27 14:36:55 +0100324}
Eliad Peller50453882014-02-05 19:12:24 +0200325
Johannes Bergea68f462014-02-27 14:36:55 +0100326void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
327{
328 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
329 int i;
330
331 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
332 struct iwl_txq *txq = &trans_pcie->txq[i];
333
Emmanuel Grumbachd090f872014-05-13 08:10:51 +0300334 spin_lock_bh(&txq->lock);
Johannes Bergea68f462014-02-27 14:36:55 +0100335 if (trans_pcie->txq[i].need_update) {
336 iwl_pcie_txq_inc_wr_ptr(trans, txq);
337 trans_pcie->txq[i].need_update = false;
338 }
Emmanuel Grumbachd090f872014-05-13 08:10:51 +0300339 spin_unlock_bh(&txq->lock);
Johannes Bergea68f462014-02-27 14:36:55 +0100340 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800341}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800342
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200343static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
Johannes Berg214d14d2011-05-04 07:50:44 -0700344{
345 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
346
347 dma_addr_t addr = get_unaligned_le32(&tb->lo);
348 if (sizeof(dma_addr_t) > sizeof(u32))
349 addr |=
350 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
351
352 return addr;
353}
354
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200355static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
356 dma_addr_t addr, u16 len)
Johannes Berg214d14d2011-05-04 07:50:44 -0700357{
358 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
359 u16 hi_n_len = len << 4;
360
361 put_unaligned_le32(addr, &tb->lo);
362 if (sizeof(dma_addr_t) > sizeof(u32))
363 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
364
365 tb->hi_n_len = cpu_to_le16(hi_n_len);
366
367 tfd->num_tbs = idx + 1;
368}
369
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200370static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
Johannes Berg214d14d2011-05-04 07:50:44 -0700371{
372 return tfd->num_tbs & 0x1f;
373}
374
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200375static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
Johannes Berg98891752013-02-26 11:28:19 +0100376 struct iwl_cmd_meta *meta,
377 struct iwl_tfd *tfd)
Johannes Berg214d14d2011-05-04 07:50:44 -0700378{
Johannes Berg214d14d2011-05-04 07:50:44 -0700379 int i;
380 int num_tbs;
381
Johannes Berg214d14d2011-05-04 07:50:44 -0700382 /* Sanity check on number of chunks */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200383 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700384
385 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700386 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700387 /* @todo issue fatal error, it is quite serious situation */
388 return;
389 }
390
Johannes Berg38c0f3342013-02-27 13:18:50 +0100391 /* first TB is never freed - it's the scratchbuf data */
Johannes Berg214d14d2011-05-04 07:50:44 -0700392
Johannes Berg206eea72015-04-17 16:38:31 +0200393 for (i = 1; i < num_tbs; i++) {
394 if (meta->flags & BIT(i + CMD_TB_BITMAP_POS))
395 dma_unmap_page(trans->dev,
396 iwl_pcie_tfd_tb_get_addr(tfd, i),
397 iwl_pcie_tfd_tb_get_len(tfd, i),
398 DMA_TO_DEVICE);
399 else
400 dma_unmap_single(trans->dev,
401 iwl_pcie_tfd_tb_get_addr(tfd, i),
402 iwl_pcie_tfd_tb_get_len(tfd, i),
403 DMA_TO_DEVICE);
404 }
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200405 tfd->num_tbs = 0;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700406}
407
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200408/*
409 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700410 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700411 * @txq - tx queue
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200412 * @dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700413 *
414 * Does NOT advance any TFD circular buffer read/write indexes
415 * Does NOT free the TFD itself (which is within circular buffer)
416 */
Johannes Berg98891752013-02-26 11:28:19 +0100417static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700418{
419 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700420
Johannes Berg83f32a42014-04-24 09:57:40 +0200421 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
422 * idx is bounded by n_window
423 */
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200424 int rd_ptr = txq->q.read_ptr;
425 int idx = get_cmd_index(&txq->q, rd_ptr);
426
Johannes Berg015c15e2012-03-05 11:24:24 -0800427 lockdep_assert_held(&txq->lock);
428
Johannes Berg83f32a42014-04-24 09:57:40 +0200429 /* We have only q->n_window txq->entries, but we use
430 * TFD_QUEUE_SIZE_MAX tfds
431 */
Johannes Berg98891752013-02-26 11:28:19 +0100432 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
Johannes Berg214d14d2011-05-04 07:50:44 -0700433
434 /* free SKB */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100435 if (txq->entries) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700436 struct sk_buff *skb;
437
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200438 skb = txq->entries[idx].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700439
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700440 /* Can be called from irqs-disabled context
441 * If skb is not NULL, it means that the whole queue is being
442 * freed and that the queue is not empty - free the skb
443 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700444 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200445 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200446 txq->entries[idx].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700447 }
448 }
449}
450
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200451static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
Johannes Berg6d6e68f2014-04-23 19:00:56 +0200452 dma_addr_t addr, u16 len, bool reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700453{
454 struct iwl_queue *q;
455 struct iwl_tfd *tfd, *tfd_tmp;
456 u32 num_tbs;
457
458 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700459 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700460 tfd = &tfd_tmp[q->write_ptr];
461
462 if (reset)
463 memset(tfd, 0, sizeof(*tfd));
464
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200465 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700466
467 /* Each TFD can point to a maximum 20 Tx buffers */
468 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700469 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200470 IWL_NUM_OF_TBS);
Johannes Berg214d14d2011-05-04 07:50:44 -0700471 return -EINVAL;
472 }
473
Eliad Peller1092b9b2013-07-16 17:53:43 +0300474 if (WARN(addr & ~IWL_TX_DMA_MASK,
475 "Unaligned address = %llx\n", (unsigned long long)addr))
Johannes Berg214d14d2011-05-04 07:50:44 -0700476 return -EINVAL;
477
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200478 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
Johannes Berg214d14d2011-05-04 07:50:44 -0700479
Johannes Berg206eea72015-04-17 16:38:31 +0200480 return num_tbs;
Johannes Berg214d14d2011-05-04 07:50:44 -0700481}
482
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200483static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
484 struct iwl_txq *txq, int slots_num,
485 u32 txq_id)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800486{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200487 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
488 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100489 size_t scratchbuf_sz;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200490 int i;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800491
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200492 if (WARN_ON(txq->entries || txq->tfds))
493 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800494
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200495 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
496 (unsigned long)txq);
497 txq->trans_pcie = trans_pcie;
498
499 txq->q.n_window = slots_num;
500
501 txq->entries = kcalloc(slots_num,
502 sizeof(struct iwl_pcie_txq_entry),
503 GFP_KERNEL);
504
505 if (!txq->entries)
506 goto error;
507
508 if (txq_id == trans_pcie->cmd_queue)
509 for (i = 0; i < slots_num; i++) {
510 txq->entries[i].cmd =
511 kmalloc(sizeof(struct iwl_device_cmd),
512 GFP_KERNEL);
513 if (!txq->entries[i].cmd)
514 goto error;
515 }
516
517 /* Circular buffer of transmit frame descriptors (TFDs),
518 * shared with device */
519 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
520 &txq->q.dma_addr, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +0000521 if (!txq->tfds)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200522 goto error;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100523
524 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
525 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
526 sizeof(struct iwl_cmd_header) +
527 offsetof(struct iwl_tx_cmd, scratch));
528
529 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
530
531 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
532 &txq->scratchbufs_dma,
533 GFP_KERNEL);
534 if (!txq->scratchbufs)
535 goto err_free_tfds;
536
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200537 txq->q.id = txq_id;
538
539 return 0;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100540err_free_tfds:
541 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200542error:
543 if (txq->entries && txq_id == trans_pcie->cmd_queue)
544 for (i = 0; i < slots_num; i++)
545 kfree(txq->entries[i].cmd);
546 kfree(txq->entries);
547 txq->entries = NULL;
548
549 return -ENOMEM;
550
551}
552
553static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
554 int slots_num, u32 txq_id)
555{
556 int ret;
557
Johannes Berg43aa6162014-02-27 14:24:36 +0100558 txq->need_update = false;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200559
560 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
561 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
562 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
563
564 /* Initialize queue's high/low-water marks, and head/tail indexes */
Johannes Berg83f32a42014-04-24 09:57:40 +0200565 ret = iwl_queue_init(&txq->q, slots_num, txq_id);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200566 if (ret)
567 return ret;
568
569 spin_lock_init(&txq->lock);
570
571 /*
572 * Tell nic where to find circular buffer of Tx Frame Descriptors for
573 * given Tx queue, and enable the DMA channel used for that queue.
574 * Circular buffer (TFD queue in DRAM) physical base address */
575 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
576 txq->q.dma_addr >> 8);
577
578 return 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800579}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800580
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200581/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200582 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800583 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200584static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800585{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200586 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
587 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
588 struct iwl_queue *q = &txq->q;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800589
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200590 spin_lock_bh(&txq->lock);
591 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300592 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
593 txq_id, q->read_ptr);
Johannes Berg98891752013-02-26 11:28:19 +0100594 iwl_pcie_txq_free_tfd(trans, txq);
Johannes Berg83f32a42014-04-24 09:57:40 +0200595 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200596 }
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300597 txq->active = false;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200598 spin_unlock_bh(&txq->lock);
Emmanuel Grumbach8a487b12013-06-13 13:10:00 +0300599
600 /* just in case - this queue may have been stopped */
601 iwl_wake_queue(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200602}
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800603
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200604/*
605 * iwl_pcie_txq_free - Deallocate DMA queue.
606 * @txq: Transmit queue to deallocate.
607 *
608 * Empty queue by removing and destroying all BD's.
609 * Free all buffers.
610 * 0-fill, but do not free "txq" descriptor structure.
611 */
612static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
613{
614 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
615 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
616 struct device *dev = trans->dev;
617 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800618
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200619 if (WARN_ON(!txq))
620 return;
621
622 iwl_pcie_txq_unmap(trans, txq_id);
623
624 /* De-alloc array of command/tx buffers */
625 if (txq_id == trans_pcie->cmd_queue)
626 for (i = 0; i < txq->q.n_window; i++) {
Johannes Berg5d4185a2014-09-09 21:16:06 +0200627 kzfree(txq->entries[i].cmd);
628 kzfree(txq->entries[i].free_buf);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200629 }
630
631 /* De-alloc circular buffer of TFDs */
Johannes Berg83f32a42014-04-24 09:57:40 +0200632 if (txq->tfds) {
633 dma_free_coherent(dev,
634 sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
635 txq->tfds, txq->q.dma_addr);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100636 txq->q.dma_addr = 0;
Johannes Berg83f32a42014-04-24 09:57:40 +0200637 txq->tfds = NULL;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100638
639 dma_free_coherent(dev,
640 sizeof(*txq->scratchbufs) * txq->q.n_window,
641 txq->scratchbufs, txq->scratchbufs_dma);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200642 }
643
644 kfree(txq->entries);
645 txq->entries = NULL;
646
647 del_timer_sync(&txq->stuck_timer);
648
649 /* 0-fill queue descriptor structure */
650 memset(txq, 0, sizeof(*txq));
651}
652
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200653void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
654{
655 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg22dc3c92013-01-09 00:47:07 +0100656 int nq = trans->cfg->base_params->num_of_queues;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200657 int chan;
658 u32 reg_val;
Johannes Berg22dc3c92013-01-09 00:47:07 +0100659 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
660 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200661
662 /* make sure all queue are not stopped/used */
663 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
664 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
665
666 trans_pcie->scd_base_addr =
667 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
668
669 WARN_ON(scd_base_addr != 0 &&
670 scd_base_addr != trans_pcie->scd_base_addr);
671
Johannes Berg22dc3c92013-01-09 00:47:07 +0100672 /* reset context data, TX status and translation data */
673 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
674 SCD_CONTEXT_MEM_LOWER_BOUND,
675 NULL, clear_dwords);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200676
677 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
678 trans_pcie->scd_bc_tbls.dma >> 10);
679
680 /* The chain extension of the SCD doesn't work well. This feature is
681 * enabled by default by the HW, so we need to disable it manually.
682 */
Emmanuel Grumbache03bbb62014-04-13 10:49:16 +0300683 if (trans->cfg->base_params->scd_chain_ext_wa)
684 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200685
686 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200687 trans_pcie->cmd_fifo,
688 trans_pcie->cmd_q_wdg_timeout);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200689
690 /* Activate all Tx DMA/FIFO channels */
Avri Altman680073b2014-07-14 09:40:27 +0300691 iwl_scd_activate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200692
693 /* Enable DMA channel */
694 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
695 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
696 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
697 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
698
699 /* Update FH chicken bits */
700 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
701 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
702 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
703
704 /* Enable L1-Active */
Eran Harary3073d8c2013-12-29 14:09:59 +0200705 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
706 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
707 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200708}
709
Johannes Bergddaf5a52013-01-08 11:25:44 +0100710void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
711{
712 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
713 int txq_id;
714
715 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
716 txq_id++) {
717 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
718
719 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
720 txq->q.dma_addr >> 8);
721 iwl_pcie_txq_unmap(trans, txq_id);
722 txq->q.read_ptr = 0;
723 txq->q.write_ptr = 0;
724 }
725
726 /* Tell NIC where to find the "keep warm" buffer */
727 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
728 trans_pcie->kw.dma >> 4);
729
Emmanuel Grumbachcd8f4382015-01-29 21:34:00 +0200730 /*
731 * Send 0 as the scd_base_addr since the device may have be reset
732 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
733 * contain garbage.
734 */
735 iwl_pcie_tx_start(trans, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100736}
737
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200738static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
739{
740 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
741 unsigned long flags;
742 int ch, ret;
743 u32 mask = 0;
744
745 spin_lock(&trans_pcie->irq_lock);
746
747 if (!iwl_trans_grab_nic_access(trans, false, &flags))
748 goto out;
749
750 /* Stop each Tx DMA channel */
751 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
752 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
753 mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
754 }
755
756 /* Wait for DMA channels to be idle */
757 ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
758 if (ret < 0)
759 IWL_ERR(trans,
760 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
761 ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
762
763 iwl_trans_release_nic_access(trans, &flags);
764
765out:
766 spin_unlock(&trans_pcie->irq_lock);
767}
768
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200769/*
770 * iwl_pcie_tx_stop - Stop all Tx DMA channels
771 */
772int iwl_pcie_tx_stop(struct iwl_trans *trans)
773{
774 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200775 int txq_id;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200776
777 /* Turn off all Tx DMA fifos */
Avri Altman680073b2014-07-14 09:40:27 +0300778 iwl_scd_deactivate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200779
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200780 /* Turn off all Tx DMA channels */
781 iwl_pcie_tx_stop_fh(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200782
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +0200783 /*
784 * This function can be called before the op_mode disabled the
785 * queues. This happens when we have an rfkill interrupt.
786 * Since we stop Tx altogether - mark the queues as stopped.
787 */
788 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
789 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
790
791 /* This can happen: start_hw, stop_device */
792 if (!trans_pcie->txq)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200793 return 0;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200794
795 /* Unmap DMA from host system and free skb's */
796 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
797 txq_id++)
798 iwl_pcie_txq_unmap(trans, txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800799
800 return 0;
801}
802
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200803/*
804 * iwl_trans_tx_free - Free TXQ Context
805 *
806 * Destroy all TX DMA queues and structures
807 */
808void iwl_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300809{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200810 int txq_id;
811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300812
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200813 /* Tx queues */
814 if (trans_pcie->txq) {
815 for (txq_id = 0;
816 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
817 iwl_pcie_txq_free(trans, txq_id);
818 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300819
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200820 kfree(trans_pcie->txq);
821 trans_pcie->txq = NULL;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300822
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200823 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300824
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200825 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300826}
827
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200828/*
829 * iwl_pcie_tx_alloc - allocate TX context
830 * Allocate all Tx DMA structures and initialize them
831 */
832static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
833{
834 int ret;
835 int txq_id, slots_num;
836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
837
838 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
839 sizeof(struct iwlagn_scd_bc_tbl);
840
841 /*It is not allowed to alloc twice, so warn when this happens.
842 * We cannot rely on the previous allocation, so free and fail */
843 if (WARN_ON(trans_pcie->txq)) {
844 ret = -EINVAL;
845 goto error;
846 }
847
848 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
849 scd_bc_tbls_size);
850 if (ret) {
851 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
852 goto error;
853 }
854
855 /* Alloc keep-warm buffer */
856 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
857 if (ret) {
858 IWL_ERR(trans, "Keep Warm allocation failed\n");
859 goto error;
860 }
861
862 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
863 sizeof(struct iwl_txq), GFP_KERNEL);
864 if (!trans_pcie->txq) {
865 IWL_ERR(trans, "Not enough memory for txq\n");
Dan Carpenter2ab9ba02013-08-11 02:03:21 +0300866 ret = -ENOMEM;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200867 goto error;
868 }
869
870 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
871 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
872 txq_id++) {
873 slots_num = (txq_id == trans_pcie->cmd_queue) ?
874 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
875 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
876 slots_num, txq_id);
877 if (ret) {
878 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
879 goto error;
880 }
881 }
882
883 return 0;
884
885error:
886 iwl_pcie_tx_free(trans);
887
888 return ret;
889}
890int iwl_pcie_tx_init(struct iwl_trans *trans)
891{
892 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
893 int ret;
894 int txq_id, slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200895 bool alloc = false;
896
897 if (!trans_pcie->txq) {
898 ret = iwl_pcie_tx_alloc(trans);
899 if (ret)
900 goto error;
901 alloc = true;
902 }
903
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200904 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200905
906 /* Turn off all Tx DMA fifos */
Avri Altman680073b2014-07-14 09:40:27 +0300907 iwl_scd_deactivate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200908
909 /* Tell NIC where to find the "keep warm" buffer */
910 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
911 trans_pcie->kw.dma >> 4);
912
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200913 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200914
915 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
916 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
917 txq_id++) {
918 slots_num = (txq_id == trans_pcie->cmd_queue) ?
919 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
920 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
921 slots_num, txq_id);
922 if (ret) {
923 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
924 goto error;
925 }
926 }
927
Haim Dreyfuss94ce9e52015-06-14 11:17:07 +0300928 iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +0200929 if (trans->cfg->base_params->num_of_queues > 20)
930 iwl_set_bits_prph(trans, SCD_GP_CTRL,
931 SCD_GP_CTRL_ENABLE_31_QUEUES);
932
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200933 return 0;
934error:
935 /*Upon error, free only if we allocated something */
936 if (alloc)
937 iwl_pcie_tx_free(trans);
938 return ret;
939}
940
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200941static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200942{
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +0200943 lockdep_assert_held(&txq->lock);
944
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200945 if (!txq->wd_timeout)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200946 return;
947
948 /*
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +0200949 * station is asleep and we send data - that must
950 * be uAPSD or PS-Poll. Don't rearm the timer.
951 */
952 if (txq->frozen)
953 return;
954
955 /*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200956 * if empty delete timer, otherwise move timer forward
957 * since we're making progress on this queue
958 */
959 if (txq->q.read_ptr == txq->q.write_ptr)
960 del_timer(&txq->stuck_timer);
961 else
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200962 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200963}
964
965/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200966void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
967 struct sk_buff_head *skbs)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200968{
969 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
970 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
Johannes Berg83f32a42014-04-24 09:57:40 +0200971 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200972 struct iwl_queue *q = &txq->q;
973 int last_to_free;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200974
975 /* This function is not meant to release cmd queue*/
976 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200977 return;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200978
Johannes Berg2bfb5092012-12-27 21:43:48 +0100979 spin_lock_bh(&txq->lock);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200980
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300981 if (!txq->active) {
982 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
983 txq_id, ssn);
984 goto out;
985 }
986
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200987 if (txq->q.read_ptr == tfd_num)
988 goto out;
989
990 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
991 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200992
993 /*Since we free until index _not_ inclusive, the one before index is
994 * the last we will free. This one must be used */
Johannes Berg83f32a42014-04-24 09:57:40 +0200995 last_to_free = iwl_queue_dec_wrap(tfd_num);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200996
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200997 if (!iwl_queue_used(q, last_to_free)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200998 IWL_ERR(trans,
999 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
Johannes Berg83f32a42014-04-24 09:57:40 +02001000 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001001 q->write_ptr, q->read_ptr);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001002 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001003 }
1004
1005 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001006 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001007
1008 for (;
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001009 q->read_ptr != tfd_num;
Johannes Berg83f32a42014-04-24 09:57:40 +02001010 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001011
1012 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
1013 continue;
1014
1015 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
1016
1017 txq->entries[txq->q.read_ptr].skb = NULL;
1018
1019 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1020
Johannes Berg98891752013-02-26 11:28:19 +01001021 iwl_pcie_txq_free_tfd(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001022 }
1023
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001024 iwl_pcie_txq_progress(txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001025
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001026 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1027 iwl_wake_queue(trans, txq);
Eliad Peller7616f332014-11-20 17:33:43 +02001028
1029 if (q->read_ptr == q->write_ptr) {
1030 IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", q->id);
1031 iwl_trans_pcie_unref(trans);
1032 }
1033
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001034out:
Johannes Berg2bfb5092012-12-27 21:43:48 +01001035 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001036}
1037
Eliad Peller7616f332014-11-20 17:33:43 +02001038static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1039 const struct iwl_host_cmd *cmd)
Eliad Peller804d4c52014-11-20 14:36:26 +02001040{
1041 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1042 int ret;
1043
1044 lockdep_assert_held(&trans_pcie->reg_lock);
1045
Eliad Peller7616f332014-11-20 17:33:43 +02001046 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1047 !trans_pcie->ref_cmd_in_flight) {
1048 trans_pcie->ref_cmd_in_flight = true;
1049 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1050 iwl_trans_pcie_ref(trans);
1051 }
1052
Eliad Peller804d4c52014-11-20 14:36:26 +02001053 /*
1054 * wake up the NIC to make sure that the firmware will see the host
1055 * command - we will let the NIC sleep once all the host commands
1056 * returned. This needs to be done only on NICs that have
1057 * apmg_wake_up_wa set.
1058 */
Ilan Peerfc8a3502015-05-13 14:34:07 +03001059 if (trans->cfg->base_params->apmg_wake_up_wa &&
1060 !trans_pcie->cmd_hold_nic_awake) {
Eliad Peller804d4c52014-11-20 14:36:26 +02001061 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1062 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Eliad Peller804d4c52014-11-20 14:36:26 +02001063
1064 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1065 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1066 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1067 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1068 15000);
1069 if (ret < 0) {
1070 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1071 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Eliad Peller804d4c52014-11-20 14:36:26 +02001072 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1073 return -EIO;
1074 }
Ilan Peerfc8a3502015-05-13 14:34:07 +03001075 trans_pcie->cmd_hold_nic_awake = true;
Eliad Peller804d4c52014-11-20 14:36:26 +02001076 }
1077
1078 return 0;
1079}
1080
1081static int iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
1082{
1083 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1084
1085 lockdep_assert_held(&trans_pcie->reg_lock);
1086
Eliad Peller7616f332014-11-20 17:33:43 +02001087 if (trans_pcie->ref_cmd_in_flight) {
1088 trans_pcie->ref_cmd_in_flight = false;
1089 IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
1090 iwl_trans_pcie_unref(trans);
1091 }
1092
Ilan Peerfc8a3502015-05-13 14:34:07 +03001093 if (trans->cfg->base_params->apmg_wake_up_wa) {
1094 if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
1095 return 0;
Eliad Peller804d4c52014-11-20 14:36:26 +02001096
Ilan Peerfc8a3502015-05-13 14:34:07 +03001097 trans_pcie->cmd_hold_nic_awake = false;
Eliad Peller804d4c52014-11-20 14:36:26 +02001098 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
Ilan Peerfc8a3502015-05-13 14:34:07 +03001099 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1100 }
Eliad Peller804d4c52014-11-20 14:36:26 +02001101 return 0;
1102}
1103
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001104/*
1105 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1106 *
1107 * When FW advances 'R' index, all entries between old and new 'R' index
1108 * need to be reclaimed. As result, some free space forms. If there is
1109 * enough free space (> low mark), wake the stack that feeds us.
1110 */
1111static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1112{
1113 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1114 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1115 struct iwl_queue *q = &txq->q;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001116 unsigned long flags;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001117 int nfreed = 0;
1118
1119 lockdep_assert_held(&txq->lock);
1120
Johannes Berg83f32a42014-04-24 09:57:40 +02001121 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001122 IWL_ERR(trans,
1123 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
Johannes Berg83f32a42014-04-24 09:57:40 +02001124 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001125 q->write_ptr, q->read_ptr);
1126 return;
1127 }
1128
Johannes Berg83f32a42014-04-24 09:57:40 +02001129 for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
1130 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001131
1132 if (nfreed++ > 0) {
1133 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1134 idx, q->write_ptr, q->read_ptr);
Liad Kaufman4c9706d2014-04-27 16:46:09 +03001135 iwl_force_nmi(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001136 }
1137 }
1138
Eliad Peller804d4c52014-11-20 14:36:26 +02001139 if (q->read_ptr == q->write_ptr) {
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001140 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Eliad Peller804d4c52014-11-20 14:36:26 +02001141 iwl_pcie_clear_cmd_in_flight(trans);
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001142 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1143 }
1144
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001145 iwl_pcie_txq_progress(txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001146}
1147
1148static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001149 u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001150{
Johannes Berg20d3b642012-05-16 22:54:29 +02001151 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001152 u32 tbl_dw_addr;
1153 u32 tbl_dw;
1154 u16 scd_q2ratid;
1155
1156 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1157
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001158 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001159 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1160
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001161 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001162
1163 if (txq_id & 0x1)
1164 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1165 else
1166 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1167
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001168 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001169
1170 return 0;
1171}
1172
Emmanuel Grumbachbd5f6a32013-04-28 14:05:22 +03001173/* Receiver address (actually, Rx station's index into station table),
1174 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1175#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1176
Johannes Bergfea77952014-08-01 11:58:47 +02001177void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001178 const struct iwl_trans_txq_scd_cfg *cfg,
1179 unsigned int wdg_timeout)
Johannes Berg70a18c52012-03-05 11:24:44 -08001180{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001181 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001182 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
Johannes Bergd4578ea2014-08-01 12:17:40 +02001183 int fifo = -1;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001184
Johannes Berg9eae88f2012-03-15 13:26:52 -07001185 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1186 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001187
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001188 txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1189
Johannes Bergd4578ea2014-08-01 12:17:40 +02001190 if (cfg) {
1191 fifo = cfg->fifo;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001192
Avri Altman002a9e22014-07-24 19:25:10 +03001193 /* Disable the scheduler prior configuring the cmd queue */
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001194 if (txq_id == trans_pcie->cmd_queue &&
1195 trans_pcie->scd_set_active)
Avri Altman002a9e22014-07-24 19:25:10 +03001196 iwl_scd_enable_set_active(trans, 0);
1197
Johannes Bergd4578ea2014-08-01 12:17:40 +02001198 /* Stop this Tx queue before configuring it */
1199 iwl_scd_txq_set_inactive(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001200
Johannes Bergd4578ea2014-08-01 12:17:40 +02001201 /* Set this queue as a chain-building queue unless it is CMD */
1202 if (txq_id != trans_pcie->cmd_queue)
1203 iwl_scd_txq_set_chain(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001204
Johannes Berg64ba8932014-08-01 13:33:46 +02001205 if (cfg->aggregate) {
Johannes Bergd4578ea2014-08-01 12:17:40 +02001206 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001207
Johannes Bergd4578ea2014-08-01 12:17:40 +02001208 /* Map receiver-address / traffic-ID to this queue */
1209 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
Emmanuel Grumbachf4772522013-07-24 14:15:21 +03001210
Johannes Bergd4578ea2014-08-01 12:17:40 +02001211 /* enable aggregations for the queue */
1212 iwl_scd_txq_enable_agg(trans, txq_id);
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001213 txq->ampdu = true;
Johannes Bergd4578ea2014-08-01 12:17:40 +02001214 } else {
1215 /*
1216 * disable aggregations for the queue, this will also
1217 * make the ra_tid mapping configuration irrelevant
1218 * since it is now a non-AGG queue.
1219 */
1220 iwl_scd_txq_disable_agg(trans, txq_id);
1221
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001222 ssn = txq->q.read_ptr;
Johannes Bergd4578ea2014-08-01 12:17:40 +02001223 }
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001224 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001225
1226 /* Place first TFD at index corresponding to start sequence number.
1227 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001228 txq->q.read_ptr = (ssn & 0xff);
1229 txq->q.write_ptr = (ssn & 0xff);
Emmanuel Grumbach0294d9e2015-01-05 16:52:55 +02001230 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1231 (ssn & 0xff) | (txq_id << 8));
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001232
Johannes Bergd4578ea2014-08-01 12:17:40 +02001233 if (cfg) {
1234 u8 frame_limit = cfg->frame_limit;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001235
Johannes Bergd4578ea2014-08-01 12:17:40 +02001236 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1237
1238 /* Set up Tx window size and frame limit for this queue */
1239 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1240 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1241 iwl_trans_write_mem32(trans,
1242 trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -07001243 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1244 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
Johannes Bergd4578ea2014-08-01 12:17:40 +02001245 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
Johannes Berg9eae88f2012-03-15 13:26:52 -07001246 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
Johannes Bergd4578ea2014-08-01 12:17:40 +02001247 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001248
Johannes Bergd4578ea2014-08-01 12:17:40 +02001249 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1250 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1251 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1252 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1253 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1254 SCD_QUEUE_STTS_REG_MSK);
Avri Altman002a9e22014-07-24 19:25:10 +03001255
1256 /* enable the scheduler for this queue (only) */
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001257 if (txq_id == trans_pcie->cmd_queue &&
1258 trans_pcie->scd_set_active)
Avri Altman002a9e22014-07-24 19:25:10 +03001259 iwl_scd_enable_set_active(trans, BIT(txq_id));
Emmanuel Grumbach0294d9e2015-01-05 16:52:55 +02001260
1261 IWL_DEBUG_TX_QUEUES(trans,
1262 "Activate queue %d on FIFO %d WrPtr: %d\n",
1263 txq_id, fifo, ssn & 0xff);
1264 } else {
1265 IWL_DEBUG_TX_QUEUES(trans,
1266 "Activate queue %d WrPtr: %d\n",
1267 txq_id, ssn & 0xff);
Johannes Bergd4578ea2014-08-01 12:17:40 +02001268 }
1269
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001270 txq->active = true;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001271}
1272
Johannes Bergd4578ea2014-08-01 12:17:40 +02001273void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1274 bool configure_scd)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001275{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001276 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001277 u32 stts_addr = trans_pcie->scd_base_addr +
1278 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1279 static const u32 zero_val[4] = {};
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001280
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001281 trans_pcie->txq[txq_id].frozen_expiry_remainder = 0;
1282 trans_pcie->txq[txq_id].frozen = false;
1283
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +02001284 /*
1285 * Upon HW Rfkill - we stop the device, and then stop the queues
1286 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1287 * allow the op_mode to call txq_disable after it already called
1288 * stop_device.
1289 */
Johannes Berg9eae88f2012-03-15 13:26:52 -07001290 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +02001291 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1292 "queue %d not used", txq_id);
Johannes Berg9eae88f2012-03-15 13:26:52 -07001293 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +02001294 }
1295
Johannes Bergd4578ea2014-08-01 12:17:40 +02001296 if (configure_scd) {
1297 iwl_scd_txq_set_inactive(trans, txq_id);
Emmanuel Grumbachac928f82012-10-14 16:36:36 +02001298
Johannes Bergd4578ea2014-08-01 12:17:40 +02001299 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1300 ARRAY_SIZE(zero_val));
1301 }
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001302
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001303 iwl_pcie_txq_unmap(trans, txq_id);
Johannes Berg68972c42013-06-11 19:05:27 +02001304 trans_pcie->txq[txq_id].ampdu = false;
Emmanuel Grumbach6c3fd3f2012-10-18 12:38:37 +02001305
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001306 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001307}
1308
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001309/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1310
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001311/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001312 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001313 * @priv: device private data point
Eliad Pellere89044d2013-07-16 17:33:26 +03001314 * @cmd: a pointer to the ucode command structure
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001315 *
Eliad Pellere89044d2013-07-16 17:33:26 +03001316 * The function returns < 0 values to indicate the operation
1317 * failed. On success, it returns the index (>= 0) of command in the
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001318 * command queue.
1319 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001320static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1321 struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001322{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001323 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001324 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001325 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -07001326 struct iwl_device_cmd *out_cmd;
1327 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001328 unsigned long flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001329 void *dup_buf = NULL;
Tomas Winklerf3674222008-08-04 16:00:44 +08001330 dma_addr_t phys_addr;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001331 int idx;
Johannes Berg38c0f3342013-02-27 13:18:50 +01001332 u16 copy_size, cmd_size, scratch_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001333 bool had_nocopy = false;
Aviya Erenfeldab021652015-06-09 16:45:52 +03001334 u8 group_id = iwl_cmd_groupid(cmd->id);
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001335 int i, ret;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001336 u32 cmd_pos;
Johannes Berg1afbfb62013-02-26 11:32:26 +01001337 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1338 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001339
Johannes Berg88742c92015-06-30 15:31:22 +02001340 if (WARN(!trans_pcie->wide_cmd_header &&
1341 group_id > IWL_ALWAYS_LONG_GROUP,
Aviya Erenfeldab021652015-06-09 16:45:52 +03001342 "unsupported wide command %#x\n", cmd->id))
1343 return -EINVAL;
1344
1345 if (group_id != 0) {
1346 copy_size = sizeof(struct iwl_cmd_header_wide);
1347 cmd_size = sizeof(struct iwl_cmd_header_wide);
1348 } else {
1349 copy_size = sizeof(struct iwl_cmd_header);
1350 cmd_size = sizeof(struct iwl_cmd_header);
1351 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001352
1353 /* need one for the header if the first is NOCOPY */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001354 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001355
Johannes Berg1afbfb62013-02-26 11:32:26 +01001356 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001357 cmddata[i] = cmd->data[i];
1358 cmdlen[i] = cmd->len[i];
1359
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001360 if (!cmd->len[i])
1361 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001362
Johannes Berg38c0f3342013-02-27 13:18:50 +01001363 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1364 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1365 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001366
1367 if (copy > cmdlen[i])
1368 copy = cmdlen[i];
1369 cmdlen[i] -= copy;
1370 cmddata[i] += copy;
1371 copy_size += copy;
1372 }
1373
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001374 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1375 had_nocopy = true;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001376 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1377 idx = -EINVAL;
1378 goto free_dup_buf;
1379 }
1380 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1381 /*
1382 * This is also a chunk that isn't copied
1383 * to the static buffer so set had_nocopy.
1384 */
1385 had_nocopy = true;
1386
1387 /* only allowed once */
1388 if (WARN_ON(dup_buf)) {
1389 idx = -EINVAL;
1390 goto free_dup_buf;
1391 }
1392
Johannes Berg8a964f42013-02-25 16:01:34 +01001393 dup_buf = kmemdup(cmddata[i], cmdlen[i],
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001394 GFP_ATOMIC);
1395 if (!dup_buf)
1396 return -ENOMEM;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001397 } else {
1398 /* NOCOPY must not be followed by normal! */
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001399 if (WARN_ON(had_nocopy)) {
1400 idx = -EINVAL;
1401 goto free_dup_buf;
1402 }
Johannes Berg8a964f42013-02-25 16:01:34 +01001403 copy_size += cmdlen[i];
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001404 }
1405 cmd_size += cmd->len[i];
1406 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001407
Johannes Berg3e41ace2011-04-18 09:12:37 -07001408 /*
1409 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001410 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1411 * allocated into separate TFDs, then we will need to
1412 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -07001413 */
Johannes Berg2a79e452012-09-26 13:32:13 +02001414 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1415 "Command %s (%#x) is too large (%d bytes)\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001416 iwl_get_cmd_string(trans, cmd->id),
1417 cmd->id, copy_size)) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001418 idx = -EINVAL;
1419 goto free_dup_buf;
1420 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001421
Johannes Berg015c15e2012-03-05 11:24:24 -08001422 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001423
Johannes Bergc2acea82009-07-24 11:13:05 -07001424 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -08001425 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001426
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001427 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -08001428 iwl_op_mode_cmd_queue_full(trans->op_mode);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001429 idx = -ENOSPC;
1430 goto free_dup_buf;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001431 }
1432
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001433 idx = get_cmd_index(q, q->write_ptr);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001434 out_cmd = txq->entries[idx].cmd;
1435 out_meta = &txq->entries[idx].meta;
Johannes Bergc2acea82009-07-24 11:13:05 -07001436
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001437 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001438 if (cmd->flags & CMD_WANT_SKB)
1439 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001440
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001441 /* set up the header */
Aviya Erenfeldab021652015-06-09 16:45:52 +03001442 if (group_id != 0) {
1443 out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1444 out_cmd->hdr_wide.group_id = group_id;
1445 out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1446 out_cmd->hdr_wide.length =
1447 cpu_to_le16(cmd_size -
1448 sizeof(struct iwl_cmd_header_wide));
1449 out_cmd->hdr_wide.reserved = 0;
1450 out_cmd->hdr_wide.sequence =
1451 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1452 INDEX_TO_SEQ(q->write_ptr));
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001453
Aviya Erenfeldab021652015-06-09 16:45:52 +03001454 cmd_pos = sizeof(struct iwl_cmd_header_wide);
1455 copy_size = sizeof(struct iwl_cmd_header_wide);
1456 } else {
1457 out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1458 out_cmd->hdr.sequence =
1459 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1460 INDEX_TO_SEQ(q->write_ptr));
1461 out_cmd->hdr.group_id = 0;
1462
1463 cmd_pos = sizeof(struct iwl_cmd_header);
1464 copy_size = sizeof(struct iwl_cmd_header);
1465 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001466
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001467 /* and copy the data that needs to be copied */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001468 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg4d075002014-04-24 10:41:31 +02001469 int copy;
Johannes Berg8a964f42013-02-25 16:01:34 +01001470
Emmanuel Grumbachcc904c72013-03-14 08:35:06 +02001471 if (!cmd->len[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001472 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001473
Johannes Berg4d075002014-04-24 10:41:31 +02001474 /* copy everything if not nocopy/dup */
1475 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1476 IWL_HCMD_DFL_DUP))) {
1477 copy = cmd->len[i];
1478
1479 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1480 cmd_pos += copy;
1481 copy_size += copy;
1482 continue;
1483 }
1484
1485 /*
1486 * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied
1487 * in total (for the scratchbuf handling), but copy up to what
1488 * we can fit into the payload for debug dump purposes.
1489 */
1490 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1491
1492 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1493 cmd_pos += copy;
1494
1495 /* However, treat copy_size the proper way, we need it below */
Johannes Berg38c0f3342013-02-27 13:18:50 +01001496 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1497 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001498
1499 if (copy > cmd->len[i])
1500 copy = cmd->len[i];
Johannes Berg8a964f42013-02-25 16:01:34 +01001501 copy_size += copy;
1502 }
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001503 }
1504
Johannes Bergd9fb6462012-03-26 08:23:39 -07001505 IWL_DEBUG_HC(trans,
Aviya Erenfeldab021652015-06-09 16:45:52 +03001506 "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001507 iwl_get_cmd_string(trans, cmd->id),
Aviya Erenfeldab021652015-06-09 16:45:52 +03001508 group_id, out_cmd->hdr.cmd,
1509 le16_to_cpu(out_cmd->hdr.sequence),
Johannes Berg20d3b642012-05-16 22:54:29 +02001510 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001511
Johannes Berg38c0f3342013-02-27 13:18:50 +01001512 /* start the TFD with the scratchbuf */
1513 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1514 memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1515 iwl_pcie_txq_build_tfd(trans, txq,
1516 iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001517 scratch_size, true);
Johannes Berg8a964f42013-02-25 16:01:34 +01001518
Johannes Berg38c0f3342013-02-27 13:18:50 +01001519 /* map first command fragment, if any remains */
1520 if (copy_size > scratch_size) {
1521 phys_addr = dma_map_single(trans->dev,
1522 ((u8 *)&out_cmd->hdr) + scratch_size,
1523 copy_size - scratch_size,
1524 DMA_TO_DEVICE);
1525 if (dma_mapping_error(trans->dev, phys_addr)) {
1526 iwl_pcie_tfd_unmap(trans, out_meta,
1527 &txq->tfds[q->write_ptr]);
1528 idx = -ENOMEM;
1529 goto out;
1530 }
1531
1532 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001533 copy_size - scratch_size, false);
Johannes Berg2c46f722011-04-28 07:27:10 -07001534 }
1535
Johannes Berg8a964f42013-02-25 16:01:34 +01001536 /* map the remaining (adjusted) nocopy/dup fragments */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001537 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001538 const void *data = cmddata[i];
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001539
Johannes Berg8a964f42013-02-25 16:01:34 +01001540 if (!cmdlen[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001541 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001542 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1543 IWL_HCMD_DFL_DUP)))
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001544 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001545 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1546 data = dup_buf;
1547 phys_addr = dma_map_single(trans->dev, (void *)data,
Johannes Berg98891752013-02-26 11:28:19 +01001548 cmdlen[i], DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001549 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001550 iwl_pcie_tfd_unmap(trans, out_meta,
Johannes Berg98891752013-02-26 11:28:19 +01001551 &txq->tfds[q->write_ptr]);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001552 idx = -ENOMEM;
1553 goto out;
1554 }
1555
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001556 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001557 }
Reinette Chatredf833b12009-04-21 10:55:48 -07001558
Johannes Berg206eea72015-04-17 16:38:31 +02001559 BUILD_BUG_ON(IWL_NUM_OF_TBS + CMD_TB_BITMAP_POS >
1560 sizeof(out_meta->flags) * BITS_PER_BYTE);
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -07001561 out_meta->flags = cmd->flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001562 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
Johannes Berg5d4185a2014-09-09 21:16:06 +02001563 kzfree(txq->entries[idx].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001564 txq->entries[idx].free_buf = dup_buf;
Johannes Berg2c46f722011-04-28 07:27:10 -07001565
Aviya Erenfeldab021652015-06-09 16:45:52 +03001566 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
Reinette Chatredf833b12009-04-21 10:55:48 -07001567
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001568 /* start timer if queue currently empty */
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001569 if (q->read_ptr == q->write_ptr && txq->wd_timeout)
1570 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001571
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001572 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Eliad Peller7616f332014-11-20 17:33:43 +02001573 ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
Eliad Peller804d4c52014-11-20 14:36:26 +02001574 if (ret < 0) {
1575 idx = ret;
1576 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1577 goto out;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001578 }
1579
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001580 /* Increment and update queue's write index */
Johannes Berg83f32a42014-04-24 09:57:40 +02001581 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001582 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001583
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001584 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1585
Johannes Berg2c46f722011-04-28 07:27:10 -07001586 out:
Johannes Berg015c15e2012-03-05 11:24:24 -08001587 spin_unlock_bh(&txq->lock);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001588 free_dup_buf:
1589 if (idx < 0)
1590 kfree(dup_buf);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001591 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001592}
1593
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001594/*
1595 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
Tomas Winkler17b88922008-05-29 16:35:12 +08001596 * @rxb: Rx buffer to reclaim
Tomas Winkler17b88922008-05-29 16:35:12 +08001597 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001598void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +02001599 struct iwl_rx_cmd_buffer *rxb)
Tomas Winkler17b88922008-05-29 16:35:12 +08001600{
Zhu Yi2f301222009-10-09 17:19:45 +08001601 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001602 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
Sharon Dvir39bdb172015-10-15 18:18:09 +03001603 u8 group_id = iwl_cmd_groupid(pkt->hdr.group_id);
1604 u32 cmd_id;
Tomas Winkler17b88922008-05-29 16:35:12 +08001605 int txq_id = SEQ_TO_QUEUE(sequence);
1606 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001607 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -07001608 struct iwl_device_cmd *cmd;
1609 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001610 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001611 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +08001612
1613 /* If a Tx command is being handled and it isn't in the actual
1614 * command queue then there a command routing bug has been introduced
1615 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001616 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +02001617 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001618 txq_id, trans_pcie->cmd_queue, sequence,
1619 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1620 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001621 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001622 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001623 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001624
Johannes Berg2bfb5092012-12-27 21:43:48 +01001625 spin_lock_bh(&txq->lock);
Johannes Berg015c15e2012-03-05 11:24:24 -08001626
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001627 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001628 cmd = txq->entries[cmd_index].cmd;
1629 meta = &txq->entries[cmd_index].meta;
Sharon Dvir39bdb172015-10-15 18:18:09 +03001630 cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
Tomas Winkler17b88922008-05-29 16:35:12 +08001631
Johannes Berg98891752013-02-26 11:28:19 +01001632 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
Reinette Chatrec33de622009-10-30 14:36:10 -07001633
Tomas Winkler17b88922008-05-29 16:35:12 +08001634 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001635 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001636 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001637
Johannes Berg65b94a42012-03-05 11:24:38 -08001638 meta->source->resp_pkt = pkt;
1639 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -07001640 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001641 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001642
Emmanuel Grumbachdcbb4742015-11-24 15:17:37 +02001643 if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1644 iwl_op_mode_async_cb(trans->op_mode, cmd);
1645
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001646 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001647
Johannes Bergc2acea82009-07-24 11:13:05 -07001648 if (!(meta->flags & CMD_ASYNC)) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001649 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001650 IWL_WARN(trans,
1651 "HCMD_ACTIVE already clear for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001652 iwl_get_cmd_string(trans, cmd_id));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001653 }
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001654 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001655 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001656 iwl_get_cmd_string(trans, cmd_id));
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001657 wake_up(&trans_pcie->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +08001658 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001659
Zhu Yidd487442010-03-22 02:28:41 -07001660 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001661
Johannes Berg2bfb5092012-12-27 21:43:48 +01001662 spin_unlock_bh(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +08001663}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001664
Johannes Berg9439eac2013-10-09 09:59:25 +02001665#define HOST_COMPLETE_TIMEOUT (2 * HZ)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001666
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001667static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1668 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001669{
1670 int ret;
1671
1672 /* An asynchronous command can not expect an SKB to be set. */
1673 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1674 return -EINVAL;
1675
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001676 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001677 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -08001678 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001679 "Error sending %s: enqueue_hcmd failed: %d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001680 iwl_get_cmd_string(trans, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001681 return ret;
1682 }
1683 return 0;
1684}
1685
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001686static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1687 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001688{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001689 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001690 int cmd_idx;
1691 int ret;
1692
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001693 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001694 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001695
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001696 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1697 &trans->status),
Johannes Bergbcbb8c92013-10-28 15:50:55 +01001698 "Command %s: a command is already active!\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001699 iwl_get_cmd_string(trans, cmd->id)))
Johannes Berg2cc39c92012-03-06 13:30:41 -08001700 return -EIO;
Johannes Berg2cc39c92012-03-06 13:30:41 -08001701
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001702 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001703 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001704
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001705 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001706 if (cmd_idx < 0) {
1707 ret = cmd_idx;
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001708 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Johannes Berg721c32f2012-03-06 13:30:40 -08001709 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001710 "Error sending %s: enqueue_hcmd failed: %d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001711 iwl_get_cmd_string(trans, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001712 return ret;
1713 }
1714
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001715 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1716 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1717 &trans->status),
1718 HOST_COMPLETE_TIMEOUT);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001719 if (!ret) {
Johannes Berg6dde8c42013-10-31 18:30:38 +01001720 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1721 struct iwl_queue *q = &txq->q;
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001722
Johannes Berg6dde8c42013-10-31 18:30:38 +01001723 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001724 iwl_get_cmd_string(trans, cmd->id),
Johannes Berg6dde8c42013-10-31 18:30:38 +01001725 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001726
Johannes Berg6dde8c42013-10-31 18:30:38 +01001727 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1728 q->read_ptr, q->write_ptr);
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001729
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001730 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Johannes Berg6dde8c42013-10-31 18:30:38 +01001731 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001732 iwl_get_cmd_string(trans, cmd->id));
Johannes Berg6dde8c42013-10-31 18:30:38 +01001733 ret = -ETIMEDOUT;
Emmanuel Grumbach42550a52013-09-11 14:16:20 +03001734
Liad Kaufman4c9706d2014-04-27 16:46:09 +03001735 iwl_force_nmi(trans);
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001736 iwl_trans_fw_error(trans);
Emmanuel Grumbach42550a52013-09-11 14:16:20 +03001737
Johannes Berg6dde8c42013-10-31 18:30:38 +01001738 goto cancel;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001739 }
1740
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001741 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
Johannes Bergd18aa872012-11-06 16:36:21 +01001742 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001743 iwl_get_cmd_string(trans, cmd->id));
Johannes Bergb656fa32013-05-03 11:56:17 +02001744 dump_stack();
Johannes Bergd18aa872012-11-06 16:36:21 +01001745 ret = -EIO;
1746 goto cancel;
1747 }
1748
Eran Harary1094fa22013-06-02 12:40:34 +03001749 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001750 test_bit(STATUS_RFKILL, &trans->status)) {
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001751 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1752 ret = -ERFKILL;
1753 goto cancel;
1754 }
1755
Johannes Berg65b94a42012-03-05 11:24:38 -08001756 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001757 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001758 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001759 ret = -EIO;
1760 goto cancel;
1761 }
1762
1763 return 0;
1764
1765cancel:
1766 if (cmd->flags & CMD_WANT_SKB) {
1767 /*
1768 * Cancel the CMD_WANT_SKB flag for the cmd in the
1769 * TX cmd queue. Otherwise in case the cmd comes
1770 * in later, it will possibly set an invalid
1771 * address (cmd->meta.source).
1772 */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001773 trans_pcie->txq[trans_pcie->cmd_queue].
1774 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001775 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001776
Johannes Berg65b94a42012-03-05 11:24:38 -08001777 if (cmd->resp_pkt) {
1778 iwl_free_resp(cmd);
1779 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001780 }
1781
1782 return ret;
1783}
1784
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001785int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001786{
Eran Harary4f593342013-05-13 07:53:26 +03001787 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001788 test_bit(STATUS_RFKILL, &trans->status)) {
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001789 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1790 cmd->id);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001791 return -ERFKILL;
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001792 }
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001793
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001794 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001795 return iwl_pcie_send_hcmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001796
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001797 /* We still can fail on RFKILL that can be asserted while we wait */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001798 return iwl_pcie_send_hcmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001799}
1800
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001801int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1802 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001803{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001804 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg206eea72015-04-17 16:38:31 +02001805 struct ieee80211_hdr *hdr;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001806 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
1807 struct iwl_cmd_meta *out_meta;
1808 struct iwl_txq *txq;
1809 struct iwl_queue *q;
Johannes Berg38c0f3342013-02-27 13:18:50 +01001810 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
1811 void *tb1_addr;
1812 u16 len, tb1_len, tb2_len;
Johannes Bergea68f462014-02-27 14:36:55 +01001813 bool wait_write_ptr;
Johannes Berg206eea72015-04-17 16:38:31 +02001814 __le16 fc;
1815 u8 hdr_len;
Johannes Berg68972c42013-06-11 19:05:27 +02001816 u16 wifi_seq;
Johannes Berg206eea72015-04-17 16:38:31 +02001817 int i;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001818
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001819 txq = &trans_pcie->txq[txq_id];
1820 q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001821
Johannes Berg961de6a2013-07-04 18:00:08 +02001822 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
1823 "TX on unused queue %d\n", txq_id))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001824 return -EINVAL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001825
Johannes Berg206eea72015-04-17 16:38:31 +02001826 if (skb_is_nonlinear(skb) &&
1827 skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS &&
1828 __skb_linearize(skb))
1829 return -ENOMEM;
1830
1831 /* mac80211 always puts the full header into the SKB's head,
1832 * so there's no need to check if it's readable there
1833 */
1834 hdr = (struct ieee80211_hdr *)skb->data;
1835 fc = hdr->frame_control;
1836 hdr_len = ieee80211_hdrlen(fc);
1837
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001838 spin_lock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001839
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001840 /* In AGG mode, the index in the ring must correspond to the WiFi
1841 * sequence number. This is a HW requirements to help the SCD to parse
1842 * the BA.
1843 * Check here that the packets are in the right place on the ring.
1844 */
Johannes Berg9a886582013-02-15 19:25:00 +01001845 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
Eliad Peller1092b9b2013-07-16 17:53:43 +03001846 WARN_ONCE(txq->ampdu &&
Johannes Berg68972c42013-06-11 19:05:27 +02001847 (wifi_seq & 0xff) != q->write_ptr,
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001848 "Q: %d WiFi Seq %d tfdNum %d",
1849 txq_id, wifi_seq, q->write_ptr);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001850
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001851 /* Set up driver data for this TFD */
1852 txq->entries[q->write_ptr].skb = skb;
1853 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001854
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001855 dev_cmd->hdr.sequence =
1856 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1857 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001858
Johannes Berg38c0f3342013-02-27 13:18:50 +01001859 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
1860 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
1861 offsetof(struct iwl_tx_cmd, scratch);
1862
1863 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1864 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1865
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001866 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1867 out_meta = &txq->entries[q->write_ptr].meta;
Johannes Berg206eea72015-04-17 16:38:31 +02001868 out_meta->flags = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001869
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001870 /*
Johannes Berg38c0f3342013-02-27 13:18:50 +01001871 * The second TB (tb1) points to the remainder of the TX command
1872 * and the 802.11 header - dword aligned size
1873 * (This calculation modifies the TX command, so do it before the
1874 * setup of the first TB)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001875 */
Johannes Berg38c0f3342013-02-27 13:18:50 +01001876 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1877 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
Eliad Peller1092b9b2013-07-16 17:53:43 +03001878 tb1_len = ALIGN(len, 4);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001879
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001880 /* Tell NIC about any 2-byte padding after MAC header */
Johannes Berg38c0f3342013-02-27 13:18:50 +01001881 if (tb1_len != len)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001882 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1883
Johannes Berg38c0f3342013-02-27 13:18:50 +01001884 /* The first TB points to the scratchbuf data - min_copy bytes */
1885 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
1886 IWL_HCMD_SCRATCHBUF_SIZE);
1887 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001888 IWL_HCMD_SCRATCHBUF_SIZE, true);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001889
1890 /* there must be data left over for TB1 or this code must be changed */
1891 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
1892
1893 /* map the data for TB1 */
1894 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
1895 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
1896 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001897 goto out_err;
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001898 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001899
1900 /*
1901 * Set up TFD's third entry to point directly to remainder
Johannes Berg206eea72015-04-17 16:38:31 +02001902 * of skb's head, if any
Johannes Berg38c0f3342013-02-27 13:18:50 +01001903 */
Johannes Berg206eea72015-04-17 16:38:31 +02001904 tb2_len = skb_headlen(skb) - hdr_len;
Johannes Berg38c0f3342013-02-27 13:18:50 +01001905 if (tb2_len > 0) {
1906 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1907 skb->data + hdr_len,
1908 tb2_len, DMA_TO_DEVICE);
1909 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1910 iwl_pcie_tfd_unmap(trans, out_meta,
1911 &txq->tfds[q->write_ptr]);
1912 goto out_err;
1913 }
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001914 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001915 }
1916
Johannes Berg206eea72015-04-17 16:38:31 +02001917 /* set up the remaining entries to point to the data */
1918 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1919 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1920 dma_addr_t tb_phys;
1921 int tb_idx;
1922
1923 if (!skb_frag_size(frag))
1924 continue;
1925
1926 tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
1927 skb_frag_size(frag), DMA_TO_DEVICE);
1928
1929 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
1930 iwl_pcie_tfd_unmap(trans, out_meta,
1931 &txq->tfds[q->write_ptr]);
1932 goto out_err;
1933 }
1934 tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
1935 skb_frag_size(frag), false);
1936
1937 out_meta->flags |= BIT(tb_idx + CMD_TB_BITMAP_POS);
1938 }
1939
Johannes Berg38c0f3342013-02-27 13:18:50 +01001940 /* Set up entry for this TFD in Tx byte-count array */
1941 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1942
1943 trace_iwlwifi_dev_tx(trans->dev, skb,
1944 &txq->tfds[txq->q.write_ptr],
1945 sizeof(struct iwl_tfd),
1946 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1947 skb->data + hdr_len, tb2_len);
1948 trace_iwlwifi_dev_tx_data(trans->dev, skb,
Johannes Berg206eea72015-04-17 16:38:31 +02001949 hdr_len, skb->len - hdr_len);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001950
Johannes Bergea68f462014-02-27 14:36:55 +01001951 wait_write_ptr = ieee80211_has_morefrags(fc);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001952
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001953 /* start timer if queue currently empty */
Eliad Peller7616f332014-11-20 17:33:43 +02001954 if (q->read_ptr == q->write_ptr) {
Emmanuel Grumbachaecdc632015-07-29 23:06:41 +03001955 if (txq->wd_timeout) {
1956 /*
1957 * If the TXQ is active, then set the timer, if not,
1958 * set the timer in remainder so that the timer will
1959 * be armed with the right value when the station will
1960 * wake up.
1961 */
1962 if (!txq->frozen)
1963 mod_timer(&txq->stuck_timer,
1964 jiffies + txq->wd_timeout);
1965 else
1966 txq->frozen_expiry_remainder = txq->wd_timeout;
1967 }
Eliad Peller7616f332014-11-20 17:33:43 +02001968 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", q->id);
1969 iwl_trans_pcie_ref(trans);
1970 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001971
1972 /* Tell device the write index *just past* this latest filled TFD */
Johannes Berg83f32a42014-04-24 09:57:40 +02001973 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
Johannes Bergea68f462014-02-27 14:36:55 +01001974 if (!wait_write_ptr)
1975 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001976
1977 /*
1978 * At this point the frame is "transmitted" successfully
Johannes Berg43aa6162014-02-27 14:24:36 +01001979 * and we will get a TX status notification eventually.
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001980 */
1981 if (iwl_queue_space(q) < q->high_mark) {
Johannes Bergea68f462014-02-27 14:36:55 +01001982 if (wait_write_ptr)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001983 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Johannes Bergea68f462014-02-27 14:36:55 +01001984 else
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001985 iwl_stop_queue(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001986 }
1987 spin_unlock(&txq->lock);
1988 return 0;
1989out_err:
1990 spin_unlock(&txq->lock);
1991 return -1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001992}