blob: 634e1c463dec76fdb0dc9fd2a82656e41d5e200d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070045#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Jesse Barnes317c35d2008-08-25 15:11:06 -070047enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
Jesse Barnes80824002009-09-10 15:28:06 -070052enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
Keith Packard52440212008-11-18 09:30:25 -080057#define I915_NUM_PIPE 2
58
Eric Anholt62fdfea2010-05-21 13:26:39 -070059#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Interface history:
62 *
63 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110064 * 1.2: Add Power Management
65 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110066 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100067 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100068 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 */
71#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100072#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define DRIVER_PATCHLEVEL 0
74
Eric Anholt673a3942008-07-30 12:06:12 -070075#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100113 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100114};
Chris Wilson44834a62010-08-19 16:09:23 +0100115#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100116
Chris Wilson6ef3d422010-08-04 20:26:07 +0100117struct intel_overlay;
118struct intel_overlay_error_state;
119
Dave Airlie7c1c2872008-11-28 14:22:24 +1000120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
127 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200128 struct list_head lru_list;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800129};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000130
yakui_zhao9b9d1722009-05-31 17:17:17 +0800131struct sdvo_device_mapping {
132 u8 dvo_port;
133 u8 slave_addr;
134 u8 dvo_wiring;
135 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400136 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800137};
138
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700139struct drm_i915_error_state {
140 u32 eir;
141 u32 pgtbl_er;
142 u32 pipeastat;
143 u32 pipebstat;
144 u32 ipeir;
145 u32 ipehr;
146 u32 instdone;
147 u32 acthd;
148 u32 instpm;
149 u32 instps;
150 u32 instdone1;
151 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000152 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700153 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000154 struct drm_i915_error_object {
155 int page_count;
156 u32 gtt_offset;
157 u32 *pages[0];
158 } *ringbuffer, *batchbuffer[2];
159 struct drm_i915_error_buffer {
160 size_t size;
161 u32 name;
162 u32 seqno;
163 u32 gtt_offset;
164 u32 read_domains;
165 u32 write_domain;
166 u32 fence_reg;
167 s32 pinned:2;
168 u32 tiling:2;
169 u32 dirty:1;
170 u32 purgeable:1;
171 } *active_bo;
172 u32 active_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100173 struct intel_overlay_error_state *overlay;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700174};
175
Jesse Barnese70236a2009-09-21 10:42:27 -0700176struct drm_i915_display_funcs {
177 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400178 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700179 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
180 void (*disable_fbc)(struct drm_device *dev);
181 int (*get_display_clock_speed)(struct drm_device *dev);
182 int (*get_fifo_size)(struct drm_device *dev, int plane);
183 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800184 int planeb_clock, int sr_hdisplay, int sr_htotal,
185 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700186 /* clock updates for mode set */
187 /* cursor updates */
188 /* render clock increase/decrease */
189 /* display clock increase/decrease */
190 /* pll clock increase/decrease */
191 /* clock gating init */
192};
193
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500194struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100195 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500196 u8 is_mobile : 1;
197 u8 is_i8xx : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400198 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199 u8 is_i915g : 1;
200 u8 is_i9xx : 1;
201 u8 is_i945gm : 1;
202 u8 is_i965g : 1;
203 u8 is_i965gm : 1;
204 u8 is_g33 : 1;
205 u8 need_gfx_hws : 1;
206 u8 is_g4x : 1;
207 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100208 u8 is_broadwater : 1;
209 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210 u8 is_ironlake : 1;
211 u8 has_fbc : 1;
212 u8 has_rc6 : 1;
213 u8 has_pipe_cxsr : 1;
214 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500215 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100216 u8 has_overlay : 1;
217 u8 overlay_needs_physical : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218};
219
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800220enum no_fbc_reason {
221 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
222 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
223 FBC_MODE_TOO_LARGE, /* mode too large for compression */
224 FBC_BAD_PLANE, /* fbc not supported on plane */
225 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700226 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800227};
228
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800229enum intel_pch {
230 PCH_IBX, /* Ibexpeak PCH */
231 PCH_CPT, /* Cougarpoint PCH */
232};
233
Jesse Barnesb690e962010-07-19 13:53:12 -0700234#define QUIRK_PIPEA_FORCE (1<<0)
235
Dave Airlie8be48d92010-03-30 05:34:14 +0000236struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700239 struct drm_device *dev;
240
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500241 const struct intel_device_info *info;
242
Dave Airlieac5c4e72008-12-19 15:38:34 +1000243 int has_gem;
244
Eric Anholt3043c602008-10-02 12:24:47 -0700245 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Dave Airlieec2a4c32009-08-04 11:43:41 +1000247 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800248 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800249 struct intel_ring_buffer bsd_ring;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100250 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000252 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700253 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700255 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700256 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000257 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700258 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700259 struct drm_gem_object *pwrctx;
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800260 struct drm_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Jesse Barnesd7658982009-06-05 14:41:29 +0000262 struct resource mch_res;
263
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000264 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 int back_offset;
266 int front_offset;
267 int current_page;
268 int page_flipping;
Jesse Barnesbe282fd2010-08-13 15:50:28 -0700269#define I915_DEBUG_READ (1<<0)
270#define I915_DEBUG_WRITE (1<<1)
271 unsigned long debug_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273 wait_queue_head_t irq_queue;
274 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700275 /** Protects user_irq_refcount and irq_mask_reg */
276 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100277 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700278 /** Cached value of IMR to avoid reads in updating the bitfield */
279 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800280 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500281 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800282 irq_mask_reg is still used for display irq. */
283 u32 gt_irq_mask_reg;
284 u32 gt_irq_enable_reg;
285 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000286 u32 pch_irq_mask_reg;
287 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289 u32 hotplug_supported_mask;
290 struct work_struct hotplug_work;
291
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 int tex_lru_log_granularity;
293 int allow_batchbuffer;
294 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100295 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000296 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000297 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000298
Ben Gamarif65d9422009-09-14 17:48:44 -0400299 /* For hangcheck timer */
300#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
301 struct timer_list hangcheck_timer;
302 int hangcheck_count;
303 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100304 uint32_t last_instdone;
305 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400306
Jesse Barnes79e53942008-11-07 14:24:08 -0800307 struct drm_mm vram;
308
Jesse Barnes80824002009-09-10 15:28:06 -0700309 unsigned long cfb_size;
310 unsigned long cfb_pitch;
311 int cfb_fence;
312 int cfb_plane;
313
Jesse Barnes79e53942008-11-07 14:24:08 -0800314 int irq_enabled;
315
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100316 struct intel_opregion opregion;
317
Daniel Vetter02e792f2009-09-15 22:57:34 +0200318 /* overlay */
319 struct intel_overlay *overlay;
320
Jesse Barnes79e53942008-11-07 14:24:08 -0800321 /* LVDS info */
322 int backlight_duty_cycle; /* restore backlight to this value */
323 bool panel_wants_dither;
324 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800325 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
326 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800327
328 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100329 unsigned int int_tv_support:1;
330 unsigned int lvds_dither:1;
331 unsigned int lvds_vbt:1;
332 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500333 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800334 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500335 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800336 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700338 struct notifier_block lid_notifier;
339
Shaohua Li29874f42009-11-18 15:15:02 +0800340 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800341 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
342 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
343 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
344
Li Peng95534262010-05-18 18:58:44 +0800345 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800346
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700347 spinlock_t error_lock;
348 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400349 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700350 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700351
Jesse Barnese70236a2009-09-21 10:42:27 -0700352 /* Display functions */
353 struct drm_i915_display_funcs display;
354
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800355 /* PCH chipset type */
356 enum intel_pch pch_type;
357
Jesse Barnesb690e962010-07-19 13:53:12 -0700358 unsigned long quirks;
359
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000360 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800361 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000362 u8 saveLBB;
363 u32 saveDSPACNTR;
364 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000365 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800366 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000367 u32 savePIPEACONF;
368 u32 savePIPEBCONF;
369 u32 savePIPEASRC;
370 u32 savePIPEBSRC;
371 u32 saveFPA0;
372 u32 saveFPA1;
373 u32 saveDPLL_A;
374 u32 saveDPLL_A_MD;
375 u32 saveHTOTAL_A;
376 u32 saveHBLANK_A;
377 u32 saveHSYNC_A;
378 u32 saveVTOTAL_A;
379 u32 saveVBLANK_A;
380 u32 saveVSYNC_A;
381 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000382 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800383 u32 saveTRANS_HTOTAL_A;
384 u32 saveTRANS_HBLANK_A;
385 u32 saveTRANS_HSYNC_A;
386 u32 saveTRANS_VTOTAL_A;
387 u32 saveTRANS_VBLANK_A;
388 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000389 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000390 u32 saveDSPASTRIDE;
391 u32 saveDSPASIZE;
392 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700393 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000394 u32 saveDSPASURF;
395 u32 saveDSPATILEOFF;
396 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700397 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000398 u32 saveBLC_PWM_CTL;
399 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800400 u32 saveBLC_CPU_PWM_CTL;
401 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000402 u32 saveFPB0;
403 u32 saveFPB1;
404 u32 saveDPLL_B;
405 u32 saveDPLL_B_MD;
406 u32 saveHTOTAL_B;
407 u32 saveHBLANK_B;
408 u32 saveHSYNC_B;
409 u32 saveVTOTAL_B;
410 u32 saveVBLANK_B;
411 u32 saveVSYNC_B;
412 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000413 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800414 u32 saveTRANS_HTOTAL_B;
415 u32 saveTRANS_HBLANK_B;
416 u32 saveTRANS_HSYNC_B;
417 u32 saveTRANS_VTOTAL_B;
418 u32 saveTRANS_VBLANK_B;
419 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000420 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000421 u32 saveDSPBSTRIDE;
422 u32 saveDSPBSIZE;
423 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700424 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000425 u32 saveDSPBSURF;
426 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700427 u32 saveVGA0;
428 u32 saveVGA1;
429 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000430 u32 saveVGACNTRL;
431 u32 saveADPA;
432 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700433 u32 savePP_ON_DELAYS;
434 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000435 u32 saveDVOA;
436 u32 saveDVOB;
437 u32 saveDVOC;
438 u32 savePP_ON;
439 u32 savePP_OFF;
440 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700441 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000442 u32 savePFIT_CONTROL;
443 u32 save_palette_a[256];
444 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700445 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000446 u32 saveFBC_CFB_BASE;
447 u32 saveFBC_LL_BASE;
448 u32 saveFBC_CONTROL;
449 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000450 u32 saveIER;
451 u32 saveIIR;
452 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800453 u32 saveDEIER;
454 u32 saveDEIMR;
455 u32 saveGTIER;
456 u32 saveGTIMR;
457 u32 saveFDI_RXA_IMR;
458 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800459 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800460 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000461 u32 saveSWF0[16];
462 u32 saveSWF1[16];
463 u32 saveSWF2[3];
464 u8 saveMSR;
465 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800466 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000467 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000468 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000469 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000470 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700471 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000472 u32 saveCURACNTR;
473 u32 saveCURAPOS;
474 u32 saveCURABASE;
475 u32 saveCURBCNTR;
476 u32 saveCURBPOS;
477 u32 saveCURBBASE;
478 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700479 u32 saveDP_B;
480 u32 saveDP_C;
481 u32 saveDP_D;
482 u32 savePIPEA_GMCH_DATA_M;
483 u32 savePIPEB_GMCH_DATA_M;
484 u32 savePIPEA_GMCH_DATA_N;
485 u32 savePIPEB_GMCH_DATA_N;
486 u32 savePIPEA_DP_LINK_M;
487 u32 savePIPEB_DP_LINK_M;
488 u32 savePIPEA_DP_LINK_N;
489 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800490 u32 saveFDI_RXA_CTL;
491 u32 saveFDI_TXA_CTL;
492 u32 saveFDI_RXB_CTL;
493 u32 saveFDI_TXB_CTL;
494 u32 savePFA_CTL_1;
495 u32 savePFB_CTL_1;
496 u32 savePFA_WIN_SZ;
497 u32 savePFB_WIN_SZ;
498 u32 savePFA_WIN_POS;
499 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000500 u32 savePCH_DREF_CONTROL;
501 u32 saveDISP_ARB_CTL;
502 u32 savePIPEA_DATA_M1;
503 u32 savePIPEA_DATA_N1;
504 u32 savePIPEA_LINK_M1;
505 u32 savePIPEA_LINK_N1;
506 u32 savePIPEB_DATA_M1;
507 u32 savePIPEB_DATA_N1;
508 u32 savePIPEB_LINK_M1;
509 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000510 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 struct {
513 struct drm_mm gtt_space;
514
Keith Packard0839ccb2008-10-30 19:38:48 -0700515 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800516 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700517
Eric Anholt673a3942008-07-30 12:06:12 -0700518 /**
Chris Wilson31169712009-09-14 16:50:28 +0100519 * Membership on list of all loaded devices, used to evict
520 * inactive buffers under memory pressure.
521 *
522 * Modifications should only be done whilst holding the
523 * shrink_list_lock spinlock.
524 */
525 struct list_head shrink_list;
526
Carl Worth5e118f42009-03-20 11:54:25 -0700527 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700528
529 /**
530 * List of objects which are not in the ringbuffer but which
531 * still have a write_domain which needs to be flushed before
532 * unbinding.
533 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800534 * last_rendering_seqno is 0 while an object is in this list.
535 *
Eric Anholt673a3942008-07-30 12:06:12 -0700536 * A reference is held on the buffer while on this list.
537 */
538 struct list_head flushing_list;
539
540 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100541 * List of objects currently pending a GPU write flush.
542 *
543 * All elements on this list will belong to either the
544 * active_list or flushing_list, last_rendering_seqno can
545 * be used to differentiate between the two elements.
546 */
547 struct list_head gpu_write_list;
548
549 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700550 * LRU list of objects which are not in the ringbuffer and
551 * are ready to unbind, but are still in the GTT.
552 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800553 * last_rendering_seqno is 0 while an object is in this list.
554 *
Eric Anholt673a3942008-07-30 12:06:12 -0700555 * A reference is not held on the buffer while on this list,
556 * as merely being GTT-bound shouldn't prevent its being
557 * freed, and we'll pull it off the list in the free path.
558 */
559 struct list_head inactive_list;
560
Eric Anholta09ba7f2009-08-29 12:49:51 -0700561 /** LRU list of objects with fence regs on them. */
562 struct list_head fence_list;
563
Eric Anholt673a3942008-07-30 12:06:12 -0700564 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100565 * List of objects currently pending being freed.
566 *
567 * These objects are no longer in use, but due to a signal
568 * we were prevented from freeing them at the appointed time.
569 */
570 struct list_head deferred_free_list;
571
572 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700573 * We leave the user IRQ off as much as possible,
574 * but this means that requests will finish and never
575 * be retired once the system goes idle. Set a timer to
576 * fire periodically while the ring is running. When it
577 * fires, go retire requests.
578 */
579 struct delayed_work retire_work;
580
Eric Anholt673a3942008-07-30 12:06:12 -0700581 /**
582 * Waiting sequence number, if any
583 */
584 uint32_t waiting_gem_seqno;
585
586 /**
587 * Last seq seen at irq time
588 */
589 uint32_t irq_gem_seqno;
590
591 /**
592 * Flag if the X Server, and thus DRM, is not currently in
593 * control of the device.
594 *
595 * This is set between LeaveVT and EnterVT. It needs to be
596 * replaced with a semaphore. It also needs to be
597 * transitioned away from for kernel modesetting.
598 */
599 int suspended;
600
601 /**
602 * Flag if the hardware appears to be wedged.
603 *
604 * This is set when attempts to idle the device timeout.
605 * It prevents command submission from occuring and makes
606 * every pending request fail
607 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400608 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700609
610 /** Bit 6 swizzling required for X tiling */
611 uint32_t bit_6_swizzle_x;
612 /** Bit 6 swizzling required for Y tiling */
613 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000614
615 /* storage for physical objects */
616 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700617 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800618 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800619 /* indicate whether the LVDS_BORDER should be enabled or not */
620 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100621 /* Panel fitter placement and size for Ironlake+ */
622 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700623
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500624 struct drm_crtc *plane_to_crtc_mapping[2];
625 struct drm_crtc *pipe_to_crtc_mapping[2];
626 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700627 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500628
Jesse Barnes652c3932009-08-17 13:31:43 -0700629 /* Reclocking support */
630 bool render_reclock_avail;
631 bool lvds_downclock_avail;
Zhao Yakuibfac4d62010-04-07 17:11:22 +0800632 /* indicate whether the LVDS EDID is OK */
633 bool lvds_edid_good;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000634 /* indicates the reduced downclock for LVDS*/
635 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700636 struct work_struct idle_work;
637 struct timer_list idle_timer;
638 bool busy;
639 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800640 int child_dev_num;
641 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800642 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800643
Zhenyu Wangc48044112009-12-17 14:48:43 +0800644 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800645
646 u8 cur_delay;
647 u8 min_delay;
648 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700649 u8 fmax;
650 u8 fstart;
651
652 u64 last_count1;
653 unsigned long last_time1;
654 u64 last_count2;
655 struct timespec last_time2;
656 unsigned long gfx_power;
657 int c_m;
658 int r_t;
659 u8 corr;
660 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800661
662 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000663
Jesse Barnes20bf3772010-04-21 11:39:22 -0700664 struct drm_mm_node *compressed_fb;
665 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700666
Dave Airlie8be48d92010-03-30 05:34:14 +0000667 /* list of fbdev register on this device */
668 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669} drm_i915_private_t;
670
Eric Anholt673a3942008-07-30 12:06:12 -0700671/** driver private structure attached to each drm_gem_object */
672struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000673 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700674
675 /** Current space allocated to this object in the GTT, if any. */
676 struct drm_mm_node *gtt_space;
677
678 /** This object's place on the active/flushing/inactive lists */
679 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100680 /** This object's place on GPU write list */
681 struct list_head gpu_write_list;
Chris Wilsoncd377ea2010-08-07 11:01:24 +0100682 /** This object's place on eviction list */
683 struct list_head evict_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700684
685 /**
686 * This is set if the object is on the active or flushing lists
687 * (has pending rendering), and is not set if it's on inactive (ready
688 * to be unbound).
689 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200690 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700691
692 /**
693 * This is set if the object has been written to since last bound
694 * to the GTT
695 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200696 unsigned int dirty : 1;
697
698 /**
699 * Fence register bits (if any) for this object. Will be set
700 * as needed when mapped into the GTT.
701 * Protected by dev->struct_mutex.
702 *
703 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
704 */
Chris Wilson11824e82010-06-06 15:40:18 +0100705 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200706
707 /**
708 * Used for checking the object doesn't appear more than once
709 * in an execbuffer object list.
710 */
711 unsigned int in_execbuffer : 1;
712
713 /**
714 * Advice: are the backing pages purgeable?
715 */
716 unsigned int madv : 2;
717
718 /**
719 * Refcount for the pages array. With the current locking scheme, there
720 * are at most two concurrent users: Binding a bo to the gtt and
721 * pwrite/pread using physical addresses. So two bits for a maximum
722 * of two users are enough.
723 */
724 unsigned int pages_refcount : 2;
725#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
726
727 /**
728 * Current tiling mode for the object.
729 */
730 unsigned int tiling_mode : 2;
731
732 /** How many users have pinned this object in GTT space. The following
733 * users can each hold at most one reference: pwrite/pread, pin_ioctl
734 * (via user_pin_count), execbuffer (objects are not allowed multiple
735 * times for the same batchbuffer), and the framebuffer code. When
736 * switching/pageflipping, the framebuffer code has at most two buffers
737 * pinned per crtc.
738 *
739 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
740 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100741 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200742#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700743
744 /** AGP memory structure for our GTT binding. */
745 DRM_AGP_MEM *agp_mem;
746
Eric Anholt856fa192009-03-19 14:10:50 -0700747 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700748
749 /**
750 * Current offset of the object in GTT space.
751 *
752 * This is the same as gtt_space->start
753 */
754 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100755
Zou Nan hai852835f2010-05-21 09:08:56 +0800756 /* Which ring is refering to is this object */
757 struct intel_ring_buffer *ring;
758
Jesse Barnesde151cf2008-11-12 10:03:55 -0800759 /**
760 * Fake offset for use by mmap(2)
761 */
762 uint64_t mmap_offset;
763
Eric Anholt673a3942008-07-30 12:06:12 -0700764 /** Breadcrumb of last rendering to the buffer. */
765 uint32_t last_rendering_seqno;
766
Daniel Vetter778c3542010-05-13 11:49:44 +0200767 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800768 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700769
Eric Anholt280b7132009-03-12 16:56:27 -0700770 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100771 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700772
Keith Packardba1eb1d2008-10-14 19:55:10 -0700773 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
774 uint32_t agp_type;
775
Eric Anholt673a3942008-07-30 12:06:12 -0700776 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800777 * If present, while GEM_DOMAIN_CPU is in the read domain this array
778 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700779 */
780 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800781
782 /** User space pin count and filp owning the pin */
783 uint32_t user_pin_count;
784 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000785
786 /** for phy allocated objects */
787 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500788
789 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500790 * Number of crtcs where this object is currently the fb, but
791 * will be page flipped away on the next vblank. When it
792 * reaches 0, dev_priv->pending_flip_queue will be woken up.
793 */
794 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700795};
796
Daniel Vetter62b8b212010-04-09 19:05:08 +0000797#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100798
Eric Anholt673a3942008-07-30 12:06:12 -0700799/**
800 * Request queue structure.
801 *
802 * The request queue allows us to note sequence numbers that have been emitted
803 * and may be associated with active buffers to be retired.
804 *
805 * By keeping this list, we can avoid having to do questionable
806 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
807 * an emission time with seqnos for tracking how far ahead of the GPU we are.
808 */
809struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800810 /** On Which ring this request was generated */
811 struct intel_ring_buffer *ring;
812
Eric Anholt673a3942008-07-30 12:06:12 -0700813 /** GEM sequence number associated with this request. */
814 uint32_t seqno;
815
816 /** Time at which this request was emitted, in jiffies. */
817 unsigned long emitted_jiffies;
818
Eric Anholtb9624422009-06-03 07:27:35 +0000819 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700820 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000821
822 /** file_priv list entry for this request */
823 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700824};
825
826struct drm_i915_file_private {
827 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000828 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700829 } mm;
830};
831
Jesse Barnes79e53942008-11-07 14:24:08 -0800832enum intel_chip_family {
833 CHIP_I8XX = 0x01,
834 CHIP_I9XX = 0x02,
835 CHIP_I915 = 0x04,
836 CHIP_I965 = 0x08,
837};
838
Eric Anholtc153f452007-09-03 12:06:45 +1000839extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000840extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800841extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700842extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000843extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000844
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000845extern int i915_suspend(struct drm_device *dev, pm_message_t state);
846extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400847extern void i915_save_display(struct drm_device *dev);
848extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000849extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
850extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000853extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100854extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000855extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700856extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000857extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000858extern void i915_driver_preclose(struct drm_device *dev,
859 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700860extern void i915_driver_postclose(struct drm_device *dev,
861 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000862extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100863extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
864 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700865extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700866 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700867 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400868extern int i965_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700869extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
870extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
871extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
872extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
873
Dave Airlieaf6061a2008-05-07 12:15:39 +1000874
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400876void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000877extern int i915_irq_emit(struct drm_device *dev, void *data,
878 struct drm_file *file_priv);
879extern int i915_irq_wait(struct drm_device *dev, void *data,
880 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100881void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800882extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000885extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700886extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000887extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000888extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
889 struct drm_file *file_priv);
890extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
891 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700892extern int i915_enable_vblank(struct drm_device *dev, int crtc);
893extern void i915_disable_vblank(struct drm_device *dev, int crtc);
894extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800895extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000896extern int i915_vblank_swap(struct drm_device *dev, void *data,
897 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100898extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700899extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800900extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
901 u32 mask);
902extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
903 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
Keith Packard7c463582008-11-04 02:03:27 -0800905void
906i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
907
908void
909i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
910
Zhao Yakui01c66882009-10-28 05:10:00 +0000911void intel_enable_asle (struct drm_device *dev);
912
Chris Wilson3bd3c932010-08-19 08:19:30 +0100913#ifdef CONFIG_DEBUG_FS
914extern void i915_destroy_error_state(struct drm_device *dev);
915#else
916#define i915_destroy_error_state(x)
917#endif
918
Keith Packard7c463582008-11-04 02:03:27 -0800919
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000921extern int i915_mem_alloc(struct drm_device *dev, void *data,
922 struct drm_file *file_priv);
923extern int i915_mem_free(struct drm_device *dev, void *data,
924 struct drm_file *file_priv);
925extern int i915_mem_init_heap(struct drm_device *dev, void *data,
926 struct drm_file *file_priv);
927extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
928 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000930extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000931 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700932/* i915_gem.c */
933int i915_gem_init_ioctl(struct drm_device *dev, void *data,
934 struct drm_file *file_priv);
935int i915_gem_create_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *file_priv);
937int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
938 struct drm_file *file_priv);
939int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
940 struct drm_file *file_priv);
941int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
942 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800943int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
944 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700945int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
946 struct drm_file *file_priv);
947int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
948 struct drm_file *file_priv);
949int i915_gem_execbuffer(struct drm_device *dev, void *data,
950 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500951int i915_gem_execbuffer2(struct drm_device *dev, void *data,
952 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700953int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
954 struct drm_file *file_priv);
955int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
956 struct drm_file *file_priv);
957int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
958 struct drm_file *file_priv);
959int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
960 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100961int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
962 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700963int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
964 struct drm_file *file_priv);
965int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
966 struct drm_file *file_priv);
967int i915_gem_set_tiling(struct drm_device *dev, void *data,
968 struct drm_file *file_priv);
969int i915_gem_get_tiling(struct drm_device *dev, void *data,
970 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700971int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
972 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700973void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700974int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +0000975struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
976 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -0700977void i915_gem_free_object(struct drm_gem_object *obj);
978int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
979void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800980int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700981void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700982void i915_gem_lastclose(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800983uint32_t i915_get_gem_seqno(struct drm_device *dev,
984 struct intel_ring_buffer *ring);
Ben Gamari22be1722009-09-14 17:48:43 -0400985bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100986int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100987int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +0100988void i915_gem_retire_requests(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700989void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800990int i915_gem_object_set_domain(struct drm_gem_object *obj,
991 uint32_t read_domains,
992 uint32_t write_domain);
993int i915_gem_init_ringbuffer(struct drm_device *dev);
994void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
995int i915_gem_do_init(struct drm_device *dev, unsigned long start,
996 unsigned long end);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +0100997int i915_gpu_idle(struct drm_device *dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800998int i915_gem_idle(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +0800999uint32_t i915_add_request(struct drm_device *dev,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001000 struct drm_file *file_priv,
1001 struct drm_i915_gem_request *request,
1002 struct intel_ring_buffer *ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001003int i915_do_wait_request(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001004 uint32_t seqno,
1005 bool interruptible,
1006 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001007int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001008void i915_gem_process_flushing_list(struct drm_device *dev,
1009 uint32_t flush_domains,
1010 struct intel_ring_buffer *ring);
Jesse Barnes79e53942008-11-07 14:24:08 -08001011int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1012 int write);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001013int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001014int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001015 struct drm_gem_object *obj,
1016 int id,
1017 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001018void i915_gem_detach_phys_object(struct drm_device *dev,
1019 struct drm_gem_object *obj);
1020void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +00001021int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -07001022void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +00001023void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01001024int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson31169712009-09-14 16:50:28 +01001026void i915_gem_shrinker_init(void);
1027void i915_gem_shrinker_exit(void);
1028
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001029/* i915_gem_evict.c */
1030int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
1031int i915_gem_evict_everything(struct drm_device *dev);
1032int i915_gem_evict_inactive(struct drm_device *dev);
1033
Eric Anholt673a3942008-07-30 12:06:12 -07001034/* i915_gem_tiling.c */
1035void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07001036void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1037void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001038bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1039 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +00001040bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1041 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -07001042
1043/* i915_gem_debug.c */
1044void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1045 const char *where, uint32_t mark);
1046#if WATCH_INACTIVE
1047void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1048#else
1049#define i915_verify_inactive(dev, file, line)
1050#endif
1051void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1052void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1053 const char *where, uint32_t mark);
1054void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Ben Gamari20172632009-02-17 20:08:50 -05001056/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001057int i915_debugfs_init(struct drm_minor *minor);
1058void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001059
Jesse Barnes317c35d2008-08-25 15:11:06 -07001060/* i915_suspend.c */
1061extern int i915_save_state(struct drm_device *dev);
1062extern int i915_restore_state(struct drm_device *dev);
1063
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001064/* i915_suspend.c */
1065extern int i915_save_state(struct drm_device *dev);
1066extern int i915_restore_state(struct drm_device *dev);
1067
Chris Wilson3b617962010-08-24 09:02:58 +01001068/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001069extern int intel_opregion_setup(struct drm_device *dev);
1070#ifdef CONFIG_ACPI
1071extern void intel_opregion_init(struct drm_device *dev);
1072extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001073extern void intel_opregion_asle_intr(struct drm_device *dev);
1074extern void intel_opregion_gse_intr(struct drm_device *dev);
1075extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001076#else
Chris Wilson44834a62010-08-19 16:09:23 +01001077static inline void intel_opregion_init(struct drm_device *dev) { return; }
1078static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001079static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1080static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1081static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001082#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001083
Jesse Barnes79e53942008-11-07 14:24:08 -08001084/* modesetting */
1085extern void intel_modeset_init(struct drm_device *dev);
1086extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001087extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001088extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001089extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001090extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001091extern void intel_disable_fbc(struct drm_device *dev);
1092extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1093extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001094extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001095extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001096extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001097
Chris Wilson6ef3d422010-08-04 20:26:07 +01001098/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001099#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001100extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1101extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001102#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001103
Eric Anholt546b0972008-09-01 16:45:29 -07001104/**
1105 * Lock test for when it's just for synchronization of ring access.
1106 *
1107 * In that case, we don't need to do it when GEM is initialized as nobody else
1108 * has access to the ring.
1109 */
1110#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001111 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1112 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001113 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1114} while (0)
1115
Jesse Barnesbe282fd2010-08-13 15:50:28 -07001116static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
1117{
1118 u32 val;
1119
1120 val = readl(dev_priv->regs + reg);
1121 if (dev_priv->debug_flags & I915_DEBUG_READ)
1122 printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
1123 return val;
1124}
1125
1126static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
1127 u32 val)
1128{
1129 writel(val, dev_priv->regs + reg);
1130 if (dev_priv->debug_flags & I915_DEBUG_WRITE)
1131 printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
1132}
1133
1134#define I915_READ(reg) i915_read(dev_priv, (reg))
1135#define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
Eric Anholt3043c602008-10-02 12:24:47 -07001136#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1137#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1138#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1139#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001140#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001141#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001142#define POSTING_READ(reg) (void)I915_READ(reg)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001143#define POSTING_READ16(reg) (void)I915_READ16(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Jesse Barnesbe282fd2010-08-13 15:50:28 -07001145#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
1146 I915_DEBUG_WRITE)
1147#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
1148 I915_DEBUG_WRITE))
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150#define I915_VERBOSE 0
1151
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001152#define BEGIN_LP_RING(n) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001153 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001154 if (I915_VERBOSE) \
1155 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001156 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157} while (0)
1158
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001159
1160#define OUT_RING(x) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001161 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001162 if (I915_VERBOSE) \
1163 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001164 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165} while (0)
1166
1167#define ADVANCE_LP_RING() do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001168 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001169 if (I915_VERBOSE) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001170 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001171 dev_priv__->render_ring.tail); \
1172 intel_ring_advance(dev, &dev_priv__->render_ring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173} while(0)
1174
Jesse Barnes585fb112008-07-29 11:54:06 -07001175/**
1176 * Reads a dword out of the status page, which is written to from the command
1177 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1178 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001179 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001180 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001181 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1182 * 0x04: ring 0 head pointer
1183 * 0x05: ring 1 head pointer (915-class)
1184 * 0x06: ring 2 head pointer (915-class)
1185 * 0x10-0x1b: Context status DWords (GM45)
1186 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001187 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001188 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001189 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001190#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1191 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001192#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001193#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001194#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001195
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001196#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001197
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001198#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1199#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001200#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001201#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001202#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1203#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1204#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1205#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1206#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1207#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
Chris Wilson534843d2010-07-05 18:01:46 +01001208#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1209#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001210#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1211#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1212#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1213#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1214#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1215#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001216#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1217#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001218#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1219#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
1220#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001221
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +01001222#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1223#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1224#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1225#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1226#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Eric Anholtbad720f2009-10-22 16:11:14 -07001227
Zou Nan haid1b851f2010-05-21 09:08:57 +08001228#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001229#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001230
Chris Wilson315781482010-08-12 09:42:51 +01001231#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1232#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1233
Jesse Barnes0f973f22009-01-26 17:10:45 -08001234/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1235 * rows, which changed the alignment requirements and fence programming.
1236 */
1237#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1238 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001239#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1240#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1241#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1242#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001243#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Zhenyu Wang7da9f6c2010-04-07 16:15:52 +08001244 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1245 !IS_GEN6(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001246#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001247/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001248#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001249
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001250#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001251#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1252#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1253#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001254
Eric Anholtbad720f2009-10-22 16:11:14 -07001255#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1256 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001257#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001258
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001259#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1260#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1261
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001262#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264#endif