blob: c9a1d59dcb4902f63c9456df9c01bab28366e997 [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
Li Yange2c8e4252010-11-11 20:16:29 +08004 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07005 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020013 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070014 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070015 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
Zhang Wei173acc72008-03-01 07:42:48 -070020 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070031#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
Rob Herring5af50732013-09-17 14:28:33 -050036#include <linux/of_address.h>
37#include <linux/of_irq.h>
Zhang Wei173acc72008-03-01 07:42:48 -070038#include <linux/of_platform.h>
Vinod Koul0a5642b2014-10-11 21:16:44 +053039#include <linux/fsldma.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000040#include "dmaengine.h"
Zhang Wei173acc72008-03-01 07:42:48 -070041#include "fsldma.h"
42
Ira Snyderb1584712011-03-03 07:54:55 +000043#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
Ira Snyderc14330412010-09-30 11:46:45 +000047
Ira Snyderb1584712011-03-03 07:54:55 +000048static const char msg_ld_oom[] = "No free memory for link descriptor";
Zhang Wei173acc72008-03-01 07:42:48 -070049
Ira Snydere8bd84d2011-03-03 07:54:54 +000050/*
51 * Register Helpers
52 */
Zhang Wei173acc72008-03-01 07:42:48 -070053
Ira Snydera1c03312010-01-06 13:34:05 +000054static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070055{
Ira Snydera1c03312010-01-06 13:34:05 +000056 DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070057}
58
Ira Snydera1c03312010-01-06 13:34:05 +000059static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070060{
Ira Snydera1c03312010-01-06 13:34:05 +000061 return DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070062}
63
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080064static void set_mr(struct fsldma_chan *chan, u32 val)
65{
66 DMA_OUT(chan, &chan->regs->mr, val, 32);
67}
68
69static u32 get_mr(struct fsldma_chan *chan)
70{
71 return DMA_IN(chan, &chan->regs->mr, 32);
72}
73
Ira Snydera1c03312010-01-06 13:34:05 +000074static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
Zhang Wei173acc72008-03-01 07:42:48 -070075{
Ira Snydera1c03312010-01-06 13:34:05 +000076 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070077}
78
Ira Snydera1c03312010-01-06 13:34:05 +000079static dma_addr_t get_cdar(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070080{
Ira Snydera1c03312010-01-06 13:34:05 +000081 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
Zhang Wei173acc72008-03-01 07:42:48 -070082}
83
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080084static void set_bcr(struct fsldma_chan *chan, u32 val)
85{
86 DMA_OUT(chan, &chan->regs->bcr, val, 32);
87}
88
Ira Snydera1c03312010-01-06 13:34:05 +000089static u32 get_bcr(struct fsldma_chan *chan)
Zhang Weif79abb62008-03-18 18:45:00 -070090{
Ira Snydera1c03312010-01-06 13:34:05 +000091 return DMA_IN(chan, &chan->regs->bcr, 32);
Zhang Weif79abb62008-03-18 18:45:00 -070092}
93
Ira Snydere8bd84d2011-03-03 07:54:54 +000094/*
95 * Descriptor Helpers
96 */
97
Zhang Wei173acc72008-03-01 07:42:48 -070098static void set_desc_cnt(struct fsldma_chan *chan,
99 struct fsl_dma_ld_hw *hw, u32 count)
Zhang Wei173acc72008-03-01 07:42:48 -0700100{
Zhang Wei173acc72008-03-01 07:42:48 -0700101 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700102}
103
Zhang Wei173acc72008-03-01 07:42:48 -0700104static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000105 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -0700106{
Zhang Wei173acc72008-03-01 07:42:48 -0700107 u64 snoop_bits;
Dan Williams900325a2009-03-02 15:33:46 -0700108
Zhang Wei173acc72008-03-01 07:42:48 -0700109 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
110 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
111 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700112}
113
Zhang Wei173acc72008-03-01 07:42:48 -0700114static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000115 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -0700116{
117 u64 snoop_bits;
118
119 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
120 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
121 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
122}
123
124static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000125 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700126{
127 u64 snoop_bits;
128
129 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
130 ? FSL_DMA_SNEN : 0;
131 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
132}
133
Ira Snyder31f43062011-03-03 07:54:57 +0000134static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700135{
Ira Snyder776c8942009-05-15 11:33:20 -0700136 u64 snoop_bits;
137
Ira Snydera1c03312010-01-06 13:34:05 +0000138 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Ira Snyder776c8942009-05-15 11:33:20 -0700139 ? FSL_DMA_SNEN : 0;
140
Ira Snydera1c03312010-01-06 13:34:05 +0000141 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
142 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
Ira Snyder776c8942009-05-15 11:33:20 -0700143 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700144}
145
Ira Snydere8bd84d2011-03-03 07:54:54 +0000146/*
147 * DMA Engine Hardware Control Helpers
148 */
Zhang Wei173acc72008-03-01 07:42:48 -0700149
Ira Snydere8bd84d2011-03-03 07:54:54 +0000150static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700151{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000152 /* Reset the channel */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800153 set_mr(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -0700154
Ira Snydere8bd84d2011-03-03 07:54:54 +0000155 switch (chan->feature & FSL_DMA_IP_MASK) {
156 case FSL_DMA_IP_85XX:
157 /* Set the channel to below modes:
158 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000159 * EOLNIE - End of links interrupt enable
160 * BWC - Bandwidth sharing among channels
161 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800162 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
163 | FSL_DMA_MR_EOLNIE);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000164 break;
165 case FSL_DMA_IP_83XX:
166 /* Set the channel to below modes:
167 * EOTIE - End-of-transfer interrupt enable
168 * PRC_RM - PCI read multiple
169 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800170 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000171 break;
172 }
Zhang Wei173acc72008-03-01 07:42:48 -0700173}
174
175static int dma_is_idle(struct fsldma_chan *chan)
176{
177 u32 sr = get_sr(chan);
178 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
179}
180
Ira Snyderf04cd402011-03-03 07:54:58 +0000181/*
182 * Start the DMA controller
183 *
184 * Preconditions:
185 * - the CDAR register must point to the start descriptor
186 * - the MRn[CS] bit must be cleared
187 */
Zhang Wei173acc72008-03-01 07:42:48 -0700188static void dma_start(struct fsldma_chan *chan)
189{
190 u32 mode;
191
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800192 mode = get_mr(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700193
Ira Snyderf04cd402011-03-03 07:54:58 +0000194 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800195 set_bcr(chan, 0);
Ira Snyderf04cd402011-03-03 07:54:58 +0000196 mode |= FSL_DMA_MR_EMP_EN;
197 } else {
198 mode &= ~FSL_DMA_MR_EMP_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700199 }
200
Ira Snyderf04cd402011-03-03 07:54:58 +0000201 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Zhang Wei173acc72008-03-01 07:42:48 -0700202 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000203 } else {
204 mode &= ~FSL_DMA_MR_EMS_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700205 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000206 }
Zhang Wei173acc72008-03-01 07:42:48 -0700207
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800208 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700209}
210
211static void dma_halt(struct fsldma_chan *chan)
212{
213 u32 mode;
214 int i;
215
Ira Snydera00ae342011-03-03 07:55:01 +0000216 /* read the mode register */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800217 mode = get_mr(chan);
Ira Snydera00ae342011-03-03 07:55:01 +0000218
219 /*
220 * The 85xx controller supports channel abort, which will stop
221 * the current transfer. On 83xx, this bit is the transfer error
222 * mask bit, which should not be changed.
223 */
224 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
225 mode |= FSL_DMA_MR_CA;
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800226 set_mr(chan, mode);
Ira Snydera00ae342011-03-03 07:55:01 +0000227
228 mode &= ~FSL_DMA_MR_CA;
229 }
230
231 /* stop the DMA controller */
232 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800233 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700234
Ira Snydera00ae342011-03-03 07:55:01 +0000235 /* wait for the DMA controller to become idle */
Zhang Wei173acc72008-03-01 07:42:48 -0700236 for (i = 0; i < 100; i++) {
237 if (dma_is_idle(chan))
238 return;
239
240 udelay(10);
241 }
242
243 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000244 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700245}
246
Zhang Wei173acc72008-03-01 07:42:48 -0700247/**
248 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000249 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700250 * @size : Address loop size, 0 for disable loop
251 *
252 * The set source address hold transfer size. The source
253 * address hold or loop transfer size is when the DMA transfer
254 * data from source address (SA), if the loop size is 4, the DMA will
255 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
256 * SA + 1 ... and so on.
257 */
Ira Snydera1c03312010-01-06 13:34:05 +0000258static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700259{
Ira Snyder272ca652010-01-06 13:33:59 +0000260 u32 mode;
261
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800262 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000263
Zhang Wei173acc72008-03-01 07:42:48 -0700264 switch (size) {
265 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000266 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700267 break;
268 case 1:
269 case 2:
270 case 4:
271 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000272 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700273 break;
274 }
Ira Snyder272ca652010-01-06 13:33:59 +0000275
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800276 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700277}
278
279/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000280 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000281 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700282 * @size : Address loop size, 0 for disable loop
283 *
284 * The set destination address hold transfer size. The destination
285 * address hold or loop transfer size is when the DMA transfer
286 * data to destination address (TA), if the loop size is 4, the DMA will
287 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
288 * TA + 1 ... and so on.
289 */
Ira Snydera1c03312010-01-06 13:34:05 +0000290static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700291{
Ira Snyder272ca652010-01-06 13:33:59 +0000292 u32 mode;
293
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800294 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000295
Zhang Wei173acc72008-03-01 07:42:48 -0700296 switch (size) {
297 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000298 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700299 break;
300 case 1:
301 case 2:
302 case 4:
303 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000304 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700305 break;
306 }
Ira Snyder272ca652010-01-06 13:33:59 +0000307
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800308 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700309}
310
311/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700312 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000313 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700314 * @size : Number of bytes to transfer in a single request
315 *
316 * The Freescale DMA channel can be controlled by the external signal DREQ#.
317 * The DMA request count is how many bytes are allowed to transfer before
318 * pausing the channel, after which a new assertion of DREQ# resumes channel
319 * operation.
320 *
321 * A size of 0 disables external pause control. The maximum size is 1024.
322 */
Ira Snydera1c03312010-01-06 13:34:05 +0000323static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700324{
Ira Snyder272ca652010-01-06 13:33:59 +0000325 u32 mode;
326
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700327 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000328
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800329 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000330 mode |= (__ilog2(size) << 24) & 0x0f000000;
331
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800332 set_mr(chan, mode);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700333}
334
335/**
Zhang Wei173acc72008-03-01 07:42:48 -0700336 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000337 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700338 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700339 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700340 * The Freescale DMA channel can be controlled by the external signal DREQ#.
341 * The DMA Request Count feature should be used in addition to this feature
342 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700343 */
Ira Snydera1c03312010-01-06 13:34:05 +0000344static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700345{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700346 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000347 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700348 else
Ira Snydera1c03312010-01-06 13:34:05 +0000349 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700350}
351
352/**
353 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000354 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700355 * @enable : 0 is disabled, 1 is enabled.
356 *
357 * If enable the external start, the channel can be started by an
358 * external DMA start pin. So the dma_start() does not start the
359 * transfer immediately. The DMA channel will wait for the
360 * control pin asserted.
361 */
Ira Snydera1c03312010-01-06 13:34:05 +0000362static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700363{
364 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000365 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700366 else
Ira Snydera1c03312010-01-06 13:34:05 +0000367 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700368}
369
Vinod Koul0a5642b2014-10-11 21:16:44 +0530370int fsl_dma_external_start(struct dma_chan *dchan, int enable)
371{
372 struct fsldma_chan *chan;
373
374 if (!dchan)
375 return -EINVAL;
376
377 chan = to_fsl_chan(dchan);
378
379 fsl_chan_toggle_ext_start(chan, enable);
380 return 0;
381}
382EXPORT_SYMBOL_GPL(fsl_dma_external_start);
383
Ira Snyder31f43062011-03-03 07:54:57 +0000384static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000385{
386 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
387
388 if (list_empty(&chan->ld_pending))
389 goto out_splice;
390
391 /*
392 * Add the hardware descriptor to the chain of hardware descriptors
393 * that already exists in memory.
394 *
395 * This will un-set the EOL bit of the existing transaction, and the
396 * last link in this transaction will become the EOL descriptor.
397 */
398 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
399
400 /*
401 * Add the software descriptor and all children to the list
402 * of pending transactions
403 */
404out_splice:
405 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
406}
407
Zhang Wei173acc72008-03-01 07:42:48 -0700408static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
409{
Ira Snydera1c03312010-01-06 13:34:05 +0000410 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700411 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
412 struct fsl_desc_sw *child;
Dan Williamsbbc76562013-12-09 11:16:00 -0800413 dma_cookie_t cookie = -EINVAL;
Zhang Wei173acc72008-03-01 07:42:48 -0700414
Hongbo Zhang2baff572014-05-21 16:03:01 +0800415 spin_lock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700416
Hongbo Zhang14c6a332014-05-21 16:03:02 +0800417#ifdef CONFIG_PM
418 if (unlikely(chan->pm_state != RUNNING)) {
419 chan_dbg(chan, "cannot submit due to suspend\n");
420 spin_unlock_bh(&chan->desc_lock);
421 return -1;
422 }
423#endif
424
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000425 /*
426 * assign cookies to all of the software descriptors
427 * that make up this transaction
428 */
Dan Williamseda34232009-09-08 17:53:02 -0700429 list_for_each_entry(child, &desc->tx_list, node) {
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000430 cookie = dma_cookie_assign(&child->async_tx);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700431 }
432
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000433 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000434 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700435
Hongbo Zhang2baff572014-05-21 16:03:01 +0800436 spin_unlock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700437
438 return cookie;
439}
440
441/**
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800442 * fsl_dma_free_descriptor - Free descriptor from channel's DMA pool.
443 * @chan : Freescale DMA channel
444 * @desc: descriptor to be freed
445 */
446static void fsl_dma_free_descriptor(struct fsldma_chan *chan,
447 struct fsl_desc_sw *desc)
448{
449 list_del(&desc->node);
450 chan_dbg(chan, "LD %p free\n", desc);
451 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
452}
453
454/**
Zhang Wei173acc72008-03-01 07:42:48 -0700455 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000456 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700457 *
458 * Return - The descriptor allocated. NULL for failed.
459 */
Ira Snyder31f43062011-03-03 07:54:57 +0000460static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700461{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000462 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700463 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700464
Julia Lawall43764552016-04-29 22:09:12 +0200465 desc = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000466 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000467 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000468 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700469 }
470
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000471 INIT_LIST_HEAD(&desc->tx_list);
472 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
473 desc->async_tx.tx_submit = fsl_dma_tx_submit;
474 desc->async_tx.phys = pdesc;
475
Ira Snyder0ab09c32011-03-03 07:54:56 +0000476 chan_dbg(chan, "LD %p allocated\n", desc);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000477
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000478 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700479}
480
Zhang Wei173acc72008-03-01 07:42:48 -0700481/**
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800482 * fsldma_clean_completed_descriptor - free all descriptors which
483 * has been completed and acked
484 * @chan: Freescale DMA channel
485 *
486 * This function is used on all completed and acked descriptors.
487 * All descriptors should only be freed in this function.
488 */
489static void fsldma_clean_completed_descriptor(struct fsldma_chan *chan)
490{
491 struct fsl_desc_sw *desc, *_desc;
492
493 /* Run the callback for each descriptor, in order */
494 list_for_each_entry_safe(desc, _desc, &chan->ld_completed, node)
495 if (async_tx_test_ack(&desc->async_tx))
496 fsl_dma_free_descriptor(chan, desc);
497}
498
499/**
500 * fsldma_run_tx_complete_actions - cleanup a single link descriptor
501 * @chan: Freescale DMA channel
502 * @desc: descriptor to cleanup and free
503 * @cookie: Freescale DMA transaction identifier
504 *
505 * This function is used on a descriptor which has been executed by the DMA
506 * controller. It will run any callbacks, submit any dependencies.
507 */
508static dma_cookie_t fsldma_run_tx_complete_actions(struct fsldma_chan *chan,
509 struct fsl_desc_sw *desc, dma_cookie_t cookie)
510{
511 struct dma_async_tx_descriptor *txd = &desc->async_tx;
512 dma_cookie_t ret = cookie;
513
514 BUG_ON(txd->cookie < 0);
515
516 if (txd->cookie > 0) {
517 ret = txd->cookie;
518
Dave Jiang9b335972016-07-25 10:33:57 -0700519 dma_descriptor_unmap(txd);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800520 /* Run the link descriptor callback function */
Dave Jiangaf1a5a52016-07-20 13:11:17 -0700521 dmaengine_desc_get_callback_invoke(txd, NULL);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800522 }
523
524 /* Run any dependencies */
525 dma_run_dependencies(txd);
526
527 return ret;
528}
529
530/**
531 * fsldma_clean_running_descriptor - move the completed descriptor from
532 * ld_running to ld_completed
533 * @chan: Freescale DMA channel
534 * @desc: the descriptor which is completed
535 *
536 * Free the descriptor directly if acked by async_tx api, or move it to
537 * queue ld_completed.
538 */
539static void fsldma_clean_running_descriptor(struct fsldma_chan *chan,
540 struct fsl_desc_sw *desc)
541{
542 /* Remove from the list of transactions */
543 list_del(&desc->node);
544
545 /*
546 * the client is allowed to attach dependent operations
547 * until 'ack' is set
548 */
549 if (!async_tx_test_ack(&desc->async_tx)) {
550 /*
551 * Move this descriptor to the list of descriptors which is
552 * completed, but still awaiting the 'ack' bit to be set.
553 */
554 list_add_tail(&desc->node, &chan->ld_completed);
555 return;
556 }
557
558 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
559}
560
561/**
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800562 * fsl_chan_xfer_ld_queue - transfer any pending transactions
563 * @chan : Freescale DMA channel
564 *
565 * HARDWARE STATE: idle
566 * LOCKING: must hold chan->desc_lock
567 */
568static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
569{
570 struct fsl_desc_sw *desc;
571
572 /*
573 * If the list of pending descriptors is empty, then we
574 * don't need to do any work at all
575 */
576 if (list_empty(&chan->ld_pending)) {
577 chan_dbg(chan, "no pending LDs\n");
578 return;
579 }
580
581 /*
582 * The DMA controller is not idle, which means that the interrupt
583 * handler will start any queued transactions when it runs after
584 * this transaction finishes
585 */
586 if (!chan->idle) {
587 chan_dbg(chan, "DMA controller still busy\n");
588 return;
589 }
590
591 /*
592 * If there are some link descriptors which have not been
593 * transferred, we need to start the controller
594 */
595
596 /*
597 * Move all elements from the queue of pending transactions
598 * onto the list of running transactions
599 */
600 chan_dbg(chan, "idle, starting controller\n");
601 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
602 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
603
604 /*
605 * The 85xx DMA controller doesn't clear the channel start bit
606 * automatically at the end of a transfer. Therefore we must clear
607 * it in software before starting the transfer.
608 */
609 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
610 u32 mode;
611
612 mode = get_mr(chan);
613 mode &= ~FSL_DMA_MR_CS;
614 set_mr(chan, mode);
615 }
616
617 /*
618 * Program the descriptor's address into the DMA controller,
619 * then start the DMA transaction
620 */
621 set_cdar(chan, desc->async_tx.phys);
622 get_cdar(chan);
623
624 dma_start(chan);
625 chan->idle = false;
626}
627
628/**
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800629 * fsldma_cleanup_descriptors - cleanup link descriptors which are completed
630 * and move them to ld_completed to free until flag 'ack' is set
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800631 * @chan: Freescale DMA channel
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800632 *
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800633 * This function is used on descriptors which have been executed by the DMA
634 * controller. It will run any callbacks, submit any dependencies, then
635 * free these descriptors if flag 'ack' is set.
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800636 */
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800637static void fsldma_cleanup_descriptors(struct fsldma_chan *chan)
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800638{
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800639 struct fsl_desc_sw *desc, *_desc;
640 dma_cookie_t cookie = 0;
641 dma_addr_t curr_phys = get_cdar(chan);
642 int seen_current = 0;
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800643
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800644 fsldma_clean_completed_descriptor(chan);
645
646 /* Run the callback for each descriptor, in order */
647 list_for_each_entry_safe(desc, _desc, &chan->ld_running, node) {
648 /*
649 * do not advance past the current descriptor loaded into the
650 * hardware channel, subsequent descriptors are either in
651 * process or have not been submitted
652 */
653 if (seen_current)
654 break;
655
656 /*
657 * stop the search if we reach the current descriptor and the
658 * channel is busy
659 */
660 if (desc->async_tx.phys == curr_phys) {
661 seen_current = 1;
662 if (!dma_is_idle(chan))
663 break;
664 }
665
666 cookie = fsldma_run_tx_complete_actions(chan, desc, cookie);
667
668 fsldma_clean_running_descriptor(chan, desc);
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800669 }
670
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800671 /*
672 * Start any pending transactions automatically
673 *
674 * In the ideal case, we keep the DMA controller busy while we go
675 * ahead and free the descriptors below.
676 */
677 fsl_chan_xfer_ld_queue(chan);
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800678
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800679 if (cookie > 0)
680 chan->common.completed_cookie = cookie;
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800681}
682
683/**
Zhang Wei173acc72008-03-01 07:42:48 -0700684 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000685 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700686 *
687 * This function will create a dma pool for descriptor allocation.
688 *
689 * Return - The number of descriptors allocated.
690 */
Ira Snydera1c03312010-01-06 13:34:05 +0000691static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700692{
Ira Snydera1c03312010-01-06 13:34:05 +0000693 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700694
695 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000696 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700697 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700698
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000699 /*
700 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700701 * for meeting FSL DMA specification requirement.
702 */
Ira Snyderb1584712011-03-03 07:54:55 +0000703 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000704 sizeof(struct fsl_desc_sw),
705 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000706 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000707 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000708 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700709 }
710
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000711 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700712 return 1;
713}
714
715/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000716 * fsldma_free_desc_list - Free all descriptors in a queue
717 * @chan: Freescae DMA channel
718 * @list: the list to free
719 *
720 * LOCKING: must hold chan->desc_lock
721 */
722static void fsldma_free_desc_list(struct fsldma_chan *chan,
723 struct list_head *list)
724{
725 struct fsl_desc_sw *desc, *_desc;
726
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800727 list_for_each_entry_safe(desc, _desc, list, node)
728 fsl_dma_free_descriptor(chan, desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000729}
730
731static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
732 struct list_head *list)
733{
734 struct fsl_desc_sw *desc, *_desc;
735
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800736 list_for_each_entry_safe_reverse(desc, _desc, list, node)
737 fsl_dma_free_descriptor(chan, desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000738}
739
740/**
Zhang Wei173acc72008-03-01 07:42:48 -0700741 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000742 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700743 */
Ira Snydera1c03312010-01-06 13:34:05 +0000744static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700745{
Ira Snydera1c03312010-01-06 13:34:05 +0000746 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700747
Ira Snyderb1584712011-03-03 07:54:55 +0000748 chan_dbg(chan, "free all channel resources\n");
Hongbo Zhang2baff572014-05-21 16:03:01 +0800749 spin_lock_bh(&chan->desc_lock);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800750 fsldma_cleanup_descriptors(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000751 fsldma_free_desc_list(chan, &chan->ld_pending);
752 fsldma_free_desc_list(chan, &chan->ld_running);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800753 fsldma_free_desc_list(chan, &chan->ld_completed);
Hongbo Zhang2baff572014-05-21 16:03:01 +0800754 spin_unlock_bh(&chan->desc_lock);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700755
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000756 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000757 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700758}
759
Zhang Wei2187c262008-03-13 17:45:28 -0700760static struct dma_async_tx_descriptor *
Ira Snyder31f43062011-03-03 07:54:57 +0000761fsl_dma_prep_memcpy(struct dma_chan *dchan,
762 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700763 size_t len, unsigned long flags)
764{
Ira Snydera1c03312010-01-06 13:34:05 +0000765 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700766 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
767 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700768
Ira Snydera1c03312010-01-06 13:34:05 +0000769 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700770 return NULL;
771
772 if (!len)
773 return NULL;
774
Ira Snydera1c03312010-01-06 13:34:05 +0000775 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700776
777 do {
778
779 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000780 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700781 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000782 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700783 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700784 }
Zhang Wei173acc72008-03-01 07:42:48 -0700785
Zhang Wei56822842008-03-13 10:45:27 -0700786 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700787
Ira Snydera1c03312010-01-06 13:34:05 +0000788 set_desc_cnt(chan, &new->hw, copy);
789 set_desc_src(chan, &new->hw, dma_src);
790 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700791
792 if (!first)
793 first = new;
794 else
Ira Snydera1c03312010-01-06 13:34:05 +0000795 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700796
797 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700798 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700799
800 prev = new;
801 len -= copy;
802 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000803 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700804
805 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700806 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700807 } while (len);
808
Dan Williams636bdea2008-04-17 20:17:26 -0700809 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700810 new->async_tx.cookie = -EBUSY;
811
Ira Snyder31f43062011-03-03 07:54:57 +0000812 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000813 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700814
Ira Snyder2e077f82009-05-15 09:59:46 -0700815 return &first->async_tx;
816
817fail:
818 if (!first)
819 return NULL;
820
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000821 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700822 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700823}
824
Ira Snyderc14330412010-09-30 11:46:45 +0000825static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
826 struct scatterlist *dst_sg, unsigned int dst_nents,
827 struct scatterlist *src_sg, unsigned int src_nents,
828 unsigned long flags)
829{
830 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
831 struct fsldma_chan *chan = to_fsl_chan(dchan);
832 size_t dst_avail, src_avail;
833 dma_addr_t dst, src;
834 size_t len;
835
836 /* basic sanity checks */
837 if (dst_nents == 0 || src_nents == 0)
838 return NULL;
839
840 if (dst_sg == NULL || src_sg == NULL)
841 return NULL;
842
843 /*
844 * TODO: should we check that both scatterlists have the same
845 * TODO: number of bytes in total? Is that really an error?
846 */
847
848 /* get prepared for the loop */
849 dst_avail = sg_dma_len(dst_sg);
850 src_avail = sg_dma_len(src_sg);
851
852 /* run until we are out of scatterlist entries */
853 while (true) {
854
855 /* create the largest transaction possible */
856 len = min_t(size_t, src_avail, dst_avail);
857 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
858 if (len == 0)
859 goto fetch;
860
861 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
862 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
863
864 /* allocate and populate the descriptor */
865 new = fsl_dma_alloc_descriptor(chan);
866 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000867 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyderc14330412010-09-30 11:46:45 +0000868 goto fail;
869 }
Ira Snyderc14330412010-09-30 11:46:45 +0000870
871 set_desc_cnt(chan, &new->hw, len);
872 set_desc_src(chan, &new->hw, src);
873 set_desc_dst(chan, &new->hw, dst);
874
875 if (!first)
876 first = new;
877 else
878 set_desc_next(chan, &prev->hw, new->async_tx.phys);
879
880 new->async_tx.cookie = 0;
881 async_tx_ack(&new->async_tx);
882 prev = new;
883
884 /* Insert the link descriptor to the LD ring */
885 list_add_tail(&new->node, &first->tx_list);
886
887 /* update metadata */
888 dst_avail -= len;
889 src_avail -= len;
890
891fetch:
892 /* fetch the next dst scatterlist entry */
893 if (dst_avail == 0) {
894
895 /* no more entries: we're done */
896 if (dst_nents == 0)
897 break;
898
899 /* fetch the next entry: if there are no more: done */
900 dst_sg = sg_next(dst_sg);
901 if (dst_sg == NULL)
902 break;
903
904 dst_nents--;
905 dst_avail = sg_dma_len(dst_sg);
906 }
907
908 /* fetch the next src scatterlist entry */
909 if (src_avail == 0) {
910
911 /* no more entries: we're done */
912 if (src_nents == 0)
913 break;
914
915 /* fetch the next entry: if there are no more: done */
916 src_sg = sg_next(src_sg);
917 if (src_sg == NULL)
918 break;
919
920 src_nents--;
921 src_avail = sg_dma_len(src_sg);
922 }
923 }
924
925 new->async_tx.flags = flags; /* client is in control of this ack */
926 new->async_tx.cookie = -EBUSY;
927
928 /* Set End-of-link to the last link descriptor of new list */
929 set_ld_eol(chan, new);
930
931 return &first->async_tx;
932
933fail:
934 if (!first)
935 return NULL;
936
937 fsldma_free_desc_list_reverse(chan, &first->tx_list);
938 return NULL;
939}
940
Maxime Ripardb7f75522014-11-17 14:42:24 +0100941static int fsl_dma_device_terminate_all(struct dma_chan *dchan)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700942{
Ira Snydera1c03312010-01-06 13:34:05 +0000943 struct fsldma_chan *chan;
Linus Walleijc3635c72010-03-26 16:44:01 -0700944
Ira Snydera1c03312010-01-06 13:34:05 +0000945 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700946 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700947
Ira Snydera1c03312010-01-06 13:34:05 +0000948 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700949
Maxime Ripardb7f75522014-11-17 14:42:24 +0100950 spin_lock_bh(&chan->desc_lock);
Ira Snyderf04cd402011-03-03 07:54:58 +0000951
Maxime Ripardb7f75522014-11-17 14:42:24 +0100952 /* Halt the DMA engine */
953 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700954
Maxime Ripardb7f75522014-11-17 14:42:24 +0100955 /* Remove and free all of the descriptors in the LD queue */
956 fsldma_free_desc_list(chan, &chan->ld_pending);
957 fsldma_free_desc_list(chan, &chan->ld_running);
958 fsldma_free_desc_list(chan, &chan->ld_completed);
959 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700960
Maxime Ripardb7f75522014-11-17 14:42:24 +0100961 spin_unlock_bh(&chan->desc_lock);
Linus Walleijc3635c72010-03-26 16:44:01 -0700962 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700963}
964
Maxime Ripardb7f75522014-11-17 14:42:24 +0100965static int fsl_dma_device_config(struct dma_chan *dchan,
966 struct dma_slave_config *config)
967{
968 struct fsldma_chan *chan;
969 int size;
970
971 if (!dchan)
972 return -EINVAL;
973
974 chan = to_fsl_chan(dchan);
975
976 /* make sure the channel supports setting burst size */
977 if (!chan->set_request_count)
978 return -ENXIO;
979
980 /* we set the controller burst size depending on direction */
981 if (config->direction == DMA_MEM_TO_DEV)
982 size = config->dst_addr_width * config->dst_maxburst;
983 else
984 size = config->src_addr_width * config->src_maxburst;
985
986 chan->set_request_count(chan, size);
987 return 0;
988}
989
990
Ira Snyderbbea0b62009-09-08 17:53:04 -0700991/**
Zhang Wei173acc72008-03-01 07:42:48 -0700992 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000993 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700994 */
Ira Snydera1c03312010-01-06 13:34:05 +0000995static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700996{
Ira Snydera1c03312010-01-06 13:34:05 +0000997 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000998
Hongbo Zhang2baff572014-05-21 16:03:01 +0800999 spin_lock_bh(&chan->desc_lock);
Ira Snydera1c03312010-01-06 13:34:05 +00001000 fsl_chan_xfer_ld_queue(chan);
Hongbo Zhang2baff572014-05-21 16:03:01 +08001001 spin_unlock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -07001002}
1003
Zhang Wei173acc72008-03-01 07:42:48 -07001004/**
Linus Walleij07934482010-03-26 16:50:49 -07001005 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +00001006 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -07001007 */
Linus Walleij07934482010-03-26 16:50:49 -07001008static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -07001009 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -07001010 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -07001011{
Hongbo Zhang43452fa2014-05-21 16:03:03 +08001012 struct fsldma_chan *chan = to_fsl_chan(dchan);
1013 enum dma_status ret;
1014
1015 ret = dma_cookie_status(dchan, cookie, txstate);
1016 if (ret == DMA_COMPLETE)
1017 return ret;
1018
1019 spin_lock_bh(&chan->desc_lock);
1020 fsldma_cleanup_descriptors(chan);
1021 spin_unlock_bh(&chan->desc_lock);
1022
Andy Shevchenko9b0b0bd2013-05-27 15:14:35 +03001023 return dma_cookie_status(dchan, cookie, txstate);
Zhang Wei173acc72008-03-01 07:42:48 -07001024}
1025
Ira Snyderd3f620b2010-01-06 13:34:04 +00001026/*----------------------------------------------------------------------------*/
1027/* Interrupt Handling */
1028/*----------------------------------------------------------------------------*/
1029
Ira Snydere7a29152010-01-06 13:34:03 +00001030static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -07001031{
Ira Snydera1c03312010-01-06 13:34:05 +00001032 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +00001033 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -07001034
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001035 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +00001036 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001037 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +00001038 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -07001039
Ira Snyderf04cd402011-03-03 07:54:58 +00001040 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -07001041 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
1042 if (!stat)
1043 return IRQ_NONE;
1044
1045 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +00001046 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001047
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001048 /*
1049 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -07001050 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
Masanari Iidad73111c2012-08-04 23:37:53 +09001051 * trigger a PE interrupt.
Zhang Weif79abb62008-03-18 18:45:00 -07001052 */
1053 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +00001054 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -07001055 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +00001056 if (get_bcr(chan) != 0)
1057 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -07001058 }
1059
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001060 /*
1061 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -07001062 * and start the next transfer if it exist.
1063 */
1064 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +00001065 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -07001066 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -07001067 }
1068
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001069 /*
1070 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -07001071 * we should clear the Channel Start bit for
1072 * prepare next transfer.
1073 */
Zhang Wei1c629792008-04-17 20:17:25 -07001074 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +00001075 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001076 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -07001077 }
1078
Ira Snyderf04cd402011-03-03 07:54:58 +00001079 /* check that the DMA controller is really idle */
1080 if (!dma_is_idle(chan))
1081 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001082
Ira Snyderf04cd402011-03-03 07:54:58 +00001083 /* check that we handled all of the bits */
1084 if (stat)
1085 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
1086
1087 /*
1088 * Schedule the tasklet to handle all cleanup of the current
1089 * transaction. It will start a new transaction if there is
1090 * one pending.
1091 */
Ira Snydera1c03312010-01-06 13:34:05 +00001092 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +00001093 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001094 return IRQ_HANDLED;
1095}
1096
Zhang Wei173acc72008-03-01 07:42:48 -07001097static void dma_do_tasklet(unsigned long data)
1098{
Ira Snydera1c03312010-01-06 13:34:05 +00001099 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderf04cd402011-03-03 07:54:58 +00001100
1101 chan_dbg(chan, "tasklet entry\n");
1102
Hongbo Zhang2baff572014-05-21 16:03:01 +08001103 spin_lock_bh(&chan->desc_lock);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001104
Ira Snyderdc8d4092011-03-03 07:55:00 +00001105 /* the hardware is now idle and ready for more */
Ira Snyderf04cd402011-03-03 07:54:58 +00001106 chan->idle = true;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001107
Hongbo Zhang43452fa2014-05-21 16:03:03 +08001108 /* Run all cleanup for descriptors which have been completed */
1109 fsldma_cleanup_descriptors(chan);
1110
Hongbo Zhang2baff572014-05-21 16:03:01 +08001111 spin_unlock_bh(&chan->desc_lock);
Ira Snyderf04cd402011-03-03 07:54:58 +00001112
Ira Snyderf04cd402011-03-03 07:54:58 +00001113 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001114}
1115
Ira Snyderd3f620b2010-01-06 13:34:04 +00001116static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1117{
1118 struct fsldma_device *fdev = data;
1119 struct fsldma_chan *chan;
1120 unsigned int handled = 0;
1121 u32 gsr, mask;
1122 int i;
1123
1124 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1125 : in_le32(fdev->regs);
1126 mask = 0xff000000;
1127 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1128
1129 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1130 chan = fdev->chan[i];
1131 if (!chan)
1132 continue;
1133
1134 if (gsr & mask) {
1135 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1136 fsldma_chan_irq(irq, chan);
1137 handled++;
1138 }
1139
1140 gsr &= ~mask;
1141 mask >>= 8;
1142 }
1143
1144 return IRQ_RETVAL(handled);
1145}
1146
1147static void fsldma_free_irqs(struct fsldma_device *fdev)
1148{
1149 struct fsldma_chan *chan;
1150 int i;
1151
Michael Ellermanaa570be2016-09-10 19:56:04 +10001152 if (fdev->irq) {
Ira Snyderd3f620b2010-01-06 13:34:04 +00001153 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1154 free_irq(fdev->irq, fdev);
1155 return;
1156 }
1157
1158 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1159 chan = fdev->chan[i];
Michael Ellermanaa570be2016-09-10 19:56:04 +10001160 if (chan && chan->irq) {
Ira Snyderb1584712011-03-03 07:54:55 +00001161 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001162 free_irq(chan->irq, chan);
1163 }
1164 }
1165}
1166
1167static int fsldma_request_irqs(struct fsldma_device *fdev)
1168{
1169 struct fsldma_chan *chan;
1170 int ret;
1171 int i;
1172
1173 /* if we have a per-controller IRQ, use that */
Michael Ellermanaa570be2016-09-10 19:56:04 +10001174 if (fdev->irq) {
Ira Snyderd3f620b2010-01-06 13:34:04 +00001175 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1176 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1177 "fsldma-controller", fdev);
1178 return ret;
1179 }
1180
1181 /* no per-controller IRQ, use the per-channel IRQs */
1182 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1183 chan = fdev->chan[i];
1184 if (!chan)
1185 continue;
1186
Michael Ellermanaa570be2016-09-10 19:56:04 +10001187 if (!chan->irq) {
Ira Snyderb1584712011-03-03 07:54:55 +00001188 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001189 ret = -ENODEV;
1190 goto out_unwind;
1191 }
1192
Ira Snyderb1584712011-03-03 07:54:55 +00001193 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001194 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1195 "fsldma-chan", chan);
1196 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001197 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001198 goto out_unwind;
1199 }
1200 }
1201
1202 return 0;
1203
1204out_unwind:
1205 for (/* none */; i >= 0; i--) {
1206 chan = fdev->chan[i];
1207 if (!chan)
1208 continue;
1209
Michael Ellermanaa570be2016-09-10 19:56:04 +10001210 if (!chan->irq)
Ira Snyderd3f620b2010-01-06 13:34:04 +00001211 continue;
1212
1213 free_irq(chan->irq, chan);
1214 }
1215
1216 return ret;
1217}
1218
Ira Snydera4f56d42010-01-06 13:34:01 +00001219/*----------------------------------------------------------------------------*/
1220/* OpenFirmware Subsystem */
1221/*----------------------------------------------------------------------------*/
1222
Bill Pemberton463a1f82012-11-19 13:22:55 -05001223static int fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001224 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001225{
Ira Snydera1c03312010-01-06 13:34:05 +00001226 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001227 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001228 int err;
1229
Zhang Wei173acc72008-03-01 07:42:48 -07001230 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001231 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1232 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001233 err = -ENOMEM;
1234 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001235 }
1236
Ira Snydere7a29152010-01-06 13:34:03 +00001237 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001238 chan->regs = of_iomap(node, 0);
1239 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001240 dev_err(fdev->dev, "unable to ioremap registers\n");
1241 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001242 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001243 }
1244
Ira Snyder4ce0e952010-01-06 13:34:00 +00001245 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001246 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001247 dev_err(fdev->dev, "unable to find 'reg' property\n");
1248 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001249 }
1250
Ira Snydera1c03312010-01-06 13:34:05 +00001251 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001252 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001253 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001254
Ira Snydere7a29152010-01-06 13:34:03 +00001255 /*
1256 * If the DMA device's feature is different than the feature
1257 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001258 */
Ira Snydera1c03312010-01-06 13:34:05 +00001259 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001260
Ira Snydera1c03312010-01-06 13:34:05 +00001261 chan->dev = fdev->dev;
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001262 chan->id = (res.start & 0xfff) < 0x300 ?
1263 ((res.start - 0x100) & 0xfff) >> 7 :
1264 ((res.start - 0x200) & 0xfff) >> 7;
Ira Snydera1c03312010-01-06 13:34:05 +00001265 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001266 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001267 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001268 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001269 }
Zhang Wei173acc72008-03-01 07:42:48 -07001270
Ira Snydera1c03312010-01-06 13:34:05 +00001271 fdev->chan[chan->id] = chan;
1272 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001273 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001274
1275 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001276 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001277
1278 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001279 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001280
Ira Snydera1c03312010-01-06 13:34:05 +00001281 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001282 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001283 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Zhang Wei173acc72008-03-01 07:42:48 -07001284 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001285 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1286 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1287 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1288 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001289 }
1290
Ira Snydera1c03312010-01-06 13:34:05 +00001291 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001292 INIT_LIST_HEAD(&chan->ld_pending);
1293 INIT_LIST_HEAD(&chan->ld_running);
Hongbo Zhang43452fa2014-05-21 16:03:03 +08001294 INIT_LIST_HEAD(&chan->ld_completed);
Ira Snyderf04cd402011-03-03 07:54:58 +00001295 chan->idle = true;
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001296#ifdef CONFIG_PM
1297 chan->pm_state = RUNNING;
1298#endif
Zhang Wei173acc72008-03-01 07:42:48 -07001299
Ira Snydera1c03312010-01-06 13:34:05 +00001300 chan->common.device = &fdev->common;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001301 dma_cookie_init(&chan->common);
Zhang Wei173acc72008-03-01 07:42:48 -07001302
Ira Snyderd3f620b2010-01-06 13:34:04 +00001303 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001304 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001305
Zhang Wei173acc72008-03-01 07:42:48 -07001306 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001307 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001308
Ira Snydera1c03312010-01-06 13:34:05 +00001309 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
Michael Ellermanaa570be2016-09-10 19:56:04 +10001310 chan->irq ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001311
1312 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001313
Ira Snydere7a29152010-01-06 13:34:03 +00001314out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001315 iounmap(chan->regs);
1316out_free_chan:
1317 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001318out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001319 return err;
1320}
1321
Ira Snydera1c03312010-01-06 13:34:05 +00001322static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001323{
Ira Snydera1c03312010-01-06 13:34:05 +00001324 irq_dispose_mapping(chan->irq);
1325 list_del(&chan->common.device_node);
1326 iounmap(chan->regs);
1327 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001328}
1329
Bill Pemberton463a1f82012-11-19 13:22:55 -05001330static int fsldma_of_probe(struct platform_device *op)
Zhang Wei173acc72008-03-01 07:42:48 -07001331{
Ira Snydera4f56d42010-01-06 13:34:01 +00001332 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001333 struct device_node *child;
Christophe JAILLET225dd0f2020-12-12 17:06:14 +01001334 unsigned int i;
Ira Snydere7a29152010-01-06 13:34:03 +00001335 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001336
Ira Snydera4f56d42010-01-06 13:34:01 +00001337 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001338 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001339 err = -ENOMEM;
1340 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001341 }
Ira Snydere7a29152010-01-06 13:34:03 +00001342
1343 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001344 INIT_LIST_HEAD(&fdev->common.channels);
1345
Ira Snydere7a29152010-01-06 13:34:03 +00001346 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001347 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001348 if (!fdev->regs) {
1349 dev_err(&op->dev, "unable to ioremap registers\n");
1350 err = -ENOMEM;
Arvind Yadav585a1db2016-09-28 16:15:11 +05301351 goto out_free;
Zhang Wei173acc72008-03-01 07:42:48 -07001352 }
1353
Ira Snyderd3f620b2010-01-06 13:34:04 +00001354 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001355 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001356
Zhang Wei173acc72008-03-01 07:42:48 -07001357 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
Ira Snyderc14330412010-09-30 11:46:45 +00001358 dma_cap_set(DMA_SG, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001359 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001360 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1361 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei173acc72008-03-01 07:42:48 -07001362 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Ira Snyderc14330412010-09-30 11:46:45 +00001363 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
Linus Walleij07934482010-03-26 16:50:49 -07001364 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001365 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Maxime Ripardb7f75522014-11-17 14:42:24 +01001366 fdev->common.device_config = fsl_dma_device_config;
1367 fdev->common.device_terminate_all = fsl_dma_device_terminate_all;
Ira Snydere7a29152010-01-06 13:34:03 +00001368 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001369
Kevin Hao75dc1772015-01-08 18:38:16 +08001370 fdev->common.src_addr_widths = FSL_DMA_BUSWIDTHS;
1371 fdev->common.dst_addr_widths = FSL_DMA_BUSWIDTHS;
1372 fdev->common.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1373 fdev->common.residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
1374
Li Yange2c8e4252010-11-11 20:16:29 +08001375 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1376
Jingoo Handd3daca2013-05-24 10:10:13 +09001377 platform_set_drvdata(op, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001378
Ira Snydere7a29152010-01-06 13:34:03 +00001379 /*
1380 * We cannot use of_platform_bus_probe() because there is no
1381 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001382 * channel object.
1383 */
Grant Likely61c7a082010-04-13 16:12:29 -07001384 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001385 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001386 fsl_dma_chan_probe(fdev, child,
1387 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1388 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001389 }
1390
1391 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001392 fsl_dma_chan_probe(fdev, child,
1393 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1394 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001395 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001396 }
Zhang Wei173acc72008-03-01 07:42:48 -07001397
Ira Snyderd3f620b2010-01-06 13:34:04 +00001398 /*
1399 * Hookup the IRQ handler(s)
1400 *
1401 * If we have a per-controller interrupt, we prefer that to the
1402 * per-channel interrupts to reduce the number of shared interrupt
1403 * handlers on the same IRQ line
1404 */
1405 err = fsldma_request_irqs(fdev);
1406 if (err) {
1407 dev_err(fdev->dev, "unable to request IRQs\n");
1408 goto out_free_fdev;
1409 }
1410
Zhang Wei173acc72008-03-01 07:42:48 -07001411 dma_async_device_register(&fdev->common);
1412 return 0;
1413
Ira Snydere7a29152010-01-06 13:34:03 +00001414out_free_fdev:
Christophe JAILLET225dd0f2020-12-12 17:06:14 +01001415 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1416 if (fdev->chan[i])
1417 fsl_dma_chan_remove(fdev->chan[i]);
1418 }
Ira Snyderd3f620b2010-01-06 13:34:04 +00001419 irq_dispose_mapping(fdev->irq);
Arvind Yadav585a1db2016-09-28 16:15:11 +05301420 iounmap(fdev->regs);
1421out_free:
Zhang Wei173acc72008-03-01 07:42:48 -07001422 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001423out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001424 return err;
1425}
1426
Grant Likely2dc11582010-08-06 09:25:50 -06001427static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001428{
Ira Snydera4f56d42010-01-06 13:34:01 +00001429 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001430 unsigned int i;
1431
Jingoo Handd3daca2013-05-24 10:10:13 +09001432 fdev = platform_get_drvdata(op);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001433 dma_async_device_unregister(&fdev->common);
1434
Ira Snyderd3f620b2010-01-06 13:34:04 +00001435 fsldma_free_irqs(fdev);
1436
Ira Snydere7a29152010-01-06 13:34:03 +00001437 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001438 if (fdev->chan[i])
1439 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001440 }
Christophe JAILLETf7c051a2020-12-12 17:05:16 +01001441 irq_dispose_mapping(fdev->irq);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001442
Ira Snydere7a29152010-01-06 13:34:03 +00001443 iounmap(fdev->regs);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001444 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001445
1446 return 0;
1447}
1448
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001449#ifdef CONFIG_PM
1450static int fsldma_suspend_late(struct device *dev)
1451{
1452 struct platform_device *pdev = to_platform_device(dev);
1453 struct fsldma_device *fdev = platform_get_drvdata(pdev);
1454 struct fsldma_chan *chan;
1455 int i;
1456
1457 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1458 chan = fdev->chan[i];
1459 if (!chan)
1460 continue;
1461
1462 spin_lock_bh(&chan->desc_lock);
1463 if (unlikely(!chan->idle))
1464 goto out;
1465 chan->regs_save.mr = get_mr(chan);
1466 chan->pm_state = SUSPENDED;
1467 spin_unlock_bh(&chan->desc_lock);
1468 }
1469 return 0;
1470
1471out:
1472 for (; i >= 0; i--) {
1473 chan = fdev->chan[i];
1474 if (!chan)
1475 continue;
1476 chan->pm_state = RUNNING;
1477 spin_unlock_bh(&chan->desc_lock);
1478 }
1479 return -EBUSY;
1480}
1481
1482static int fsldma_resume_early(struct device *dev)
1483{
1484 struct platform_device *pdev = to_platform_device(dev);
1485 struct fsldma_device *fdev = platform_get_drvdata(pdev);
1486 struct fsldma_chan *chan;
1487 u32 mode;
1488 int i;
1489
1490 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1491 chan = fdev->chan[i];
1492 if (!chan)
1493 continue;
1494
1495 spin_lock_bh(&chan->desc_lock);
1496 mode = chan->regs_save.mr
1497 & ~FSL_DMA_MR_CS & ~FSL_DMA_MR_CC & ~FSL_DMA_MR_CA;
1498 set_mr(chan, mode);
1499 chan->pm_state = RUNNING;
1500 spin_unlock_bh(&chan->desc_lock);
1501 }
1502
1503 return 0;
1504}
1505
1506static const struct dev_pm_ops fsldma_pm_ops = {
1507 .suspend_late = fsldma_suspend_late,
1508 .resume_early = fsldma_resume_early,
1509};
1510#endif
1511
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001512static const struct of_device_id fsldma_of_ids[] = {
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001513 { .compatible = "fsl,elo3-dma", },
Kumar Gala049c9d42008-03-31 11:13:21 -05001514 { .compatible = "fsl,eloplus-dma", },
1515 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001516 {}
1517};
Luis de Bethencourt7522c242015-09-16 22:57:17 +02001518MODULE_DEVICE_TABLE(of, fsldma_of_ids);
Zhang Wei173acc72008-03-01 07:42:48 -07001519
Ira W. Snyder8faa7cf2011-04-07 10:33:03 -07001520static struct platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001521 .driver = {
1522 .name = "fsl-elo-dma",
Grant Likely40182942010-04-13 16:13:02 -07001523 .of_match_table = fsldma_of_ids,
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001524#ifdef CONFIG_PM
1525 .pm = &fsldma_pm_ops,
1526#endif
Grant Likely40182942010-04-13 16:13:02 -07001527 },
1528 .probe = fsldma_of_probe,
1529 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001530};
1531
Ira Snydera4f56d42010-01-06 13:34:01 +00001532/*----------------------------------------------------------------------------*/
1533/* Module Init / Exit */
1534/*----------------------------------------------------------------------------*/
1535
1536static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001537{
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001538 pr_info("Freescale Elo series DMA driver\n");
Grant Likely00006122011-02-22 19:59:54 -07001539 return platform_driver_register(&fsldma_of_driver);
Zhang Wei173acc72008-03-01 07:42:48 -07001540}
1541
Ira Snydera4f56d42010-01-06 13:34:01 +00001542static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001543{
Grant Likely00006122011-02-22 19:59:54 -07001544 platform_driver_unregister(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001545}
1546
Ira Snydera4f56d42010-01-06 13:34:01 +00001547subsys_initcall(fsldma_init);
1548module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001549
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001550MODULE_DESCRIPTION("Freescale Elo series DMA driver");
Timur Tabi77cd62e2008-09-26 17:00:11 -07001551MODULE_LICENSE("GPL");