blob: bd8a0982aec33ec99b95b97fbcbdd65dee642770 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b095a2012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080031#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#include "sdhci.h"
34
35#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080036
Pierre Ossmand129bce2006-03-24 03:18:17 -080037#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010038 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmanf9134312008-12-21 17:01:48 +010040#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
41 defined(CONFIG_MMC_SDHCI_MODULE))
42#define SDHCI_USE_LEDS_CLASS
43#endif
44
Arindam Nathb513ea22011-05-05 12:19:04 +053045#define MAX_TUNING_LOOP 40
46
Pierre Ossmandf673b22006-06-30 02:22:31 -070047static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030048static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070049
Pierre Ossmand129bce2006-03-24 03:18:17 -080050static void sdhci_finish_data(struct sdhci_host *);
51
Pierre Ossmand129bce2006-03-24 03:18:17 -080052static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053053static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053054static void sdhci_tuning_timer(unsigned long data);
Kevin Liu52983382013-01-31 11:31:37 +080055static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080056
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030057#ifdef CONFIG_PM_RUNTIME
58static int sdhci_runtime_pm_get(struct sdhci_host *host);
59static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030060static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
61static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030062#else
63static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
64{
65 return 0;
66}
67static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
68{
69 return 0;
70}
Adrian Hunterf0710a52013-05-06 12:17:32 +030071static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
72{
73}
74static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
75{
76}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030077#endif
78
Pierre Ossmand129bce2006-03-24 03:18:17 -080079static void sdhci_dumpregs(struct sdhci_host *host)
80{
Girish K Sa3c76eb2011-10-11 11:44:09 +053081 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070082 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080083
Girish K Sa3c76eb2011-10-11 11:44:09 +053084 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030085 sdhci_readl(host, SDHCI_DMA_ADDRESS),
86 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053087 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030088 sdhci_readw(host, SDHCI_BLOCK_SIZE),
89 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053090 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030091 sdhci_readl(host, SDHCI_ARGUMENT),
92 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053093 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030094 sdhci_readl(host, SDHCI_PRESENT_STATE),
95 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053096 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030097 sdhci_readb(host, SDHCI_POWER_CONTROL),
98 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053099 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300100 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
101 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530102 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300103 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
104 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530105 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300106 sdhci_readl(host, SDHCI_INT_ENABLE),
107 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530108 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300109 sdhci_readw(host, SDHCI_ACMD12_ERR),
110 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530111 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300112 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500113 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530114 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500115 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300116 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530117 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530118 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800119
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100120 if (host->flags & SDHCI_USE_ADMA)
Girish K Sa3c76eb2011-10-11 11:44:09 +0530121 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100122 readl(host->ioaddr + SDHCI_ADMA_ERROR),
123 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
124
Girish K Sa3c76eb2011-10-11 11:44:09 +0530125 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800126}
127
128/*****************************************************************************\
129 * *
130 * Low level functions *
131 * *
132\*****************************************************************************/
133
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300134static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
135{
136 u32 ier;
137
138 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
139 ier &= ~clear;
140 ier |= set;
141 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
142 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
143}
144
145static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
146{
147 sdhci_clear_set_irqs(host, 0, irqs);
148}
149
150static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
151{
152 sdhci_clear_set_irqs(host, irqs, 0);
153}
154
155static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
156{
Shawn Guod25928d2011-06-21 22:41:48 +0800157 u32 present, irqs;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300158
Adrian Hunterc79396c2011-12-27 15:48:42 +0200159 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100160 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300161 return;
162
Shawn Guod25928d2011-06-21 22:41:48 +0800163 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
164 SDHCI_CARD_PRESENT;
165 irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;
166
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300167 if (enable)
168 sdhci_unmask_irqs(host, irqs);
169 else
170 sdhci_mask_irqs(host, irqs);
171}
172
173static void sdhci_enable_card_detection(struct sdhci_host *host)
174{
175 sdhci_set_card_detection(host, true);
176}
177
178static void sdhci_disable_card_detection(struct sdhci_host *host)
179{
180 sdhci_set_card_detection(host, false);
181}
182
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183static void sdhci_reset(struct sdhci_host *host, u8 mask)
184{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700185 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300186 u32 uninitialized_var(ier);
Pierre Ossmane16514d82006-06-30 02:22:24 -0700187
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100188 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300189 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700190 SDHCI_CARD_PRESENT))
191 return;
192 }
193
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300194 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
195 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
196
Philip Rakity393c1a32011-01-21 11:26:40 -0800197 if (host->ops->platform_reset_enter)
198 host->ops->platform_reset_enter(host, mask);
199
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300200 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800201
Adrian Hunterf0710a52013-05-06 12:17:32 +0300202 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800203 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300204 /* Reset-all turns off SD Bus Power */
205 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
206 sdhci_runtime_pm_bus_off(host);
207 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800208
Pierre Ossmane16514d82006-06-30 02:22:24 -0700209 /* Wait max 100 ms */
210 timeout = 100;
211
212 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300213 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700214 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530215 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700216 mmc_hostname(host->mmc), (int)mask);
217 sdhci_dumpregs(host);
218 return;
219 }
220 timeout--;
221 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800222 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300223
Philip Rakity393c1a32011-01-21 11:26:40 -0800224 if (host->ops->platform_reset_exit)
225 host->ops->platform_reset_exit(host, mask);
226
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300227 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
228 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800229
230 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
231 if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
232 host->ops->enable_dma(host);
233 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800234}
235
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800236static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
237
238static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800240 if (soft)
241 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
242 else
243 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800244
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300245 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
246 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700247 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
248 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300249 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800250
251 if (soft) {
252 /* force clock reconfiguration */
253 host->clock = 0;
254 sdhci_set_ios(host->mmc, &host->mmc->ios);
255 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300256}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300258static void sdhci_reinit(struct sdhci_host *host)
259{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800260 sdhci_init(host, 0);
Aaron Lub67c6b42012-06-29 16:17:31 +0800261 /*
262 * Retuning stuffs are affected by different cards inserted and only
263 * applicable to UHS-I cards. So reset these fields to their initial
264 * value when card is removed.
265 */
Aaron Lu973905f2012-07-04 13:29:09 +0800266 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
267 host->flags &= ~SDHCI_USING_RETUNING_TIMER;
268
Aaron Lub67c6b42012-06-29 16:17:31 +0800269 del_timer_sync(&host->tuning_timer);
270 host->flags &= ~SDHCI_NEEDS_RETUNING;
271 host->mmc->max_blk_count =
272 (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
273 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300274 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800275}
276
277static void sdhci_activate_led(struct sdhci_host *host)
278{
279 u8 ctrl;
280
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300281 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800282 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300283 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284}
285
286static void sdhci_deactivate_led(struct sdhci_host *host)
287{
288 u8 ctrl;
289
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300290 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800291 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300292 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293}
294
Pierre Ossmanf9134312008-12-21 17:01:48 +0100295#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100296static void sdhci_led_control(struct led_classdev *led,
297 enum led_brightness brightness)
298{
299 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
300 unsigned long flags;
301
302 spin_lock_irqsave(&host->lock, flags);
303
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300304 if (host->runtime_suspended)
305 goto out;
306
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100307 if (brightness == LED_OFF)
308 sdhci_deactivate_led(host);
309 else
310 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300311out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100312 spin_unlock_irqrestore(&host->lock, flags);
313}
314#endif
315
Pierre Ossmand129bce2006-03-24 03:18:17 -0800316/*****************************************************************************\
317 * *
318 * Core functions *
319 * *
320\*****************************************************************************/
321
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100322static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800323{
Pierre Ossman76591502008-07-21 00:32:11 +0200324 unsigned long flags;
325 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700326 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200327 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800328
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100329 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800330
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100331 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200332 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800333
Pierre Ossman76591502008-07-21 00:32:11 +0200334 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800335
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100336 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200337 if (!sg_miter_next(&host->sg_miter))
338 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800339
Pierre Ossman76591502008-07-21 00:32:11 +0200340 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800341
Pierre Ossman76591502008-07-21 00:32:11 +0200342 blksize -= len;
343 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200344
Pierre Ossman76591502008-07-21 00:32:11 +0200345 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800346
Pierre Ossman76591502008-07-21 00:32:11 +0200347 while (len) {
348 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300349 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200350 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800351 }
Pierre Ossman76591502008-07-21 00:32:11 +0200352
353 *buf = scratch & 0xFF;
354
355 buf++;
356 scratch >>= 8;
357 chunk--;
358 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800359 }
360 }
Pierre Ossman76591502008-07-21 00:32:11 +0200361
362 sg_miter_stop(&host->sg_miter);
363
364 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100365}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100367static void sdhci_write_block_pio(struct sdhci_host *host)
368{
Pierre Ossman76591502008-07-21 00:32:11 +0200369 unsigned long flags;
370 size_t blksize, len, chunk;
371 u32 scratch;
372 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100373
374 DBG("PIO writing\n");
375
376 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200377 chunk = 0;
378 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100379
Pierre Ossman76591502008-07-21 00:32:11 +0200380 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100381
382 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200383 if (!sg_miter_next(&host->sg_miter))
384 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100385
Pierre Ossman76591502008-07-21 00:32:11 +0200386 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200387
Pierre Ossman76591502008-07-21 00:32:11 +0200388 blksize -= len;
389 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100390
Pierre Ossman76591502008-07-21 00:32:11 +0200391 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100392
Pierre Ossman76591502008-07-21 00:32:11 +0200393 while (len) {
394 scratch |= (u32)*buf << (chunk * 8);
395
396 buf++;
397 chunk++;
398 len--;
399
400 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300401 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200402 chunk = 0;
403 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100404 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100405 }
406 }
Pierre Ossman76591502008-07-21 00:32:11 +0200407
408 sg_miter_stop(&host->sg_miter);
409
410 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100411}
412
413static void sdhci_transfer_pio(struct sdhci_host *host)
414{
415 u32 mask;
416
417 BUG_ON(!host->data);
418
Pierre Ossman76591502008-07-21 00:32:11 +0200419 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100420 return;
421
422 if (host->data->flags & MMC_DATA_READ)
423 mask = SDHCI_DATA_AVAILABLE;
424 else
425 mask = SDHCI_SPACE_AVAILABLE;
426
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200427 /*
428 * Some controllers (JMicron JMB38x) mess up the buffer bits
429 * for transfers < 4 bytes. As long as it is just one block,
430 * we can ignore the bits.
431 */
432 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
433 (host->data->blocks == 1))
434 mask = ~0;
435
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300436 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300437 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
438 udelay(100);
439
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100440 if (host->data->flags & MMC_DATA_READ)
441 sdhci_read_block_pio(host);
442 else
443 sdhci_write_block_pio(host);
444
Pierre Ossman76591502008-07-21 00:32:11 +0200445 host->blocks--;
446 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100447 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100448 }
449
450 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800451}
452
Pierre Ossman2134a922008-06-28 18:28:51 +0200453static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
454{
455 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800456 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200457}
458
459static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
460{
Cong Wang482fce92011-11-27 13:27:00 +0800461 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200462 local_irq_restore(*flags);
463}
464
Ben Dooks118cd172010-03-05 13:43:26 -0800465static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
466{
Ben Dooks9e506f32010-03-05 13:43:29 -0800467 __le32 *dataddr = (__le32 __force *)(desc + 4);
468 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800469
Ben Dooks9e506f32010-03-05 13:43:29 -0800470 /* SDHCI specification says ADMA descriptors should be 4 byte
471 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800472
Ben Dooks9e506f32010-03-05 13:43:29 -0800473 cmdlen[0] = cpu_to_le16(cmd);
474 cmdlen[1] = cpu_to_le16(len);
475
476 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800477}
478
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200479static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200480 struct mmc_data *data)
481{
482 int direction;
483
484 u8 *desc;
485 u8 *align;
486 dma_addr_t addr;
487 dma_addr_t align_addr;
488 int len, offset;
489
490 struct scatterlist *sg;
491 int i;
492 char *buffer;
493 unsigned long flags;
494
495 /*
496 * The spec does not specify endianness of descriptor table.
497 * We currently guess that it is LE.
498 */
499
500 if (data->flags & MMC_DATA_READ)
501 direction = DMA_FROM_DEVICE;
502 else
503 direction = DMA_TO_DEVICE;
504
505 /*
506 * The ADMA descriptor table is mapped further down as we
507 * need to fill it with data first.
508 */
509
510 host->align_addr = dma_map_single(mmc_dev(host->mmc),
511 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700512 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200513 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200514 BUG_ON(host->align_addr & 0x3);
515
516 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
517 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200518 if (host->sg_count == 0)
519 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200520
521 desc = host->adma_desc;
522 align = host->align_buffer;
523
524 align_addr = host->align_addr;
525
526 for_each_sg(data->sg, sg, host->sg_count, i) {
527 addr = sg_dma_address(sg);
528 len = sg_dma_len(sg);
529
530 /*
531 * The SDHCI specification states that ADMA
532 * addresses must be 32-bit aligned. If they
533 * aren't, then we use a bounce buffer for
534 * the (up to three) bytes that screw up the
535 * alignment.
536 */
537 offset = (4 - (addr & 0x3)) & 0x3;
538 if (offset) {
539 if (data->flags & MMC_DATA_WRITE) {
540 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200541 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200542 memcpy(align, buffer, offset);
543 sdhci_kunmap_atomic(buffer, &flags);
544 }
545
Ben Dooks118cd172010-03-05 13:43:26 -0800546 /* tran, valid */
547 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200548
549 BUG_ON(offset > 65536);
550
Pierre Ossman2134a922008-06-28 18:28:51 +0200551 align += 4;
552 align_addr += 4;
553
554 desc += 8;
555
556 addr += offset;
557 len -= offset;
558 }
559
Pierre Ossman2134a922008-06-28 18:28:51 +0200560 BUG_ON(len > 65536);
561
Ben Dooks118cd172010-03-05 13:43:26 -0800562 /* tran, valid */
563 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200564 desc += 8;
565
566 /*
567 * If this triggers then we have a calculation bug
568 * somewhere. :/
569 */
570 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
571 }
572
Thomas Abraham70764a92010-05-26 14:42:04 -0700573 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
574 /*
575 * Mark the last descriptor as the terminating descriptor
576 */
577 if (desc != host->adma_desc) {
578 desc -= 8;
579 desc[0] |= 0x2; /* end */
580 }
581 } else {
582 /*
583 * Add a terminating entry.
584 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200585
Thomas Abraham70764a92010-05-26 14:42:04 -0700586 /* nop, end, valid */
587 sdhci_set_adma_desc(desc, 0, 0, 0x3);
588 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200589
590 /*
591 * Resync align buffer as we might have changed it.
592 */
593 if (data->flags & MMC_DATA_WRITE) {
594 dma_sync_single_for_device(mmc_dev(host->mmc),
595 host->align_addr, 128 * 4, direction);
596 }
597
598 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
599 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200600 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200601 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200602 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200603
604 return 0;
605
606unmap_entries:
607 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
608 data->sg_len, direction);
609unmap_align:
610 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
611 128 * 4, direction);
612fail:
613 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200614}
615
616static void sdhci_adma_table_post(struct sdhci_host *host,
617 struct mmc_data *data)
618{
619 int direction;
620
621 struct scatterlist *sg;
622 int i, size;
623 u8 *align;
624 char *buffer;
625 unsigned long flags;
626
627 if (data->flags & MMC_DATA_READ)
628 direction = DMA_FROM_DEVICE;
629 else
630 direction = DMA_TO_DEVICE;
631
632 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
633 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
634
635 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
636 128 * 4, direction);
637
638 if (data->flags & MMC_DATA_READ) {
639 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
640 data->sg_len, direction);
641
642 align = host->align_buffer;
643
644 for_each_sg(data->sg, sg, host->sg_count, i) {
645 if (sg_dma_address(sg) & 0x3) {
646 size = 4 - (sg_dma_address(sg) & 0x3);
647
648 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200649 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200650 memcpy(buffer, align, size);
651 sdhci_kunmap_atomic(buffer, &flags);
652
653 align += 4;
654 }
655 }
656 }
657
658 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
659 data->sg_len, direction);
660}
661
Andrei Warkentina3c77782011-04-11 16:13:42 -0500662static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800663{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700664 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500665 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700666 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800667
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200668 /*
669 * If the host controller provides us with an incorrect timeout
670 * value, just skip the check and use 0xE. The hardware may take
671 * longer to time out, but that's much better than having a too-short
672 * timeout value.
673 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200674 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200675 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200676
Andrei Warkentina3c77782011-04-11 16:13:42 -0500677 /* Unspecified timeout, assume max */
678 if (!data && !cmd->cmd_timeout_ms)
679 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800680
Andrei Warkentina3c77782011-04-11 16:13:42 -0500681 /* timeout in us */
682 if (!data)
683 target_timeout = cmd->cmd_timeout_ms * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300684 else {
685 target_timeout = data->timeout_ns / 1000;
686 if (host->clock)
687 target_timeout += data->timeout_clks / host->clock;
688 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700689
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700690 /*
691 * Figure out needed cycles.
692 * We do this in steps in order to fit inside a 32 bit int.
693 * The first step is the minimum timeout, which will have a
694 * minimum resolution of 6 bits:
695 * (1) 2^13*1000 > 2^22,
696 * (2) host->timeout_clk < 2^16
697 * =>
698 * (1) / (2) > 2^6
699 */
700 count = 0;
701 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
702 while (current_timeout < target_timeout) {
703 count++;
704 current_timeout <<= 1;
705 if (count >= 0xF)
706 break;
707 }
708
709 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400710 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
711 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700712 count = 0xE;
713 }
714
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200715 return count;
716}
717
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300718static void sdhci_set_transfer_irqs(struct sdhci_host *host)
719{
720 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
721 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
722
723 if (host->flags & SDHCI_REQ_USE_DMA)
724 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
725 else
726 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
727}
728
Andrei Warkentina3c77782011-04-11 16:13:42 -0500729static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200730{
731 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200732 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500733 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200734 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200735
736 WARN_ON(host->data);
737
Andrei Warkentina3c77782011-04-11 16:13:42 -0500738 if (data || (cmd->flags & MMC_RSP_BUSY)) {
739 count = sdhci_calc_timeout(host, cmd);
740 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
741 }
742
743 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200744 return;
745
746 /* Sanity checks */
747 BUG_ON(data->blksz * data->blocks > 524288);
748 BUG_ON(data->blksz > host->mmc->max_blk_size);
749 BUG_ON(data->blocks > 65535);
750
751 host->data = data;
752 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400753 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200754
Richard Röjforsa13abc72009-09-22 16:45:30 -0700755 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100756 host->flags |= SDHCI_REQ_USE_DMA;
757
Pierre Ossman2134a922008-06-28 18:28:51 +0200758 /*
759 * FIXME: This doesn't account for merging when mapping the
760 * scatterlist.
761 */
762 if (host->flags & SDHCI_REQ_USE_DMA) {
763 int broken, i;
764 struct scatterlist *sg;
765
766 broken = 0;
767 if (host->flags & SDHCI_USE_ADMA) {
768 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
769 broken = 1;
770 } else {
771 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
772 broken = 1;
773 }
774
775 if (unlikely(broken)) {
776 for_each_sg(data->sg, sg, data->sg_len, i) {
777 if (sg->length & 0x3) {
778 DBG("Reverting to PIO because of "
779 "transfer size (%d)\n",
780 sg->length);
781 host->flags &= ~SDHCI_REQ_USE_DMA;
782 break;
783 }
784 }
785 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100786 }
787
788 /*
789 * The assumption here being that alignment is the same after
790 * translation to device address space.
791 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200792 if (host->flags & SDHCI_REQ_USE_DMA) {
793 int broken, i;
794 struct scatterlist *sg;
795
796 broken = 0;
797 if (host->flags & SDHCI_USE_ADMA) {
798 /*
799 * As we use 3 byte chunks to work around
800 * alignment problems, we need to check this
801 * quirk.
802 */
803 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
804 broken = 1;
805 } else {
806 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
807 broken = 1;
808 }
809
810 if (unlikely(broken)) {
811 for_each_sg(data->sg, sg, data->sg_len, i) {
812 if (sg->offset & 0x3) {
813 DBG("Reverting to PIO because of "
814 "bad alignment\n");
815 host->flags &= ~SDHCI_REQ_USE_DMA;
816 break;
817 }
818 }
819 }
820 }
821
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200822 if (host->flags & SDHCI_REQ_USE_DMA) {
823 if (host->flags & SDHCI_USE_ADMA) {
824 ret = sdhci_adma_table_pre(host, data);
825 if (ret) {
826 /*
827 * This only happens when someone fed
828 * us an invalid request.
829 */
830 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200831 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200832 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300833 sdhci_writel(host, host->adma_addr,
834 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200835 }
836 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300837 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200838
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300839 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200840 data->sg, data->sg_len,
841 (data->flags & MMC_DATA_READ) ?
842 DMA_FROM_DEVICE :
843 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300844 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200845 /*
846 * This only happens when someone fed
847 * us an invalid request.
848 */
849 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200850 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200851 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200852 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300853 sdhci_writel(host, sg_dma_address(data->sg),
854 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200855 }
856 }
857 }
858
Pierre Ossman2134a922008-06-28 18:28:51 +0200859 /*
860 * Always adjust the DMA selection as some controllers
861 * (e.g. JMicron) can't do PIO properly when the selection
862 * is ADMA.
863 */
864 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300865 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200866 ctrl &= ~SDHCI_CTRL_DMA_MASK;
867 if ((host->flags & SDHCI_REQ_USE_DMA) &&
868 (host->flags & SDHCI_USE_ADMA))
869 ctrl |= SDHCI_CTRL_ADMA32;
870 else
871 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300872 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100873 }
874
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200875 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200876 int flags;
877
878 flags = SG_MITER_ATOMIC;
879 if (host->data->flags & MMC_DATA_READ)
880 flags |= SG_MITER_TO_SG;
881 else
882 flags |= SG_MITER_FROM_SG;
883 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200884 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800885 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700886
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300887 sdhci_set_transfer_irqs(host);
888
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400889 /* Set the DMA boundary value and block size */
890 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
891 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300892 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700893}
894
895static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500896 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700897{
898 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500899 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700900
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700901 if (data == NULL)
902 return;
903
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200904 WARN_ON(!host->data);
905
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700906 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500907 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
908 mode |= SDHCI_TRNS_MULTI;
909 /*
910 * If we are sending CMD23, CMD12 never gets sent
911 * on successful completion (so no Auto-CMD12).
912 */
913 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
914 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500915 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
916 mode |= SDHCI_TRNS_AUTO_CMD23;
917 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
918 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700919 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500920
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700921 if (data->flags & MMC_DATA_READ)
922 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100923 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700924 mode |= SDHCI_TRNS_DMA;
925
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300926 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800927}
928
929static void sdhci_finish_data(struct sdhci_host *host)
930{
931 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800932
933 BUG_ON(!host->data);
934
935 data = host->data;
936 host->data = NULL;
937
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100938 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200939 if (host->flags & SDHCI_USE_ADMA)
940 sdhci_adma_table_post(host, data);
941 else {
942 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
943 data->sg_len, (data->flags & MMC_DATA_READ) ?
944 DMA_FROM_DEVICE : DMA_TO_DEVICE);
945 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800946 }
947
948 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200949 * The specification states that the block count register must
950 * be updated, but it does not specify at what point in the
951 * data flow. That makes the register entirely useless to read
952 * back so we have to assume that nothing made it to the card
953 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800954 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200955 if (data->error)
956 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800957 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200958 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800959
Andrei Warkentine89d4562011-05-23 15:06:37 -0500960 /*
961 * Need to send CMD12 if -
962 * a) open-ended multiblock transfer (no CMD23)
963 * b) error in multiblock transfer
964 */
965 if (data->stop &&
966 (data->error ||
967 !host->mrq->sbc)) {
968
Pierre Ossmand129bce2006-03-24 03:18:17 -0800969 /*
970 * The controller needs a reset of internal state machines
971 * upon error conditions.
972 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200973 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800974 sdhci_reset(host, SDHCI_RESET_CMD);
975 sdhci_reset(host, SDHCI_RESET_DATA);
976 }
977
978 sdhci_send_command(host, data->stop);
979 } else
980 tasklet_schedule(&host->finish_tasklet);
981}
982
Dong Aishengc0e551292013-09-13 19:11:31 +0800983void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800984{
985 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700986 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700987 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800988
989 WARN_ON(host->cmd);
990
Pierre Ossmand129bce2006-03-24 03:18:17 -0800991 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700992 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700993
994 mask = SDHCI_CMD_INHIBIT;
995 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
996 mask |= SDHCI_DATA_INHIBIT;
997
998 /* We shouldn't wait for data inihibit for stop commands, even
999 though they might use busy signaling */
1000 if (host->mrq->data && (cmd == host->mrq->data->stop))
1001 mask &= ~SDHCI_DATA_INHIBIT;
1002
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001003 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001004 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301005 pr_err("%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001006 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001007 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001008 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001009 tasklet_schedule(&host->finish_tasklet);
1010 return;
1011 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001012 timeout--;
1013 mdelay(1);
1014 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001015
1016 mod_timer(&host->timer, jiffies + 10 * HZ);
1017
1018 host->cmd = cmd;
1019
Andrei Warkentina3c77782011-04-11 16:13:42 -05001020 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001021
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001022 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001023
Andrei Warkentine89d4562011-05-23 15:06:37 -05001024 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001025
Pierre Ossmand129bce2006-03-24 03:18:17 -08001026 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301027 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001028 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001029 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001030 tasklet_schedule(&host->finish_tasklet);
1031 return;
1032 }
1033
1034 if (!(cmd->flags & MMC_RSP_PRESENT))
1035 flags = SDHCI_CMD_RESP_NONE;
1036 else if (cmd->flags & MMC_RSP_136)
1037 flags = SDHCI_CMD_RESP_LONG;
1038 else if (cmd->flags & MMC_RSP_BUSY)
1039 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1040 else
1041 flags = SDHCI_CMD_RESP_SHORT;
1042
1043 if (cmd->flags & MMC_RSP_CRC)
1044 flags |= SDHCI_CMD_CRC;
1045 if (cmd->flags & MMC_RSP_OPCODE)
1046 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301047
1048 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301049 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1050 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001051 flags |= SDHCI_CMD_DATA;
1052
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001053 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001054}
Dong Aishengc0e551292013-09-13 19:11:31 +08001055EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001056
1057static void sdhci_finish_command(struct sdhci_host *host)
1058{
1059 int i;
1060
1061 BUG_ON(host->cmd == NULL);
1062
1063 if (host->cmd->flags & MMC_RSP_PRESENT) {
1064 if (host->cmd->flags & MMC_RSP_136) {
1065 /* CRC is stripped so we need to do some shifting. */
1066 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001067 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001068 SDHCI_RESPONSE + (3-i)*4) << 8;
1069 if (i != 3)
1070 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001071 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001072 SDHCI_RESPONSE + (3-i)*4-1);
1073 }
1074 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001075 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001076 }
1077 }
1078
Pierre Ossman17b04292007-07-22 22:18:46 +02001079 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001080
Andrei Warkentine89d4562011-05-23 15:06:37 -05001081 /* Finished CMD23, now send actual command. */
1082 if (host->cmd == host->mrq->sbc) {
1083 host->cmd = NULL;
1084 sdhci_send_command(host, host->mrq->cmd);
1085 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001086
Andrei Warkentine89d4562011-05-23 15:06:37 -05001087 /* Processed actual command. */
1088 if (host->data && host->data_early)
1089 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001090
Andrei Warkentine89d4562011-05-23 15:06:37 -05001091 if (!host->cmd->data)
1092 tasklet_schedule(&host->finish_tasklet);
1093
1094 host->cmd = NULL;
1095 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001096}
1097
Kevin Liu52983382013-01-31 11:31:37 +08001098static u16 sdhci_get_preset_value(struct sdhci_host *host)
1099{
1100 u16 ctrl, preset = 0;
1101
1102 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1103
1104 switch (ctrl & SDHCI_CTRL_UHS_MASK) {
1105 case SDHCI_CTRL_UHS_SDR12:
1106 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1107 break;
1108 case SDHCI_CTRL_UHS_SDR25:
1109 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1110 break;
1111 case SDHCI_CTRL_UHS_SDR50:
1112 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1113 break;
1114 case SDHCI_CTRL_UHS_SDR104:
1115 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1116 break;
1117 case SDHCI_CTRL_UHS_DDR50:
1118 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1119 break;
1120 default:
1121 pr_warn("%s: Invalid UHS-I mode selected\n",
1122 mmc_hostname(host->mmc));
1123 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1124 break;
1125 }
1126 return preset;
1127}
1128
Pierre Ossmand129bce2006-03-24 03:18:17 -08001129static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1130{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301131 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001132 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301133 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001134 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001135
Todd Poynor30832ab2011-12-27 15:48:46 +02001136 if (clock && clock == host->clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001137 return;
1138
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001139 host->mmc->actual_clock = 0;
1140
Anton Vorontsov81146342009-03-17 00:13:59 +03001141 if (host->ops->set_clock) {
1142 host->ops->set_clock(host, clock);
1143 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1144 return;
1145 }
1146
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001147 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001148
1149 if (clock == 0)
1150 goto out;
1151
Zhangfei Gao85105c52010-08-06 07:10:01 +08001152 if (host->version >= SDHCI_SPEC_300) {
Kevin Liu52983382013-01-31 11:31:37 +08001153 if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
1154 SDHCI_CTRL_PRESET_VAL_ENABLE) {
1155 u16 pre_val;
1156
1157 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1158 pre_val = sdhci_get_preset_value(host);
1159 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1160 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1161 if (host->clk_mul &&
1162 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1163 clk = SDHCI_PROG_CLOCK_MODE;
1164 real_div = div + 1;
1165 clk_mul = host->clk_mul;
1166 } else {
1167 real_div = max_t(int, 1, div << 1);
1168 }
1169 goto clock_set;
1170 }
1171
Arindam Nathc3ed3872011-05-05 12:19:06 +05301172 /*
1173 * Check if the Host Controller supports Programmable Clock
1174 * Mode.
1175 */
1176 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001177 for (div = 1; div <= 1024; div++) {
1178 if ((host->max_clk * host->clk_mul / div)
1179 <= clock)
1180 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001181 }
Kevin Liu52983382013-01-31 11:31:37 +08001182 /*
1183 * Set Programmable Clock Mode in the Clock
1184 * Control register.
1185 */
1186 clk = SDHCI_PROG_CLOCK_MODE;
1187 real_div = div;
1188 clk_mul = host->clk_mul;
1189 div--;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301190 } else {
1191 /* Version 3.00 divisors must be a multiple of 2. */
1192 if (host->max_clk <= clock)
1193 div = 1;
1194 else {
1195 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1196 div += 2) {
1197 if ((host->max_clk / div) <= clock)
1198 break;
1199 }
1200 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001201 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301202 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001203 }
1204 } else {
1205 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001206 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001207 if ((host->max_clk / div) <= clock)
1208 break;
1209 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001210 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301211 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001212 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001213
Kevin Liu52983382013-01-31 11:31:37 +08001214clock_set:
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001215 if (real_div)
1216 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1217
Arindam Nathc3ed3872011-05-05 12:19:06 +05301218 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001219 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1220 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001221 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001222 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001223
Chris Ball27f6cb12009-09-22 16:45:31 -07001224 /* Wait max 20 ms */
1225 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001226 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001227 & SDHCI_CLOCK_INT_STABLE)) {
1228 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301229 pr_err("%s: Internal clock never "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001230 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001231 sdhci_dumpregs(host);
1232 return;
1233 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001234 timeout--;
1235 mdelay(1);
1236 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001237
1238 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001239 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001240
1241out:
1242 host->clock = clock;
1243}
1244
Andy Shevchenko8213af32013-01-07 16:31:08 +02001245static inline void sdhci_update_clock(struct sdhci_host *host)
1246{
1247 unsigned int clock;
1248
1249 clock = host->clock;
1250 host->clock = 0;
1251 sdhci_set_clock(host, clock);
1252}
1253
Adrian Hunterceb61432011-12-27 15:48:41 +02001254static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
Pierre Ossman146ad662006-06-30 02:22:23 -07001255{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001256 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001257
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001258 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001259 switch (1 << power) {
1260 case MMC_VDD_165_195:
1261 pwr = SDHCI_POWER_180;
1262 break;
1263 case MMC_VDD_29_30:
1264 case MMC_VDD_30_31:
1265 pwr = SDHCI_POWER_300;
1266 break;
1267 case MMC_VDD_32_33:
1268 case MMC_VDD_33_34:
1269 pwr = SDHCI_POWER_330;
1270 break;
1271 default:
1272 BUG();
1273 }
1274 }
1275
1276 if (host->pwr == pwr)
Adrian Hunterceb61432011-12-27 15:48:41 +02001277 return -1;
Pierre Ossman146ad662006-06-30 02:22:23 -07001278
Pierre Ossmanae628902009-05-03 20:45:03 +02001279 host->pwr = pwr;
1280
1281 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001282 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001283 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1284 sdhci_runtime_pm_bus_off(host);
Adrian Hunterceb61432011-12-27 15:48:41 +02001285 return 0;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001286 }
1287
1288 /*
1289 * Spec says that we should clear the power reg before setting
1290 * a new value. Some controllers don't seem to like this though.
1291 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001292 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001293 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001294
Andres Salomone08c1692008-07-04 10:00:03 -07001295 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001296 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001297 * and set turn on power at the same time, so set the voltage first.
1298 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001299 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001300 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1301
1302 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001303
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001304 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001305
Adrian Hunterf0710a52013-05-06 12:17:32 +03001306 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1307 sdhci_runtime_pm_bus_on(host);
1308
Harald Welte557b0692009-06-18 16:53:38 +02001309 /*
1310 * Some controllers need an extra 10ms delay of 10ms before they
1311 * can apply clock after applying power
1312 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001313 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001314 mdelay(10);
Adrian Hunterceb61432011-12-27 15:48:41 +02001315
1316 return power;
Pierre Ossman146ad662006-06-30 02:22:23 -07001317}
1318
Pierre Ossmand129bce2006-03-24 03:18:17 -08001319/*****************************************************************************\
1320 * *
1321 * MMC callbacks *
1322 * *
1323\*****************************************************************************/
1324
1325static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1326{
1327 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001328 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001329 unsigned long flags;
Aaron Lu473b095a2012-07-03 17:27:49 +08001330 u32 tuning_opcode;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001331
1332 host = mmc_priv(mmc);
1333
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001334 sdhci_runtime_pm_get(host);
1335
Pierre Ossmand129bce2006-03-24 03:18:17 -08001336 spin_lock_irqsave(&host->lock, flags);
1337
1338 WARN_ON(host->mrq != NULL);
1339
Pierre Ossmanf9134312008-12-21 17:01:48 +01001340#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001341 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001342#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001343
1344 /*
1345 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1346 * requests if Auto-CMD12 is enabled.
1347 */
1348 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001349 if (mrq->stop) {
1350 mrq->data->stop = NULL;
1351 mrq->stop = NULL;
1352 }
1353 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001354
1355 host->mrq = mrq;
1356
Shawn Guo505a8682012-12-11 15:23:42 +08001357 /*
1358 * Firstly check card presence from cd-gpio. The return could
1359 * be one of the following possibilities:
1360 * negative: cd-gpio is not available
1361 * zero: cd-gpio is used, and card is removed
1362 * one: cd-gpio is used, and card is present
1363 */
1364 present = mmc_gpio_get_cd(host->mmc);
1365 if (present < 0) {
1366 /* If polling, assume that the card is always present. */
1367 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1368 present = 1;
1369 else
1370 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1371 SDHCI_CARD_PRESENT;
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +08001372 }
1373
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001374 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001375 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001376 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301377 } else {
1378 u32 present_state;
1379
1380 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1381 /*
1382 * Check if the re-tuning timer has already expired and there
1383 * is no on-going data transfer. If so, we need to execute
1384 * tuning procedure before sending command.
1385 */
1386 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1387 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
Chris Ball14efd952012-11-05 14:29:49 -05001388 if (mmc->card) {
1389 /* eMMC uses cmd21 but sd and sdio use cmd19 */
1390 tuning_opcode =
1391 mmc->card->type == MMC_TYPE_MMC ?
1392 MMC_SEND_TUNING_BLOCK_HS200 :
1393 MMC_SEND_TUNING_BLOCK;
1394 spin_unlock_irqrestore(&host->lock, flags);
1395 sdhci_execute_tuning(mmc, tuning_opcode);
1396 spin_lock_irqsave(&host->lock, flags);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301397
Chris Ball14efd952012-11-05 14:29:49 -05001398 /* Restore original mmc_request structure */
1399 host->mrq = mrq;
1400 }
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301401 }
1402
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001403 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001404 sdhci_send_command(host, mrq->sbc);
1405 else
1406 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301407 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001408
Pierre Ossman5f25a662006-10-04 02:15:39 -07001409 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001410 spin_unlock_irqrestore(&host->lock, flags);
1411}
1412
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001413static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001414{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001415 unsigned long flags;
Adrian Hunterceb61432011-12-27 15:48:41 +02001416 int vdd_bit = -1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001417 u8 ctrl;
1418
Pierre Ossmand129bce2006-03-24 03:18:17 -08001419 spin_lock_irqsave(&host->lock, flags);
1420
Adrian Hunterceb61432011-12-27 15:48:41 +02001421 if (host->flags & SDHCI_DEVICE_DEAD) {
1422 spin_unlock_irqrestore(&host->lock, flags);
1423 if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
1424 mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
1425 return;
1426 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001427
Pierre Ossmand129bce2006-03-24 03:18:17 -08001428 /*
1429 * Reset the chip on each power off.
1430 * Should clear out any weird states.
1431 */
1432 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001433 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001434 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001435 }
1436
Kevin Liu52983382013-01-31 11:31:37 +08001437 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001438 (ios->power_mode == MMC_POWER_UP) &&
1439 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001440 sdhci_enable_preset_value(host, false);
1441
Pierre Ossmand129bce2006-03-24 03:18:17 -08001442 sdhci_set_clock(host, ios->clock);
1443
1444 if (ios->power_mode == MMC_POWER_OFF)
Adrian Hunterceb61432011-12-27 15:48:41 +02001445 vdd_bit = sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001446 else
Adrian Hunterceb61432011-12-27 15:48:41 +02001447 vdd_bit = sdhci_set_power(host, ios->vdd);
1448
1449 if (host->vmmc && vdd_bit != -1) {
1450 spin_unlock_irqrestore(&host->lock, flags);
1451 mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
1452 spin_lock_irqsave(&host->lock, flags);
1453 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001454
Philip Rakity643a81f2010-09-23 08:24:32 -07001455 if (host->ops->platform_send_init_74_clocks)
1456 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1457
Philip Rakity15ec4462010-11-19 16:48:39 -05001458 /*
1459 * If your platform has 8-bit width support but is not a v3 controller,
1460 * or if it requires special setup code, you should implement that in
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001461 * platform_bus_width().
Philip Rakity15ec4462010-11-19 16:48:39 -05001462 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001463 if (host->ops->platform_bus_width) {
1464 host->ops->platform_bus_width(host, ios->bus_width);
1465 } else {
Philip Rakity15ec4462010-11-19 16:48:39 -05001466 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1467 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1468 ctrl &= ~SDHCI_CTRL_4BITBUS;
1469 if (host->version >= SDHCI_SPEC_300)
1470 ctrl |= SDHCI_CTRL_8BITBUS;
1471 } else {
1472 if (host->version >= SDHCI_SPEC_300)
1473 ctrl &= ~SDHCI_CTRL_8BITBUS;
1474 if (ios->bus_width == MMC_BUS_WIDTH_4)
1475 ctrl |= SDHCI_CTRL_4BITBUS;
1476 else
1477 ctrl &= ~SDHCI_CTRL_4BITBUS;
1478 }
1479 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1480 }
1481
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001482 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001483
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001484 if ((ios->timing == MMC_TIMING_SD_HS ||
1485 ios->timing == MMC_TIMING_MMC_HS)
1486 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001487 ctrl |= SDHCI_CTRL_HISPD;
1488 else
1489 ctrl &= ~SDHCI_CTRL_HISPD;
1490
Arindam Nathd6d50a12011-05-05 12:18:59 +05301491 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301492 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301493
1494 /* In case of UHS-I modes, set High Speed Enable */
Girish K S069c9f12012-01-06 09:56:39 +05301495 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1496 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301497 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1498 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001499 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301500 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301501
1502 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1503 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301504 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301505 /*
1506 * We only need to set Driver Strength if the
1507 * preset value enable is not set.
1508 */
1509 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1510 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1511 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1512 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1513 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1514
1515 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301516 } else {
1517 /*
1518 * According to SDHC Spec v3.00, if the Preset Value
1519 * Enable in the Host Control 2 register is set, we
1520 * need to reset SD Clock Enable before changing High
1521 * Speed Enable to avoid generating clock gliches.
1522 */
Arindam Nath758535c2011-05-05 12:19:00 +05301523
1524 /* Reset SD Clock Enable */
1525 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1526 clk &= ~SDHCI_CLOCK_CARD_EN;
1527 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1528
1529 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1530
1531 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001532 sdhci_update_clock(host);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301533 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301534
Arindam Nath49c468f2011-05-05 12:19:01 +05301535
1536 /* Reset SD Clock Enable */
1537 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1538 clk &= ~SDHCI_CLOCK_CARD_EN;
1539 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1540
Philip Rakity6322cdd2011-05-13 11:17:15 +05301541 if (host->ops->set_uhs_signaling)
1542 host->ops->set_uhs_signaling(host, ios->timing);
1543 else {
1544 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1545 /* Select Bus Speed Mode for host */
1546 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
Giuseppe CAVALLARO59911562013-06-13 16:41:28 +02001547 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1548 (ios->timing == MMC_TIMING_UHS_SDR104))
1549 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
Girish K S069c9f12012-01-06 09:56:39 +05301550 else if (ios->timing == MMC_TIMING_UHS_SDR12)
Philip Rakity6322cdd2011-05-13 11:17:15 +05301551 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1552 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1553 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1554 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1555 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
Philip Rakity6322cdd2011-05-13 11:17:15 +05301556 else if (ios->timing == MMC_TIMING_UHS_DDR50)
1557 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1558 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1559 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301560
Kevin Liu52983382013-01-31 11:31:37 +08001561 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1562 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1563 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1564 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1565 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1566 (ios->timing == MMC_TIMING_UHS_DDR50))) {
1567 u16 preset;
1568
1569 sdhci_enable_preset_value(host, true);
1570 preset = sdhci_get_preset_value(host);
1571 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1572 >> SDHCI_PRESET_DRV_SHIFT;
1573 }
1574
Arindam Nath49c468f2011-05-05 12:19:01 +05301575 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001576 sdhci_update_clock(host);
Arindam Nath758535c2011-05-05 12:19:00 +05301577 } else
1578 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301579
Leandro Dorileob8352262007-07-25 23:47:04 +02001580 /*
1581 * Some (ENE) controllers go apeshit on some ios operation,
1582 * signalling timeout and CRC errors even on CMD0. Resetting
1583 * it on each ios seems to solve the problem.
1584 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001585 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001586 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1587
Pierre Ossman5f25a662006-10-04 02:15:39 -07001588 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001589 spin_unlock_irqrestore(&host->lock, flags);
1590}
1591
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001592static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1593{
1594 struct sdhci_host *host = mmc_priv(mmc);
1595
1596 sdhci_runtime_pm_get(host);
1597 sdhci_do_set_ios(host, ios);
1598 sdhci_runtime_pm_put(host);
1599}
1600
Kevin Liu94144a42013-02-28 17:35:53 +08001601static int sdhci_do_get_cd(struct sdhci_host *host)
1602{
1603 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1604
1605 if (host->flags & SDHCI_DEVICE_DEAD)
1606 return 0;
1607
1608 /* If polling/nonremovable, assume that the card is always present. */
1609 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
1610 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
1611 return 1;
1612
1613 /* Try slot gpio detect */
1614 if (!IS_ERR_VALUE(gpio_cd))
1615 return !!gpio_cd;
1616
1617 /* Host native card detect */
1618 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1619}
1620
1621static int sdhci_get_cd(struct mmc_host *mmc)
1622{
1623 struct sdhci_host *host = mmc_priv(mmc);
1624 int ret;
1625
1626 sdhci_runtime_pm_get(host);
1627 ret = sdhci_do_get_cd(host);
1628 sdhci_runtime_pm_put(host);
1629 return ret;
1630}
1631
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001632static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001633{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001634 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001635 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001636
Pierre Ossmand129bce2006-03-24 03:18:17 -08001637 spin_lock_irqsave(&host->lock, flags);
1638
Pierre Ossman1e728592008-04-16 19:13:13 +02001639 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001640 is_readonly = 0;
1641 else if (host->ops->get_ro)
1642 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001643 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001644 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1645 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001646
1647 spin_unlock_irqrestore(&host->lock, flags);
1648
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001649 /* This quirk needs to be replaced by a callback-function later */
1650 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1651 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001652}
1653
Takashi Iwai82b0e232011-04-21 20:26:38 +02001654#define SAMPLE_COUNT 5
1655
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001656static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001657{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001658 int i, ro_count;
1659
Takashi Iwai82b0e232011-04-21 20:26:38 +02001660 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001661 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001662
1663 ro_count = 0;
1664 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001665 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001666 if (++ro_count > SAMPLE_COUNT / 2)
1667 return 1;
1668 }
1669 msleep(30);
1670 }
1671 return 0;
1672}
1673
Adrian Hunter20758b62011-08-29 16:42:12 +03001674static void sdhci_hw_reset(struct mmc_host *mmc)
1675{
1676 struct sdhci_host *host = mmc_priv(mmc);
1677
1678 if (host->ops && host->ops->hw_reset)
1679 host->ops->hw_reset(host);
1680}
1681
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001682static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001683{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001684 struct sdhci_host *host = mmc_priv(mmc);
1685 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001686
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001687 sdhci_runtime_pm_get(host);
1688 ret = sdhci_do_get_ro(host);
1689 sdhci_runtime_pm_put(host);
1690 return ret;
1691}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001692
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001693static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1694{
Pierre Ossman1e728592008-04-16 19:13:13 +02001695 if (host->flags & SDHCI_DEVICE_DEAD)
1696 goto out;
1697
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001698 if (enable)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001699 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1700 else
1701 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1702
1703 /* SDIO IRQ will be enabled as appropriate in runtime resume */
1704 if (host->runtime_suspended)
1705 goto out;
1706
1707 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001708 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1709 else
1710 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001711out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001712 mmiowb();
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001713}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001714
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001715static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1716{
1717 struct sdhci_host *host = mmc_priv(mmc);
1718 unsigned long flags;
1719
1720 spin_lock_irqsave(&host->lock, flags);
1721 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001722 spin_unlock_irqrestore(&host->lock, flags);
1723}
1724
Philip Rakity6231f3d2012-07-23 15:56:23 -07001725static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001726 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001727{
1728 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001729 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001730
1731 /*
1732 * Signal Voltage Switching is only applicable for Host Controllers
1733 * v3.00 and above.
1734 */
1735 if (host->version < SDHCI_SPEC_300)
1736 return 0;
1737
Philip Rakity6231f3d2012-07-23 15:56:23 -07001738 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001739
Fabio Estevam21f59982013-02-14 10:35:03 -02001740 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001741 case MMC_SIGNAL_VOLTAGE_330:
1742 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1743 ctrl &= ~SDHCI_CTRL_VDD_180;
1744 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1745
1746 if (host->vqmmc) {
1747 ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
1748 if (ret) {
1749 pr_warning("%s: Switching to 3.3V signalling voltage "
1750 " failed\n", mmc_hostname(host->mmc));
1751 return -EIO;
1752 }
1753 }
1754 /* Wait for 5ms */
1755 usleep_range(5000, 5500);
1756
1757 /* 3.3V regulator output should be stable within 5 ms */
1758 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1759 if (!(ctrl & SDHCI_CTRL_VDD_180))
1760 return 0;
1761
1762 pr_warning("%s: 3.3V regulator output did not became stable\n",
1763 mmc_hostname(host->mmc));
1764
1765 return -EAGAIN;
1766 case MMC_SIGNAL_VOLTAGE_180:
1767 if (host->vqmmc) {
1768 ret = regulator_set_voltage(host->vqmmc,
1769 1700000, 1950000);
1770 if (ret) {
1771 pr_warning("%s: Switching to 1.8V signalling voltage "
1772 " failed\n", mmc_hostname(host->mmc));
1773 return -EIO;
1774 }
1775 }
1776
1777 /*
1778 * Enable 1.8V Signal Enable in the Host Control2
1779 * register
1780 */
1781 ctrl |= SDHCI_CTRL_VDD_180;
1782 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1783
1784 /* Wait for 5ms */
1785 usleep_range(5000, 5500);
1786
1787 /* 1.8V regulator output should be stable within 5 ms */
1788 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1789 if (ctrl & SDHCI_CTRL_VDD_180)
1790 return 0;
1791
1792 pr_warning("%s: 1.8V regulator output did not became stable\n",
1793 mmc_hostname(host->mmc));
1794
1795 return -EAGAIN;
1796 case MMC_SIGNAL_VOLTAGE_120:
1797 if (host->vqmmc) {
1798 ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
1799 if (ret) {
1800 pr_warning("%s: Switching to 1.2V signalling voltage "
1801 " failed\n", mmc_hostname(host->mmc));
1802 return -EIO;
1803 }
1804 }
1805 return 0;
1806 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301807 /* No signal voltage switch required */
1808 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001809 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301810}
1811
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001812static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001813 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001814{
1815 struct sdhci_host *host = mmc_priv(mmc);
1816 int err;
1817
1818 if (host->version < SDHCI_SPEC_300)
1819 return 0;
1820 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001821 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001822 sdhci_runtime_pm_put(host);
1823 return err;
1824}
1825
Kevin Liu20b92a32012-12-17 19:29:26 +08001826static int sdhci_card_busy(struct mmc_host *mmc)
1827{
1828 struct sdhci_host *host = mmc_priv(mmc);
1829 u32 present_state;
1830
1831 sdhci_runtime_pm_get(host);
1832 /* Check whether DAT[3:0] is 0000 */
1833 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1834 sdhci_runtime_pm_put(host);
1835
1836 return !(present_state & SDHCI_DATA_LVL_MASK);
1837}
1838
Girish K S069c9f12012-01-06 09:56:39 +05301839static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301840{
1841 struct sdhci_host *host;
1842 u16 ctrl;
1843 u32 ier;
1844 int tuning_loop_counter = MAX_TUNING_LOOP;
1845 unsigned long timeout;
1846 int err = 0;
Girish K S069c9f12012-01-06 09:56:39 +05301847 bool requires_tuning_nonuhs = false;
Arindam Nathb513ea22011-05-05 12:19:04 +05301848
1849 host = mmc_priv(mmc);
1850
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001851 sdhci_runtime_pm_get(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301852 disable_irq(host->irq);
1853 spin_lock(&host->lock);
1854
1855 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1856
1857 /*
Girish K S069c9f12012-01-06 09:56:39 +05301858 * The Host Controller needs tuning only in case of SDR104 mode
1859 * and for SDR50 mode when Use Tuning for SDR50 is set in the
Arindam Nathb513ea22011-05-05 12:19:04 +05301860 * Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301861 * If the Host Controller supports the HS200 mode then the
1862 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301863 */
Girish K S069c9f12012-01-06 09:56:39 +05301864 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1865 (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02001866 host->flags & SDHCI_SDR104_NEEDS_TUNING))
Girish K S069c9f12012-01-06 09:56:39 +05301867 requires_tuning_nonuhs = true;
1868
Arindam Nathb513ea22011-05-05 12:19:04 +05301869 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
Girish K S069c9f12012-01-06 09:56:39 +05301870 requires_tuning_nonuhs)
Arindam Nathb513ea22011-05-05 12:19:04 +05301871 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1872 else {
1873 spin_unlock(&host->lock);
1874 enable_irq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001875 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301876 return 0;
1877 }
1878
Dong Aisheng45251812013-09-13 19:11:30 +08001879 if (host->ops->platform_execute_tuning) {
1880 spin_unlock(&host->lock);
1881 enable_irq(host->irq);
1882 err = host->ops->platform_execute_tuning(host, opcode);
1883 sdhci_runtime_pm_put(host);
1884 return err;
1885 }
1886
Arindam Nathb513ea22011-05-05 12:19:04 +05301887 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1888
1889 /*
1890 * As per the Host Controller spec v3.00, tuning command
1891 * generates Buffer Read Ready interrupt, so enable that.
1892 *
1893 * Note: The spec clearly says that when tuning sequence
1894 * is being performed, the controller does not generate
1895 * interrupts other than Buffer Read Ready interrupt. But
1896 * to make sure we don't hit a controller bug, we _only_
1897 * enable Buffer Read Ready interrupt here.
1898 */
1899 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1900 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1901
1902 /*
1903 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1904 * of loops reaches 40 times or a timeout of 150ms occurs.
1905 */
1906 timeout = 150;
1907 do {
1908 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001909 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301910
1911 if (!tuning_loop_counter && !timeout)
1912 break;
1913
Girish K S069c9f12012-01-06 09:56:39 +05301914 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301915 cmd.arg = 0;
1916 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1917 cmd.retries = 0;
1918 cmd.data = NULL;
1919 cmd.error = 0;
1920
1921 mrq.cmd = &cmd;
1922 host->mrq = &mrq;
1923
1924 /*
1925 * In response to CMD19, the card sends 64 bytes of tuning
1926 * block to the Host Controller. So we set the block size
1927 * to 64 here.
1928 */
Girish K S069c9f12012-01-06 09:56:39 +05301929 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1930 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1931 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1932 SDHCI_BLOCK_SIZE);
1933 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1934 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1935 SDHCI_BLOCK_SIZE);
1936 } else {
1937 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1938 SDHCI_BLOCK_SIZE);
1939 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301940
1941 /*
1942 * The tuning block is sent by the card to the host controller.
1943 * So we set the TRNS_READ bit in the Transfer Mode register.
1944 * This also takes care of setting DMA Enable and Multi Block
1945 * Select in the same register to 0.
1946 */
1947 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1948
1949 sdhci_send_command(host, &cmd);
1950
1951 host->cmd = NULL;
1952 host->mrq = NULL;
1953
1954 spin_unlock(&host->lock);
1955 enable_irq(host->irq);
1956
1957 /* Wait for Buffer Read Ready interrupt */
1958 wait_event_interruptible_timeout(host->buf_ready_int,
1959 (host->tuning_done == 1),
1960 msecs_to_jiffies(50));
1961 disable_irq(host->irq);
1962 spin_lock(&host->lock);
1963
1964 if (!host->tuning_done) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301965 pr_info(DRIVER_NAME ": Timeout waiting for "
Arindam Nathb513ea22011-05-05 12:19:04 +05301966 "Buffer Read Ready interrupt during tuning "
1967 "procedure, falling back to fixed sampling "
1968 "clock\n");
1969 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1970 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1971 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1972 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1973
1974 err = -EIO;
1975 goto out;
1976 }
1977
1978 host->tuning_done = 0;
1979
1980 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1981 tuning_loop_counter--;
1982 timeout--;
1983 mdelay(1);
1984 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1985
1986 /*
1987 * The Host Driver has exhausted the maximum number of loops allowed,
1988 * so use fixed sampling frequency.
1989 */
1990 if (!tuning_loop_counter || !timeout) {
1991 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1992 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Dong Aisheng114f2bf2013-10-18 19:48:45 +08001993 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05301994 } else {
1995 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301996 pr_info(DRIVER_NAME ": Tuning procedure"
Arindam Nathb513ea22011-05-05 12:19:04 +05301997 " failed, falling back to fixed sampling"
1998 " clock\n");
1999 err = -EIO;
2000 }
2001 }
2002
2003out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302004 /*
2005 * If this is the very first time we are here, we start the retuning
2006 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
2007 * flag won't be set, we check this condition before actually starting
2008 * the timer.
2009 */
2010 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
2011 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
Aaron Lu973905f2012-07-04 13:29:09 +08002012 host->flags |= SDHCI_USING_RETUNING_TIMER;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302013 mod_timer(&host->tuning_timer, jiffies +
2014 host->tuning_count * HZ);
2015 /* Tuning mode 1 limits the maximum data length to 4MB */
2016 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2017 } else {
2018 host->flags &= ~SDHCI_NEEDS_RETUNING;
2019 /* Reload the new initial value for timer */
2020 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2021 mod_timer(&host->tuning_timer, jiffies +
2022 host->tuning_count * HZ);
2023 }
2024
2025 /*
2026 * In case tuning fails, host controllers which support re-tuning can
2027 * try tuning again at a later time, when the re-tuning timer expires.
2028 * So for these controllers, we return 0. Since there might be other
2029 * controllers who do not have this capability, we return error for
Aaron Lu973905f2012-07-04 13:29:09 +08002030 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
2031 * a retuning timer to do the retuning for the card.
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302032 */
Aaron Lu973905f2012-07-04 13:29:09 +08002033 if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302034 err = 0;
2035
Arindam Nathb513ea22011-05-05 12:19:04 +05302036 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
2037 spin_unlock(&host->lock);
2038 enable_irq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002039 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302040
2041 return err;
2042}
2043
Kevin Liu52983382013-01-31 11:31:37 +08002044
2045static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302046{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302047 u16 ctrl;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302048
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302049 /* Host Controller v3.00 defines preset value registers */
2050 if (host->version < SDHCI_SPEC_300)
2051 return;
2052
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302053 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2054
2055 /*
2056 * We only enable or disable Preset Value if they are not already
2057 * enabled or disabled respectively. Otherwise, we bail out.
2058 */
2059 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2060 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2061 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002062 host->flags |= SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302063 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2064 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2065 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002066 host->flags &= ~SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302067 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002068}
2069
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002070static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002071{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002072 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002073 unsigned long flags;
2074
Christian Daudt722e1282013-06-20 14:26:36 -07002075 /* First check if client has provided their own card event */
2076 if (host->ops->card_event)
2077 host->ops->card_event(host);
2078
Pierre Ossmand129bce2006-03-24 03:18:17 -08002079 spin_lock_irqsave(&host->lock, flags);
2080
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002081 /* Check host->mrq first in case we are runtime suspended */
Shawn Guo9668d762013-06-09 19:49:24 +08002082 if (host->mrq && !sdhci_do_get_cd(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302083 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002084 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302085 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002086 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002087
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002088 sdhci_reset(host, SDHCI_RESET_CMD);
2089 sdhci_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002090
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002091 host->mrq->cmd->error = -ENOMEDIUM;
2092 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002093 }
2094
2095 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002096}
2097
2098static const struct mmc_host_ops sdhci_ops = {
2099 .request = sdhci_request,
2100 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002101 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002102 .get_ro = sdhci_get_ro,
2103 .hw_reset = sdhci_hw_reset,
2104 .enable_sdio_irq = sdhci_enable_sdio_irq,
2105 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2106 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002107 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002108 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002109};
2110
2111/*****************************************************************************\
2112 * *
2113 * Tasklets *
2114 * *
2115\*****************************************************************************/
2116
2117static void sdhci_tasklet_card(unsigned long param)
2118{
2119 struct sdhci_host *host = (struct sdhci_host*)param;
2120
2121 sdhci_card_event(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002122
Pierre Ossman04cf5852008-08-18 22:18:14 +02002123 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002124}
2125
2126static void sdhci_tasklet_finish(unsigned long param)
2127{
2128 struct sdhci_host *host;
2129 unsigned long flags;
2130 struct mmc_request *mrq;
2131
2132 host = (struct sdhci_host*)param;
2133
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002134 spin_lock_irqsave(&host->lock, flags);
2135
Chris Ball0c9c99a2011-04-27 17:35:31 -04002136 /*
2137 * If this tasklet gets rescheduled while running, it will
2138 * be run again afterwards but without any active request.
2139 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002140 if (!host->mrq) {
2141 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002142 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002143 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002144
2145 del_timer(&host->timer);
2146
2147 mrq = host->mrq;
2148
Pierre Ossmand129bce2006-03-24 03:18:17 -08002149 /*
2150 * The controller needs a reset of internal state machines
2151 * upon error conditions.
2152 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002153 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002154 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02002155 (mrq->data && (mrq->data->error ||
2156 (mrq->data->stop && mrq->data->stop->error))) ||
2157 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002158
2159 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002160 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002161 /* This is to force an update */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002162 sdhci_update_clock(host);
Pierre Ossman645289d2006-06-30 02:22:33 -07002163
2164 /* Spec says we should do both at the same time, but Ricoh
2165 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08002166 sdhci_reset(host, SDHCI_RESET_CMD);
2167 sdhci_reset(host, SDHCI_RESET_DATA);
2168 }
2169
2170 host->mrq = NULL;
2171 host->cmd = NULL;
2172 host->data = NULL;
2173
Pierre Ossmanf9134312008-12-21 17:01:48 +01002174#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002175 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002176#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002177
Pierre Ossman5f25a662006-10-04 02:15:39 -07002178 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002179 spin_unlock_irqrestore(&host->lock, flags);
2180
2181 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002182 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002183}
2184
2185static void sdhci_timeout_timer(unsigned long data)
2186{
2187 struct sdhci_host *host;
2188 unsigned long flags;
2189
2190 host = (struct sdhci_host*)data;
2191
2192 spin_lock_irqsave(&host->lock, flags);
2193
2194 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302195 pr_err("%s: Timeout waiting for hardware "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002196 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002197 sdhci_dumpregs(host);
2198
2199 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002200 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002201 sdhci_finish_data(host);
2202 } else {
2203 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002204 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002205 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002206 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002207
2208 tasklet_schedule(&host->finish_tasklet);
2209 }
2210 }
2211
Pierre Ossman5f25a662006-10-04 02:15:39 -07002212 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002213 spin_unlock_irqrestore(&host->lock, flags);
2214}
2215
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302216static void sdhci_tuning_timer(unsigned long data)
2217{
2218 struct sdhci_host *host;
2219 unsigned long flags;
2220
2221 host = (struct sdhci_host *)data;
2222
2223 spin_lock_irqsave(&host->lock, flags);
2224
2225 host->flags |= SDHCI_NEEDS_RETUNING;
2226
2227 spin_unlock_irqrestore(&host->lock, flags);
2228}
2229
Pierre Ossmand129bce2006-03-24 03:18:17 -08002230/*****************************************************************************\
2231 * *
2232 * Interrupt handling *
2233 * *
2234\*****************************************************************************/
2235
2236static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2237{
2238 BUG_ON(intmask == 0);
2239
2240 if (!host->cmd) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302241 pr_err("%s: Got command interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002242 "though no command operation was in progress.\n",
2243 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002244 sdhci_dumpregs(host);
2245 return;
2246 }
2247
Pierre Ossman43b58b32007-07-25 23:15:27 +02002248 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002249 host->cmd->error = -ETIMEDOUT;
2250 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2251 SDHCI_INT_INDEX))
2252 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002253
Pierre Ossmane8095172008-07-25 01:09:08 +02002254 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002255 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002256 return;
2257 }
2258
2259 /*
2260 * The host can send and interrupt when the busy state has
2261 * ended, allowing us to wait without wasting CPU cycles.
2262 * Unfortunately this is overloaded on the "data complete"
2263 * interrupt, so we need to take some care when handling
2264 * it.
2265 *
2266 * Note: The 1.0 specification is a bit ambiguous about this
2267 * feature so there might be some problems with older
2268 * controllers.
2269 */
2270 if (host->cmd->flags & MMC_RSP_BUSY) {
2271 if (host->cmd->data)
2272 DBG("Cannot wait for busy signal when also "
2273 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03002274 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02002275 return;
Ben Dooksf9454052009-02-20 20:33:08 +03002276
2277 /* The controller does not support the end-of-busy IRQ,
2278 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002279 }
2280
2281 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002282 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002283}
2284
George G. Davis0957c332010-02-18 12:32:12 -05002285#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002286static void sdhci_show_adma_error(struct sdhci_host *host)
2287{
2288 const char *name = mmc_hostname(host->mmc);
2289 u8 *desc = host->adma_desc;
2290 __le32 *dma;
2291 __le16 *len;
2292 u8 attr;
2293
2294 sdhci_dumpregs(host);
2295
2296 while (true) {
2297 dma = (__le32 *)(desc + 4);
2298 len = (__le16 *)(desc + 2);
2299 attr = *desc;
2300
2301 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2302 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2303
2304 desc += 8;
2305
2306 if (attr & 2)
2307 break;
2308 }
2309}
2310#else
2311static void sdhci_show_adma_error(struct sdhci_host *host) { }
2312#endif
2313
Pierre Ossmand129bce2006-03-24 03:18:17 -08002314static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2315{
Girish K S069c9f12012-01-06 09:56:39 +05302316 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002317 BUG_ON(intmask == 0);
2318
Arindam Nathb513ea22011-05-05 12:19:04 +05302319 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2320 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302321 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2322 if (command == MMC_SEND_TUNING_BLOCK ||
2323 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302324 host->tuning_done = 1;
2325 wake_up(&host->buf_ready_int);
2326 return;
2327 }
2328 }
2329
Pierre Ossmand129bce2006-03-24 03:18:17 -08002330 if (!host->data) {
2331 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002332 * The "data complete" interrupt is also used to
2333 * indicate that a busy state has ended. See comment
2334 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002335 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002336 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2337 if (intmask & SDHCI_INT_DATA_END) {
2338 sdhci_finish_command(host);
2339 return;
2340 }
2341 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002342
Girish K Sa3c76eb2011-10-11 11:44:09 +05302343 pr_err("%s: Got data interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002344 "though no data operation was in progress.\n",
2345 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002346 sdhci_dumpregs(host);
2347
2348 return;
2349 }
2350
2351 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002352 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002353 else if (intmask & SDHCI_INT_DATA_END_BIT)
2354 host->data->error = -EILSEQ;
2355 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2356 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2357 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002358 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002359 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302360 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002361 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002362 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002363 if (host->ops->adma_workaround)
2364 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002365 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002366
Pierre Ossman17b04292007-07-22 22:18:46 +02002367 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002368 sdhci_finish_data(host);
2369 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002370 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002371 sdhci_transfer_pio(host);
2372
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002373 /*
2374 * We currently don't do anything fancy with DMA
2375 * boundaries, but as we can't disable the feature
2376 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002377 *
2378 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2379 * should return a valid address to continue from, but as
2380 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002381 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002382 if (intmask & SDHCI_INT_DMA_END) {
2383 u32 dmastart, dmanow;
2384 dmastart = sg_dma_address(host->data->sg);
2385 dmanow = dmastart + host->data->bytes_xfered;
2386 /*
2387 * Force update to the next DMA block boundary.
2388 */
2389 dmanow = (dmanow &
2390 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2391 SDHCI_DEFAULT_BOUNDARY_SIZE;
2392 host->data->bytes_xfered = dmanow - dmastart;
2393 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2394 " next 0x%08x\n",
2395 mmc_hostname(host->mmc), dmastart,
2396 host->data->bytes_xfered, dmanow);
2397 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2398 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002399
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002400 if (intmask & SDHCI_INT_DATA_END) {
2401 if (host->cmd) {
2402 /*
2403 * Data managed to finish before the
2404 * command completed. Make sure we do
2405 * things in the proper order.
2406 */
2407 host->data_early = 1;
2408 } else {
2409 sdhci_finish_data(host);
2410 }
2411 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002412 }
2413}
2414
David Howells7d12e782006-10-05 14:55:46 +01002415static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002416{
2417 irqreturn_t result;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002418 struct sdhci_host *host = dev_id;
Alexander Stein6379b232012-03-14 09:52:10 +01002419 u32 intmask, unexpected = 0;
2420 int cardint = 0, max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002421
2422 spin_lock(&host->lock);
2423
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002424 if (host->runtime_suspended) {
2425 spin_unlock(&host->lock);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302426 pr_warning("%s: got irq while runtime suspended\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002427 mmc_hostname(host->mmc));
2428 return IRQ_HANDLED;
2429 }
2430
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002431 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002432
Mark Lord62df67a52007-03-06 13:30:13 +01002433 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002434 result = IRQ_NONE;
2435 goto out;
2436 }
2437
Alexander Stein6379b232012-03-14 09:52:10 +01002438again:
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002439 DBG("*** %s got interrupt: 0x%08x\n",
2440 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002441
Pierre Ossman3192a282006-06-30 02:22:26 -07002442 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Shawn Guod25928d2011-06-21 22:41:48 +08002443 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2444 SDHCI_CARD_PRESENT;
2445
2446 /*
2447 * There is a observation on i.mx esdhc. INSERT bit will be
2448 * immediately set again when it gets cleared, if a card is
2449 * inserted. We have to mask the irq to prevent interrupt
2450 * storm which will freeze the system. And the REMOVE gets
2451 * the same situation.
2452 *
2453 * More testing are needed here to ensure it works for other
2454 * platforms though.
2455 */
2456 sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
2457 SDHCI_INT_CARD_REMOVE);
2458 sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
2459 SDHCI_INT_CARD_INSERT);
2460
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002461 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
Shawn Guod25928d2011-06-21 22:41:48 +08002462 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2463 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002464 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07002465 }
2466
Pierre Ossmand129bce2006-03-24 03:18:17 -08002467 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002468 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2469 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002470 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002471 }
2472
2473 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002474 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2475 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002476 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002477 }
2478
2479 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2480
Pierre Ossman964f9ce2007-07-20 18:20:36 +02002481 intmask &= ~SDHCI_INT_ERROR;
2482
Pierre Ossmand129bce2006-03-24 03:18:17 -08002483 if (intmask & SDHCI_INT_BUS_POWER) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302484 pr_err("%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08002485 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002486 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002487 }
2488
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02002489 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07002490
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002491 if (intmask & SDHCI_INT_CARD_INT)
2492 cardint = 1;
2493
2494 intmask &= ~SDHCI_INT_CARD_INT;
2495
Pierre Ossman3192a282006-06-30 02:22:26 -07002496 if (intmask) {
Alexander Stein6379b232012-03-14 09:52:10 +01002497 unexpected |= intmask;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002498 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002499 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002500
2501 result = IRQ_HANDLED;
2502
Alexander Stein6379b232012-03-14 09:52:10 +01002503 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Alexey Neyman0a8fd092013-11-05 19:40:36 -08002504
2505 /*
2506 * If we know we'll call the driver to signal SDIO IRQ, disregard
2507 * further indications of Card Interrupt in the status to avoid a
2508 * needless loop.
2509 */
2510 if (cardint)
2511 intmask &= ~SDHCI_INT_CARD_INT;
Alexander Stein6379b232012-03-14 09:52:10 +01002512 if (intmask && --max_loops)
2513 goto again;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002514out:
2515 spin_unlock(&host->lock);
2516
Alexander Stein6379b232012-03-14 09:52:10 +01002517 if (unexpected) {
2518 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2519 mmc_hostname(host->mmc), unexpected);
2520 sdhci_dumpregs(host);
2521 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002522 /*
2523 * We have to delay this as it calls back into the driver.
2524 */
2525 if (cardint)
2526 mmc_signal_sdio_irq(host->mmc);
2527
Pierre Ossmand129bce2006-03-24 03:18:17 -08002528 return result;
2529}
2530
2531/*****************************************************************************\
2532 * *
2533 * Suspend/resume *
2534 * *
2535\*****************************************************************************/
2536
2537#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002538void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2539{
2540 u8 val;
2541 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2542 | SDHCI_WAKE_ON_INT;
2543
2544 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2545 val |= mask ;
2546 /* Avoid fake wake up */
2547 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2548 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2549 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2550}
2551EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2552
2553void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2554{
2555 u8 val;
2556 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2557 | SDHCI_WAKE_ON_INT;
2558
2559 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2560 val &= ~mask;
2561 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2562}
2563EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002564
Manuel Lauss29495aa2011-11-03 11:09:45 +01002565int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002566{
Chris Balla1b13b42012-02-06 00:43:59 -05002567 if (host->ops->platform_suspend)
2568 host->ops->platform_suspend(host);
2569
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002570 sdhci_disable_card_detection(host);
2571
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302572 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002573 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Aaron Luc6ced0d2011-12-28 11:11:12 +08002574 del_timer_sync(&host->tuning_timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302575 host->flags &= ~SDHCI_NEEDS_RETUNING;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302576 }
2577
Kevin Liuad080d72013-01-05 17:21:33 +08002578 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2579 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2580 free_irq(host->irq, host);
2581 } else {
2582 sdhci_enable_irq_wakeups(host);
2583 enable_irq_wake(host->irq);
2584 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002585 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002586}
2587
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002588EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002589
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002590int sdhci_resume_host(struct sdhci_host *host)
2591{
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002592 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002593
Richard Röjforsa13abc72009-09-22 16:45:30 -07002594 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002595 if (host->ops->enable_dma)
2596 host->ops->enable_dma(host);
2597 }
2598
Kevin Liuad080d72013-01-05 17:21:33 +08002599 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2600 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2601 mmc_hostname(host->mmc), host);
2602 if (ret)
2603 return ret;
2604 } else {
2605 sdhci_disable_irq_wakeups(host);
2606 disable_irq_wake(host->irq);
2607 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002608
Adrian Hunter6308d292012-02-07 14:48:54 +02002609 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2610 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2611 /* Card keeps power but host controller does not */
2612 sdhci_init(host, 0);
2613 host->pwr = 0;
2614 host->clock = 0;
2615 sdhci_do_set_ios(host, &host->mmc->ios);
2616 } else {
2617 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2618 mmiowb();
2619 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002620
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002621 sdhci_enable_card_detection(host);
2622
Chris Balla1b13b42012-02-06 00:43:59 -05002623 if (host->ops->platform_resume)
2624 host->ops->platform_resume(host);
2625
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302626 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002627 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302628 host->flags |= SDHCI_NEEDS_RETUNING;
2629
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002630 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002631}
2632
2633EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002634#endif /* CONFIG_PM */
2635
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002636#ifdef CONFIG_PM_RUNTIME
2637
2638static int sdhci_runtime_pm_get(struct sdhci_host *host)
2639{
2640 return pm_runtime_get_sync(host->mmc->parent);
2641}
2642
2643static int sdhci_runtime_pm_put(struct sdhci_host *host)
2644{
2645 pm_runtime_mark_last_busy(host->mmc->parent);
2646 return pm_runtime_put_autosuspend(host->mmc->parent);
2647}
2648
Adrian Hunterf0710a52013-05-06 12:17:32 +03002649static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2650{
2651 if (host->runtime_suspended || host->bus_on)
2652 return;
2653 host->bus_on = true;
2654 pm_runtime_get_noresume(host->mmc->parent);
2655}
2656
2657static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2658{
2659 if (host->runtime_suspended || !host->bus_on)
2660 return;
2661 host->bus_on = false;
2662 pm_runtime_put_noidle(host->mmc->parent);
2663}
2664
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002665int sdhci_runtime_suspend_host(struct sdhci_host *host)
2666{
2667 unsigned long flags;
2668 int ret = 0;
2669
2670 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002671 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002672 del_timer_sync(&host->tuning_timer);
2673 host->flags &= ~SDHCI_NEEDS_RETUNING;
2674 }
2675
2676 spin_lock_irqsave(&host->lock, flags);
2677 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2678 spin_unlock_irqrestore(&host->lock, flags);
2679
2680 synchronize_irq(host->irq);
2681
2682 spin_lock_irqsave(&host->lock, flags);
2683 host->runtime_suspended = true;
2684 spin_unlock_irqrestore(&host->lock, flags);
2685
2686 return ret;
2687}
2688EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2689
2690int sdhci_runtime_resume_host(struct sdhci_host *host)
2691{
2692 unsigned long flags;
2693 int ret = 0, host_flags = host->flags;
2694
2695 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2696 if (host->ops->enable_dma)
2697 host->ops->enable_dma(host);
2698 }
2699
2700 sdhci_init(host, 0);
2701
2702 /* Force clock and power re-program */
2703 host->pwr = 0;
2704 host->clock = 0;
2705 sdhci_do_set_ios(host, &host->mmc->ios);
2706
2707 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002708 if ((host_flags & SDHCI_PV_ENABLED) &&
2709 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2710 spin_lock_irqsave(&host->lock, flags);
2711 sdhci_enable_preset_value(host, true);
2712 spin_unlock_irqrestore(&host->lock, flags);
2713 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002714
2715 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002716 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002717 host->flags |= SDHCI_NEEDS_RETUNING;
2718
2719 spin_lock_irqsave(&host->lock, flags);
2720
2721 host->runtime_suspended = false;
2722
2723 /* Enable SDIO IRQ */
2724 if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
2725 sdhci_enable_sdio_irq_nolock(host, true);
2726
2727 /* Enable Card Detection */
2728 sdhci_enable_card_detection(host);
2729
2730 spin_unlock_irqrestore(&host->lock, flags);
2731
2732 return ret;
2733}
2734EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2735
2736#endif
2737
Pierre Ossmand129bce2006-03-24 03:18:17 -08002738/*****************************************************************************\
2739 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002740 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002741 * *
2742\*****************************************************************************/
2743
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002744struct sdhci_host *sdhci_alloc_host(struct device *dev,
2745 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002746{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002747 struct mmc_host *mmc;
2748 struct sdhci_host *host;
2749
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002750 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002751
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002752 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002753 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002754 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002755
2756 host = mmc_priv(mmc);
2757 host->mmc = mmc;
2758
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002759 return host;
2760}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002761
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002762EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002763
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002764int sdhci_add_host(struct sdhci_host *host)
2765{
2766 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002767 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302768 u32 max_current_caps;
2769 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002770 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002771
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002772 WARN_ON(host == NULL);
2773 if (host == NULL)
2774 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002775
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002776 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002777
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002778 if (debug_quirks)
2779 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002780 if (debug_quirks2)
2781 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002782
Pierre Ossmand96649e2006-06-30 02:22:30 -07002783 sdhci_reset(host, SDHCI_RESET_ALL);
2784
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002785 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002786 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2787 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002788 if (host->version > SDHCI_SPEC_300) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302789 pr_err("%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002790 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002791 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002792 }
2793
Arindam Nathf2119df2011-05-05 12:18:57 +05302794 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002795 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002796
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002797 if (host->version >= SDHCI_SPEC_300)
2798 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2799 host->caps1 :
2800 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302801
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002802 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002803 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302804 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002805 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002806 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002807 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002808
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002809 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002810 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002811 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002812 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002813 }
2814
Arindam Nathf2119df2011-05-05 12:18:57 +05302815 if ((host->version >= SDHCI_SPEC_200) &&
2816 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002817 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002818
2819 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2820 (host->flags & SDHCI_USE_ADMA)) {
2821 DBG("Disabling ADMA as it is marked broken\n");
2822 host->flags &= ~SDHCI_USE_ADMA;
2823 }
2824
Richard Röjforsa13abc72009-09-22 16:45:30 -07002825 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002826 if (host->ops->enable_dma) {
2827 if (host->ops->enable_dma(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302828 pr_warning("%s: No suitable DMA "
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002829 "available. Falling back to PIO.\n",
2830 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002831 host->flags &=
2832 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002833 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002834 }
2835 }
2836
Pierre Ossman2134a922008-06-28 18:28:51 +02002837 if (host->flags & SDHCI_USE_ADMA) {
2838 /*
2839 * We need to allocate descriptors for all sg entries
2840 * (128) and potentially one alignment transfer for
2841 * each of those entries.
2842 */
2843 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2844 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2845 if (!host->adma_desc || !host->align_buffer) {
2846 kfree(host->adma_desc);
2847 kfree(host->align_buffer);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302848 pr_warning("%s: Unable to allocate ADMA "
Pierre Ossman2134a922008-06-28 18:28:51 +02002849 "buffers. Falling back to standard DMA.\n",
2850 mmc_hostname(mmc));
2851 host->flags &= ~SDHCI_USE_ADMA;
2852 }
2853 }
2854
Pierre Ossman76591502008-07-21 00:32:11 +02002855 /*
2856 * If we use DMA, then it's up to the caller to set the DMA
2857 * mask, but PIO does not need the hw shim so we set a new
2858 * mask here in that case.
2859 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002860 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002861 host->dma_mask = DMA_BIT_MASK(64);
2862 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2863 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002864
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002865 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302866 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002867 >> SDHCI_CLOCK_BASE_SHIFT;
2868 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302869 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002870 >> SDHCI_CLOCK_BASE_SHIFT;
2871
Pierre Ossmand129bce2006-03-24 03:18:17 -08002872 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002873 if (host->max_clk == 0 || host->quirks &
2874 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002875 if (!host->ops->get_max_clock) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302876 pr_err("%s: Hardware doesn't specify base clock "
Ben Dooks4240ff02009-03-17 00:13:57 +03002877 "frequency.\n", mmc_hostname(mmc));
2878 return -ENODEV;
2879 }
2880 host->max_clk = host->ops->get_max_clock(host);
2881 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002882
2883 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302884 * In case of Host Controller v3.00, find out whether clock
2885 * multiplier is supported.
2886 */
2887 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2888 SDHCI_CLOCK_MUL_SHIFT;
2889
2890 /*
2891 * In case the value in Clock Multiplier is 0, then programmable
2892 * clock mode is not supported, otherwise the actual clock
2893 * multiplier is one more than the value of Clock Multiplier
2894 * in the Capabilities Register.
2895 */
2896 if (host->clk_mul)
2897 host->clk_mul += 1;
2898
2899 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002900 * Set host parameters.
2901 */
2902 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302903 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002904 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002905 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302906 else if (host->version >= SDHCI_SPEC_300) {
2907 if (host->clk_mul) {
2908 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2909 mmc->f_max = host->max_clk * host->clk_mul;
2910 } else
2911 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2912 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002913 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002914
Andy Shevchenko272308c2011-08-03 18:36:00 +03002915 host->timeout_clk =
2916 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
2917 if (host->timeout_clk == 0) {
2918 if (host->ops->get_timeout_clock) {
2919 host->timeout_clk = host->ops->get_timeout_clock(host);
2920 } else if (!(host->quirks &
2921 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302922 pr_err("%s: Hardware doesn't specify timeout clock "
Andy Shevchenko272308c2011-08-03 18:36:00 +03002923 "frequency.\n", mmc_hostname(mmc));
2924 return -ENODEV;
2925 }
2926 }
2927 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2928 host->timeout_clk *= 1000;
2929
2930 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002931 host->timeout_clk = mmc->f_max / 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03002932
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002933 mmc->max_discard_to = (1 << 27) / host->timeout_clk;
Adrian Hunter58d12462011-06-28 17:16:03 +03002934
Andrei Warkentine89d4562011-05-23 15:06:37 -05002935 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2936
2937 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2938 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002939
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002940 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002941 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002942 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002943 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002944 host->flags |= SDHCI_AUTO_CMD23;
2945 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2946 } else {
2947 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2948 }
2949
Philip Rakity15ec4462010-11-19 16:48:39 -05002950 /*
2951 * A controller may support 8-bit width, but the board itself
2952 * might not have the pins brought out. Boards that support
2953 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2954 * their platform code before calling sdhci_add_host(), and we
2955 * won't assume 8-bit width for hosts without that CAP.
2956 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002957 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002958 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002959
Jerry Huang63ef5d82012-10-25 13:47:19 +08002960 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
2961 mmc->caps &= ~MMC_CAP_CMD23;
2962
Arindam Nathf2119df2011-05-05 12:18:57 +05302963 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002964 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002965
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002966 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Daniel Drakeeb6d5ae2012-07-05 22:06:13 +01002967 !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002968 mmc->caps |= MMC_CAP_NEEDS_POLL;
2969
Philip Rakity6231f3d2012-07-23 15:56:23 -07002970 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Mark Brown462849a2013-07-29 21:52:55 +01002971 host->vqmmc = regulator_get_optional(mmc_dev(mmc), "vqmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08002972 if (IS_ERR_OR_NULL(host->vqmmc)) {
2973 if (PTR_ERR(host->vqmmc) < 0) {
2974 pr_info("%s: no vqmmc regulator found\n",
2975 mmc_hostname(mmc));
2976 host->vqmmc = NULL;
2977 }
Kevin Liu8363c372012-11-17 17:55:51 -05002978 } else {
Chris Balla3361ab2013-03-11 17:51:53 -04002979 ret = regulator_enable(host->vqmmc);
Kevin Liucec2e212012-11-20 08:24:32 -05002980 if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
2981 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05002982 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
2983 SDHCI_SUPPORT_SDR50 |
2984 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04002985 if (ret) {
2986 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
2987 mmc_hostname(mmc), ret);
2988 host->vqmmc = NULL;
2989 }
Kevin Liu8363c372012-11-17 17:55:51 -05002990 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07002991
Daniel Drake6a661802012-11-25 13:01:19 -05002992 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
2993 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
2994 SDHCI_SUPPORT_DDR50);
2995
Al Cooper4188bba2012-03-16 15:54:17 -04002996 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
2997 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
2998 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05302999 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3000
3001 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003002 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303003 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003004 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3005 * field can be promoted to support HS200.
3006 */
3007 mmc->caps2 |= MMC_CAP2_HS200;
3008 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303009 mmc->caps |= MMC_CAP_UHS_SDR50;
3010
3011 if (caps[1] & SDHCI_SUPPORT_DDR50)
3012 mmc->caps |= MMC_CAP_UHS_DDR50;
3013
Girish K S069c9f12012-01-06 09:56:39 +05303014 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303015 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3016 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3017
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003018 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303019 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003020 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303021
Arindam Nathd6d50a12011-05-05 12:18:59 +05303022 /* Driver Type(s) (A, C, D) supported by the host */
3023 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3024 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3025 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3026 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3027 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3028 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3029
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303030 /* Initial value for re-tuning timer count */
3031 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3032 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3033
3034 /*
3035 * In case Re-tuning Timer is not disabled, the actual value of
3036 * re-tuning timer will be 2 ^ (n - 1).
3037 */
3038 if (host->tuning_count)
3039 host->tuning_count = 1 << (host->tuning_count - 1);
3040
3041 /* Re-tuning mode supported by the Host Controller */
3042 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3043 SDHCI_RETUNING_MODE_SHIFT;
3044
Takashi Iwai8f230f42010-12-08 10:04:30 +01003045 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003046
Mark Brown462849a2013-07-29 21:52:55 +01003047 host->vmmc = regulator_get_optional(mmc_dev(mmc), "vmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08003048 if (IS_ERR_OR_NULL(host->vmmc)) {
3049 if (PTR_ERR(host->vmmc) < 0) {
3050 pr_info("%s: no vmmc regulator found\n",
3051 mmc_hostname(mmc));
3052 host->vmmc = NULL;
3053 }
Kevin Liu8363c372012-11-17 17:55:51 -05003054 }
Philip Rakitybad37e12012-05-27 18:36:44 -07003055
Philip Rakity68737042012-06-08 12:26:13 -07003056#ifdef CONFIG_REGULATOR
Marek Szyprowskia4f8f252013-02-12 09:01:36 +01003057 /*
3058 * Voltage range check makes sense only if regulator reports
3059 * any voltage value.
3060 */
3061 if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
Kevin Liucec2e212012-11-20 08:24:32 -05003062 ret = regulator_is_supported_voltage(host->vmmc, 2700000,
3063 3600000);
Philip Rakity68737042012-06-08 12:26:13 -07003064 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
3065 caps[0] &= ~SDHCI_CAN_VDD_330;
Philip Rakity68737042012-06-08 12:26:13 -07003066 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
3067 caps[0] &= ~SDHCI_CAN_VDD_300;
Kevin Liucec2e212012-11-20 08:24:32 -05003068 ret = regulator_is_supported_voltage(host->vmmc, 1700000,
3069 1950000);
Philip Rakity68737042012-06-08 12:26:13 -07003070 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
3071 caps[0] &= ~SDHCI_CAN_VDD_180;
3072 }
3073#endif /* CONFIG_REGULATOR */
3074
Arindam Nathf2119df2011-05-05 12:18:57 +05303075 /*
3076 * According to SD Host Controller spec v3.00, if the Host System
3077 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3078 * the value is meaningful only if Voltage Support in the Capabilities
3079 * register is set. The actual current value is 4 times the register
3080 * value.
3081 */
3082 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Philip Rakitybad37e12012-05-27 18:36:44 -07003083 if (!max_current_caps && host->vmmc) {
3084 u32 curr = regulator_get_current_limit(host->vmmc);
3085 if (curr > 0) {
3086
3087 /* convert to SDHCI_MAX_CURRENT format */
3088 curr = curr/1000; /* convert to mA */
3089 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3090
3091 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3092 max_current_caps =
3093 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3094 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3095 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3096 }
3097 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303098
3099 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003100 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303101
Aaron Lu55c46652012-07-04 13:31:48 +08003102 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303103 SDHCI_MAX_CURRENT_330_MASK) >>
3104 SDHCI_MAX_CURRENT_330_SHIFT) *
3105 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303106 }
3107 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003108 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303109
Aaron Lu55c46652012-07-04 13:31:48 +08003110 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303111 SDHCI_MAX_CURRENT_300_MASK) >>
3112 SDHCI_MAX_CURRENT_300_SHIFT) *
3113 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303114 }
3115 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003116 ocr_avail |= MMC_VDD_165_195;
3117
Aaron Lu55c46652012-07-04 13:31:48 +08003118 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303119 SDHCI_MAX_CURRENT_180_MASK) >>
3120 SDHCI_MAX_CURRENT_180_SHIFT) *
3121 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303122 }
3123
Haijun Zhangc0b887b2013-08-26 09:19:23 +08003124 if (host->ocr_mask)
3125 ocr_avail = host->ocr_mask;
3126
Takashi Iwai8f230f42010-12-08 10:04:30 +01003127 mmc->ocr_avail = ocr_avail;
3128 mmc->ocr_avail_sdio = ocr_avail;
3129 if (host->ocr_avail_sdio)
3130 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3131 mmc->ocr_avail_sd = ocr_avail;
3132 if (host->ocr_avail_sd)
3133 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3134 else /* normal SD controllers don't support 1.8V */
3135 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3136 mmc->ocr_avail_mmc = ocr_avail;
3137 if (host->ocr_avail_mmc)
3138 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003139
3140 if (mmc->ocr_avail == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303141 pr_err("%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003142 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003143 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003144 }
3145
Pierre Ossmand129bce2006-03-24 03:18:17 -08003146 spin_lock_init(&host->lock);
3147
3148 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003149 * Maximum number of segments. Depends on if the hardware
3150 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003151 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003152 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003153 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003154 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003155 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003156 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04003157 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003158
3159 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01003160 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01003161 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08003162 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003163 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003164
3165 /*
3166 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003167 * of bytes. When doing hardware scatter/gather, each entry cannot
3168 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003169 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003170 if (host->flags & SDHCI_USE_ADMA) {
3171 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3172 mmc->max_seg_size = 65535;
3173 else
3174 mmc->max_seg_size = 65536;
3175 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003176 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003177 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003178
3179 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003180 * Maximum block size. This varies from controller to controller and
3181 * is specified in the capabilities register.
3182 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003183 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3184 mmc->max_blk_size = 2;
3185 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303186 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003187 SDHCI_MAX_BLOCK_SHIFT;
3188 if (mmc->max_blk_size >= 3) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303189 pr_warning("%s: Invalid maximum block size, "
Anton Vorontsov0633f652009-03-17 00:14:03 +03003190 "assuming 512 bytes\n", mmc_hostname(mmc));
3191 mmc->max_blk_size = 0;
3192 }
3193 }
3194
3195 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003196
3197 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003198 * Maximum block count.
3199 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003200 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003201
3202 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003203 * Init tasklets.
3204 */
3205 tasklet_init(&host->card_tasklet,
3206 sdhci_tasklet_card, (unsigned long)host);
3207 tasklet_init(&host->finish_tasklet,
3208 sdhci_tasklet_finish, (unsigned long)host);
3209
Al Viroe4cad1b2006-10-10 22:47:07 +01003210 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003211
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303212 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05303213 init_waitqueue_head(&host->buf_ready_int);
3214
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303215 /* Initialize re-tuning timer */
3216 init_timer(&host->tuning_timer);
3217 host->tuning_timer.data = (unsigned long)host;
3218 host->tuning_timer.function = sdhci_tuning_timer;
3219 }
3220
Shawn Guo2af502c2013-07-05 14:38:55 +08003221 sdhci_init(host, 0);
3222
Thomas Gleixnerdace1452006-07-01 19:29:38 -07003223 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003224 mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003225 if (ret) {
3226 pr_err("%s: Failed to request IRQ %d: %d\n",
3227 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003228 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003229 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003230
Pierre Ossmand129bce2006-03-24 03:18:17 -08003231#ifdef CONFIG_MMC_DEBUG
3232 sdhci_dumpregs(host);
3233#endif
3234
Pierre Ossmanf9134312008-12-21 17:01:48 +01003235#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003236 snprintf(host->led_name, sizeof(host->led_name),
3237 "%s::", mmc_hostname(mmc));
3238 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003239 host->led.brightness = LED_OFF;
3240 host->led.default_trigger = mmc_hostname(mmc);
3241 host->led.brightness_set = sdhci_led_control;
3242
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003243 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003244 if (ret) {
3245 pr_err("%s: Failed to register LED device: %d\n",
3246 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003247 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003248 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003249#endif
3250
Pierre Ossman5f25a662006-10-04 02:15:39 -07003251 mmiowb();
3252
Pierre Ossmand129bce2006-03-24 03:18:17 -08003253 mmc_add_host(mmc);
3254
Girish K Sa3c76eb2011-10-11 11:44:09 +05303255 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003256 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07003257 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
3258 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003259
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003260 sdhci_enable_card_detection(host);
3261
Pierre Ossmand129bce2006-03-24 03:18:17 -08003262 return 0;
3263
Pierre Ossmanf9134312008-12-21 17:01:48 +01003264#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003265reset:
3266 sdhci_reset(host, SDHCI_RESET_ALL);
Kevin Liub0a8dec2013-01-05 17:18:28 +08003267 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003268 free_irq(host->irq, host);
3269#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003270untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003271 tasklet_kill(&host->card_tasklet);
3272 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003273
3274 return ret;
3275}
3276
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003277EXPORT_SYMBOL_GPL(sdhci_add_host);
3278
Pierre Ossman1e728592008-04-16 19:13:13 +02003279void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003280{
Pierre Ossman1e728592008-04-16 19:13:13 +02003281 unsigned long flags;
3282
3283 if (dead) {
3284 spin_lock_irqsave(&host->lock, flags);
3285
3286 host->flags |= SDHCI_DEVICE_DEAD;
3287
3288 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303289 pr_err("%s: Controller removed during "
Pierre Ossman1e728592008-04-16 19:13:13 +02003290 " transfer!\n", mmc_hostname(host->mmc));
3291
3292 host->mrq->cmd->error = -ENOMEDIUM;
3293 tasklet_schedule(&host->finish_tasklet);
3294 }
3295
3296 spin_unlock_irqrestore(&host->lock, flags);
3297 }
3298
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003299 sdhci_disable_card_detection(host);
3300
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003301 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003302
Pierre Ossmanf9134312008-12-21 17:01:48 +01003303#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003304 led_classdev_unregister(&host->led);
3305#endif
3306
Pierre Ossman1e728592008-04-16 19:13:13 +02003307 if (!dead)
3308 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003309
Kevin Liub0a8dec2013-01-05 17:18:28 +08003310 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003311 free_irq(host->irq, host);
3312
3313 del_timer_sync(&host->timer);
3314
3315 tasklet_kill(&host->card_tasklet);
3316 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003317
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003318 if (host->vmmc) {
3319 regulator_disable(host->vmmc);
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003320 regulator_put(host->vmmc);
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003321 }
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003322
Philip Rakity6231f3d2012-07-23 15:56:23 -07003323 if (host->vqmmc) {
3324 regulator_disable(host->vqmmc);
3325 regulator_put(host->vqmmc);
3326 }
3327
Pierre Ossman2134a922008-06-28 18:28:51 +02003328 kfree(host->adma_desc);
3329 kfree(host->align_buffer);
3330
3331 host->adma_desc = NULL;
3332 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003333}
3334
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003335EXPORT_SYMBOL_GPL(sdhci_remove_host);
3336
3337void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003338{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003339 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003340}
3341
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003342EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003343
3344/*****************************************************************************\
3345 * *
3346 * Driver init/exit *
3347 * *
3348\*****************************************************************************/
3349
3350static int __init sdhci_drv_init(void)
3351{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303352 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003353 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303354 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003355
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003356 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003357}
3358
3359static void __exit sdhci_drv_exit(void)
3360{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003361}
3362
3363module_init(sdhci_drv_init);
3364module_exit(sdhci_drv_exit);
3365
Pierre Ossmandf673b22006-06-30 02:22:31 -07003366module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003367module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003368
Pierre Ossman32710e82009-04-08 20:14:54 +02003369MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003370MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003371MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003372
Pierre Ossmandf673b22006-06-30 02:22:31 -07003373MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003374MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");