blob: 17bbd506202741345ae44f51741805c95073d172 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
24 * if we have HW ecc support.
25 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
45#include <linux/mtd/compatmac.h>
46#include <linux/interrupt.h>
47#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080048#include <linux/leds.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/io.h>
50
51#ifdef CONFIG_MTD_PARTITIONS
52#include <linux/mtd/partitions.h>
53#endif
54
55/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020056static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 .eccbytes = 3,
58 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020059 .oobfree = {
60 {.offset = 3,
61 .length = 2},
62 {.offset = 6,
63 .length = 2}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064};
65
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020066static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 .eccbytes = 6,
68 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020069 .oobfree = {
70 {.offset = 8,
71 . length = 8}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070072};
73
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020074static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 .eccbytes = 24,
76 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010077 40, 41, 42, 43, 44, 45, 46, 47,
78 48, 49, 50, 51, 52, 53, 54, 55,
79 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020080 .oobfree = {
81 {.offset = 2,
82 .length = 38}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
Thomas Gleixner81ec5362007-12-12 17:27:03 +010085static struct nand_ecclayout nand_oob_128 = {
86 .eccbytes = 48,
87 .eccpos = {
88 80, 81, 82, 83, 84, 85, 86, 87,
89 88, 89, 90, 91, 92, 93, 94, 95,
90 96, 97, 98, 99, 100, 101, 102, 103,
91 104, 105, 106, 107, 108, 109, 110, 111,
92 112, 113, 114, 115, 116, 117, 118, 119,
93 120, 121, 122, 123, 124, 125, 126, 127},
94 .oobfree = {
95 {.offset = 2,
96 .length = 78}}
97};
98
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020099static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200100 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200102static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
103 struct mtd_oob_ops *ops);
104
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200105/*
Joe Perches8e87d782008-02-03 17:22:34 +0200106 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200107 * compiled away when LED support is disabled.
108 */
109DEFINE_LED_TRIGGER(nand_led_trigger);
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/**
112 * nand_release_device - [GENERIC] release chip
113 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000114 *
115 * Deselect, release chip lock and wake up anyone waiting on the device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100117static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200119 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200122 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100123
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200124 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200125 spin_lock(&chip->controller->lock);
126 chip->controller->active = NULL;
127 chip->state = FL_READY;
128 wake_up(&chip->controller->wq);
129 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130}
131
132/**
133 * nand_read_byte - [DEFAULT] read one byte from the chip
134 * @mtd: MTD device structure
135 *
136 * Default read function for 8bit buswith
137 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200138static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200140 struct nand_chip *chip = mtd->priv;
141 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143
144/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
146 * @mtd: MTD device structure
147 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000148 * Default read function for 16bit buswith with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 * endianess conversion
150 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200151static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200153 struct nand_chip *chip = mtd->priv;
154 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
157/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 * nand_read_word - [DEFAULT] read one word from the chip
159 * @mtd: MTD device structure
160 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000161 * Default read function for 16bit buswith without
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 * endianess conversion
163 */
164static u16 nand_read_word(struct mtd_info *mtd)
165{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200166 struct nand_chip *chip = mtd->priv;
167 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168}
169
170/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 * nand_select_chip - [DEFAULT] control CE line
172 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700173 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 *
175 * Default select function for 1 chip devices.
176 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200177static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200179 struct nand_chip *chip = mtd->priv;
180
181 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200183 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 break;
185 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 break;
187
188 default:
189 BUG();
190 }
191}
192
193/**
194 * nand_write_buf - [DEFAULT] write buffer to chip
195 * @mtd: MTD device structure
196 * @buf: data buffer
197 * @len: number of bytes to write
198 *
199 * Default write function for 8bit buswith
200 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200201static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200204 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
David Woodhousee0c7d762006-05-13 18:07:53 +0100206 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200207 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208}
209
210/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000211 * nand_read_buf - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 * @mtd: MTD device structure
213 * @buf: buffer to store date
214 * @len: number of bytes to read
215 *
216 * Default read function for 8bit buswith
217 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200218static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
220 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200221 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
David Woodhousee0c7d762006-05-13 18:07:53 +0100223 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200224 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000228 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 * @mtd: MTD device structure
230 * @buf: buffer containing the data to compare
231 * @len: number of bytes to compare
232 *
233 * Default verify function for 8bit buswith
234 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200235static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200238 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
David Woodhousee0c7d762006-05-13 18:07:53 +0100240 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200241 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 return 0;
244}
245
246/**
247 * nand_write_buf16 - [DEFAULT] write buffer to chip
248 * @mtd: MTD device structure
249 * @buf: data buffer
250 * @len: number of bytes to write
251 *
252 * Default write function for 16bit buswith
253 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200254static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255{
256 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200257 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 u16 *p = (u16 *) buf;
259 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000260
David Woodhousee0c7d762006-05-13 18:07:53 +0100261 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200262 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
266/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000267 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 * @mtd: MTD device structure
269 * @buf: buffer to store date
270 * @len: number of bytes to read
271 *
272 * Default read function for 16bit buswith
273 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200274static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
276 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200277 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 u16 *p = (u16 *) buf;
279 len >>= 1;
280
David Woodhousee0c7d762006-05-13 18:07:53 +0100281 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200282 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283}
284
285/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000286 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 * @mtd: MTD device structure
288 * @buf: buffer containing the data to compare
289 * @len: number of bytes to compare
290 *
291 * Default verify function for 16bit buswith
292 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200293static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
295 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200296 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 u16 *p = (u16 *) buf;
298 len >>= 1;
299
David Woodhousee0c7d762006-05-13 18:07:53 +0100300 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200301 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 return -EFAULT;
303
304 return 0;
305}
306
307/**
308 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
309 * @mtd: MTD device structure
310 * @ofs: offset from device start
311 * @getchip: 0, if the chip is already selected
312 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000313 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 */
315static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
316{
317 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200318 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 u16 bad;
320
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100321 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200324 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200326 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200329 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100330 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200332 if (chip->options & NAND_BUSWIDTH_16) {
333 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100334 page);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200335 bad = cpu_to_le16(chip->read_word(mtd));
336 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000337 bad >>= 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 if ((bad & 0xFF) != 0xff)
339 res = 1;
340 } else {
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100341 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200342 if (chip->read_byte(mtd) != 0xff)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 res = 1;
344 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000345
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200346 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 return res;
350}
351
352/**
353 * nand_default_block_markbad - [DEFAULT] mark a block bad
354 * @mtd: MTD device structure
355 * @ofs: offset from device start
356 *
357 * This is the default implementation, which can be overridden by
358 * a hardware specific driver.
359*/
360static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
361{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200362 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200363 uint8_t buf[2] = { 0, 0 };
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200364 int block, ret;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400367 block = (int)(ofs >> chip->bbt_erase_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200368 if (chip->bbt)
369 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
371 /* Do we have a flash based bad block table ? */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200372 if (chip->options & NAND_USE_FLASH_BBT)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200373 ret = nand_update_bbt(mtd, ofs);
374 else {
375 /* We write two bytes, so we dont have to mess with 16 bit
376 * access
377 */
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300378 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200379 ofs += mtd->oobsize;
Ricard Wanderlöfff0dab62006-10-23 09:33:34 +0200380 chip->ops.len = chip->ops.ooblen = 2;
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200381 chip->ops.datbuf = NULL;
382 chip->ops.oobbuf = buf;
383 chip->ops.ooboffs = chip->badblockpos & ~0x01;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000384
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200385 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300386 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200387 }
388 if (!ret)
389 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300390
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200391 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392}
393
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000394/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 * nand_check_wp - [GENERIC] check if the chip is write protected
396 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000397 * Check, if the device is write protected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000399 * The function expects, that the device is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100401static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200403 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200405 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
406 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
409/**
410 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
411 * @mtd: MTD device structure
412 * @ofs: offset from device start
413 * @getchip: 0, if the chip is already selected
414 * @allowbbt: 1, if its allowed to access the bbt area
415 *
416 * Check, if the block is bad. Either by reading the bad block table or
417 * calling of the scan function.
418 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200419static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
420 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200422 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000423
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200424 if (!chip->bbt)
425 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100428 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000431/*
Thomas Gleixner3b887752005-02-22 21:56:49 +0000432 * Wait for the ready pin, after a command
433 * The timeout is catched later.
434 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100435void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000436{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200437 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100438 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000439
Richard Purdie8fe833c2006-03-31 02:31:14 -0800440 led_trigger_event(nand_led_trigger, LED_FULL);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000441 /* wait until command is processed or timeout occures */
442 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200443 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800444 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700445 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000446 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800447 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000448}
David Woodhouse4b648b02006-09-25 17:05:24 +0100449EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451/**
452 * nand_command - [DEFAULT] Send command to NAND device
453 * @mtd: MTD device structure
454 * @command: the command to be sent
455 * @column: the column address for this command, -1 if none
456 * @page_addr: the page address for this command, -1 if none
457 *
458 * Send command to NAND device. This function is used for small page
459 * devices (256/512 Bytes per page)
460 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200461static void nand_command(struct mtd_info *mtd, unsigned int command,
462 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200464 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200465 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 /*
468 * Write out the command to the device.
469 */
470 if (command == NAND_CMD_SEQIN) {
471 int readcmd;
472
Joern Engel28318772006-05-22 23:18:05 +0200473 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200475 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 readcmd = NAND_CMD_READOOB;
477 } else if (column < 256) {
478 /* First 256 bytes --> READ0 */
479 readcmd = NAND_CMD_READ0;
480 } else {
481 column -= 256;
482 readcmd = NAND_CMD_READ1;
483 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200484 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200485 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200487 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200489 /*
490 * Address cycle, when necessary
491 */
492 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
493 /* Serially input address */
494 if (column != -1) {
495 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200496 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200497 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200498 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200499 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200501 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200502 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200503 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200504 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200505 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200506 if (chip->chipsize > (32 << 20))
507 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200508 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200509 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000510
511 /*
512 * program and erase have their own busy handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 * status and sequential in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100514 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 case NAND_CMD_PAGEPROG:
518 case NAND_CMD_ERASE1:
519 case NAND_CMD_ERASE2:
520 case NAND_CMD_SEQIN:
521 case NAND_CMD_STATUS:
522 return;
523
524 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200525 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200527 udelay(chip->chip_delay);
528 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200529 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200530 chip->cmd_ctrl(mtd,
531 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200532 while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 return;
534
David Woodhousee0c7d762006-05-13 18:07:53 +0100535 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000537 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 * If we don't have access to the busy pin, we apply the given
539 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100540 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200541 if (!chip->dev_ready) {
542 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* Apply this short delay always to ensure that we do wait tWB in
547 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100548 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000549
550 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551}
552
553/**
554 * nand_command_lp - [DEFAULT] Send command to NAND large page device
555 * @mtd: MTD device structure
556 * @command: the command to be sent
557 * @column: the column address for this command, -1 if none
558 * @page_addr: the page address for this command, -1 if none
559 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200560 * Send command to NAND device. This is the version for the new large page
561 * devices We dont have the separate regions as we have in the small page
562 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200564static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
565 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200567 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 /* Emulate NAND_CMD_READOOB */
570 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200571 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 command = NAND_CMD_READ0;
573 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000574
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200575 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200576 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200577 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
579 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200580 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 /* Serially input address */
583 if (column != -1) {
584 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200585 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200587 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200588 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200589 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000590 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200592 chip->cmd_ctrl(mtd, page_addr, ctrl);
593 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200594 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200596 if (chip->chipsize > (128 << 20))
597 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200598 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200601 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000602
603 /*
604 * program and erase have their own busy handlers
David A. Marlin30f464b2005-01-17 18:35:25 +0000605 * status, sequential in, and deplete1 need no delay
606 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 case NAND_CMD_CACHEDPROG:
610 case NAND_CMD_PAGEPROG:
611 case NAND_CMD_ERASE1:
612 case NAND_CMD_ERASE2:
613 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200614 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000616 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 return;
618
David Woodhousee0c7d762006-05-13 18:07:53 +0100619 /*
620 * read error status commands require only a short delay
621 */
David A. Marlin30f464b2005-01-17 18:35:25 +0000622 case NAND_CMD_STATUS_ERROR:
623 case NAND_CMD_STATUS_ERROR0:
624 case NAND_CMD_STATUS_ERROR1:
625 case NAND_CMD_STATUS_ERROR2:
626 case NAND_CMD_STATUS_ERROR3:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200627 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000628 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
630 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200631 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200633 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200634 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
635 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
636 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
637 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200638 while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return;
640
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200641 case NAND_CMD_RNDOUT:
642 /* No ready / busy check necessary */
643 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
644 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
645 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
646 NAND_NCE | NAND_CTRL_CHANGE);
647 return;
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200650 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
651 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
652 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
653 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000654
David Woodhousee0c7d762006-05-13 18:07:53 +0100655 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000657 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 * If we don't have access to the busy pin, we apply the given
659 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100660 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200661 if (!chip->dev_ready) {
662 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000664 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 /* Apply this short delay always to ensure that we do wait tWB in
668 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100669 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000670
671 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672}
673
674/**
675 * nand_get_device - [GENERIC] Get chip for selected access
Randy Dunlap844d3b42006-06-28 21:48:27 -0700676 * @chip: the nand chip descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000678 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 *
680 * Get the device and lock it for exclusive access
681 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200682static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200683nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200685 spinlock_t *lock = &chip->controller->lock;
686 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100687 DECLARE_WAITQUEUE(wait, current);
David Woodhousee0c7d762006-05-13 18:07:53 +0100688 retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100689 spin_lock(lock);
690
vimal singhb8b3ee92009-07-09 20:41:22 +0530691 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200692 if (!chip->controller->active)
693 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200694
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200695 if (chip->controller->active == chip && chip->state == FL_READY) {
696 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100697 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100698 return 0;
699 }
700 if (new_state == FL_PM_SUSPENDED) {
701 spin_unlock(lock);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200702 return (chip->state == FL_PM_SUSPENDED) ? 0 : -EAGAIN;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100703 }
704 set_current_state(TASK_UNINTERRUPTIBLE);
705 add_wait_queue(wq, &wait);
706 spin_unlock(lock);
707 schedule();
708 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 goto retry;
710}
711
712/**
713 * nand_wait - [DEFAULT] wait until the command is done
714 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700715 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 *
717 * Wait for command done. This applies to erase and program only
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000718 * Erase can take up to 400ms and program up to 20ms according to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 * general NAND and SmartMedia specs
Randy Dunlap844d3b42006-06-28 21:48:27 -0700720 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200721static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
723
David Woodhousee0c7d762006-05-13 18:07:53 +0100724 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200725 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100728 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100730 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Richard Purdie8fe833c2006-03-31 02:31:14 -0800732 led_trigger_event(nand_led_trigger, LED_FULL);
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* Apply this short delay always to ensure that we do wait tWB in
735 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100736 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200738 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
739 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000740 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200741 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000743 while (time_before(jiffies, timeo)) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200744 if (chip->dev_ready) {
745 if (chip->dev_ready(mtd))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000746 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 } else {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200748 if (chip->read_byte(mtd) & NAND_STATUS_READY)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 break;
750 }
Thomas Gleixner20a6c212005-03-01 09:32:48 +0000751 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800753 led_trigger_event(nand_led_trigger, LED_OFF);
754
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200755 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return status;
757}
758
759/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200760 * nand_read_page_raw - [Intern] read raw page data without ecc
761 * @mtd: mtd info structure
762 * @chip: nand chip info structure
763 * @buf: buffer to store read data
David Brownell52ff49d2009-03-04 12:01:36 -0800764 *
765 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200766 */
767static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700768 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200769{
770 chip->read_buf(mtd, buf, mtd->writesize);
771 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
772 return 0;
773}
774
775/**
David Brownell52ff49d2009-03-04 12:01:36 -0800776 * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc
777 * @mtd: mtd info structure
778 * @chip: nand chip info structure
779 * @buf: buffer to store read data
780 *
781 * We need a special oob layout and handling even when OOB isn't used.
782 */
783static int nand_read_page_raw_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700784 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -0800785{
786 int eccsize = chip->ecc.size;
787 int eccbytes = chip->ecc.bytes;
788 uint8_t *oob = chip->oob_poi;
789 int steps, size;
790
791 for (steps = chip->ecc.steps; steps > 0; steps--) {
792 chip->read_buf(mtd, buf, eccsize);
793 buf += eccsize;
794
795 if (chip->ecc.prepad) {
796 chip->read_buf(mtd, oob, chip->ecc.prepad);
797 oob += chip->ecc.prepad;
798 }
799
800 chip->read_buf(mtd, oob, eccbytes);
801 oob += eccbytes;
802
803 if (chip->ecc.postpad) {
804 chip->read_buf(mtd, oob, chip->ecc.postpad);
805 oob += chip->ecc.postpad;
806 }
807 }
808
809 size = mtd->oobsize - (oob - chip->oob_poi);
810 if (size)
811 chip->read_buf(mtd, oob, size);
812
813 return 0;
814}
815
816/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +0300817 * nand_read_page_swecc - [REPLACABLE] software ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200818 * @mtd: mtd info structure
819 * @chip: nand chip info structure
820 * @buf: buffer to store read data
David A. Marlin068e3c02005-01-24 03:07:46 +0000821 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200822static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700823 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200825 int i, eccsize = chip->ecc.size;
826 int eccbytes = chip->ecc.bytes;
827 int eccsteps = chip->ecc.steps;
828 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100829 uint8_t *ecc_calc = chip->buffers->ecccalc;
830 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +0100831 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200832
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700833 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200834
835 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
836 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
837
838 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200839 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200840
841 eccsteps = chip->ecc.steps;
842 p = buf;
843
844 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
845 int stat;
846
847 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -0700848 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200849 mtd->ecc_stats.failed++;
850 else
851 mtd->ecc_stats.corrected += stat;
852 }
853 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +0100854}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856/**
Alexey Korolev3d459552008-05-15 17:23:18 +0100857 * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function
858 * @mtd: mtd info structure
859 * @chip: nand chip info structure
Alexey Korolev17c1d2b2008-08-20 22:32:08 +0100860 * @data_offs: offset of requested data within the page
861 * @readlen: data length
862 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +0100863 */
864static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip, uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
865{
866 int start_step, end_step, num_steps;
867 uint32_t *eccpos = chip->ecc.layout->eccpos;
868 uint8_t *p;
869 int data_col_addr, i, gaps = 0;
870 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
871 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
872
873 /* Column address wihin the page aligned to ECC size (256bytes). */
874 start_step = data_offs / chip->ecc.size;
875 end_step = (data_offs + readlen - 1) / chip->ecc.size;
876 num_steps = end_step - start_step + 1;
877
878 /* Data size aligned to ECC ecc.size*/
879 datafrag_len = num_steps * chip->ecc.size;
880 eccfrag_len = num_steps * chip->ecc.bytes;
881
882 data_col_addr = start_step * chip->ecc.size;
883 /* If we read not a page aligned data */
884 if (data_col_addr != 0)
885 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
886
887 p = bufpoi + data_col_addr;
888 chip->read_buf(mtd, p, datafrag_len);
889
890 /* Calculate ECC */
891 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
892 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
893
894 /* The performance is faster if to position offsets
895 according to ecc.pos. Let make sure here that
896 there are no gaps in ecc positions */
897 for (i = 0; i < eccfrag_len - 1; i++) {
898 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
899 eccpos[i + start_step * chip->ecc.bytes + 1]) {
900 gaps = 1;
901 break;
902 }
903 }
904 if (gaps) {
905 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
906 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
907 } else {
908 /* send the command to read the particular ecc bytes */
909 /* take care about buswidth alignment in read_buf */
910 aligned_pos = eccpos[start_step * chip->ecc.bytes] & ~(busw - 1);
911 aligned_len = eccfrag_len;
912 if (eccpos[start_step * chip->ecc.bytes] & (busw - 1))
913 aligned_len++;
914 if (eccpos[(start_step + num_steps) * chip->ecc.bytes] & (busw - 1))
915 aligned_len++;
916
917 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize + aligned_pos, -1);
918 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
919 }
920
921 for (i = 0; i < eccfrag_len; i++)
922 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + start_step * chip->ecc.bytes]];
923
924 p = bufpoi + data_col_addr;
925 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
926 int stat;
927
928 stat = chip->ecc.correct(mtd, p, &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
929 if (stat == -1)
930 mtd->ecc_stats.failed++;
931 else
932 mtd->ecc_stats.corrected += stat;
933 }
934 return 0;
935}
936
937/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +0300938 * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200939 * @mtd: mtd info structure
940 * @chip: nand chip info structure
941 * @buf: buffer to store read data
942 *
943 * Not for syndrome calculating ecc controllers which need a special oob layout
944 */
945static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700946 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200947{
948 int i, eccsize = chip->ecc.size;
949 int eccbytes = chip->ecc.bytes;
950 int eccsteps = chip->ecc.steps;
951 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100952 uint8_t *ecc_calc = chip->buffers->ecccalc;
953 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +0100954 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200955
956 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
957 chip->ecc.hwctl(mtd, NAND_ECC_READ);
958 chip->read_buf(mtd, p, eccsize);
959 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
960 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200961 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200962
963 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200964 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200965
966 eccsteps = chip->ecc.steps;
967 p = buf;
968
969 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
970 int stat;
971
972 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -0700973 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200974 mtd->ecc_stats.failed++;
975 else
976 mtd->ecc_stats.corrected += stat;
977 }
978 return 0;
979}
980
981/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +0300982 * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200983 * @mtd: mtd info structure
984 * @chip: nand chip info structure
985 * @buf: buffer to store read data
986 *
987 * The hw generator calculates the error syndrome automatically. Therefor
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200988 * we need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200989 */
990static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700991 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200992{
993 int i, eccsize = chip->ecc.size;
994 int eccbytes = chip->ecc.bytes;
995 int eccsteps = chip->ecc.steps;
996 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200997 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200998
999 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1000 int stat;
1001
1002 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1003 chip->read_buf(mtd, p, eccsize);
1004
1005 if (chip->ecc.prepad) {
1006 chip->read_buf(mtd, oob, chip->ecc.prepad);
1007 oob += chip->ecc.prepad;
1008 }
1009
1010 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1011 chip->read_buf(mtd, oob, eccbytes);
1012 stat = chip->ecc.correct(mtd, p, oob, NULL);
1013
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001014 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001015 mtd->ecc_stats.failed++;
1016 else
1017 mtd->ecc_stats.corrected += stat;
1018
1019 oob += eccbytes;
1020
1021 if (chip->ecc.postpad) {
1022 chip->read_buf(mtd, oob, chip->ecc.postpad);
1023 oob += chip->ecc.postpad;
1024 }
1025 }
1026
1027 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001028 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001029 if (i)
1030 chip->read_buf(mtd, oob, i);
1031
1032 return 0;
1033}
1034
1035/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001036 * nand_transfer_oob - [Internal] Transfer oob to client buffer
1037 * @chip: nand chip structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07001038 * @oob: oob destination address
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001039 * @ops: oob ops structure
Vitaly Wool70145682006-11-03 18:20:38 +03001040 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001041 */
1042static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001043 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001044{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001045 switch(ops->mode) {
1046
1047 case MTD_OOB_PLACE:
1048 case MTD_OOB_RAW:
1049 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1050 return oob + len;
1051
1052 case MTD_OOB_AUTO: {
1053 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001054 uint32_t boffs = 0, roffs = ops->ooboffs;
1055 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001056
1057 for(; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001058 /* Read request not from offset 0 ? */
1059 if (unlikely(roffs)) {
1060 if (roffs >= free->length) {
1061 roffs -= free->length;
1062 continue;
1063 }
1064 boffs = free->offset + roffs;
1065 bytes = min_t(size_t, len,
1066 (free->length - roffs));
1067 roffs = 0;
1068 } else {
1069 bytes = min_t(size_t, len, free->length);
1070 boffs = free->offset;
1071 }
1072 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001073 oob += bytes;
1074 }
1075 return oob;
1076 }
1077 default:
1078 BUG();
1079 }
1080 return NULL;
1081}
1082
1083/**
1084 * nand_do_read_ops - [Internal] Read data with ECC
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001085 *
David A. Marlin068e3c02005-01-24 03:07:46 +00001086 * @mtd: MTD device structure
1087 * @from: offset to read from
Randy Dunlap844d3b42006-06-28 21:48:27 -07001088 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001089 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001090 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001091 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001092static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1093 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001094{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001095 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001096 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001097 struct mtd_ecc_stats stats;
1098 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1099 int sndcmd = 1;
1100 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001101 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001102 uint32_t oobreadlen = ops->ooblen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001103 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001105 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001107 chipnr = (int)(from >> chip->chip_shift);
1108 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001110 realpage = (int)(from >> chip->page_shift);
1111 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001113 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001115 buf = ops->datbuf;
1116 oob = ops->oobbuf;
1117
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001118 while(1) {
1119 bytes = min(mtd->writesize - col, readlen);
1120 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001121
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001122 /* Is the current page in the buffer ? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001123 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001124 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001126 if (likely(sndcmd)) {
1127 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1128 sndcmd = 0;
1129 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001131 /* Now read the page into the buffer */
David Woodhouse956e9442006-09-25 17:12:39 +01001132 if (unlikely(ops->mode == MTD_OOB_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001133 ret = chip->ecc.read_page_raw(mtd, chip,
1134 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001135 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
1136 ret = chip->ecc.read_subpage(mtd, chip, col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001137 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001138 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1139 page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001140 if (ret < 0)
David Woodhousee0c7d762006-05-13 18:07:53 +01001141 break;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001142
1143 /* Transfer not aligned data */
1144 if (!aligned) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001145 if (!NAND_SUBPAGE_READ(chip) && !oob)
1146 chip->pagebuf = realpage;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001147 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001149
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001150 buf += bytes;
1151
1152 if (unlikely(oob)) {
1153 /* Raw mode does data:oob:data:oob */
Vitaly Wool70145682006-11-03 18:20:38 +03001154 if (ops->mode != MTD_OOB_RAW) {
1155 int toread = min(oobreadlen,
1156 chip->ecc.layout->oobavail);
1157 if (toread) {
1158 oob = nand_transfer_oob(chip,
1159 oob, ops, toread);
1160 oobreadlen -= toread;
1161 }
1162 } else
1163 buf = nand_transfer_oob(chip,
1164 buf, ops, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001165 }
1166
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001167 if (!(chip->options & NAND_NO_READRDY)) {
1168 /*
1169 * Apply delay or wait for ready/busy pin. Do
1170 * this before the AUTOINCR check, so no
1171 * problems arise if a chip which does auto
1172 * increment is marked as NOAUTOINCR by the
1173 * board driver.
1174 */
1175 if (!chip->dev_ready)
1176 udelay(chip->chip_delay);
1177 else
1178 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001180 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001181 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001182 buf += bytes;
1183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001185 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001186
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001187 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001188 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
1190 /* For subsequent reads align to page boundary. */
1191 col = 0;
1192 /* Increment page address */
1193 realpage++;
1194
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001195 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /* Check, if we cross a chip boundary */
1197 if (!page) {
1198 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001199 chip->select_chip(mtd, -1);
1200 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001202
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001203 /* Check, if the chip supports auto page increment
1204 * or if we have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001205 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001206 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001207 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 }
1209
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001210 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001211 if (oob)
1212 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001214 if (ret)
1215 return ret;
1216
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001217 if (mtd->ecc_stats.failed - stats.failed)
1218 return -EBADMSG;
1219
1220 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001221}
1222
1223/**
1224 * nand_read - [MTD Interface] MTD compability function for nand_do_read_ecc
1225 * @mtd: MTD device structure
1226 * @from: offset to read from
1227 * @len: number of bytes to read
1228 * @retlen: pointer to variable to store the number of read bytes
1229 * @buf: the databuffer to put data
1230 *
1231 * Get hold of the chip and call nand_do_read
1232 */
1233static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1234 size_t *retlen, uint8_t *buf)
1235{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001236 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001237 int ret;
1238
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001239 /* Do not allow reads past end of device */
1240 if ((from + len) > mtd->size)
1241 return -EINVAL;
1242 if (!len)
1243 return 0;
1244
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001245 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001246
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001247 chip->ops.len = len;
1248 chip->ops.datbuf = buf;
1249 chip->ops.oobbuf = NULL;
1250
1251 ret = nand_do_read_ops(mtd, from, &chip->ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001252
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001253 *retlen = chip->ops.retlen;
1254
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001255 nand_release_device(mtd);
1256
1257 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258}
1259
1260/**
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001261 * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
1262 * @mtd: mtd info structure
1263 * @chip: nand chip info structure
1264 * @page: page number to read
1265 * @sndcmd: flag whether to issue read command or not
1266 */
1267static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1268 int page, int sndcmd)
1269{
1270 if (sndcmd) {
1271 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1272 sndcmd = 0;
1273 }
1274 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1275 return sndcmd;
1276}
1277
1278/**
1279 * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
1280 * with syndromes
1281 * @mtd: mtd info structure
1282 * @chip: nand chip info structure
1283 * @page: page number to read
1284 * @sndcmd: flag whether to issue read command or not
1285 */
1286static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1287 int page, int sndcmd)
1288{
1289 uint8_t *buf = chip->oob_poi;
1290 int length = mtd->oobsize;
1291 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1292 int eccsize = chip->ecc.size;
1293 uint8_t *bufpoi = buf;
1294 int i, toread, sndrnd = 0, pos;
1295
1296 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1297 for (i = 0; i < chip->ecc.steps; i++) {
1298 if (sndrnd) {
1299 pos = eccsize + i * (eccsize + chunk);
1300 if (mtd->writesize > 512)
1301 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1302 else
1303 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1304 } else
1305 sndrnd = 1;
1306 toread = min_t(int, length, chunk);
1307 chip->read_buf(mtd, bufpoi, toread);
1308 bufpoi += toread;
1309 length -= toread;
1310 }
1311 if (length > 0)
1312 chip->read_buf(mtd, bufpoi, length);
1313
1314 return 1;
1315}
1316
1317/**
1318 * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
1319 * @mtd: mtd info structure
1320 * @chip: nand chip info structure
1321 * @page: page number to write
1322 */
1323static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1324 int page)
1325{
1326 int status = 0;
1327 const uint8_t *buf = chip->oob_poi;
1328 int length = mtd->oobsize;
1329
1330 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1331 chip->write_buf(mtd, buf, length);
1332 /* Send command to program the OOB data */
1333 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1334
1335 status = chip->waitfunc(mtd, chip);
1336
Savin Zlobec0d420f92006-06-21 11:51:20 +02001337 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001338}
1339
1340/**
1341 * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
1342 * with syndrome - only for large page flash !
1343 * @mtd: mtd info structure
1344 * @chip: nand chip info structure
1345 * @page: page number to write
1346 */
1347static int nand_write_oob_syndrome(struct mtd_info *mtd,
1348 struct nand_chip *chip, int page)
1349{
1350 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1351 int eccsize = chip->ecc.size, length = mtd->oobsize;
1352 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1353 const uint8_t *bufpoi = chip->oob_poi;
1354
1355 /*
1356 * data-ecc-data-ecc ... ecc-oob
1357 * or
1358 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1359 */
1360 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1361 pos = steps * (eccsize + chunk);
1362 steps = 0;
1363 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001364 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001365
1366 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1367 for (i = 0; i < steps; i++) {
1368 if (sndcmd) {
1369 if (mtd->writesize <= 512) {
1370 uint32_t fill = 0xFFFFFFFF;
1371
1372 len = eccsize;
1373 while (len > 0) {
1374 int num = min_t(int, len, 4);
1375 chip->write_buf(mtd, (uint8_t *)&fill,
1376 num);
1377 len -= num;
1378 }
1379 } else {
1380 pos = eccsize + i * (eccsize + chunk);
1381 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1382 }
1383 } else
1384 sndcmd = 1;
1385 len = min_t(int, length, chunk);
1386 chip->write_buf(mtd, bufpoi, len);
1387 bufpoi += len;
1388 length -= len;
1389 }
1390 if (length > 0)
1391 chip->write_buf(mtd, bufpoi, length);
1392
1393 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1394 status = chip->waitfunc(mtd, chip);
1395
1396 return status & NAND_STATUS_FAIL ? -EIO : 0;
1397}
1398
1399/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001400 * nand_do_read_oob - [Intern] NAND read out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 * @mtd: MTD device structure
1402 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001403 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 *
1405 * NAND read out-of-band data from the spare area
1406 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001407static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1408 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001410 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001411 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001412 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001413 int readlen = ops->ooblen;
1414 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001415 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
vimal singh20d8e242009-07-07 15:49:49 +05301417 DEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n",
1418 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Adrian Hunter03736152007-01-31 17:58:29 +02001420 if (ops->mode == MTD_OOB_AUTO)
Vitaly Wool70145682006-11-03 18:20:38 +03001421 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001422 else
1423 len = mtd->oobsize;
1424
1425 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301426 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read "
1427 "outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001428 return -EINVAL;
1429 }
1430
1431 /* Do not allow reads past end of device */
1432 if (unlikely(from >= mtd->size ||
1433 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1434 (from >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301435 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end "
1436 "of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001437 return -EINVAL;
1438 }
Vitaly Wool70145682006-11-03 18:20:38 +03001439
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001440 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001441 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001443 /* Shift to get page */
1444 realpage = (int)(from >> chip->page_shift);
1445 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001447 while(1) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001448 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001449
1450 len = min(len, readlen);
1451 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001452
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001453 if (!(chip->options & NAND_NO_READRDY)) {
1454 /*
1455 * Apply delay or wait for ready/busy pin. Do this
1456 * before the AUTOINCR check, so no problems arise if a
1457 * chip which does auto increment is marked as
1458 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001459 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001460 if (!chip->dev_ready)
1461 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001462 else
1463 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001465
Vitaly Wool70145682006-11-03 18:20:38 +03001466 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001467 if (!readlen)
1468 break;
1469
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001470 /* Increment page address */
1471 realpage++;
1472
1473 page = realpage & chip->pagemask;
1474 /* Check, if we cross a chip boundary */
1475 if (!page) {
1476 chipnr++;
1477 chip->select_chip(mtd, -1);
1478 chip->select_chip(mtd, chipnr);
1479 }
1480
1481 /* Check, if the chip supports auto page increment
1482 * or if we have hit a block boundary.
1483 */
1484 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1485 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 }
1487
Vitaly Wool70145682006-11-03 18:20:38 +03001488 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 return 0;
1490}
1491
1492/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001493 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001496 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001498 * NAND read data and/or out-of-band data
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001500static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1501 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001503 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001504 int ret = -ENOTSUPP;
1505
1506 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
1508 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001509 if (ops->datbuf && (from + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05301510 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read "
1511 "beyond end of device\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 return -EINVAL;
1513 }
1514
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001515 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001517 switch(ops->mode) {
1518 case MTD_OOB_PLACE:
1519 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001520 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001521 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001522
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001523 default:
1524 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 }
1526
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001527 if (!ops->datbuf)
1528 ret = nand_do_read_oob(mtd, from, ops);
1529 else
1530 ret = nand_do_read_ops(mtd, from, ops);
1531
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001532 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001534 return ret;
1535}
1536
1537
1538/**
1539 * nand_write_page_raw - [Intern] raw page write function
1540 * @mtd: mtd info structure
1541 * @chip: nand chip info structure
1542 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001543 *
1544 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001545 */
1546static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1547 const uint8_t *buf)
1548{
1549 chip->write_buf(mtd, buf, mtd->writesize);
1550 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551}
1552
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001553/**
David Brownell52ff49d2009-03-04 12:01:36 -08001554 * nand_write_page_raw_syndrome - [Intern] raw page write function
1555 * @mtd: mtd info structure
1556 * @chip: nand chip info structure
1557 * @buf: data buffer
1558 *
1559 * We need a special oob layout and handling even when ECC isn't checked.
1560 */
1561static void nand_write_page_raw_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1562 const uint8_t *buf)
1563{
1564 int eccsize = chip->ecc.size;
1565 int eccbytes = chip->ecc.bytes;
1566 uint8_t *oob = chip->oob_poi;
1567 int steps, size;
1568
1569 for (steps = chip->ecc.steps; steps > 0; steps--) {
1570 chip->write_buf(mtd, buf, eccsize);
1571 buf += eccsize;
1572
1573 if (chip->ecc.prepad) {
1574 chip->write_buf(mtd, oob, chip->ecc.prepad);
1575 oob += chip->ecc.prepad;
1576 }
1577
1578 chip->read_buf(mtd, oob, eccbytes);
1579 oob += eccbytes;
1580
1581 if (chip->ecc.postpad) {
1582 chip->write_buf(mtd, oob, chip->ecc.postpad);
1583 oob += chip->ecc.postpad;
1584 }
1585 }
1586
1587 size = mtd->oobsize - (oob - chip->oob_poi);
1588 if (size)
1589 chip->write_buf(mtd, oob, size);
1590}
1591/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001592 * nand_write_page_swecc - [REPLACABLE] software ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001593 * @mtd: mtd info structure
1594 * @chip: nand chip info structure
1595 * @buf: data buffer
1596 */
1597static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1598 const uint8_t *buf)
1599{
1600 int i, eccsize = chip->ecc.size;
1601 int eccbytes = chip->ecc.bytes;
1602 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001603 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001604 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001605 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001606
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001607 /* Software ecc calculation */
1608 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1609 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001610
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001611 for (i = 0; i < chip->ecc.total; i++)
1612 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001613
Thomas Gleixner90424de2007-04-05 11:44:05 +02001614 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001615}
1616
1617/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001618 * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001619 * @mtd: mtd info structure
1620 * @chip: nand chip info structure
1621 * @buf: data buffer
1622 */
1623static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1624 const uint8_t *buf)
1625{
1626 int i, eccsize = chip->ecc.size;
1627 int eccbytes = chip->ecc.bytes;
1628 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001629 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001630 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001631 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001632
1633 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1634 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001635 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001636 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1637 }
1638
1639 for (i = 0; i < chip->ecc.total; i++)
1640 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1641
1642 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1643}
1644
1645/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001646 * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001647 * @mtd: mtd info structure
1648 * @chip: nand chip info structure
1649 * @buf: data buffer
1650 *
1651 * The hw generator calculates the error syndrome automatically. Therefor
1652 * we need a special oob layout and handling.
1653 */
1654static void nand_write_page_syndrome(struct mtd_info *mtd,
1655 struct nand_chip *chip, const uint8_t *buf)
1656{
1657 int i, eccsize = chip->ecc.size;
1658 int eccbytes = chip->ecc.bytes;
1659 int eccsteps = chip->ecc.steps;
1660 const uint8_t *p = buf;
1661 uint8_t *oob = chip->oob_poi;
1662
1663 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1664
1665 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1666 chip->write_buf(mtd, p, eccsize);
1667
1668 if (chip->ecc.prepad) {
1669 chip->write_buf(mtd, oob, chip->ecc.prepad);
1670 oob += chip->ecc.prepad;
1671 }
1672
1673 chip->ecc.calculate(mtd, p, oob);
1674 chip->write_buf(mtd, oob, eccbytes);
1675 oob += eccbytes;
1676
1677 if (chip->ecc.postpad) {
1678 chip->write_buf(mtd, oob, chip->ecc.postpad);
1679 oob += chip->ecc.postpad;
1680 }
1681 }
1682
1683 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001684 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001685 if (i)
1686 chip->write_buf(mtd, oob, i);
1687}
1688
1689/**
David Woodhouse956e9442006-09-25 17:12:39 +01001690 * nand_write_page - [REPLACEABLE] write one page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001691 * @mtd: MTD device structure
1692 * @chip: NAND chip descriptor
1693 * @buf: the data to write
1694 * @page: page number to write
1695 * @cached: cached programming
Jesper Juhlefbfe96c2006-10-27 23:24:47 +02001696 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001697 */
1698static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01001699 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001700{
1701 int status;
1702
1703 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
1704
David Woodhouse956e9442006-09-25 17:12:39 +01001705 if (unlikely(raw))
1706 chip->ecc.write_page_raw(mtd, chip, buf);
1707 else
1708 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001709
1710 /*
1711 * Cached progamming disabled for now, Not sure if its worth the
1712 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
1713 */
1714 cached = 0;
1715
1716 if (!cached || !(chip->options & NAND_CACHEPRG)) {
1717
1718 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001719 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001720 /*
1721 * See if operation failed and additional status checks are
1722 * available
1723 */
1724 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
1725 status = chip->errstat(mtd, chip, FL_WRITING, status,
1726 page);
1727
1728 if (status & NAND_STATUS_FAIL)
1729 return -EIO;
1730 } else {
1731 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001732 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001733 }
1734
1735#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
1736 /* Send command to read back the data */
1737 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1738
1739 if (chip->verify_buf(mtd, buf, mtd->writesize))
1740 return -EIO;
1741#endif
1742 return 0;
1743}
1744
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001745/**
1746 * nand_fill_oob - [Internal] Transfer client buffer to oob
1747 * @chip: nand chip structure
1748 * @oob: oob data buffer
1749 * @ops: oob ops structure
1750 */
1751static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob,
1752 struct mtd_oob_ops *ops)
1753{
1754 size_t len = ops->ooblen;
1755
1756 switch(ops->mode) {
1757
1758 case MTD_OOB_PLACE:
1759 case MTD_OOB_RAW:
1760 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
1761 return oob + len;
1762
1763 case MTD_OOB_AUTO: {
1764 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001765 uint32_t boffs = 0, woffs = ops->ooboffs;
1766 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001767
1768 for(; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001769 /* Write request not from offset 0 ? */
1770 if (unlikely(woffs)) {
1771 if (woffs >= free->length) {
1772 woffs -= free->length;
1773 continue;
1774 }
1775 boffs = free->offset + woffs;
1776 bytes = min_t(size_t, len,
1777 (free->length - woffs));
1778 woffs = 0;
1779 } else {
1780 bytes = min_t(size_t, len, free->length);
1781 boffs = free->offset;
1782 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001783 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001784 oob += bytes;
1785 }
1786 return oob;
1787 }
1788 default:
1789 BUG();
1790 }
1791 return NULL;
1792}
1793
Thomas Gleixner29072b92006-09-28 15:38:36 +02001794#define NOTALIGNED(x) (x & (chip->subpagesize - 1)) != 0
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001795
1796/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001797 * nand_do_write_ops - [Internal] NAND write with ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001798 * @mtd: MTD device structure
1799 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001800 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001801 *
1802 * NAND write with ECC
1803 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001804static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
1805 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001806{
Thomas Gleixner29072b92006-09-28 15:38:36 +02001807 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001808 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001809 uint32_t writelen = ops->len;
1810 uint8_t *oob = ops->oobbuf;
1811 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02001812 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001813
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001814 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02001815 if (!writelen)
1816 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001817
1818 /* reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001819 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301820 printk(KERN_NOTICE "%s: Attempt to write not "
1821 "page aligned data\n", __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001822 return -EINVAL;
1823 }
1824
Thomas Gleixner29072b92006-09-28 15:38:36 +02001825 column = to & (mtd->writesize - 1);
1826 subpage = column || (writelen & (mtd->writesize - 1));
1827
1828 if (subpage && oob)
1829 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001830
Thomas Gleixner6a930962006-06-28 00:11:45 +02001831 chipnr = (int)(to >> chip->chip_shift);
1832 chip->select_chip(mtd, chipnr);
1833
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001834 /* Check, if it is write protected */
1835 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001836 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001837
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001838 realpage = (int)(to >> chip->page_shift);
1839 page = realpage & chip->pagemask;
1840 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1841
1842 /* Invalidate the page cache, when we write to the cached page */
1843 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001844 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001845 chip->pagebuf = -1;
1846
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01001847 /* If we're not given explicit OOB data, let it be 0xFF */
1848 if (likely(!oob))
1849 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001850
1851 while(1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02001852 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001853 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02001854 uint8_t *wbuf = buf;
1855
1856 /* Partial page write ? */
1857 if (unlikely(column || writelen < (mtd->writesize - 1))) {
1858 cached = 0;
1859 bytes = min_t(int, bytes - column, (int) writelen);
1860 chip->pagebuf = -1;
1861 memset(chip->buffers->databuf, 0xff, mtd->writesize);
1862 memcpy(&chip->buffers->databuf[column], buf, bytes);
1863 wbuf = chip->buffers->databuf;
1864 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001865
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001866 if (unlikely(oob))
1867 oob = nand_fill_oob(chip, oob, ops);
1868
Thomas Gleixner29072b92006-09-28 15:38:36 +02001869 ret = chip->write_page(mtd, chip, wbuf, page, cached,
David Woodhouse956e9442006-09-25 17:12:39 +01001870 (ops->mode == MTD_OOB_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001871 if (ret)
1872 break;
1873
1874 writelen -= bytes;
1875 if (!writelen)
1876 break;
1877
Thomas Gleixner29072b92006-09-28 15:38:36 +02001878 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001879 buf += bytes;
1880 realpage++;
1881
1882 page = realpage & chip->pagemask;
1883 /* Check, if we cross a chip boundary */
1884 if (!page) {
1885 chipnr++;
1886 chip->select_chip(mtd, -1);
1887 chip->select_chip(mtd, chipnr);
1888 }
1889 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001890
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001891 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03001892 if (unlikely(oob))
1893 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001894 return ret;
1895}
1896
1897/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001898 * nand_write - [MTD Interface] NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 * @mtd: MTD device structure
1900 * @to: offset to write to
1901 * @len: number of bytes to write
1902 * @retlen: pointer to variable to store the number of written bytes
1903 * @buf: the data to write
1904 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001905 * NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001907static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001908 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001910 struct nand_chip *chip = mtd->priv;
1911 int ret;
1912
1913 /* Do not allow reads past end of device */
1914 if ((to + len) > mtd->size)
1915 return -EINVAL;
1916 if (!len)
1917 return 0;
1918
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001919 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001920
1921 chip->ops.len = len;
1922 chip->ops.datbuf = (uint8_t *)buf;
1923 chip->ops.oobbuf = NULL;
1924
1925 ret = nand_do_write_ops(mtd, to, &chip->ops);
1926
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001927 *retlen = chip->ops.retlen;
1928
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001929 nand_release_device(mtd);
1930
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001931 return ret;
1932}
1933
1934/**
1935 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
1936 * @mtd: MTD device structure
1937 * @to: offset to write to
1938 * @ops: oob operation description structure
1939 *
1940 * NAND write out-of-band
1941 */
1942static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
1943 struct mtd_oob_ops *ops)
1944{
Adrian Hunter03736152007-01-31 17:58:29 +02001945 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001946 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
vimal singh20d8e242009-07-07 15:49:49 +05301948 DEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n",
1949 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
Adrian Hunter03736152007-01-31 17:58:29 +02001951 if (ops->mode == MTD_OOB_AUTO)
1952 len = chip->ecc.layout->oobavail;
1953 else
1954 len = mtd->oobsize;
1955
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02001957 if ((ops->ooboffs + ops->ooblen) > len) {
vimal singh20d8e242009-07-07 15:49:49 +05301958 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write "
1959 "past end of page\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 return -EINVAL;
1961 }
1962
Adrian Hunter03736152007-01-31 17:58:29 +02001963 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301964 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start "
1965 "write outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001966 return -EINVAL;
1967 }
1968
1969 /* Do not allow reads past end of device */
1970 if (unlikely(to >= mtd->size ||
1971 ops->ooboffs + ops->ooblen >
1972 ((mtd->size >> chip->page_shift) -
1973 (to >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301974 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
1975 "end of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001976 return -EINVAL;
1977 }
1978
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001979 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001980 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001982 /* Shift to get page */
1983 page = (int)(to >> chip->page_shift);
1984
1985 /*
1986 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
1987 * of my DiskOnChip 2000 test units) will clear the whole data page too
1988 * if we don't do this. I have no clue why, but I seem to have 'fixed'
1989 * it in the doc2000 driver in August 1999. dwmw2.
1990 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001991 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992
1993 /* Check, if it is write protected */
1994 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001995 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001998 if (page == chip->pagebuf)
1999 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002001 memset(chip->oob_poi, 0xff, mtd->oobsize);
2002 nand_fill_oob(chip, ops->oobbuf, ops);
2003 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
2004 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002005
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002006 if (status)
2007 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Vitaly Wool70145682006-11-03 18:20:38 +03002009 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002011 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002012}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002014/**
2015 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
2016 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002017 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002018 * @ops: oob operation description structure
2019 */
2020static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2021 struct mtd_oob_ops *ops)
2022{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002023 struct nand_chip *chip = mtd->priv;
2024 int ret = -ENOTSUPP;
2025
2026 ops->retlen = 0;
2027
2028 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002029 if (ops->datbuf && (to + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05302030 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2031 "end of device\n", __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002032 return -EINVAL;
2033 }
2034
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002035 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002036
2037 switch(ops->mode) {
2038 case MTD_OOB_PLACE:
2039 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002040 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002041 break;
2042
2043 default:
2044 goto out;
2045 }
2046
2047 if (!ops->datbuf)
2048 ret = nand_do_write_oob(mtd, to, ops);
2049 else
2050 ret = nand_do_write_ops(mtd, to, ops);
2051
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002052 out:
2053 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 return ret;
2055}
2056
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 * single_erease_cmd - [GENERIC] NAND standard block erase command function
2059 * @mtd: MTD device structure
2060 * @page: the page address of the block which will be erased
2061 *
2062 * Standard erase command for NAND chips
2063 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002064static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002066 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002068 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2069 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
2072/**
2073 * multi_erease_cmd - [GENERIC] AND specific block erase command function
2074 * @mtd: MTD device structure
2075 * @page: the page address of the block which will be erased
2076 *
2077 * AND multi block erase command function
2078 * Erase 4 consecutive blocks
2079 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002080static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002082 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002084 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2085 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2086 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2087 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2088 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089}
2090
2091/**
2092 * nand_erase - [MTD Interface] erase block(s)
2093 * @mtd: MTD device structure
2094 * @instr: erase instruction
2095 *
2096 * Erase one ore more blocks
2097 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002098static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099{
David Woodhousee0c7d762006-05-13 18:07:53 +01002100 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002102
David A. Marlin30f464b2005-01-17 18:35:25 +00002103#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002105 * nand_erase_nand - [Internal] erase block(s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 * @mtd: MTD device structure
2107 * @instr: erase instruction
2108 * @allowbbt: allow erasing the bbt area
2109 *
2110 * Erase one ore more blocks
2111 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002112int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2113 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114{
Adrian Hunter69423d92008-12-10 13:37:21 +00002115 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002116 struct nand_chip *chip = mtd->priv;
Adrian Hunter69423d92008-12-10 13:37:21 +00002117 loff_t rewrite_bbt[NAND_MAX_CHIPS]={0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002118 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002119 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120
vimal singh20d8e242009-07-07 15:49:49 +05302121 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
2122 __func__, (unsigned long long)instr->addr,
2123 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124
2125 /* Start address must align on block boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002126 if (instr->addr & ((1 << chip->phys_erase_shift) - 1)) {
vimal singh20d8e242009-07-07 15:49:49 +05302127 DEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 return -EINVAL;
2129 }
2130
2131 /* Length must align on block boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002132 if (instr->len & ((1 << chip->phys_erase_shift) - 1)) {
vimal singh20d8e242009-07-07 15:49:49 +05302133 DEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n",
2134 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 return -EINVAL;
2136 }
2137
2138 /* Do not allow erase past end of device */
2139 if ((instr->len + instr->addr) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05302140 DEBUG(MTD_DEBUG_LEVEL0, "%s: Erase past end of device\n",
2141 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 return -EINVAL;
2143 }
2144
Adrian Hunterbb0eb212008-08-12 12:40:50 +03002145 instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
2147 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002148 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149
2150 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002151 page = (int)(instr->addr >> chip->page_shift);
2152 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
2154 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002155 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156
2157 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002158 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 /* Check, if it is write protected */
2161 if (nand_check_wp(mtd)) {
vimal singh20d8e242009-07-07 15:49:49 +05302162 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
2163 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 instr->state = MTD_ERASE_FAILED;
2165 goto erase_exit;
2166 }
2167
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002168 /*
2169 * If BBT requires refresh, set the BBT page mask to see if the BBT
2170 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2171 * can not be matched. This is also done when the bbt is actually
2172 * erased to avoid recusrsive updates
2173 */
2174 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2175 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002176
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 /* Loop through the pages */
2178 len = instr->len;
2179
2180 instr->state = MTD_ERASING;
2181
2182 while (len) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002183 /*
2184 * heck if we have a bad block, we do not erase bad blocks !
2185 */
2186 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2187 chip->page_shift, 0, allowbbt)) {
vimal singh20d8e242009-07-07 15:49:49 +05302188 printk(KERN_WARNING "%s: attempt to erase a bad block "
2189 "at page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 instr->state = MTD_ERASE_FAILED;
2191 goto erase_exit;
2192 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002193
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002194 /*
2195 * Invalidate the page cache, if we erase the block which
2196 * contains the current cached page
2197 */
2198 if (page <= chip->pagebuf && chip->pagebuf <
2199 (page + pages_per_block))
2200 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002202 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002203
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002204 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002206 /*
2207 * See if operation failed and additional status checks are
2208 * available
2209 */
2210 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2211 status = chip->errstat(mtd, chip, FL_ERASING,
2212 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002213
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002215 if (status & NAND_STATUS_FAIL) {
vimal singh20d8e242009-07-07 15:49:49 +05302216 DEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, "
2217 "page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002219 instr->fail_addr =
2220 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 goto erase_exit;
2222 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002223
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002224 /*
2225 * If BBT requires refresh, set the BBT rewrite flag to the
2226 * page being erased
2227 */
2228 if (bbt_masked_page != 0xffffffff &&
2229 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002230 rewrite_bbt[chipnr] =
2231 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002232
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002234 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 page += pages_per_block;
2236
2237 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002238 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002240 chip->select_chip(mtd, -1);
2241 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002242
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002243 /*
2244 * If BBT requires refresh and BBT-PERCHIP, set the BBT
2245 * page mask to see if this BBT should be rewritten
2246 */
2247 if (bbt_masked_page != 0xffffffff &&
2248 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2249 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2250 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 }
2252 }
2253 instr->state = MTD_ERASE_DONE;
2254
David Woodhousee0c7d762006-05-13 18:07:53 +01002255 erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256
2257 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
2259 /* Deselect and wake up anyone waiting on the device */
2260 nand_release_device(mtd);
2261
David Woodhouse49defc02007-10-06 15:01:59 -04002262 /* Do call back function */
2263 if (!ret)
2264 mtd_erase_callback(instr);
2265
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002266 /*
2267 * If BBT requires refresh and erase was successful, rewrite any
2268 * selected bad block tables
2269 */
2270 if (bbt_masked_page == 0xffffffff || ret)
2271 return ret;
2272
2273 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2274 if (!rewrite_bbt[chipnr])
2275 continue;
2276 /* update the BBT for chip */
vimal singh20d8e242009-07-07 15:49:49 +05302277 DEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt "
2278 "(%d:0x%0llx 0x%0x)\n", __func__, chipnr,
2279 rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002280 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002281 }
2282
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 /* Return more or less happy */
2284 return ret;
2285}
2286
2287/**
2288 * nand_sync - [MTD Interface] sync
2289 * @mtd: MTD device structure
2290 *
2291 * Sync is actually a wait for chip ready function
2292 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002293static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002295 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
vimal singh20d8e242009-07-07 15:49:49 +05302297 DEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298
2299 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002300 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002302 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303}
2304
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002306 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002308 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002310static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311{
2312 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002313 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002315
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002316 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317}
2318
2319/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002320 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 * @mtd: MTD device structure
2322 * @ofs: offset relative to mtd start
2323 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002324static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002326 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 int ret;
2328
David Woodhousee0c7d762006-05-13 18:07:53 +01002329 if ((ret = nand_block_isbad(mtd, ofs))) {
2330 /* If it was bad already, return success and do nothing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 if (ret > 0)
2332 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002333 return ret;
2334 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002336 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337}
2338
2339/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002340 * nand_suspend - [MTD Interface] Suspend the NAND flash
2341 * @mtd: MTD device structure
2342 */
2343static int nand_suspend(struct mtd_info *mtd)
2344{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002345 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002346
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002347 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002348}
2349
2350/**
2351 * nand_resume - [MTD Interface] Resume the NAND flash
2352 * @mtd: MTD device structure
2353 */
2354static void nand_resume(struct mtd_info *mtd)
2355{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002356 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002357
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002358 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002359 nand_release_device(mtd);
2360 else
vimal singh20d8e242009-07-07 15:49:49 +05302361 printk(KERN_ERR "%s called for a chip which is not "
2362 "in suspended state\n", __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002363}
2364
Thomas Gleixnera36ed292006-05-23 11:37:03 +02002365/*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002366 * Set default functions
2367 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002368static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002369{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002371 if (!chip->chip_delay)
2372 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
2374 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002375 if (chip->cmdfunc == NULL)
2376 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377
2378 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002379 if (chip->waitfunc == NULL)
2380 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002382 if (!chip->select_chip)
2383 chip->select_chip = nand_select_chip;
2384 if (!chip->read_byte)
2385 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2386 if (!chip->read_word)
2387 chip->read_word = nand_read_word;
2388 if (!chip->block_bad)
2389 chip->block_bad = nand_block_bad;
2390 if (!chip->block_markbad)
2391 chip->block_markbad = nand_default_block_markbad;
2392 if (!chip->write_buf)
2393 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2394 if (!chip->read_buf)
2395 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2396 if (!chip->verify_buf)
2397 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2398 if (!chip->scan_bbt)
2399 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002400
2401 if (!chip->controller) {
2402 chip->controller = &chip->hwcontrol;
2403 spin_lock_init(&chip->controller->lock);
2404 init_waitqueue_head(&chip->controller->wq);
2405 }
2406
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002407}
2408
2409/*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002410 * Get the flash and manufacturer id and lookup if the type is supported
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002411 */
2412static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002413 struct nand_chip *chip,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002414 int busw, int *maf_id)
2415{
2416 struct nand_flash_dev *type = NULL;
2417 int i, dev_id, maf_idx;
Ben Dooksed8165c2008-04-14 14:58:58 +01002418 int tmp_id, tmp_manf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419
2420 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002421 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
Karl Beldanef89a882008-09-15 14:37:29 +02002423 /*
2424 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
2425 * after power-up
2426 */
2427 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2428
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002430 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431
2432 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002433 *maf_id = chip->read_byte(mtd);
2434 dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435
Ben Dooksed8165c2008-04-14 14:58:58 +01002436 /* Try again to make sure, as some systems the bus-hold or other
2437 * interface concerns can cause random data which looks like a
2438 * possibly credible NAND flash to appear. If the two results do
2439 * not match, ignore the device completely.
2440 */
2441
2442 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2443
2444 /* Read manufacturer and device IDs */
2445
2446 tmp_manf = chip->read_byte(mtd);
2447 tmp_id = chip->read_byte(mtd);
2448
2449 if (tmp_manf != *maf_id || tmp_id != dev_id) {
2450 printk(KERN_INFO "%s: second ID read did not match "
2451 "%02x,%02x against %02x,%02x\n", __func__,
2452 *maf_id, dev_id, tmp_manf, tmp_id);
2453 return ERR_PTR(-ENODEV);
2454 }
2455
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002456 /* Lookup the flash id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 for (i = 0; nand_flash_ids[i].name != NULL; i++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002458 if (dev_id == nand_flash_ids[i].id) {
2459 type = &nand_flash_ids[i];
2460 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 }
2463
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002464 if (!type)
2465 return ERR_PTR(-ENODEV);
2466
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002467 if (!mtd->name)
2468 mtd->name = type->name;
2469
Adrian Hunter69423d92008-12-10 13:37:21 +00002470 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002471
2472 /* Newer devices have all the information in additional id bytes */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002473 if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002474 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002475 /* The 3rd id byte holds MLC / multichip data */
2476 chip->cellinfo = chip->read_byte(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002477 /* The 4th id byte is the important one */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002478 extid = chip->read_byte(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002479 /* Calc pagesize */
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002480 mtd->writesize = 1024 << (extid & 0x3);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002481 extid >>= 2;
2482 /* Calc oobsize */
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002483 mtd->oobsize = (8 << (extid & 0x01)) * (mtd->writesize >> 9);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002484 extid >>= 2;
2485 /* Calc blocksize. Blocksize is multiples of 64KiB */
2486 mtd->erasesize = (64 * 1024) << (extid & 0x03);
2487 extid >>= 2;
2488 /* Get buswidth information */
2489 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
2490
2491 } else {
2492 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002493 * Old devices have chip data hardcoded in the device id table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002494 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002495 mtd->erasesize = type->erasesize;
2496 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002497 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002498 busw = type->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002499 }
2500
2501 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01002502 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002503 if (nand_manuf_ids[maf_idx].id == *maf_id)
2504 break;
2505 }
2506
2507 /*
2508 * Check, if buswidth is correct. Hardware drivers should set
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002509 * chip correct !
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002510 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002511 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002512 printk(KERN_INFO "NAND device: Manufacturer ID:"
2513 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
2514 dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
2515 printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002516 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002517 busw ? 16 : 8);
2518 return ERR_PTR(-EINVAL);
2519 }
2520
2521 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002522 chip->page_shift = ffs(mtd->writesize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002523 /* Convert chipsize to number of pages per chip -1. */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002524 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002525
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002526 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002527 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00002528 if (chip->chipsize & 0xffffffff)
2529 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
2530 else
2531 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32)) + 32 - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002532
2533 /* Set the bad block position */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002534 chip->badblockpos = mtd->writesize > 512 ?
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002535 NAND_LARGE_BADBLOCK_POS : NAND_SMALL_BADBLOCK_POS;
2536
2537 /* Get chip options, preserve non chip based options */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002538 chip->options &= ~NAND_CHIPOPTIONS_MSK;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002539 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002540
2541 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002542 * Set chip as a default. Board drivers can override it, if necessary
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002543 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002544 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002545
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002546 /* Check if chip is a not a samsung device. Do not clear the
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002547 * options for chips which are not having an extended id.
2548 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002549 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002550 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002551
2552 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002553 if (chip->options & NAND_4PAGE_ARRAY)
2554 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002555 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002556 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002557
2558 /* Do not replace user supplied command function ! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002559 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
2560 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002561
2562 printk(KERN_INFO "NAND device: Manufacturer ID:"
2563 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, dev_id,
2564 nand_manuf_ids[maf_idx].name, type->name);
2565
2566 return type;
2567}
2568
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002569/**
David Woodhouse3b85c322006-09-25 17:06:53 +01002570 * nand_scan_ident - [NAND Interface] Scan for the NAND device
2571 * @mtd: MTD device structure
2572 * @maxchips: Number of chips to scan for
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002573 *
David Woodhouse3b85c322006-09-25 17:06:53 +01002574 * This is the first phase of the normal nand_scan() function. It
2575 * reads the flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002576 *
David Woodhouse3b85c322006-09-25 17:06:53 +01002577 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002578 */
David Woodhouse3b85c322006-09-25 17:06:53 +01002579int nand_scan_ident(struct mtd_info *mtd, int maxchips)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002580{
2581 int i, busw, nand_maf_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002582 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002583 struct nand_flash_dev *type;
2584
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002585 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002586 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002587 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002588 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002589
2590 /* Read the flash type */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002591 type = nand_get_flash_type(mtd, chip, busw, &nand_maf_id);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002592
2593 if (IS_ERR(type)) {
David Woodhousee0c7d762006-05-13 18:07:53 +01002594 printk(KERN_WARNING "No NAND device found!!!\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002595 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002596 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 }
2598
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002599 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01002600 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002601 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02002602 /* See comment in nand_get_flash_type for reset */
2603 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002605 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002607 if (nand_maf_id != chip->read_byte(mtd) ||
2608 type->id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 break;
2610 }
2611 if (i > 1)
2612 printk(KERN_INFO "%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002613
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002615 chip->numchips = i;
2616 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617
David Woodhouse3b85c322006-09-25 17:06:53 +01002618 return 0;
2619}
2620
2621
2622/**
2623 * nand_scan_tail - [NAND Interface] Scan for the NAND device
2624 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01002625 *
2626 * This is the second phase of the normal nand_scan() function. It
2627 * fills out all the uninitialized function pointers with the defaults
2628 * and scans for a bad block table if appropriate.
2629 */
2630int nand_scan_tail(struct mtd_info *mtd)
2631{
2632 int i;
2633 struct nand_chip *chip = mtd->priv;
2634
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002635 if (!(chip->options & NAND_OWN_BUFFERS))
2636 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
2637 if (!chip->buffers)
2638 return -ENOMEM;
2639
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01002640 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01002641 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002642
2643 /*
2644 * If no default placement scheme is given, select an appropriate one
2645 */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002646 if (!chip->ecc.layout) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002647 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002649 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 break;
2651 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002652 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 break;
2654 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002655 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01002657 case 128:
2658 chip->ecc.layout = &nand_oob_128;
2659 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002661 printk(KERN_WARNING "No oob scheme defined for "
2662 "oobsize %d\n", mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663 BUG();
2664 }
2665 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002666
David Woodhouse956e9442006-09-25 17:12:39 +01002667 if (!chip->write_page)
2668 chip->write_page = nand_write_page;
2669
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002670 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002671 * check ECC mode, default to software if 3byte/512byte hardware ECC is
2672 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01002673 */
David Woodhouse956e9442006-09-25 17:12:39 +01002674
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002675 switch (chip->ecc.mode) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002676 case NAND_ECC_HW:
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002677 /* Use standard hwecc read page function ? */
2678 if (!chip->ecc.read_page)
2679 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002680 if (!chip->ecc.write_page)
2681 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08002682 if (!chip->ecc.read_page_raw)
2683 chip->ecc.read_page_raw = nand_read_page_raw;
2684 if (!chip->ecc.write_page_raw)
2685 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002686 if (!chip->ecc.read_oob)
2687 chip->ecc.read_oob = nand_read_oob_std;
2688 if (!chip->ecc.write_oob)
2689 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002690
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002691 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06002692 if ((!chip->ecc.calculate || !chip->ecc.correct ||
2693 !chip->ecc.hwctl) &&
2694 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06002695 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06002696 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06002697 chip->ecc.write_page == nand_write_page_hwecc)) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002698 printk(KERN_WARNING "No ECC functions supplied, "
2699 "Hardware ECC not possible\n");
2700 BUG();
2701 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002702 /* Use standard syndrome read/write page function ? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002703 if (!chip->ecc.read_page)
2704 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002705 if (!chip->ecc.write_page)
2706 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08002707 if (!chip->ecc.read_page_raw)
2708 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
2709 if (!chip->ecc.write_page_raw)
2710 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002711 if (!chip->ecc.read_oob)
2712 chip->ecc.read_oob = nand_read_oob_syndrome;
2713 if (!chip->ecc.write_oob)
2714 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002715
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002716 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002717 break;
2718 printk(KERN_WARNING "%d byte HW ECC not possible on "
2719 "%d byte page size, fallback to SW ECC\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002720 chip->ecc.size, mtd->writesize);
2721 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002723 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002724 chip->ecc.calculate = nand_calculate_ecc;
2725 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002726 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01002727 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002728 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08002729 chip->ecc.read_page_raw = nand_read_page_raw;
2730 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002731 chip->ecc.read_oob = nand_read_oob_std;
2732 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00002733 if (!chip->ecc.size)
2734 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002735 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002737
2738 case NAND_ECC_NONE:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002739 printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
2740 "This is not recommended !!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002741 chip->ecc.read_page = nand_read_page_raw;
2742 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002743 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08002744 chip->ecc.read_page_raw = nand_read_page_raw;
2745 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002746 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002747 chip->ecc.size = mtd->writesize;
2748 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 break;
David Woodhouse956e9442006-09-25 17:12:39 +01002750
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002752 printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002753 chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002754 BUG();
2755 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002757 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002758 * The number of bytes available for a client to place data into
2759 * the out of band area
2760 */
2761 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07002762 for (i = 0; chip->ecc.layout->oobfree[i].length
2763 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002764 chip->ecc.layout->oobavail +=
2765 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03002766 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002767
2768 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002769 * Set the number of read / write steps for one page depending on ECC
2770 * mode
2771 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002772 chip->ecc.steps = mtd->writesize / chip->ecc.size;
2773 if(chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002774 printk(KERN_WARNING "Invalid ecc parameters\n");
2775 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002777 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002778
Thomas Gleixner29072b92006-09-28 15:38:36 +02002779 /*
2780 * Allow subpage writes up to ecc.steps. Not possible for MLC
2781 * FLASH.
2782 */
2783 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
2784 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
2785 switch(chip->ecc.steps) {
2786 case 2:
2787 mtd->subpage_sft = 1;
2788 break;
2789 case 4:
2790 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01002791 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02002792 mtd->subpage_sft = 2;
2793 break;
2794 }
2795 }
2796 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
2797
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02002798 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002799 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800
2801 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002802 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803
2804 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002805 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806
2807 /* Fill in remaining MTD driver data */
2808 mtd->type = MTD_NANDFLASH;
Joern Engel5fa43392006-05-22 23:18:29 +02002809 mtd->flags = MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 mtd->erase = nand_erase;
2811 mtd->point = NULL;
2812 mtd->unpoint = NULL;
2813 mtd->read = nand_read;
2814 mtd->write = nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815 mtd->read_oob = nand_read_oob;
2816 mtd->write_oob = nand_write_oob;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 mtd->sync = nand_sync;
2818 mtd->lock = NULL;
2819 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01002820 mtd->suspend = nand_suspend;
2821 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822 mtd->block_isbad = nand_block_isbad;
2823 mtd->block_markbad = nand_block_markbad;
2824
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002825 /* propagate ecc.layout to mtd_info */
2826 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827
Thomas Gleixner0040bf32005-02-09 12:20:00 +00002828 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002829 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00002830 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
2832 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002833 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834}
2835
Rusty Russella6e6abd2009-03-31 13:05:31 -06002836/* is_module_text_address() isn't exported, and it's mostly a pointless
David Woodhouse3b85c322006-09-25 17:06:53 +01002837 test if this is a module _anyway_ -- they'd have to try _really_ hard
2838 to call us from in-kernel code if the core NAND support is modular. */
2839#ifdef MODULE
2840#define caller_is_module() (1)
2841#else
2842#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06002843 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01002844#endif
2845
2846/**
2847 * nand_scan - [NAND Interface] Scan for the NAND device
2848 * @mtd: MTD device structure
2849 * @maxchips: Number of chips to scan for
2850 *
2851 * This fills out all the uninitialized function pointers
2852 * with the defaults.
2853 * The flash ID is read and the mtd/chip structures are
2854 * filled with the appropriate values.
2855 * The mtd->owner field must be set to the module of the caller
2856 *
2857 */
2858int nand_scan(struct mtd_info *mtd, int maxchips)
2859{
2860 int ret;
2861
2862 /* Many callers got this wrong, so check for it for a while... */
2863 if (!mtd->owner && caller_is_module()) {
vimal singh20d8e242009-07-07 15:49:49 +05302864 printk(KERN_CRIT "%s called with NULL mtd->owner!\n",
2865 __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01002866 BUG();
2867 }
2868
2869 ret = nand_scan_ident(mtd, maxchips);
2870 if (!ret)
2871 ret = nand_scan_tail(mtd);
2872 return ret;
2873}
2874
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002876 * nand_release - [NAND Interface] Free resources held by the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 * @mtd: MTD device structure
2878*/
David Woodhousee0c7d762006-05-13 18:07:53 +01002879void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002881 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882
2883#ifdef CONFIG_MTD_PARTITIONS
2884 /* Deregister partitions */
David Woodhousee0c7d762006-05-13 18:07:53 +01002885 del_mtd_partitions(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886#endif
2887 /* Deregister the device */
David Woodhousee0c7d762006-05-13 18:07:53 +01002888 del_mtd_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889
Jesper Juhlfa671642005-11-07 01:01:27 -08002890 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002891 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002892 if (!(chip->options & NAND_OWN_BUFFERS))
2893 kfree(chip->buffers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894}
2895
David Woodhousee0c7d762006-05-13 18:07:53 +01002896EXPORT_SYMBOL_GPL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01002897EXPORT_SYMBOL_GPL(nand_scan_ident);
2898EXPORT_SYMBOL_GPL(nand_scan_tail);
David Woodhousee0c7d762006-05-13 18:07:53 +01002899EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08002900
2901static int __init nand_base_init(void)
2902{
2903 led_trigger_register_simple("nand-disk", &nand_led_trigger);
2904 return 0;
2905}
2906
2907static void __exit nand_base_exit(void)
2908{
2909 led_trigger_unregister_simple(nand_led_trigger);
2910}
2911
2912module_init(nand_base_init);
2913module_exit(nand_base_exit);
2914
David Woodhousee0c7d762006-05-13 18:07:53 +01002915MODULE_LICENSE("GPL");
2916MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>, Thomas Gleixner <tglx@linutronix.de>");
2917MODULE_DESCRIPTION("Generic NAND flash driver code");