blob: 42c64cb35738a575fab14ad77ba3fad62e35c915 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001188 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
Jesse Barnes19ec1352011-02-02 12:28:02 -08001228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1240 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241 }
1242}
1243
Jesse Barnes92f25842011-01-04 15:09:34 -08001244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001265 WARN(enabled,
1266 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1267 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001268}
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1271 enum pipe pipe, int reg)
1272{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001273 u32 val = I915_READ(reg);
1274 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001275 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001276 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001277}
1278
1279static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, int reg)
1281{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001282 u32 val = I915_READ(reg);
1283 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001284 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001285 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001286}
1287
1288static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1289 enum pipe pipe)
1290{
1291 int reg;
1292 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001293
1294 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1295 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1296 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1297
1298 reg = PCH_ADPA;
1299 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001300 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001301 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001302 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
1304 reg = PCH_LVDS;
1305 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001306 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001307 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001309
1310 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1311 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1312 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1313}
1314
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001316 * intel_enable_pll - enable a PLL
1317 * @dev_priv: i915 private structure
1318 * @pipe: pipe PLL to enable
1319 *
1320 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1321 * make sure the PLL reg is writable first though, since the panel write
1322 * protect mechanism may be enabled.
1323 *
1324 * Note! This is for pre-ILK only.
1325 */
1326static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
1330
1331 /* No really, not for ILK+ */
1332 BUG_ON(dev_priv->info->gen >= 5);
1333
1334 /* PLL is protected by panel, make sure we can write it */
1335 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1336 assert_panel_unlocked(dev_priv, pipe);
1337
1338 reg = DPLL(pipe);
1339 val = I915_READ(reg);
1340 val |= DPLL_VCO_ENABLE;
1341
1342 /* We do this three times for luck */
1343 I915_WRITE(reg, val);
1344 POSTING_READ(reg);
1345 udelay(150); /* wait for warmup */
1346 I915_WRITE(reg, val);
1347 POSTING_READ(reg);
1348 udelay(150); /* wait for warmup */
1349 I915_WRITE(reg, val);
1350 POSTING_READ(reg);
1351 udelay(150); /* wait for warmup */
1352}
1353
1354/**
1355 * intel_disable_pll - disable a PLL
1356 * @dev_priv: i915 private structure
1357 * @pipe: pipe PLL to disable
1358 *
1359 * Disable the PLL for @pipe, making sure the pipe is off first.
1360 *
1361 * Note! This is for pre-ILK only.
1362 */
1363static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1364{
1365 int reg;
1366 u32 val;
1367
1368 /* Don't disable pipe A or pipe A PLLs if needed */
1369 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1370 return;
1371
1372 /* Make sure the pipe isn't still relying on us */
1373 assert_pipe_disabled(dev_priv, pipe);
1374
1375 reg = DPLL(pipe);
1376 val = I915_READ(reg);
1377 val &= ~DPLL_VCO_ENABLE;
1378 I915_WRITE(reg, val);
1379 POSTING_READ(reg);
1380}
1381
1382/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001383 * intel_enable_pch_pll - enable PCH PLL
1384 * @dev_priv: i915 private structure
1385 * @pipe: pipe PLL to enable
1386 *
1387 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1388 * drives the transcoder clock.
1389 */
1390static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
1393 int reg;
1394 u32 val;
1395
1396 /* PCH only available on ILK+ */
1397 BUG_ON(dev_priv->info->gen < 5);
1398
1399 /* PCH refclock must be enabled first */
1400 assert_pch_refclk_enabled(dev_priv);
1401
1402 reg = PCH_DPLL(pipe);
1403 val = I915_READ(reg);
1404 val |= DPLL_VCO_ENABLE;
1405 I915_WRITE(reg, val);
1406 POSTING_READ(reg);
1407 udelay(200);
1408}
1409
1410static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 /* PCH only available on ILK+ */
1417 BUG_ON(dev_priv->info->gen < 5);
1418
1419 /* Make sure transcoder isn't still depending on us */
1420 assert_transcoder_disabled(dev_priv, pipe);
1421
1422 reg = PCH_DPLL(pipe);
1423 val = I915_READ(reg);
1424 val &= ~DPLL_VCO_ENABLE;
1425 I915_WRITE(reg, val);
1426 POSTING_READ(reg);
1427 udelay(200);
1428}
1429
Jesse Barnes040484a2011-01-03 12:14:26 -08001430static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1431 enum pipe pipe)
1432{
1433 int reg;
1434 u32 val;
1435
1436 /* PCH only available on ILK+ */
1437 BUG_ON(dev_priv->info->gen < 5);
1438
1439 /* Make sure PCH DPLL is enabled */
1440 assert_pch_pll_enabled(dev_priv, pipe);
1441
1442 /* FDI must be feeding us bits for PCH ports */
1443 assert_fdi_tx_enabled(dev_priv, pipe);
1444 assert_fdi_rx_enabled(dev_priv, pipe);
1445
1446 reg = TRANSCONF(pipe);
1447 val = I915_READ(reg);
1448 /*
1449 * make the BPC in transcoder be consistent with
1450 * that in pipeconf reg.
1451 */
1452 val &= ~PIPE_BPC_MASK;
1453 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1454 I915_WRITE(reg, val | TRANS_ENABLE);
1455 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1456 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1457}
1458
1459static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
1461{
1462 int reg;
1463 u32 val;
1464
1465 /* FDI relies on the transcoder */
1466 assert_fdi_tx_disabled(dev_priv, pipe);
1467 assert_fdi_rx_disabled(dev_priv, pipe);
1468
Jesse Barnes291906f2011-02-02 12:28:03 -08001469 /* Ports must be off as well */
1470 assert_pch_ports_disabled(dev_priv, pipe);
1471
Jesse Barnes040484a2011-01-03 12:14:26 -08001472 reg = TRANSCONF(pipe);
1473 val = I915_READ(reg);
1474 val &= ~TRANS_ENABLE;
1475 I915_WRITE(reg, val);
1476 /* wait for PCH transcoder off, transcoder state */
1477 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1478 DRM_ERROR("failed to disable transcoder\n");
1479}
1480
Jesse Barnes92f25842011-01-04 15:09:34 -08001481/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001482 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001483 * @dev_priv: i915 private structure
1484 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001485 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001486 *
1487 * Enable @pipe, making sure that various hardware specific requirements
1488 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1489 *
1490 * @pipe should be %PIPE_A or %PIPE_B.
1491 *
1492 * Will wait until the pipe is actually running (i.e. first vblank) before
1493 * returning.
1494 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001495static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1496 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001497{
1498 int reg;
1499 u32 val;
1500
1501 /*
1502 * A pipe without a PLL won't actually be able to drive bits from
1503 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1504 * need the check.
1505 */
1506 if (!HAS_PCH_SPLIT(dev_priv->dev))
1507 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001508 else {
1509 if (pch_port) {
1510 /* if driving the PCH, we need FDI enabled */
1511 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1512 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1513 }
1514 /* FIXME: assert CPU port conditions for SNB+ */
1515 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001516
1517 reg = PIPECONF(pipe);
1518 val = I915_READ(reg);
1519 val |= PIPECONF_ENABLE;
1520 I915_WRITE(reg, val);
1521 POSTING_READ(reg);
1522 intel_wait_for_vblank(dev_priv->dev, pipe);
1523}
1524
1525/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001526 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001527 * @dev_priv: i915 private structure
1528 * @pipe: pipe to disable
1529 *
1530 * Disable @pipe, making sure that various hardware specific requirements
1531 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1532 *
1533 * @pipe should be %PIPE_A or %PIPE_B.
1534 *
1535 * Will wait until the pipe has shut down before returning.
1536 */
1537static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1538 enum pipe pipe)
1539{
1540 int reg;
1541 u32 val;
1542
1543 /*
1544 * Make sure planes won't keep trying to pump pixels to us,
1545 * or we might hang the display.
1546 */
1547 assert_planes_disabled(dev_priv, pipe);
1548
1549 /* Don't disable pipe A or pipe A PLLs if needed */
1550 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1551 return;
1552
1553 reg = PIPECONF(pipe);
1554 val = I915_READ(reg);
1555 val &= ~PIPECONF_ENABLE;
1556 I915_WRITE(reg, val);
1557 POSTING_READ(reg);
1558 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1559}
1560
1561/**
1562 * intel_enable_plane - enable a display plane on a given pipe
1563 * @dev_priv: i915 private structure
1564 * @plane: plane to enable
1565 * @pipe: pipe being fed
1566 *
1567 * Enable @plane on @pipe, making sure that @pipe is running first.
1568 */
1569static void intel_enable_plane(struct drm_i915_private *dev_priv,
1570 enum plane plane, enum pipe pipe)
1571{
1572 int reg;
1573 u32 val;
1574
1575 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1576 assert_pipe_enabled(dev_priv, pipe);
1577
1578 reg = DSPCNTR(plane);
1579 val = I915_READ(reg);
1580 val |= DISPLAY_PLANE_ENABLE;
1581 I915_WRITE(reg, val);
1582 POSTING_READ(reg);
1583 intel_wait_for_vblank(dev_priv->dev, pipe);
1584}
1585
1586/*
1587 * Plane regs are double buffered, going from enabled->disabled needs a
1588 * trigger in order to latch. The display address reg provides this.
1589 */
1590static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1591 enum plane plane)
1592{
1593 u32 reg = DSPADDR(plane);
1594 I915_WRITE(reg, I915_READ(reg));
1595}
1596
1597/**
1598 * intel_disable_plane - disable a display plane
1599 * @dev_priv: i915 private structure
1600 * @plane: plane to disable
1601 * @pipe: pipe consuming the data
1602 *
1603 * Disable @plane; should be an independent operation.
1604 */
1605static void intel_disable_plane(struct drm_i915_private *dev_priv,
1606 enum plane plane, enum pipe pipe)
1607{
1608 int reg;
1609 u32 val;
1610
1611 reg = DSPCNTR(plane);
1612 val = I915_READ(reg);
1613 val &= ~DISPLAY_PLANE_ENABLE;
1614 I915_WRITE(reg, val);
1615 POSTING_READ(reg);
1616 intel_flush_display_plane(dev_priv, plane);
1617 intel_wait_for_vblank(dev_priv->dev, pipe);
1618}
1619
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001620static void disable_pch_dp(struct drm_i915_private *dev_priv,
1621 enum pipe pipe, int reg)
1622{
1623 u32 val = I915_READ(reg);
1624 if (DP_PIPE_ENABLED(val, pipe))
1625 I915_WRITE(reg, val & ~DP_PORT_EN);
1626}
1627
1628static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1629 enum pipe pipe, int reg)
1630{
1631 u32 val = I915_READ(reg);
1632 if (HDMI_PIPE_ENABLED(val, pipe))
1633 I915_WRITE(reg, val & ~PORT_ENABLE);
1634}
1635
1636/* Disable any ports connected to this transcoder */
1637static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1638 enum pipe pipe)
1639{
1640 u32 reg, val;
1641
1642 val = I915_READ(PCH_PP_CONTROL);
1643 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1644
1645 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1646 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1647 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1648
1649 reg = PCH_ADPA;
1650 val = I915_READ(reg);
1651 if (ADPA_PIPE_ENABLED(val, pipe))
1652 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1653
1654 reg = PCH_LVDS;
1655 val = I915_READ(reg);
1656 if (LVDS_PIPE_ENABLED(val, pipe)) {
1657 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1658 POSTING_READ(reg);
1659 udelay(100);
1660 }
1661
1662 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1663 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1664 disable_pch_hdmi(dev_priv, pipe, HDMID);
1665}
1666
Jesse Barnes80824002009-09-10 15:28:06 -07001667static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1668{
1669 struct drm_device *dev = crtc->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 struct drm_framebuffer *fb = crtc->fb;
1672 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1675 int plane, i;
1676 u32 fbc_ctl, fbc_ctl2;
1677
Chris Wilsonbed4a672010-09-11 10:47:47 +01001678 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001679 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001680 intel_crtc->plane == dev_priv->cfb_plane &&
1681 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1682 return;
1683
1684 i8xx_disable_fbc(dev);
1685
Jesse Barnes80824002009-09-10 15:28:06 -07001686 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1687
1688 if (fb->pitch < dev_priv->cfb_pitch)
1689 dev_priv->cfb_pitch = fb->pitch;
1690
1691 /* FBC_CTL wants 64B units */
1692 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001693 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001694 dev_priv->cfb_plane = intel_crtc->plane;
1695 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1696
1697 /* Clear old tags */
1698 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1699 I915_WRITE(FBC_TAG + (i * 4), 0);
1700
1701 /* Set it up... */
1702 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001703 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001704 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1705 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1706 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1707
1708 /* enable it... */
1709 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001710 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001711 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001712 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1713 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001714 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001715 fbc_ctl |= dev_priv->cfb_fence;
1716 I915_WRITE(FBC_CONTROL, fbc_ctl);
1717
Zhao Yakui28c97732009-10-09 11:39:41 +08001718 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001719 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001720}
1721
1722void i8xx_disable_fbc(struct drm_device *dev)
1723{
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 u32 fbc_ctl;
1726
1727 /* Disable compression */
1728 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001729 if ((fbc_ctl & FBC_CTL_EN) == 0)
1730 return;
1731
Jesse Barnes80824002009-09-10 15:28:06 -07001732 fbc_ctl &= ~FBC_CTL_EN;
1733 I915_WRITE(FBC_CONTROL, fbc_ctl);
1734
1735 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001736 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001737 DRM_DEBUG_KMS("FBC idle timed out\n");
1738 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001739 }
Jesse Barnes80824002009-09-10 15:28:06 -07001740
Zhao Yakui28c97732009-10-09 11:39:41 +08001741 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001742}
1743
Adam Jacksonee5382a2010-04-23 11:17:39 -04001744static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001745{
Jesse Barnes80824002009-09-10 15:28:06 -07001746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1749}
1750
Jesse Barnes74dff282009-09-14 15:39:40 -07001751static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1752{
1753 struct drm_device *dev = crtc->dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct drm_framebuffer *fb = crtc->fb;
1756 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001757 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001759 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001760 unsigned long stall_watermark = 200;
1761 u32 dpfc_ctl;
1762
Chris Wilsonbed4a672010-09-11 10:47:47 +01001763 dpfc_ctl = I915_READ(DPFC_CONTROL);
1764 if (dpfc_ctl & DPFC_CTL_EN) {
1765 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001766 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001767 dev_priv->cfb_plane == intel_crtc->plane &&
1768 dev_priv->cfb_y == crtc->y)
1769 return;
1770
1771 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1772 POSTING_READ(DPFC_CONTROL);
1773 intel_wait_for_vblank(dev, intel_crtc->pipe);
1774 }
1775
Jesse Barnes74dff282009-09-14 15:39:40 -07001776 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001777 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001778 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001779 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001780
1781 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001782 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001783 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1784 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1785 } else {
1786 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1787 }
1788
Jesse Barnes74dff282009-09-14 15:39:40 -07001789 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1790 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1791 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1792 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1793
1794 /* enable it... */
1795 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1796
Zhao Yakui28c97732009-10-09 11:39:41 +08001797 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001798}
1799
1800void g4x_disable_fbc(struct drm_device *dev)
1801{
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 u32 dpfc_ctl;
1804
1805 /* Disable compression */
1806 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001807 if (dpfc_ctl & DPFC_CTL_EN) {
1808 dpfc_ctl &= ~DPFC_CTL_EN;
1809 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001810
Chris Wilsonbed4a672010-09-11 10:47:47 +01001811 DRM_DEBUG_KMS("disabled FBC\n");
1812 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001813}
1814
Adam Jacksonee5382a2010-04-23 11:17:39 -04001815static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001816{
Jesse Barnes74dff282009-09-14 15:39:40 -07001817 struct drm_i915_private *dev_priv = dev->dev_private;
1818
1819 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1820}
1821
Jesse Barnes4efe0702011-01-18 11:25:41 -08001822static void sandybridge_blit_fbc_update(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 u32 blt_ecoskpd;
1826
1827 /* Make sure blitter notifies FBC of writes */
1828 __gen6_force_wake_get(dev_priv);
1829 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1830 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1831 GEN6_BLITTER_LOCK_SHIFT;
1832 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1833 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1834 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1835 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1836 GEN6_BLITTER_LOCK_SHIFT);
1837 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1838 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1839 __gen6_force_wake_put(dev_priv);
1840}
1841
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001842static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1843{
1844 struct drm_device *dev = crtc->dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
1846 struct drm_framebuffer *fb = crtc->fb;
1847 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001848 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001850 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001851 unsigned long stall_watermark = 200;
1852 u32 dpfc_ctl;
1853
Chris Wilsonbed4a672010-09-11 10:47:47 +01001854 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1855 if (dpfc_ctl & DPFC_CTL_EN) {
1856 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001857 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001858 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001859 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001860 dev_priv->cfb_y == crtc->y)
1861 return;
1862
1863 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1864 POSTING_READ(ILK_DPFC_CONTROL);
1865 intel_wait_for_vblank(dev, intel_crtc->pipe);
1866 }
1867
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001868 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001869 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001870 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001871 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001872 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001873
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001874 dpfc_ctl &= DPFC_RESERVED;
1875 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001876 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001877 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1878 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1879 } else {
1880 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1881 }
1882
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001883 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1884 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1885 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1886 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001887 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001888 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001889 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001890
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001891 if (IS_GEN6(dev)) {
1892 I915_WRITE(SNB_DPFC_CTL_SA,
1893 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1894 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001895 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001896 }
1897
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001898 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1899}
1900
1901void ironlake_disable_fbc(struct drm_device *dev)
1902{
1903 struct drm_i915_private *dev_priv = dev->dev_private;
1904 u32 dpfc_ctl;
1905
1906 /* Disable compression */
1907 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001908 if (dpfc_ctl & DPFC_CTL_EN) {
1909 dpfc_ctl &= ~DPFC_CTL_EN;
1910 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001911
Chris Wilsonbed4a672010-09-11 10:47:47 +01001912 DRM_DEBUG_KMS("disabled FBC\n");
1913 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001914}
1915
1916static bool ironlake_fbc_enabled(struct drm_device *dev)
1917{
1918 struct drm_i915_private *dev_priv = dev->dev_private;
1919
1920 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1921}
1922
Adam Jacksonee5382a2010-04-23 11:17:39 -04001923bool intel_fbc_enabled(struct drm_device *dev)
1924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926
1927 if (!dev_priv->display.fbc_enabled)
1928 return false;
1929
1930 return dev_priv->display.fbc_enabled(dev);
1931}
1932
1933void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1934{
1935 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1936
1937 if (!dev_priv->display.enable_fbc)
1938 return;
1939
1940 dev_priv->display.enable_fbc(crtc, interval);
1941}
1942
1943void intel_disable_fbc(struct drm_device *dev)
1944{
1945 struct drm_i915_private *dev_priv = dev->dev_private;
1946
1947 if (!dev_priv->display.disable_fbc)
1948 return;
1949
1950 dev_priv->display.disable_fbc(dev);
1951}
1952
Jesse Barnes80824002009-09-10 15:28:06 -07001953/**
1954 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001955 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001956 *
1957 * Set up the framebuffer compression hardware at mode set time. We
1958 * enable it if possible:
1959 * - plane A only (on pre-965)
1960 * - no pixel mulitply/line duplication
1961 * - no alpha buffer discard
1962 * - no dual wide
1963 * - framebuffer <= 2048 in width, 1536 in height
1964 *
1965 * We can't assume that any compression will take place (worst case),
1966 * so the compressed buffer has to be the same size as the uncompressed
1967 * one. It also must reside (along with the line length buffer) in
1968 * stolen memory.
1969 *
1970 * We need to enable/disable FBC on a global basis.
1971 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001972static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001973{
Jesse Barnes80824002009-09-10 15:28:06 -07001974 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001975 struct drm_crtc *crtc = NULL, *tmp_crtc;
1976 struct intel_crtc *intel_crtc;
1977 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001978 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001979 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001980
1981 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001982
1983 if (!i915_powersave)
1984 return;
1985
Adam Jacksonee5382a2010-04-23 11:17:39 -04001986 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001987 return;
1988
Jesse Barnes80824002009-09-10 15:28:06 -07001989 /*
1990 * If FBC is already on, we just have to verify that we can
1991 * keep it that way...
1992 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001993 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001994 * - changing FBC params (stride, fence, mode)
1995 * - new fb is too large to fit in compressed buffer
1996 * - going to an unsupported config (interlace, pixel multiply, etc.)
1997 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001998 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001999 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01002000 if (crtc) {
2001 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
2002 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
2003 goto out_disable;
2004 }
2005 crtc = tmp_crtc;
2006 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07002007 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002008
2009 if (!crtc || crtc->fb == NULL) {
2010 DRM_DEBUG_KMS("no output, disabling\n");
2011 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07002012 goto out_disable;
2013 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002014
2015 intel_crtc = to_intel_crtc(crtc);
2016 fb = crtc->fb;
2017 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00002018 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01002019
Chris Wilson05394f32010-11-08 19:18:58 +00002020 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002021 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01002022 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002023 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07002024 goto out_disable;
2025 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002026 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
2027 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002028 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002030 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07002031 goto out_disable;
2032 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002033 if ((crtc->mode.hdisplay > 2048) ||
2034 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002035 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002036 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07002037 goto out_disable;
2038 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002039 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002040 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002041 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002042 goto out_disable;
2043 }
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002045 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002046 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002047 goto out_disable;
2048 }
2049
Jason Wesselc924b932010-08-05 09:22:32 -05002050 /* If the kernel debugger is active, always disable compression */
2051 if (in_dbg_master())
2052 goto out_disable;
2053
Chris Wilsonbed4a672010-09-11 10:47:47 +01002054 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002055 return;
2056
2057out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002058 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002059 if (intel_fbc_enabled(dev)) {
2060 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002061 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002062 }
Jesse Barnes80824002009-09-10 15:28:06 -07002063}
2064
Chris Wilson127bd2a2010-07-23 23:32:05 +01002065int
Chris Wilson48b956c2010-09-14 12:50:34 +01002066intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002067 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002068 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002069{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002070 u32 alignment;
2071 int ret;
2072
Chris Wilson05394f32010-11-08 19:18:58 +00002073 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002074 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002075 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2076 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002077 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002078 alignment = 4 * 1024;
2079 else
2080 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002081 break;
2082 case I915_TILING_X:
2083 /* pin() will align the object as required by fence */
2084 alignment = 0;
2085 break;
2086 case I915_TILING_Y:
2087 /* FIXME: Is this true? */
2088 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2089 return -EINVAL;
2090 default:
2091 BUG();
2092 }
2093
Daniel Vetter75e9e912010-11-04 17:11:09 +01002094 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002095 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002096 return ret;
2097
Chris Wilson48b956c2010-09-14 12:50:34 +01002098 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2099 if (ret)
2100 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01002101
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002102 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2103 * fence, whereas 965+ only requires a fence if using
2104 * framebuffer compression. For simplicity, we always install
2105 * a fence as the cost is not that onerous.
2106 */
Chris Wilson05394f32010-11-08 19:18:58 +00002107 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00002108 ret = i915_gem_object_get_fence(obj, pipelined, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01002109 if (ret)
2110 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002111 }
2112
2113 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002114
2115err_unpin:
2116 i915_gem_object_unpin(obj);
2117 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002118}
2119
Jesse Barnes81255562010-08-02 12:07:50 -07002120/* Assume fb object is pinned & idle & fenced and just update base pointers */
2121static int
2122intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002123 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002124{
2125 struct drm_device *dev = crtc->dev;
2126 struct drm_i915_private *dev_priv = dev->dev_private;
2127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2128 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002129 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002130 int plane = intel_crtc->plane;
2131 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002132 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002133 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002134
2135 switch (plane) {
2136 case 0:
2137 case 1:
2138 break;
2139 default:
2140 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2141 return -EINVAL;
2142 }
2143
2144 intel_fb = to_intel_framebuffer(fb);
2145 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002146
Chris Wilson5eddb702010-09-11 13:48:45 +01002147 reg = DSPCNTR(plane);
2148 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002149 /* Mask out pixel format bits in case we change it */
2150 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2151 switch (fb->bits_per_pixel) {
2152 case 8:
2153 dspcntr |= DISPPLANE_8BPP;
2154 break;
2155 case 16:
2156 if (fb->depth == 15)
2157 dspcntr |= DISPPLANE_15_16BPP;
2158 else
2159 dspcntr |= DISPPLANE_16BPP;
2160 break;
2161 case 24:
2162 case 32:
2163 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2164 break;
2165 default:
2166 DRM_ERROR("Unknown color depth\n");
2167 return -EINVAL;
2168 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002169 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002170 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002171 dspcntr |= DISPPLANE_TILED;
2172 else
2173 dspcntr &= ~DISPPLANE_TILED;
2174 }
2175
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002176 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002177 /* must disable */
2178 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2179
Chris Wilson5eddb702010-09-11 13:48:45 +01002180 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002181
Chris Wilson05394f32010-11-08 19:18:58 +00002182 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002183 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2184
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002185 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2186 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002187 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002188 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002189 I915_WRITE(DSPSURF(plane), Start);
2190 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2191 I915_WRITE(DSPADDR(plane), Offset);
2192 } else
2193 I915_WRITE(DSPADDR(plane), Start + Offset);
2194 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002195
Chris Wilsonbed4a672010-09-11 10:47:47 +01002196 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002197 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002198
2199 return 0;
2200}
2201
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002203intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2204 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002205{
2206 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002207 struct drm_i915_master_private *master_priv;
2208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002209 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002210
2211 /* no fb bound */
2212 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002213 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 return 0;
2215 }
2216
Chris Wilson265db952010-09-20 15:41:01 +01002217 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002218 case 0:
2219 case 1:
2220 break;
2221 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 }
2224
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002226 ret = intel_pin_and_fence_fb_obj(dev,
2227 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002228 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 if (ret != 0) {
2230 mutex_unlock(&dev->struct_mutex);
2231 return ret;
2232 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002233
Chris Wilson265db952010-09-20 15:41:01 +01002234 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002235 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002236 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002237
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002238 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002239 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002240
2241 /* Big Hammer, we also need to ensure that any pending
2242 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2243 * current scanout is retired before unpinning the old
2244 * framebuffer.
2245 */
Chris Wilson05394f32010-11-08 19:18:58 +00002246 ret = i915_gem_object_flush_gpu(obj, false);
Chris Wilson85345512010-11-13 09:49:11 +00002247 if (ret) {
2248 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2249 mutex_unlock(&dev->struct_mutex);
2250 return ret;
2251 }
Chris Wilson265db952010-09-20 15:41:01 +01002252 }
2253
Jason Wessel21c74a82010-10-13 14:09:44 -05002254 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2255 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002256 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002257 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002258 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002259 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002260 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002261
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002262 if (old_fb) {
2263 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002264 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002265 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002266
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002267 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002268
2269 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002270 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002271
2272 master_priv = dev->primary->master->driver_priv;
2273 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002274 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002275
Chris Wilson265db952010-09-20 15:41:01 +01002276 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002277 master_priv->sarea_priv->pipeB_x = x;
2278 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002279 } else {
2280 master_priv->sarea_priv->pipeA_x = x;
2281 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002282 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002283
2284 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002285}
2286
Chris Wilson5eddb702010-09-11 13:48:45 +01002287static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002288{
2289 struct drm_device *dev = crtc->dev;
2290 struct drm_i915_private *dev_priv = dev->dev_private;
2291 u32 dpa_ctl;
2292
Zhao Yakui28c97732009-10-09 11:39:41 +08002293 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002294 dpa_ctl = I915_READ(DP_A);
2295 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2296
2297 if (clock < 200000) {
2298 u32 temp;
2299 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2300 /* workaround for 160Mhz:
2301 1) program 0x4600c bits 15:0 = 0x8124
2302 2) program 0x46010 bit 0 = 1
2303 3) program 0x46034 bit 24 = 1
2304 4) program 0x64000 bit 14 = 1
2305 */
2306 temp = I915_READ(0x4600c);
2307 temp &= 0xffff0000;
2308 I915_WRITE(0x4600c, temp | 0x8124);
2309
2310 temp = I915_READ(0x46010);
2311 I915_WRITE(0x46010, temp | 1);
2312
2313 temp = I915_READ(0x46034);
2314 I915_WRITE(0x46034, temp | (1 << 24));
2315 } else {
2316 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2317 }
2318 I915_WRITE(DP_A, dpa_ctl);
2319
Chris Wilson5eddb702010-09-11 13:48:45 +01002320 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002321 udelay(500);
2322}
2323
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002324static void intel_fdi_normal_train(struct drm_crtc *crtc)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 int pipe = intel_crtc->pipe;
2330 u32 reg, temp;
2331
2332 /* enable normal train */
2333 reg = FDI_TX_CTL(pipe);
2334 temp = I915_READ(reg);
2335 temp &= ~FDI_LINK_TRAIN_NONE;
2336 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2337 I915_WRITE(reg, temp);
2338
2339 reg = FDI_RX_CTL(pipe);
2340 temp = I915_READ(reg);
2341 if (HAS_PCH_CPT(dev)) {
2342 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2343 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2344 } else {
2345 temp &= ~FDI_LINK_TRAIN_NONE;
2346 temp |= FDI_LINK_TRAIN_NONE;
2347 }
2348 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2349
2350 /* wait one idle pattern time */
2351 POSTING_READ(reg);
2352 udelay(1000);
2353}
2354
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355/* The FDI link training functions for ILK/Ibexpeak. */
2356static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2357{
2358 struct drm_device *dev = crtc->dev;
2359 struct drm_i915_private *dev_priv = dev->dev_private;
2360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2361 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002362 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002363 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002365 /* FDI needs bits from pipe & plane first */
2366 assert_pipe_enabled(dev_priv, pipe);
2367 assert_plane_enabled(dev_priv, plane);
2368
Adam Jacksone1a44742010-06-25 15:32:14 -04002369 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2370 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 reg = FDI_RX_IMR(pipe);
2372 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002373 temp &= ~FDI_RX_SYMBOL_LOCK;
2374 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 I915_WRITE(reg, temp);
2376 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002377 udelay(150);
2378
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_TX_CTL(pipe);
2381 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002382 temp &= ~(7 << 19);
2383 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002384 temp &= ~FDI_LINK_TRAIN_NONE;
2385 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002387
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 reg = FDI_RX_CTL(pipe);
2389 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002390 temp &= ~FDI_LINK_TRAIN_NONE;
2391 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2393
2394 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 udelay(150);
2396
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002397 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002398 if (HAS_PCH_IBX(dev)) {
2399 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2400 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2401 FDI_RX_PHASE_SYNC_POINTER_EN);
2402 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002403
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002405 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002406 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002407 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2408
2409 if ((temp & FDI_RX_BIT_LOCK)) {
2410 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 break;
2413 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002415 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417
2418 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_TX_CTL(pipe);
2420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 temp &= ~FDI_LINK_TRAIN_NONE;
2422 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 reg = FDI_RX_CTL(pipe);
2426 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 temp &= ~FDI_LINK_TRAIN_NONE;
2428 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 I915_WRITE(reg, temp);
2430
2431 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 udelay(150);
2433
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002435 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2438
2439 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 DRM_DEBUG_KMS("FDI train 2 done.\n");
2442 break;
2443 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002445 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002446 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002447
2448 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002449
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450}
2451
Chris Wilson311bd682011-01-13 19:06:50 +00002452static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2454 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2455 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2456 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2457};
2458
2459/* The FDI link training functions for SNB/Cougarpoint. */
2460static void gen6_fdi_link_train(struct drm_crtc *crtc)
2461{
2462 struct drm_device *dev = crtc->dev;
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2465 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467
Adam Jacksone1a44742010-06-25 15:32:14 -04002468 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2469 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_RX_IMR(pipe);
2471 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002472 temp &= ~FDI_RX_SYMBOL_LOCK;
2473 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 udelay(150);
2478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_TX_CTL(pipe);
2481 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002482 temp &= ~(7 << 19);
2483 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_1;
2486 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2487 /* SNB-B */
2488 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 reg = FDI_RX_CTL(pipe);
2492 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 if (HAS_PCH_CPT(dev)) {
2494 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2495 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2496 } else {
2497 temp &= ~FDI_LINK_TRAIN_NONE;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1;
2499 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002500 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2501
2502 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 udelay(150);
2504
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 reg = FDI_TX_CTL(pipe);
2507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2509 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp);
2511
2512 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 udelay(500);
2514
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 reg = FDI_RX_IIR(pipe);
2516 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2518
2519 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 DRM_DEBUG_KMS("FDI train 1 done.\n");
2522 break;
2523 }
2524 }
2525 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527
2528 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 reg = FDI_TX_CTL(pipe);
2530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 temp &= ~FDI_LINK_TRAIN_NONE;
2532 temp |= FDI_LINK_TRAIN_PATTERN_2;
2533 if (IS_GEN6(dev)) {
2534 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2535 /* SNB-B */
2536 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_2;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
2554 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 reg = FDI_RX_IIR(pipe);
2565 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2567
2568 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570 DRM_DEBUG_KMS("FDI train 2 done.\n");
2571 break;
2572 }
2573 }
2574 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576
2577 DRM_DEBUG_KMS("FDI train done.\n");
2578}
2579
Jesse Barnes0e23b992010-09-10 11:10:00 -07002580static void ironlake_fdi_enable(struct drm_crtc *crtc)
2581{
2582 struct drm_device *dev = crtc->dev;
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2585 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002586 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002587
Jesse Barnesc64e3112010-09-10 11:27:03 -07002588 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2590 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002591
Jesse Barnes0e23b992010-09-10 11:10:00 -07002592 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
2595 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002596 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002597 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2598 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2599
2600 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002601 udelay(200);
2602
2603 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 temp = I915_READ(reg);
2605 I915_WRITE(reg, temp | FDI_PCDCLK);
2606
2607 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002608 udelay(200);
2609
2610 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002613 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002614 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2615
2616 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002617 udelay(100);
2618 }
2619}
2620
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002621static void ironlake_fdi_disable(struct drm_crtc *crtc)
2622{
2623 struct drm_device *dev = crtc->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2626 int pipe = intel_crtc->pipe;
2627 u32 reg, temp;
2628
2629 /* disable CPU FDI tx and PCH FDI rx */
2630 reg = FDI_TX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2633 POSTING_READ(reg);
2634
2635 reg = FDI_RX_CTL(pipe);
2636 temp = I915_READ(reg);
2637 temp &= ~(0x7 << 16);
2638 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2639 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2640
2641 POSTING_READ(reg);
2642 udelay(100);
2643
2644 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002645 if (HAS_PCH_IBX(dev)) {
2646 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002647 I915_WRITE(FDI_RX_CHICKEN(pipe),
2648 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002649 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2650 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002651
2652 /* still set train pattern 1 */
2653 reg = FDI_TX_CTL(pipe);
2654 temp = I915_READ(reg);
2655 temp &= ~FDI_LINK_TRAIN_NONE;
2656 temp |= FDI_LINK_TRAIN_PATTERN_1;
2657 I915_WRITE(reg, temp);
2658
2659 reg = FDI_RX_CTL(pipe);
2660 temp = I915_READ(reg);
2661 if (HAS_PCH_CPT(dev)) {
2662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2663 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2664 } else {
2665 temp &= ~FDI_LINK_TRAIN_NONE;
2666 temp |= FDI_LINK_TRAIN_PATTERN_1;
2667 }
2668 /* BPC in FDI rx is consistent with that in PIPECONF */
2669 temp &= ~(0x07 << 16);
2670 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2671 I915_WRITE(reg, temp);
2672
2673 POSTING_READ(reg);
2674 udelay(100);
2675}
2676
Chris Wilson6b383a72010-09-13 13:54:26 +01002677/*
2678 * When we disable a pipe, we need to clear any pending scanline wait events
2679 * to avoid hanging the ring, which we assume we are waiting on.
2680 */
2681static void intel_clear_scanline_wait(struct drm_device *dev)
2682{
2683 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002684 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002685 u32 tmp;
2686
2687 if (IS_GEN2(dev))
2688 /* Can't break the hang on i8xx */
2689 return;
2690
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002691 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002692 tmp = I915_READ_CTL(ring);
2693 if (tmp & RING_WAIT)
2694 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002695}
2696
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002697static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2698{
Chris Wilson05394f32010-11-08 19:18:58 +00002699 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002700 struct drm_i915_private *dev_priv;
2701
2702 if (crtc->fb == NULL)
2703 return;
2704
Chris Wilson05394f32010-11-08 19:18:58 +00002705 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002706 dev_priv = crtc->dev->dev_private;
2707 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002708 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002709}
2710
Jesse Barnes040484a2011-01-03 12:14:26 -08002711static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2712{
2713 struct drm_device *dev = crtc->dev;
2714 struct drm_mode_config *mode_config = &dev->mode_config;
2715 struct intel_encoder *encoder;
2716
2717 /*
2718 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2719 * must be driven by its own crtc; no sharing is possible.
2720 */
2721 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2722 if (encoder->base.crtc != crtc)
2723 continue;
2724
2725 switch (encoder->type) {
2726 case INTEL_OUTPUT_EDP:
2727 if (!intel_encoder_is_pch_edp(&encoder->base))
2728 return false;
2729 continue;
2730 }
2731 }
2732
2733 return true;
2734}
2735
Jesse Barnesf67a5592011-01-05 10:31:48 -08002736/*
2737 * Enable PCH resources required for PCH ports:
2738 * - PCH PLLs
2739 * - FDI training & RX/TX
2740 * - update transcoder timings
2741 * - DP transcoding bits
2742 * - transcoder
2743 */
2744static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002745{
2746 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2749 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002750 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002751
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002752 /* For PCH output, training FDI link */
2753 if (IS_GEN6(dev))
2754 gen6_fdi_link_train(crtc);
2755 else
2756 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002757
Jesse Barnes92f25842011-01-04 15:09:34 -08002758 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002759
2760 if (HAS_PCH_CPT(dev)) {
2761 /* Be sure PCH DPLL SEL is set */
2762 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002764 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002766 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2767 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002768 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002769
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002770 /* set transcoder timing, panel must allow it */
2771 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2773 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2774 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2775
2776 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2777 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2778 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002779
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002780 intel_fdi_normal_train(crtc);
2781
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002782 /* For PCH DP, enable TRANS_DP_CTL */
2783 if (HAS_PCH_CPT(dev) &&
2784 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 reg = TRANS_DP_CTL(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002788 TRANS_DP_SYNC_MASK |
2789 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 temp |= (TRANS_DP_OUTPUT_ENABLE |
2791 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002792 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002793
2794 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002796 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002798
2799 switch (intel_trans_dp_port_sel(crtc)) {
2800 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002802 break;
2803 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002805 break;
2806 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002807 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002808 break;
2809 default:
2810 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002811 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002812 break;
2813 }
2814
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002816 }
2817
Jesse Barnes040484a2011-01-03 12:14:26 -08002818 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002819}
2820
2821static void ironlake_crtc_enable(struct drm_crtc *crtc)
2822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2826 int pipe = intel_crtc->pipe;
2827 int plane = intel_crtc->plane;
2828 u32 temp;
2829 bool is_pch_port;
2830
2831 if (intel_crtc->active)
2832 return;
2833
2834 intel_crtc->active = true;
2835 intel_update_watermarks(dev);
2836
2837 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2838 temp = I915_READ(PCH_LVDS);
2839 if ((temp & LVDS_PORT_EN) == 0)
2840 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2841 }
2842
2843 is_pch_port = intel_crtc_driving_pch(crtc);
2844
2845 if (is_pch_port)
2846 ironlake_fdi_enable(crtc);
2847 else
2848 ironlake_fdi_disable(crtc);
2849
2850 /* Enable panel fitting for LVDS */
2851 if (dev_priv->pch_pf_size &&
2852 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2853 /* Force use of hard-coded filter coefficients
2854 * as some pre-programmed values are broken,
2855 * e.g. x201.
2856 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002857 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2858 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2859 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002860 }
2861
2862 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2863 intel_enable_plane(dev_priv, plane, pipe);
2864
2865 if (is_pch_port)
2866 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002867
2868 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002869 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002870 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002871}
2872
2873static void ironlake_crtc_disable(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
2877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2878 int pipe = intel_crtc->pipe;
2879 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002881
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002882 if (!intel_crtc->active)
2883 return;
2884
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002885 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002886 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002887 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002888
Jesse Barnesb24e7172011-01-04 15:09:30 -08002889 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002890
2891 if (dev_priv->cfb_plane == plane &&
2892 dev_priv->display.disable_fbc)
2893 dev_priv->display.disable_fbc(dev);
2894
Jesse Barnesb24e7172011-01-04 15:09:30 -08002895 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002896
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002898 I915_WRITE(PF_CTL(pipe), 0);
2899 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002900
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002901 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002902
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002903 /* This is a horrible layering violation; we should be doing this in
2904 * the connector/encoder ->prepare instead, but we don't always have
2905 * enough information there about the config to know whether it will
2906 * actually be necessary or just cause undesired flicker.
2907 */
2908 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002909
Jesse Barnes040484a2011-01-03 12:14:26 -08002910 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002911
Jesse Barnes6be4a602010-09-10 10:26:01 -07002912 if (HAS_PCH_CPT(dev)) {
2913 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 reg = TRANS_DP_CTL(pipe);
2915 temp = I915_READ(reg);
2916 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002917 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002919
2920 /* disable DPLL_SEL */
2921 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002922 switch (pipe) {
2923 case 0:
2924 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2925 break;
2926 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002927 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002928 break;
2929 case 2:
2930 /* FIXME: manage transcoder PLLs? */
2931 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2932 break;
2933 default:
2934 BUG(); /* wtf */
2935 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002936 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002937 }
2938
2939 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002940 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002941
2942 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002943 reg = FDI_RX_CTL(pipe);
2944 temp = I915_READ(reg);
2945 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002946
2947 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 reg = FDI_TX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2951
2952 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002953 udelay(100);
2954
Chris Wilson5eddb702010-09-11 13:48:45 +01002955 reg = FDI_RX_CTL(pipe);
2956 temp = I915_READ(reg);
2957 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002958
2959 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002961 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002962
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002963 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002964 intel_update_watermarks(dev);
2965 intel_update_fbc(dev);
2966 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002967}
2968
2969static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2970{
2971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2972 int pipe = intel_crtc->pipe;
2973 int plane = intel_crtc->plane;
2974
Zhenyu Wang2c072452009-06-05 15:38:42 +08002975 /* XXX: When our outputs are all unaware of DPMS modes other than off
2976 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2977 */
2978 switch (mode) {
2979 case DRM_MODE_DPMS_ON:
2980 case DRM_MODE_DPMS_STANDBY:
2981 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002982 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002983 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002984 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002985
Zhenyu Wang2c072452009-06-05 15:38:42 +08002986 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002987 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002988 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002989 break;
2990 }
2991}
2992
Daniel Vetter02e792f2009-09-15 22:57:34 +02002993static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2994{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002995 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002996 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002997
Chris Wilson23f09ce2010-08-12 13:53:37 +01002998 mutex_lock(&dev->struct_mutex);
2999 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
3000 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003001 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003002
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003003 /* Let userspace switch the overlay on again. In most cases userspace
3004 * has to recompute where to put it anyway.
3005 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003006}
3007
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003008static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003009{
3010 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003011 struct drm_i915_private *dev_priv = dev->dev_private;
3012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3013 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003014 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003015
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003016 if (intel_crtc->active)
3017 return;
3018
3019 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003020 intel_update_watermarks(dev);
3021
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003022 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003023 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003024 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003025
3026 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003027 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003028
3029 /* Give the overlay scaler a chance to enable if it's on this pipe */
3030 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003031 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003032}
3033
3034static void i9xx_crtc_disable(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
3040 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003041
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003042 if (!intel_crtc->active)
3043 return;
3044
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003045 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003046 intel_crtc_wait_for_pending_flips(crtc);
3047 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003048 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003049 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003050
3051 if (dev_priv->cfb_plane == plane &&
3052 dev_priv->display.disable_fbc)
3053 dev_priv->display.disable_fbc(dev);
3054
Jesse Barnesb24e7172011-01-04 15:09:30 -08003055 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003056 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003057 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003058
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003059 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003060 intel_update_fbc(dev);
3061 intel_update_watermarks(dev);
3062 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003063}
3064
3065static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3066{
Jesse Barnes79e53942008-11-07 14:24:08 -08003067 /* XXX: When our outputs are all unaware of DPMS modes other than off
3068 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3069 */
3070 switch (mode) {
3071 case DRM_MODE_DPMS_ON:
3072 case DRM_MODE_DPMS_STANDBY:
3073 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003074 i9xx_crtc_enable(crtc);
3075 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003076 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003077 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003078 break;
3079 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003080}
3081
3082/**
3083 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003084 */
3085static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3086{
3087 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003088 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003089 struct drm_i915_master_private *master_priv;
3090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3091 int pipe = intel_crtc->pipe;
3092 bool enabled;
3093
Chris Wilson032d2a02010-09-06 16:17:22 +01003094 if (intel_crtc->dpms_mode == mode)
3095 return;
3096
Chris Wilsondebcadd2010-08-07 11:01:33 +01003097 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003098
Jesse Barnese70236a2009-09-21 10:42:27 -07003099 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003100
3101 if (!dev->primary->master)
3102 return;
3103
3104 master_priv = dev->primary->master->driver_priv;
3105 if (!master_priv->sarea_priv)
3106 return;
3107
3108 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3109
3110 switch (pipe) {
3111 case 0:
3112 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3113 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3114 break;
3115 case 1:
3116 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3117 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3118 break;
3119 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003120 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003121 break;
3122 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003123}
3124
Chris Wilsoncdd59982010-09-08 16:30:16 +01003125static void intel_crtc_disable(struct drm_crtc *crtc)
3126{
3127 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3128 struct drm_device *dev = crtc->dev;
3129
3130 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3131
3132 if (crtc->fb) {
3133 mutex_lock(&dev->struct_mutex);
3134 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3135 mutex_unlock(&dev->struct_mutex);
3136 }
3137}
3138
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003139/* Prepare for a mode set.
3140 *
3141 * Note we could be a lot smarter here. We need to figure out which outputs
3142 * will be enabled, which disabled (in short, how the config will changes)
3143 * and perform the minimum necessary steps to accomplish that, e.g. updating
3144 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3145 * panel fitting is in the proper state, etc.
3146 */
3147static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003148{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003149 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003150}
3151
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003152static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003153{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003154 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003155}
3156
3157static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3158{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003159 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003160}
3161
3162static void ironlake_crtc_commit(struct drm_crtc *crtc)
3163{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003164 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003165}
3166
3167void intel_encoder_prepare (struct drm_encoder *encoder)
3168{
3169 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3170 /* lvds has its own version of prepare see intel_lvds_prepare */
3171 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3172}
3173
3174void intel_encoder_commit (struct drm_encoder *encoder)
3175{
3176 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3177 /* lvds has its own version of commit see intel_lvds_commit */
3178 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3179}
3180
Chris Wilsonea5b2132010-08-04 13:50:23 +01003181void intel_encoder_destroy(struct drm_encoder *encoder)
3182{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003183 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003184
Chris Wilsonea5b2132010-08-04 13:50:23 +01003185 drm_encoder_cleanup(encoder);
3186 kfree(intel_encoder);
3187}
3188
Jesse Barnes79e53942008-11-07 14:24:08 -08003189static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3190 struct drm_display_mode *mode,
3191 struct drm_display_mode *adjusted_mode)
3192{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003193 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003194
Eric Anholtbad720f2009-10-22 16:11:14 -07003195 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003196 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003197 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3198 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003199 }
Chris Wilson89749352010-09-12 18:25:19 +01003200
3201 /* XXX some encoders set the crtcinfo, others don't.
3202 * Obviously we need some form of conflict resolution here...
3203 */
3204 if (adjusted_mode->crtc_htotal == 0)
3205 drm_mode_set_crtcinfo(adjusted_mode, 0);
3206
Jesse Barnes79e53942008-11-07 14:24:08 -08003207 return true;
3208}
3209
Jesse Barnese70236a2009-09-21 10:42:27 -07003210static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003211{
Jesse Barnese70236a2009-09-21 10:42:27 -07003212 return 400000;
3213}
Jesse Barnes79e53942008-11-07 14:24:08 -08003214
Jesse Barnese70236a2009-09-21 10:42:27 -07003215static int i915_get_display_clock_speed(struct drm_device *dev)
3216{
3217 return 333000;
3218}
Jesse Barnes79e53942008-11-07 14:24:08 -08003219
Jesse Barnese70236a2009-09-21 10:42:27 -07003220static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3221{
3222 return 200000;
3223}
Jesse Barnes79e53942008-11-07 14:24:08 -08003224
Jesse Barnese70236a2009-09-21 10:42:27 -07003225static int i915gm_get_display_clock_speed(struct drm_device *dev)
3226{
3227 u16 gcfgc = 0;
3228
3229 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3230
3231 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003232 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003233 else {
3234 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3235 case GC_DISPLAY_CLOCK_333_MHZ:
3236 return 333000;
3237 default:
3238 case GC_DISPLAY_CLOCK_190_200_MHZ:
3239 return 190000;
3240 }
3241 }
3242}
Jesse Barnes79e53942008-11-07 14:24:08 -08003243
Jesse Barnese70236a2009-09-21 10:42:27 -07003244static int i865_get_display_clock_speed(struct drm_device *dev)
3245{
3246 return 266000;
3247}
3248
3249static int i855_get_display_clock_speed(struct drm_device *dev)
3250{
3251 u16 hpllcc = 0;
3252 /* Assume that the hardware is in the high speed state. This
3253 * should be the default.
3254 */
3255 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3256 case GC_CLOCK_133_200:
3257 case GC_CLOCK_100_200:
3258 return 200000;
3259 case GC_CLOCK_166_250:
3260 return 250000;
3261 case GC_CLOCK_100_133:
3262 return 133000;
3263 }
3264
3265 /* Shouldn't happen */
3266 return 0;
3267}
3268
3269static int i830_get_display_clock_speed(struct drm_device *dev)
3270{
3271 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003272}
3273
Zhenyu Wang2c072452009-06-05 15:38:42 +08003274struct fdi_m_n {
3275 u32 tu;
3276 u32 gmch_m;
3277 u32 gmch_n;
3278 u32 link_m;
3279 u32 link_n;
3280};
3281
3282static void
3283fdi_reduce_ratio(u32 *num, u32 *den)
3284{
3285 while (*num > 0xffffff || *den > 0xffffff) {
3286 *num >>= 1;
3287 *den >>= 1;
3288 }
3289}
3290
Zhenyu Wang2c072452009-06-05 15:38:42 +08003291static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003292ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3293 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003294{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003295 m_n->tu = 64; /* default size */
3296
Chris Wilson22ed1112010-12-04 01:01:29 +00003297 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3298 m_n->gmch_m = bits_per_pixel * pixel_clock;
3299 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003300 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3301
Chris Wilson22ed1112010-12-04 01:01:29 +00003302 m_n->link_m = pixel_clock;
3303 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003304 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3305}
3306
3307
Shaohua Li7662c8b2009-06-26 11:23:55 +08003308struct intel_watermark_params {
3309 unsigned long fifo_size;
3310 unsigned long max_wm;
3311 unsigned long default_wm;
3312 unsigned long guard_size;
3313 unsigned long cacheline_size;
3314};
3315
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003316/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003317static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003318 PINEVIEW_DISPLAY_FIFO,
3319 PINEVIEW_MAX_WM,
3320 PINEVIEW_DFT_WM,
3321 PINEVIEW_GUARD_WM,
3322 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003323};
Chris Wilsond2102462011-01-24 17:43:27 +00003324static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003325 PINEVIEW_DISPLAY_FIFO,
3326 PINEVIEW_MAX_WM,
3327 PINEVIEW_DFT_HPLLOFF_WM,
3328 PINEVIEW_GUARD_WM,
3329 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003330};
Chris Wilsond2102462011-01-24 17:43:27 +00003331static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003332 PINEVIEW_CURSOR_FIFO,
3333 PINEVIEW_CURSOR_MAX_WM,
3334 PINEVIEW_CURSOR_DFT_WM,
3335 PINEVIEW_CURSOR_GUARD_WM,
3336 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003337};
Chris Wilsond2102462011-01-24 17:43:27 +00003338static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003339 PINEVIEW_CURSOR_FIFO,
3340 PINEVIEW_CURSOR_MAX_WM,
3341 PINEVIEW_CURSOR_DFT_WM,
3342 PINEVIEW_CURSOR_GUARD_WM,
3343 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344};
Chris Wilsond2102462011-01-24 17:43:27 +00003345static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003346 G4X_FIFO_SIZE,
3347 G4X_MAX_WM,
3348 G4X_MAX_WM,
3349 2,
3350 G4X_FIFO_LINE_SIZE,
3351};
Chris Wilsond2102462011-01-24 17:43:27 +00003352static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003353 I965_CURSOR_FIFO,
3354 I965_CURSOR_MAX_WM,
3355 I965_CURSOR_DFT_WM,
3356 2,
3357 G4X_FIFO_LINE_SIZE,
3358};
Chris Wilsond2102462011-01-24 17:43:27 +00003359static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003360 I965_CURSOR_FIFO,
3361 I965_CURSOR_MAX_WM,
3362 I965_CURSOR_DFT_WM,
3363 2,
3364 I915_FIFO_LINE_SIZE,
3365};
Chris Wilsond2102462011-01-24 17:43:27 +00003366static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003367 I945_FIFO_SIZE,
3368 I915_MAX_WM,
3369 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003370 2,
3371 I915_FIFO_LINE_SIZE
3372};
Chris Wilsond2102462011-01-24 17:43:27 +00003373static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003374 I915_FIFO_SIZE,
3375 I915_MAX_WM,
3376 1,
3377 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003378 I915_FIFO_LINE_SIZE
3379};
Chris Wilsond2102462011-01-24 17:43:27 +00003380static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003381 I855GM_FIFO_SIZE,
3382 I915_MAX_WM,
3383 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003384 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003385 I830_FIFO_LINE_SIZE
3386};
Chris Wilsond2102462011-01-24 17:43:27 +00003387static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003388 I830_FIFO_SIZE,
3389 I915_MAX_WM,
3390 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003391 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003392 I830_FIFO_LINE_SIZE
3393};
3394
Chris Wilsond2102462011-01-24 17:43:27 +00003395static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003396 ILK_DISPLAY_FIFO,
3397 ILK_DISPLAY_MAXWM,
3398 ILK_DISPLAY_DFTWM,
3399 2,
3400 ILK_FIFO_LINE_SIZE
3401};
Chris Wilsond2102462011-01-24 17:43:27 +00003402static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003403 ILK_CURSOR_FIFO,
3404 ILK_CURSOR_MAXWM,
3405 ILK_CURSOR_DFTWM,
3406 2,
3407 ILK_FIFO_LINE_SIZE
3408};
Chris Wilsond2102462011-01-24 17:43:27 +00003409static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003410 ILK_DISPLAY_SR_FIFO,
3411 ILK_DISPLAY_MAX_SRWM,
3412 ILK_DISPLAY_DFT_SRWM,
3413 2,
3414 ILK_FIFO_LINE_SIZE
3415};
Chris Wilsond2102462011-01-24 17:43:27 +00003416static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003417 ILK_CURSOR_SR_FIFO,
3418 ILK_CURSOR_MAX_SRWM,
3419 ILK_CURSOR_DFT_SRWM,
3420 2,
3421 ILK_FIFO_LINE_SIZE
3422};
3423
Chris Wilsond2102462011-01-24 17:43:27 +00003424static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003425 SNB_DISPLAY_FIFO,
3426 SNB_DISPLAY_MAXWM,
3427 SNB_DISPLAY_DFTWM,
3428 2,
3429 SNB_FIFO_LINE_SIZE
3430};
Chris Wilsond2102462011-01-24 17:43:27 +00003431static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003432 SNB_CURSOR_FIFO,
3433 SNB_CURSOR_MAXWM,
3434 SNB_CURSOR_DFTWM,
3435 2,
3436 SNB_FIFO_LINE_SIZE
3437};
Chris Wilsond2102462011-01-24 17:43:27 +00003438static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003439 SNB_DISPLAY_SR_FIFO,
3440 SNB_DISPLAY_MAX_SRWM,
3441 SNB_DISPLAY_DFT_SRWM,
3442 2,
3443 SNB_FIFO_LINE_SIZE
3444};
Chris Wilsond2102462011-01-24 17:43:27 +00003445static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003446 SNB_CURSOR_SR_FIFO,
3447 SNB_CURSOR_MAX_SRWM,
3448 SNB_CURSOR_DFT_SRWM,
3449 2,
3450 SNB_FIFO_LINE_SIZE
3451};
3452
3453
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003454/**
3455 * intel_calculate_wm - calculate watermark level
3456 * @clock_in_khz: pixel clock
3457 * @wm: chip FIFO params
3458 * @pixel_size: display pixel size
3459 * @latency_ns: memory latency for the platform
3460 *
3461 * Calculate the watermark level (the level at which the display plane will
3462 * start fetching from memory again). Each chip has a different display
3463 * FIFO size and allocation, so the caller needs to figure that out and pass
3464 * in the correct intel_watermark_params structure.
3465 *
3466 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3467 * on the pixel size. When it reaches the watermark level, it'll start
3468 * fetching FIFO line sized based chunks from memory until the FIFO fills
3469 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3470 * will occur, and a display engine hang could result.
3471 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003472static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003473 const struct intel_watermark_params *wm,
3474 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003475 int pixel_size,
3476 unsigned long latency_ns)
3477{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003478 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003479
Jesse Barnesd6604672009-09-11 12:25:56 -07003480 /*
3481 * Note: we need to make sure we don't overflow for various clock &
3482 * latency values.
3483 * clocks go from a few thousand to several hundred thousand.
3484 * latency is usually a few thousand
3485 */
3486 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3487 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003488 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003489
Zhao Yakui28c97732009-10-09 11:39:41 +08003490 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003491
Chris Wilsond2102462011-01-24 17:43:27 +00003492 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003493
Zhao Yakui28c97732009-10-09 11:39:41 +08003494 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003495
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003496 /* Don't promote wm_size to unsigned... */
3497 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003498 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003499 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003500 wm_size = wm->default_wm;
3501 return wm_size;
3502}
3503
3504struct cxsr_latency {
3505 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003506 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003507 unsigned long fsb_freq;
3508 unsigned long mem_freq;
3509 unsigned long display_sr;
3510 unsigned long display_hpll_disable;
3511 unsigned long cursor_sr;
3512 unsigned long cursor_hpll_disable;
3513};
3514
Chris Wilson403c89f2010-08-04 15:25:31 +01003515static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003516 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3517 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3518 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3519 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3520 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521
Li Peng95534262010-05-18 18:58:44 +08003522 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3523 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3524 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3525 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3526 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003527
Li Peng95534262010-05-18 18:58:44 +08003528 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3529 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3530 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3531 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3532 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003533
Li Peng95534262010-05-18 18:58:44 +08003534 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3535 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3536 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3537 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3538 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003539
Li Peng95534262010-05-18 18:58:44 +08003540 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3541 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3542 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3543 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3544 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003545
Li Peng95534262010-05-18 18:58:44 +08003546 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3547 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3548 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3549 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3550 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003551};
3552
Chris Wilson403c89f2010-08-04 15:25:31 +01003553static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3554 int is_ddr3,
3555 int fsb,
3556 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003557{
Chris Wilson403c89f2010-08-04 15:25:31 +01003558 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003560
3561 if (fsb == 0 || mem == 0)
3562 return NULL;
3563
3564 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3565 latency = &cxsr_latency_table[i];
3566 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003567 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303568 fsb == latency->fsb_freq && mem == latency->mem_freq)
3569 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003570 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303571
Zhao Yakui28c97732009-10-09 11:39:41 +08003572 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303573
3574 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003575}
3576
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003577static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003578{
3579 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580
3581 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003582 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003583}
3584
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003585/*
3586 * Latency for FIFO fetches is dependent on several factors:
3587 * - memory configuration (speed, channels)
3588 * - chipset
3589 * - current MCH state
3590 * It can be fairly high in some situations, so here we assume a fairly
3591 * pessimal value. It's a tradeoff between extra memory fetches (if we
3592 * set this value too high, the FIFO will fetch frequently to stay full)
3593 * and power consumption (set it too low to save power and we might see
3594 * FIFO underruns and display "flicker").
3595 *
3596 * A value of 5us seems to be a good balance; safe for very low end
3597 * platforms but not overly aggressive on lower latency configs.
3598 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003599static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003600
Jesse Barnese70236a2009-09-21 10:42:27 -07003601static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003602{
3603 struct drm_i915_private *dev_priv = dev->dev_private;
3604 uint32_t dsparb = I915_READ(DSPARB);
3605 int size;
3606
Chris Wilson8de9b312010-07-19 19:59:52 +01003607 size = dsparb & 0x7f;
3608 if (plane)
3609 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003610
Zhao Yakui28c97732009-10-09 11:39:41 +08003611 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003613
3614 return size;
3615}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003616
Jesse Barnese70236a2009-09-21 10:42:27 -07003617static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3618{
3619 struct drm_i915_private *dev_priv = dev->dev_private;
3620 uint32_t dsparb = I915_READ(DSPARB);
3621 int size;
3622
Chris Wilson8de9b312010-07-19 19:59:52 +01003623 size = dsparb & 0x1ff;
3624 if (plane)
3625 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003626 size >>= 1; /* Convert to cachelines */
3627
Zhao Yakui28c97732009-10-09 11:39:41 +08003628 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003629 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003630
3631 return size;
3632}
3633
3634static int i845_get_fifo_size(struct drm_device *dev, int plane)
3635{
3636 struct drm_i915_private *dev_priv = dev->dev_private;
3637 uint32_t dsparb = I915_READ(DSPARB);
3638 int size;
3639
3640 size = dsparb & 0x7f;
3641 size >>= 2; /* Convert to cachelines */
3642
Zhao Yakui28c97732009-10-09 11:39:41 +08003643 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003644 plane ? "B" : "A",
3645 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003646
3647 return size;
3648}
3649
3650static int i830_get_fifo_size(struct drm_device *dev, int plane)
3651{
3652 struct drm_i915_private *dev_priv = dev->dev_private;
3653 uint32_t dsparb = I915_READ(DSPARB);
3654 int size;
3655
3656 size = dsparb & 0x7f;
3657 size >>= 1; /* Convert to cachelines */
3658
Zhao Yakui28c97732009-10-09 11:39:41 +08003659 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003660 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003661
3662 return size;
3663}
3664
Chris Wilsond2102462011-01-24 17:43:27 +00003665static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3666{
3667 struct drm_crtc *crtc, *enabled = NULL;
3668
3669 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3670 if (crtc->enabled && crtc->fb) {
3671 if (enabled)
3672 return NULL;
3673 enabled = crtc;
3674 }
3675 }
3676
3677 return enabled;
3678}
3679
3680static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003681{
3682 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003683 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003684 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003685 u32 reg;
3686 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003687
Chris Wilson403c89f2010-08-04 15:25:31 +01003688 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003689 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003690 if (!latency) {
3691 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3692 pineview_disable_cxsr(dev);
3693 return;
3694 }
3695
Chris Wilsond2102462011-01-24 17:43:27 +00003696 crtc = single_enabled_crtc(dev);
3697 if (crtc) {
3698 int clock = crtc->mode.clock;
3699 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003700
3701 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003702 wm = intel_calculate_wm(clock, &pineview_display_wm,
3703 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003704 pixel_size, latency->display_sr);
3705 reg = I915_READ(DSPFW1);
3706 reg &= ~DSPFW_SR_MASK;
3707 reg |= wm << DSPFW_SR_SHIFT;
3708 I915_WRITE(DSPFW1, reg);
3709 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3710
3711 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003712 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3713 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003714 pixel_size, latency->cursor_sr);
3715 reg = I915_READ(DSPFW3);
3716 reg &= ~DSPFW_CURSOR_SR_MASK;
3717 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3718 I915_WRITE(DSPFW3, reg);
3719
3720 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003721 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3722 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003723 pixel_size, latency->display_hpll_disable);
3724 reg = I915_READ(DSPFW3);
3725 reg &= ~DSPFW_HPLL_SR_MASK;
3726 reg |= wm & DSPFW_HPLL_SR_MASK;
3727 I915_WRITE(DSPFW3, reg);
3728
3729 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003730 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3731 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003732 pixel_size, latency->cursor_hpll_disable);
3733 reg = I915_READ(DSPFW3);
3734 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3735 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3736 I915_WRITE(DSPFW3, reg);
3737 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3738
3739 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003740 I915_WRITE(DSPFW3,
3741 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003742 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3743 } else {
3744 pineview_disable_cxsr(dev);
3745 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3746 }
3747}
3748
Chris Wilson417ae142011-01-19 15:04:42 +00003749static bool g4x_compute_wm0(struct drm_device *dev,
3750 int plane,
3751 const struct intel_watermark_params *display,
3752 int display_latency_ns,
3753 const struct intel_watermark_params *cursor,
3754 int cursor_latency_ns,
3755 int *plane_wm,
3756 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003757{
Chris Wilson417ae142011-01-19 15:04:42 +00003758 struct drm_crtc *crtc;
3759 int htotal, hdisplay, clock, pixel_size;
3760 int line_time_us, line_count;
3761 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003762
Chris Wilson417ae142011-01-19 15:04:42 +00003763 crtc = intel_get_crtc_for_plane(dev, plane);
3764 if (crtc->fb == NULL || !crtc->enabled)
3765 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003766
Chris Wilson417ae142011-01-19 15:04:42 +00003767 htotal = crtc->mode.htotal;
3768 hdisplay = crtc->mode.hdisplay;
3769 clock = crtc->mode.clock;
3770 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003771
Chris Wilson417ae142011-01-19 15:04:42 +00003772 /* Use the small buffer method to calculate plane watermark */
3773 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3774 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3775 if (tlb_miss > 0)
3776 entries += tlb_miss;
3777 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3778 *plane_wm = entries + display->guard_size;
3779 if (*plane_wm > (int)display->max_wm)
3780 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003781
Chris Wilson417ae142011-01-19 15:04:42 +00003782 /* Use the large buffer method to calculate cursor watermark */
3783 line_time_us = ((htotal * 1000) / clock);
3784 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3785 entries = line_count * 64 * pixel_size;
3786 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3787 if (tlb_miss > 0)
3788 entries += tlb_miss;
3789 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3790 *cursor_wm = entries + cursor->guard_size;
3791 if (*cursor_wm > (int)cursor->max_wm)
3792 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003793
Chris Wilson417ae142011-01-19 15:04:42 +00003794 return true;
3795}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003796
Chris Wilson417ae142011-01-19 15:04:42 +00003797/*
3798 * Check the wm result.
3799 *
3800 * If any calculated watermark values is larger than the maximum value that
3801 * can be programmed into the associated watermark register, that watermark
3802 * must be disabled.
3803 */
3804static bool g4x_check_srwm(struct drm_device *dev,
3805 int display_wm, int cursor_wm,
3806 const struct intel_watermark_params *display,
3807 const struct intel_watermark_params *cursor)
3808{
3809 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3810 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003811
Chris Wilson417ae142011-01-19 15:04:42 +00003812 if (display_wm > display->max_wm) {
3813 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3814 display_wm, display->max_wm);
3815 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003816 }
3817
Chris Wilson417ae142011-01-19 15:04:42 +00003818 if (cursor_wm > cursor->max_wm) {
3819 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3820 cursor_wm, cursor->max_wm);
3821 return false;
3822 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003823
Chris Wilson417ae142011-01-19 15:04:42 +00003824 if (!(display_wm || cursor_wm)) {
3825 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3826 return false;
3827 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003828
Chris Wilson417ae142011-01-19 15:04:42 +00003829 return true;
3830}
3831
3832static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003833 int plane,
3834 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003835 const struct intel_watermark_params *display,
3836 const struct intel_watermark_params *cursor,
3837 int *display_wm, int *cursor_wm)
3838{
Chris Wilsond2102462011-01-24 17:43:27 +00003839 struct drm_crtc *crtc;
3840 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003841 unsigned long line_time_us;
3842 int line_count, line_size;
3843 int small, large;
3844 int entries;
3845
3846 if (!latency_ns) {
3847 *display_wm = *cursor_wm = 0;
3848 return false;
3849 }
3850
Chris Wilsond2102462011-01-24 17:43:27 +00003851 crtc = intel_get_crtc_for_plane(dev, plane);
3852 hdisplay = crtc->mode.hdisplay;
3853 htotal = crtc->mode.htotal;
3854 clock = crtc->mode.clock;
3855 pixel_size = crtc->fb->bits_per_pixel / 8;
3856
Chris Wilson417ae142011-01-19 15:04:42 +00003857 line_time_us = (htotal * 1000) / clock;
3858 line_count = (latency_ns / line_time_us + 1000) / 1000;
3859 line_size = hdisplay * pixel_size;
3860
3861 /* Use the minimum of the small and large buffer method for primary */
3862 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3863 large = line_count * line_size;
3864
3865 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3866 *display_wm = entries + display->guard_size;
3867
3868 /* calculate the self-refresh watermark for display cursor */
3869 entries = line_count * pixel_size * 64;
3870 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3871 *cursor_wm = entries + cursor->guard_size;
3872
3873 return g4x_check_srwm(dev,
3874 *display_wm, *cursor_wm,
3875 display, cursor);
3876}
3877
Chris Wilsond2102462011-01-24 17:43:27 +00003878static inline bool single_plane_enabled(unsigned int mask)
3879{
3880 return mask && (mask & -mask) == 0;
3881}
3882
3883static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003884{
3885 static const int sr_latency_ns = 12000;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003888 int plane_sr, cursor_sr;
3889 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003890
3891 if (g4x_compute_wm0(dev, 0,
3892 &g4x_wm_info, latency_ns,
3893 &g4x_cursor_wm_info, latency_ns,
3894 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003895 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003896
3897 if (g4x_compute_wm0(dev, 1,
3898 &g4x_wm_info, latency_ns,
3899 &g4x_cursor_wm_info, latency_ns,
3900 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003901 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003902
3903 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003904 if (single_plane_enabled(enabled) &&
3905 g4x_compute_srwm(dev, ffs(enabled) - 1,
3906 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003907 &g4x_wm_info,
3908 &g4x_cursor_wm_info,
3909 &plane_sr, &cursor_sr))
3910 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3911 else
3912 I915_WRITE(FW_BLC_SELF,
3913 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3914
Chris Wilson308977a2011-02-02 10:41:20 +00003915 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3916 planea_wm, cursora_wm,
3917 planeb_wm, cursorb_wm,
3918 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003919
3920 I915_WRITE(DSPFW1,
3921 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003922 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003923 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3924 planea_wm);
3925 I915_WRITE(DSPFW2,
3926 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003927 (cursora_wm << DSPFW_CURSORA_SHIFT));
3928 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003929 I915_WRITE(DSPFW3,
3930 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003931 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003932}
3933
Chris Wilsond2102462011-01-24 17:43:27 +00003934static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003935{
3936 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003937 struct drm_crtc *crtc;
3938 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003939 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003940
Jesse Barnes1dc75462009-10-19 10:08:17 +09003941 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003942 crtc = single_enabled_crtc(dev);
3943 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003944 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003945 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003946 int clock = crtc->mode.clock;
3947 int htotal = crtc->mode.htotal;
3948 int hdisplay = crtc->mode.hdisplay;
3949 int pixel_size = crtc->fb->bits_per_pixel / 8;
3950 unsigned long line_time_us;
3951 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003952
Chris Wilsond2102462011-01-24 17:43:27 +00003953 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003954
3955 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003956 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3957 pixel_size * hdisplay;
3958 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003959 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003960 if (srwm < 0)
3961 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003962 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003963 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3964 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003965
Chris Wilsond2102462011-01-24 17:43:27 +00003966 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003968 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003969 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003970 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003971 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003972
3973 if (cursor_sr > i965_cursor_wm_info.max_wm)
3974 cursor_sr = i965_cursor_wm_info.max_wm;
3975
3976 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3977 "cursor %d\n", srwm, cursor_sr);
3978
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003979 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003980 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303981 } else {
3982 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003983 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003984 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3985 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003986 }
3987
3988 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3989 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003990
3991 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003992 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3993 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003994 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003995 /* update cursor SR watermark */
3996 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003997}
3998
Chris Wilsond2102462011-01-24 17:43:27 +00003999static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004000{
4001 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004002 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004003 uint32_t fwater_lo;
4004 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004005 int cwm, srwm = 1;
4006 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004007 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004008 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004009
Chris Wilson72557b42011-01-31 10:29:55 +00004010 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004011 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004012 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004013 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004014 else
Chris Wilsond2102462011-01-24 17:43:27 +00004015 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004016
Chris Wilsond2102462011-01-24 17:43:27 +00004017 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4018 crtc = intel_get_crtc_for_plane(dev, 0);
4019 if (crtc->enabled && crtc->fb) {
4020 planea_wm = intel_calculate_wm(crtc->mode.clock,
4021 wm_info, fifo_size,
4022 crtc->fb->bits_per_pixel / 8,
4023 latency_ns);
4024 enabled = crtc;
4025 } else
4026 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004027
Chris Wilsond2102462011-01-24 17:43:27 +00004028 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4029 crtc = intel_get_crtc_for_plane(dev, 1);
4030 if (crtc->enabled && crtc->fb) {
4031 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4032 wm_info, fifo_size,
4033 crtc->fb->bits_per_pixel / 8,
4034 latency_ns);
4035 if (enabled == NULL)
4036 enabled = crtc;
4037 else
4038 enabled = NULL;
4039 } else
4040 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004041
Zhao Yakui28c97732009-10-09 11:39:41 +08004042 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004043
4044 /*
4045 * Overlay gets an aggressive default since video jitter is bad.
4046 */
4047 cwm = 2;
4048
Alexander Lam18b21902011-01-03 13:28:56 -05004049 /* Play safe and disable self-refresh before adjusting watermarks. */
4050 if (IS_I945G(dev) || IS_I945GM(dev))
4051 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4052 else if (IS_I915GM(dev))
4053 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4054
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004055 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004056 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004057 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004058 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004059 int clock = enabled->mode.clock;
4060 int htotal = enabled->mode.htotal;
4061 int hdisplay = enabled->mode.hdisplay;
4062 int pixel_size = enabled->fb->bits_per_pixel / 8;
4063 unsigned long line_time_us;
4064 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004065
Chris Wilsond2102462011-01-24 17:43:27 +00004066 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004067
4068 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004069 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4070 pixel_size * hdisplay;
4071 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4072 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4073 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004074 if (srwm < 0)
4075 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004076
4077 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004078 I915_WRITE(FW_BLC_SELF,
4079 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4080 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004081 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004082 }
4083
Zhao Yakui28c97732009-10-09 11:39:41 +08004084 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004086
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004087 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4088 fwater_hi = (cwm & 0x1f);
4089
4090 /* Set request length to 8 cachelines per fetch */
4091 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4092 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004093
4094 I915_WRITE(FW_BLC, fwater_lo);
4095 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004096
Chris Wilsond2102462011-01-24 17:43:27 +00004097 if (HAS_FW_BLC(dev)) {
4098 if (enabled) {
4099 if (IS_I945G(dev) || IS_I945GM(dev))
4100 I915_WRITE(FW_BLC_SELF,
4101 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4102 else if (IS_I915GM(dev))
4103 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4104 DRM_DEBUG_KMS("memory self refresh enabled\n");
4105 } else
4106 DRM_DEBUG_KMS("memory self refresh disabled\n");
4107 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004108}
4109
Chris Wilsond2102462011-01-24 17:43:27 +00004110static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004111{
4112 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004113 struct drm_crtc *crtc;
4114 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004115 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004116
Chris Wilsond2102462011-01-24 17:43:27 +00004117 crtc = single_enabled_crtc(dev);
4118 if (crtc == NULL)
4119 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004120
Chris Wilsond2102462011-01-24 17:43:27 +00004121 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4122 dev_priv->display.get_fifo_size(dev, 0),
4123 crtc->fb->bits_per_pixel / 8,
4124 latency_ns);
4125 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004126 fwater_lo |= (3<<8) | planea_wm;
4127
Zhao Yakui28c97732009-10-09 11:39:41 +08004128 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004129
4130 I915_WRITE(FW_BLC, fwater_lo);
4131}
4132
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004133#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004134#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004135
Chris Wilson4ed765f2010-09-11 10:46:47 +01004136static bool ironlake_compute_wm0(struct drm_device *dev,
4137 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08004138 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004139 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08004140 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004141 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01004142 int *plane_wm,
4143 int *cursor_wm)
4144{
4145 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00004146 int htotal, hdisplay, clock, pixel_size;
4147 int line_time_us, line_count;
4148 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004149
4150 crtc = intel_get_crtc_for_pipe(dev, pipe);
4151 if (crtc->fb == NULL || !crtc->enabled)
4152 return false;
4153
4154 htotal = crtc->mode.htotal;
4155 hdisplay = crtc->mode.hdisplay;
4156 clock = crtc->mode.clock;
4157 pixel_size = crtc->fb->bits_per_pixel / 8;
4158
4159 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004160 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00004161 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4162 if (tlb_miss > 0)
4163 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004164 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4165 *plane_wm = entries + display->guard_size;
4166 if (*plane_wm > (int)display->max_wm)
4167 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004168
4169 /* Use the large buffer method to calculate cursor watermark */
4170 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004171 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004172 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00004173 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4174 if (tlb_miss > 0)
4175 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004176 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4177 *cursor_wm = entries + cursor->guard_size;
4178 if (*cursor_wm > (int)cursor->max_wm)
4179 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004180
4181 return true;
4182}
4183
Jesse Barnesb79d4992010-12-21 13:10:23 -08004184/*
4185 * Check the wm result.
4186 *
4187 * If any calculated watermark values is larger than the maximum value that
4188 * can be programmed into the associated watermark register, that watermark
4189 * must be disabled.
4190 */
4191static bool ironlake_check_srwm(struct drm_device *dev, int level,
4192 int fbc_wm, int display_wm, int cursor_wm,
4193 const struct intel_watermark_params *display,
4194 const struct intel_watermark_params *cursor)
4195{
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197
4198 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4199 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4200
4201 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4202 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4203 fbc_wm, SNB_FBC_MAX_SRWM, level);
4204
4205 /* fbc has it's own way to disable FBC WM */
4206 I915_WRITE(DISP_ARB_CTL,
4207 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4208 return false;
4209 }
4210
4211 if (display_wm > display->max_wm) {
4212 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4213 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4214 return false;
4215 }
4216
4217 if (cursor_wm > cursor->max_wm) {
4218 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4219 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4220 return false;
4221 }
4222
4223 if (!(fbc_wm || display_wm || cursor_wm)) {
4224 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4225 return false;
4226 }
4227
4228 return true;
4229}
4230
4231/*
4232 * Compute watermark values of WM[1-3],
4233 */
Chris Wilsond2102462011-01-24 17:43:27 +00004234static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4235 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004236 const struct intel_watermark_params *display,
4237 const struct intel_watermark_params *cursor,
4238 int *fbc_wm, int *display_wm, int *cursor_wm)
4239{
Chris Wilsond2102462011-01-24 17:43:27 +00004240 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004241 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004242 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004243 int line_count, line_size;
4244 int small, large;
4245 int entries;
4246
4247 if (!latency_ns) {
4248 *fbc_wm = *display_wm = *cursor_wm = 0;
4249 return false;
4250 }
4251
Chris Wilsond2102462011-01-24 17:43:27 +00004252 crtc = intel_get_crtc_for_plane(dev, plane);
4253 hdisplay = crtc->mode.hdisplay;
4254 htotal = crtc->mode.htotal;
4255 clock = crtc->mode.clock;
4256 pixel_size = crtc->fb->bits_per_pixel / 8;
4257
Jesse Barnesb79d4992010-12-21 13:10:23 -08004258 line_time_us = (htotal * 1000) / clock;
4259 line_count = (latency_ns / line_time_us + 1000) / 1000;
4260 line_size = hdisplay * pixel_size;
4261
4262 /* Use the minimum of the small and large buffer method for primary */
4263 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4264 large = line_count * line_size;
4265
4266 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4267 *display_wm = entries + display->guard_size;
4268
4269 /*
4270 * Spec says:
4271 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4272 */
4273 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4274
4275 /* calculate the self-refresh watermark for display cursor */
4276 entries = line_count * pixel_size * 64;
4277 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4278 *cursor_wm = entries + cursor->guard_size;
4279
4280 return ironlake_check_srwm(dev, level,
4281 *fbc_wm, *display_wm, *cursor_wm,
4282 display, cursor);
4283}
4284
Chris Wilsond2102462011-01-24 17:43:27 +00004285static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004286{
4287 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004288 int fbc_wm, plane_wm, cursor_wm;
4289 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004290
Chris Wilson4ed765f2010-09-11 10:46:47 +01004291 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08004292 if (ironlake_compute_wm0(dev, 0,
4293 &ironlake_display_wm_info,
4294 ILK_LP0_PLANE_LATENCY,
4295 &ironlake_cursor_wm_info,
4296 ILK_LP0_CURSOR_LATENCY,
4297 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004298 I915_WRITE(WM0_PIPEA_ILK,
4299 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4300 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4301 " plane %d, " "cursor: %d\n",
4302 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004303 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004304 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004305
Yuanhan Liu13982612010-12-15 15:42:31 +08004306 if (ironlake_compute_wm0(dev, 1,
4307 &ironlake_display_wm_info,
4308 ILK_LP0_PLANE_LATENCY,
4309 &ironlake_cursor_wm_info,
4310 ILK_LP0_CURSOR_LATENCY,
4311 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004312 I915_WRITE(WM0_PIPEB_ILK,
4313 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4314 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4315 " plane %d, cursor: %d\n",
4316 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004317 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004318 }
4319
4320 /*
4321 * Calculate and update the self-refresh watermark only when one
4322 * display plane is used.
4323 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004324 I915_WRITE(WM3_LP_ILK, 0);
4325 I915_WRITE(WM2_LP_ILK, 0);
4326 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004327
Chris Wilsond2102462011-01-24 17:43:27 +00004328 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004329 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004330 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004331
Jesse Barnesb79d4992010-12-21 13:10:23 -08004332 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004333 if (!ironlake_compute_srwm(dev, 1, enabled,
4334 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004335 &ironlake_display_srwm_info,
4336 &ironlake_cursor_srwm_info,
4337 &fbc_wm, &plane_wm, &cursor_wm))
4338 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004339
Jesse Barnesb79d4992010-12-21 13:10:23 -08004340 I915_WRITE(WM1_LP_ILK,
4341 WM1_LP_SR_EN |
4342 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4343 (fbc_wm << WM1_LP_FBC_SHIFT) |
4344 (plane_wm << WM1_LP_SR_SHIFT) |
4345 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004346
Jesse Barnesb79d4992010-12-21 13:10:23 -08004347 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004348 if (!ironlake_compute_srwm(dev, 2, enabled,
4349 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004350 &ironlake_display_srwm_info,
4351 &ironlake_cursor_srwm_info,
4352 &fbc_wm, &plane_wm, &cursor_wm))
4353 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004354
Jesse Barnesb79d4992010-12-21 13:10:23 -08004355 I915_WRITE(WM2_LP_ILK,
4356 WM2_LP_EN |
4357 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4358 (fbc_wm << WM1_LP_FBC_SHIFT) |
4359 (plane_wm << WM1_LP_SR_SHIFT) |
4360 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004361
4362 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004363 * WM3 is unsupported on ILK, probably because we don't have latency
4364 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004365 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004366}
4367
Chris Wilsond2102462011-01-24 17:43:27 +00004368static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004369{
4370 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004371 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004372 int fbc_wm, plane_wm, cursor_wm;
4373 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004374
4375 enabled = 0;
4376 if (ironlake_compute_wm0(dev, 0,
4377 &sandybridge_display_wm_info, latency,
4378 &sandybridge_cursor_wm_info, latency,
4379 &plane_wm, &cursor_wm)) {
4380 I915_WRITE(WM0_PIPEA_ILK,
4381 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4382 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4383 " plane %d, " "cursor: %d\n",
4384 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004385 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004386 }
4387
4388 if (ironlake_compute_wm0(dev, 1,
4389 &sandybridge_display_wm_info, latency,
4390 &sandybridge_cursor_wm_info, latency,
4391 &plane_wm, &cursor_wm)) {
4392 I915_WRITE(WM0_PIPEB_ILK,
4393 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4394 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4395 " plane %d, cursor: %d\n",
4396 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004397 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004398 }
4399
4400 /*
4401 * Calculate and update the self-refresh watermark only when one
4402 * display plane is used.
4403 *
4404 * SNB support 3 levels of watermark.
4405 *
4406 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4407 * and disabled in the descending order
4408 *
4409 */
4410 I915_WRITE(WM3_LP_ILK, 0);
4411 I915_WRITE(WM2_LP_ILK, 0);
4412 I915_WRITE(WM1_LP_ILK, 0);
4413
Chris Wilsond2102462011-01-24 17:43:27 +00004414 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004415 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004416 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004417
4418 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004419 if (!ironlake_compute_srwm(dev, 1, enabled,
4420 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004421 &sandybridge_display_srwm_info,
4422 &sandybridge_cursor_srwm_info,
4423 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004424 return;
4425
4426 I915_WRITE(WM1_LP_ILK,
4427 WM1_LP_SR_EN |
4428 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4429 (fbc_wm << WM1_LP_FBC_SHIFT) |
4430 (plane_wm << WM1_LP_SR_SHIFT) |
4431 cursor_wm);
4432
4433 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004434 if (!ironlake_compute_srwm(dev, 2, enabled,
4435 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004436 &sandybridge_display_srwm_info,
4437 &sandybridge_cursor_srwm_info,
4438 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004439 return;
4440
4441 I915_WRITE(WM2_LP_ILK,
4442 WM2_LP_EN |
4443 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4444 (fbc_wm << WM1_LP_FBC_SHIFT) |
4445 (plane_wm << WM1_LP_SR_SHIFT) |
4446 cursor_wm);
4447
4448 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004449 if (!ironlake_compute_srwm(dev, 3, enabled,
4450 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004451 &sandybridge_display_srwm_info,
4452 &sandybridge_cursor_srwm_info,
4453 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004454 return;
4455
4456 I915_WRITE(WM3_LP_ILK,
4457 WM3_LP_EN |
4458 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4459 (fbc_wm << WM1_LP_FBC_SHIFT) |
4460 (plane_wm << WM1_LP_SR_SHIFT) |
4461 cursor_wm);
4462}
4463
Shaohua Li7662c8b2009-06-26 11:23:55 +08004464/**
4465 * intel_update_watermarks - update FIFO watermark values based on current modes
4466 *
4467 * Calculate watermark values for the various WM regs based on current mode
4468 * and plane configuration.
4469 *
4470 * There are several cases to deal with here:
4471 * - normal (i.e. non-self-refresh)
4472 * - self-refresh (SR) mode
4473 * - lines are large relative to FIFO size (buffer can hold up to 2)
4474 * - lines are small relative to FIFO size (buffer can hold more than 2
4475 * lines), so need to account for TLB latency
4476 *
4477 * The normal calculation is:
4478 * watermark = dotclock * bytes per pixel * latency
4479 * where latency is platform & configuration dependent (we assume pessimal
4480 * values here).
4481 *
4482 * The SR calculation is:
4483 * watermark = (trunc(latency/line time)+1) * surface width *
4484 * bytes per pixel
4485 * where
4486 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004487 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004488 * and latency is assumed to be high, as above.
4489 *
4490 * The final value programmed to the register should always be rounded up,
4491 * and include an extra 2 entries to account for clock crossings.
4492 *
4493 * We don't use the sprite, so we can ignore that. And on Crestline we have
4494 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004495 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004496static void intel_update_watermarks(struct drm_device *dev)
4497{
Jesse Barnese70236a2009-09-21 10:42:27 -07004498 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004499
Chris Wilsond2102462011-01-24 17:43:27 +00004500 if (dev_priv->display.update_wm)
4501 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004502}
4503
Chris Wilsona7615032011-01-12 17:04:08 +00004504static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4505{
4506 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4507}
4508
Jesse Barnesdcbe6f22011-02-04 13:57:30 -08004509static void intel_update_dref(struct drm_i915_private *dev_priv)
4510{
4511 struct drm_device *dev = dev_priv->dev;
4512 struct drm_mode_config *mode_config = &dev->mode_config;
4513 struct intel_encoder *encoder;
4514 struct drm_crtc *crtc;
4515 u32 temp;
4516 bool lvds_on = false, edp_on = false, pch_edp_on = false, other_on = false;
4517
4518 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4519 crtc = encoder->base.crtc;
4520
4521 if (!crtc || !crtc->enabled)
4522 continue;
4523
4524 switch (encoder->type) {
4525 case INTEL_OUTPUT_LVDS:
4526 lvds_on = true;
4527 break;
4528 case INTEL_OUTPUT_EDP:
4529 edp_on = true;
4530 if (!pch_edp_on)
4531 pch_edp_on = intel_encoder_is_pch_edp(&encoder->base);
4532 break;
4533 default:
4534 other_on = true;
4535 break;
4536 }
4537 }
4538
4539 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4540
4541 temp = I915_READ(PCH_DREF_CONTROL);
4542
4543 /* First clear the current state for output switching */
4544 temp &= ~DREF_SSC1_ENABLE;
4545 temp &= ~DREF_SSC4_ENABLE;
4546 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
4547 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4548 temp &= ~DREF_SSC_SOURCE_MASK;
4549 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4550 I915_WRITE(PCH_DREF_CONTROL, temp);
4551
4552 POSTING_READ(PCH_DREF_CONTROL);
4553 udelay(200);
4554
4555 if ((lvds_on || edp_on) && intel_panel_use_ssc(dev_priv)) {
4556 temp |= DREF_SSC_SOURCE_ENABLE;
4557 if (edp_on) {
4558 if (!pch_edp_on) {
4559 /* Enable CPU source on CPU attached eDP */
4560 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4561 } else {
4562 /* Enable SSC on PCH eDP if needed */
4563 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4564 }
4565 I915_WRITE(PCH_DREF_CONTROL, temp);
4566 }
4567 if (!dev_priv->display_clock_mode)
4568 temp |= DREF_SSC1_ENABLE;
4569 }
4570
4571 if (other_on && dev_priv->display_clock_mode)
4572 temp |= DREF_NONSPREAD_CK505_ENABLE;
4573 else if (other_on) {
4574 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4575 if (edp_on && !pch_edp_on)
4576 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4577 }
4578
4579 I915_WRITE(PCH_DREF_CONTROL, temp);
4580 POSTING_READ(PCH_DREF_CONTROL);
4581 udelay(200);
4582}
4583
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004584static int intel_crtc_mode_set(struct drm_crtc *crtc,
4585 struct drm_display_mode *mode,
4586 struct drm_display_mode *adjusted_mode,
4587 int x, int y,
4588 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004589{
4590 struct drm_device *dev = crtc->dev;
4591 struct drm_i915_private *dev_priv = dev->dev_private;
4592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4593 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004594 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004595 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004596 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004597 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004598 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004599 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004600 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004601 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004602 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004603 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004604 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004605 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004606 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004607 u32 reg, temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004608 u32 lvds_sync = 0;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004609 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004610
4611 drm_vblank_pre_modeset(dev, pipe);
4612
Chris Wilson5eddb702010-09-11 13:48:45 +01004613 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4614 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004615 continue;
4616
Chris Wilson5eddb702010-09-11 13:48:45 +01004617 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004618 case INTEL_OUTPUT_LVDS:
4619 is_lvds = true;
4620 break;
4621 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004622 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004623 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004624 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004625 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004626 break;
4627 case INTEL_OUTPUT_DVO:
4628 is_dvo = true;
4629 break;
4630 case INTEL_OUTPUT_TVOUT:
4631 is_tv = true;
4632 break;
4633 case INTEL_OUTPUT_ANALOG:
4634 is_crt = true;
4635 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004636 case INTEL_OUTPUT_DISPLAYPORT:
4637 is_dp = true;
4638 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004639 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004640 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004641 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004642 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004643
Eric Anholtc751ce42010-03-25 11:48:48 -07004644 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004645 }
4646
Chris Wilsona7615032011-01-12 17:04:08 +00004647 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004648 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004649 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004650 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004651 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004653 if (HAS_PCH_SPLIT(dev) &&
4654 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004655 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004656 } else {
4657 refclk = 48000;
4658 }
4659
Ma Lingd4906092009-03-18 20:13:27 +08004660 /*
4661 * Returns a set of divisors for the desired target clock with the given
4662 * refclk, or FALSE. The returned values represent the clock equation:
4663 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4664 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004665 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004666 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004667 if (!ok) {
4668 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004669 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004670 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004671 }
4672
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004673 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004674 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004675
Zhao Yakuiddc90032010-01-06 22:05:56 +08004676 if (is_lvds && dev_priv->lvds_downclock_avail) {
4677 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004678 dev_priv->lvds_downclock,
4679 refclk,
4680 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004681 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4682 /*
4683 * If the different P is found, it means that we can't
4684 * switch the display clock by using the FP0/FP1.
4685 * In such case we will disable the LVDS downclock
4686 * feature.
4687 */
4688 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004689 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004690 has_reduced_clock = 0;
4691 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004692 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004693 /* SDVO TV has fixed PLL values depend on its clock range,
4694 this mirrors vbios setting. */
4695 if (is_sdvo && is_tv) {
4696 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004697 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004698 clock.p1 = 2;
4699 clock.p2 = 10;
4700 clock.n = 3;
4701 clock.m1 = 16;
4702 clock.m2 = 8;
4703 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004704 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004705 clock.p1 = 1;
4706 clock.p2 = 10;
4707 clock.n = 6;
4708 clock.m1 = 12;
4709 clock.m2 = 8;
4710 }
4711 }
4712
Zhenyu Wang2c072452009-06-05 15:38:42 +08004713 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004714 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004715 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004716 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004717 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004718 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004719 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004720 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004721 intel_edp_link_config(has_edp_encoder,
4722 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004723 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004724 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004725 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004726 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004727 target_clock = mode->clock;
4728 else
4729 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004730
4731 /* FDI is a binary signal running at ~2.7GHz, encoding
4732 * each output octet as 10 bits. The actual frequency
4733 * is stored as a divider into a 100MHz clock, and the
4734 * mode pixel clock is stored in units of 1KHz.
4735 * Hence the bw of each lane in terms of the mode signal
4736 * is:
4737 */
4738 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004739 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004740
4741 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004742 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004743 temp &= ~PIPE_BPC_MASK;
4744 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004745 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004746 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004747 temp |= PIPE_8BPC;
4748 else
4749 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004750 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004751 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004752 case 8:
4753 temp |= PIPE_8BPC;
4754 break;
4755 case 10:
4756 temp |= PIPE_10BPC;
4757 break;
4758 case 6:
4759 temp |= PIPE_6BPC;
4760 break;
4761 case 12:
4762 temp |= PIPE_12BPC;
4763 break;
4764 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004765 } else
4766 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004767 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004768
4769 switch (temp & PIPE_BPC_MASK) {
4770 case PIPE_8BPC:
4771 bpp = 24;
4772 break;
4773 case PIPE_10BPC:
4774 bpp = 30;
4775 break;
4776 case PIPE_6BPC:
4777 bpp = 18;
4778 break;
4779 case PIPE_12BPC:
4780 bpp = 36;
4781 break;
4782 default:
4783 DRM_ERROR("unknown pipe bpc value\n");
4784 bpp = 24;
4785 }
4786
Adam Jackson77ffb592010-04-12 11:38:44 -04004787 if (!lane) {
4788 /*
4789 * Account for spread spectrum to avoid
4790 * oversubscribing the link. Max center spread
4791 * is 2.5%; use 5% for safety's sake.
4792 */
4793 u32 bps = target_clock * bpp * 21 / 20;
4794 lane = bps / (link_bw * 8) + 1;
4795 }
4796
4797 intel_crtc->fdi_lanes = lane;
4798
Chris Wilson49078f72010-12-04 07:45:57 +00004799 if (pixel_multiplier > 1)
4800 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004801 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004802 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004803
Zhenyu Wangc038e512009-10-19 15:43:48 +08004804 /* Ironlake: try to setup display ref clock before DPLL
4805 * enabling. This is only under driver's control after
4806 * PCH B stepping, previous chipset stepping should be
4807 * ignoring this setting.
4808 */
Jesse Barnesdcbe6f22011-02-04 13:57:30 -08004809 if (HAS_PCH_SPLIT(dev))
4810 intel_update_dref(dev_priv);
Zhenyu Wangc038e512009-10-19 15:43:48 +08004811
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004812 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004813 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004814 if (has_reduced_clock)
4815 fp2 = (1 << reduced_clock.n) << 16 |
4816 reduced_clock.m1 << 8 | reduced_clock.m2;
4817 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004818 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004819 if (has_reduced_clock)
4820 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4821 reduced_clock.m2;
4822 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004823
Chris Wilsonc1858122010-12-03 21:35:48 +00004824 /* Enable autotuning of the PLL clock (if permissible) */
4825 if (HAS_PCH_SPLIT(dev)) {
4826 int factor = 21;
4827
4828 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004829 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004830 dev_priv->lvds_ssc_freq == 100) ||
4831 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4832 factor = 25;
4833 } else if (is_sdvo && is_tv)
4834 factor = 20;
4835
4836 if (clock.m1 < factor * clock.n)
4837 fp |= FP_CB_TUNE;
4838 }
4839
Chris Wilson5eddb702010-09-11 13:48:45 +01004840 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004841 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004842 dpll = DPLL_VGA_MODE_DIS;
4843
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004844 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004845 if (is_lvds)
4846 dpll |= DPLLB_MODE_LVDS;
4847 else
4848 dpll |= DPLLB_MODE_DAC_SERIAL;
4849 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004850 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4851 if (pixel_multiplier > 1) {
4852 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4853 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4854 else if (HAS_PCH_SPLIT(dev))
4855 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4856 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004857 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004858 }
Jesse Barnes83240122010-10-07 16:01:18 -07004859 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004860 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004861
4862 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004863 if (IS_PINEVIEW(dev))
4864 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004865 else {
Shaohua Li21778322009-02-23 15:19:16 +08004866 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004867 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004868 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004869 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004870 if (IS_G4X(dev) && has_reduced_clock)
4871 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004872 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004873 switch (clock.p2) {
4874 case 5:
4875 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4876 break;
4877 case 7:
4878 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4879 break;
4880 case 10:
4881 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4882 break;
4883 case 14:
4884 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4885 break;
4886 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004887 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004888 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4889 } else {
4890 if (is_lvds) {
4891 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4892 } else {
4893 if (clock.p1 == 2)
4894 dpll |= PLL_P1_DIVIDE_BY_TWO;
4895 else
4896 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4897 if (clock.p2 == 4)
4898 dpll |= PLL_P2_DIVIDE_BY_4;
4899 }
4900 }
4901
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004902 if (is_sdvo && is_tv)
4903 dpll |= PLL_REF_INPUT_TVCLKINBC;
4904 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004905 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004906 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004907 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004908 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004909 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004910 else
4911 dpll |= PLL_REF_INPUT_DREFCLK;
4912
4913 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004914 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004915
4916 /* Set up the display plane register */
4917 dspcntr = DISPPLANE_GAMMA_ENABLE;
4918
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004919 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004920 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004921 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004922 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004923 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004924 else
4925 dspcntr |= DISPPLANE_SEL_PIPE_B;
4926 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004927
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004928 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004929 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4930 * core speed.
4931 *
4932 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4933 * pipe == 0 check?
4934 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004935 if (mode->clock >
4936 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004937 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004938 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004939 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004940 }
4941
Jesse Barnesb24e7172011-01-04 15:09:30 -08004942 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004943 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004944
Zhao Yakui28c97732009-10-09 11:39:41 +08004945 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004946 drm_mode_debug_printmodeline(mode);
4947
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004948 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004949 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004950 fp_reg = PCH_FP0(pipe);
4951 dpll_reg = PCH_DPLL(pipe);
4952 } else {
4953 fp_reg = FP0(pipe);
4954 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004955 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004956
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004957 /* PCH eDP needs FDI, but CPU eDP does not */
4958 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004959 I915_WRITE(fp_reg, fp);
4960 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004961
4962 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004963 udelay(150);
4964 }
4965
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004966 /* enable transcoder DPLL */
4967 if (HAS_PCH_CPT(dev)) {
4968 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004969 switch (pipe) {
4970 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01004971 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004972 break;
4973 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01004974 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004975 break;
4976 case 2:
4977 /* FIXME: manage transcoder PLLs? */
4978 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
4979 break;
4980 default:
4981 BUG();
4982 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004983 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004984
4985 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004986 udelay(150);
4987 }
4988
Jesse Barnes79e53942008-11-07 14:24:08 -08004989 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4990 * This is an exception to the general rule that mode_set doesn't turn
4991 * things on.
4992 */
4993 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004994 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004995 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004996 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004997
Chris Wilson5eddb702010-09-11 13:48:45 +01004998 temp = I915_READ(reg);
4999 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005000 if (pipe == 1) {
5001 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005002 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005003 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005004 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005005 } else {
5006 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005007 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005008 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005009 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005010 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005011 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005012 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005013 /* Set the B0-B3 data pairs corresponding to whether we're going to
5014 * set the DPLLs for dual-channel mode or not.
5015 */
5016 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005017 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005018 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005019 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005020
5021 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5022 * appropriately here, but we need to look more thoroughly into how
5023 * panels behave in the two modes.
5024 */
Jesse Barnes434ed092010-09-07 14:48:06 -07005025 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005026 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07005027 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01005028 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07005029 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005030 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08005031 }
Bryan Freedaa9b5002011-01-12 13:43:19 -08005032 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5033 lvds_sync |= LVDS_HSYNC_POLARITY;
5034 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5035 lvds_sync |= LVDS_VSYNC_POLARITY;
5036 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5037 != lvds_sync) {
5038 char flags[2] = "-+";
5039 DRM_INFO("Changing LVDS panel from "
5040 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5041 flags[!(temp & LVDS_HSYNC_POLARITY)],
5042 flags[!(temp & LVDS_VSYNC_POLARITY)],
5043 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5044 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5045 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5046 temp |= lvds_sync;
5047 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005048 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005050
5051 /* set the dithering flag and clear for anything other than a panel. */
5052 if (HAS_PCH_SPLIT(dev)) {
5053 pipeconf &= ~PIPECONF_DITHER_EN;
5054 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5055 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5056 pipeconf |= PIPECONF_DITHER_EN;
5057 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5058 }
5059 }
5060
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005061 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005062 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005063 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005064 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005065 I915_WRITE(TRANSDATA_M1(pipe), 0);
5066 I915_WRITE(TRANSDATA_N1(pipe), 0);
5067 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5068 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005070
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005071 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005072 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005073
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005074 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01005075 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005076 udelay(150);
5077
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005078 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005079 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08005080 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005081 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5082 if (temp > 1)
5083 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01005084 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005085 temp = 0;
5086 }
5087 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005088 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00005089 /* The pixel multiplier can only be updated once the
5090 * DPLL is enabled and the clocks are stable.
5091 *
5092 * So write it again.
5093 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005094 I915_WRITE(dpll_reg, dpll);
5095 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005096 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005097
Chris Wilson5eddb702010-09-11 13:48:45 +01005098 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005099 if (is_lvds && has_reduced_clock && i915_powersave) {
5100 I915_WRITE(fp_reg + 4, fp2);
5101 intel_crtc->lowfreq_avail = true;
5102 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005103 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005104 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5105 }
5106 } else {
5107 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005108 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005109 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005110 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5111 }
5112 }
5113
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005114 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5115 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5116 /* the chip adds 2 halflines automatically */
5117 adjusted_mode->crtc_vdisplay -= 1;
5118 adjusted_mode->crtc_vtotal -= 1;
5119 adjusted_mode->crtc_vblank_start -= 1;
5120 adjusted_mode->crtc_vblank_end -= 1;
5121 adjusted_mode->crtc_vsync_end -= 1;
5122 adjusted_mode->crtc_vsync_start -= 1;
5123 } else
5124 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5125
Chris Wilson5eddb702010-09-11 13:48:45 +01005126 I915_WRITE(HTOTAL(pipe),
5127 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005128 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005129 I915_WRITE(HBLANK(pipe),
5130 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005131 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005132 I915_WRITE(HSYNC(pipe),
5133 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005134 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005135
5136 I915_WRITE(VTOTAL(pipe),
5137 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005138 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005139 I915_WRITE(VBLANK(pipe),
5140 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005141 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005142 I915_WRITE(VSYNC(pipe),
5143 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005144 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005145
5146 /* pipesrc and dspsize control the size that is scaled from,
5147 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005148 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005149 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005150 I915_WRITE(DSPSIZE(plane),
5151 ((mode->vdisplay - 1) << 16) |
5152 (mode->hdisplay - 1));
5153 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005154 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005155 I915_WRITE(PIPESRC(pipe),
5156 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005157
Eric Anholtbad720f2009-10-22 16:11:14 -07005158 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005159 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5160 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5161 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5162 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005163
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005164 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005165 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005166 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005167 }
5168
Chris Wilson5eddb702010-09-11 13:48:45 +01005169 I915_WRITE(PIPECONF(pipe), pipeconf);
5170 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08005171 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08005172 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08005173
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005174 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005175
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005176 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005177 /* enable address swizzle for tiling buffer */
5178 temp = I915_READ(DISP_ARB_CTL);
5179 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5180 }
5181
Chris Wilson5eddb702010-09-11 13:48:45 +01005182 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005183 POSTING_READ(DSPCNTR(plane));
5184 if (!HAS_PCH_SPLIT(dev))
5185 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005186
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005187 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005188
5189 intel_update_watermarks(dev);
5190
Jesse Barnes79e53942008-11-07 14:24:08 -08005191 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005192
Chris Wilson1f803ee2009-06-06 09:45:59 +01005193 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005194}
5195
5196/** Loads the palette/gamma unit for the CRTC with the prepared values */
5197void intel_crtc_load_lut(struct drm_crtc *crtc)
5198{
5199 struct drm_device *dev = crtc->dev;
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005202 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005203 int i;
5204
5205 /* The clocks have to be on to load the palette. */
5206 if (!crtc->enabled)
5207 return;
5208
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005209 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005210 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005211 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005212
Jesse Barnes79e53942008-11-07 14:24:08 -08005213 for (i = 0; i < 256; i++) {
5214 I915_WRITE(palreg + 4 * i,
5215 (intel_crtc->lut_r[i] << 16) |
5216 (intel_crtc->lut_g[i] << 8) |
5217 intel_crtc->lut_b[i]);
5218 }
5219}
5220
Chris Wilson560b85b2010-08-07 11:01:38 +01005221static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5222{
5223 struct drm_device *dev = crtc->dev;
5224 struct drm_i915_private *dev_priv = dev->dev_private;
5225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5226 bool visible = base != 0;
5227 u32 cntl;
5228
5229 if (intel_crtc->cursor_visible == visible)
5230 return;
5231
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005232 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005233 if (visible) {
5234 /* On these chipsets we can only modify the base whilst
5235 * the cursor is disabled.
5236 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005237 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005238
5239 cntl &= ~(CURSOR_FORMAT_MASK);
5240 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5241 cntl |= CURSOR_ENABLE |
5242 CURSOR_GAMMA_ENABLE |
5243 CURSOR_FORMAT_ARGB;
5244 } else
5245 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005246 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005247
5248 intel_crtc->cursor_visible = visible;
5249}
5250
5251static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5252{
5253 struct drm_device *dev = crtc->dev;
5254 struct drm_i915_private *dev_priv = dev->dev_private;
5255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5256 int pipe = intel_crtc->pipe;
5257 bool visible = base != 0;
5258
5259 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005260 uint32_t cntl = CURCNTR(pipe);
Chris Wilson560b85b2010-08-07 11:01:38 +01005261 if (base) {
5262 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5263 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5264 cntl |= pipe << 28; /* Connect to correct pipe */
5265 } else {
5266 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5267 cntl |= CURSOR_MODE_DISABLE;
5268 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005269 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005270
5271 intel_crtc->cursor_visible = visible;
5272 }
5273 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005274 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005275}
5276
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005277/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005278static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5279 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005280{
5281 struct drm_device *dev = crtc->dev;
5282 struct drm_i915_private *dev_priv = dev->dev_private;
5283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5284 int pipe = intel_crtc->pipe;
5285 int x = intel_crtc->cursor_x;
5286 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005287 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005288 bool visible;
5289
5290 pos = 0;
5291
Chris Wilson6b383a72010-09-13 13:54:26 +01005292 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005293 base = intel_crtc->cursor_addr;
5294 if (x > (int) crtc->fb->width)
5295 base = 0;
5296
5297 if (y > (int) crtc->fb->height)
5298 base = 0;
5299 } else
5300 base = 0;
5301
5302 if (x < 0) {
5303 if (x + intel_crtc->cursor_width < 0)
5304 base = 0;
5305
5306 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5307 x = -x;
5308 }
5309 pos |= x << CURSOR_X_SHIFT;
5310
5311 if (y < 0) {
5312 if (y + intel_crtc->cursor_height < 0)
5313 base = 0;
5314
5315 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5316 y = -y;
5317 }
5318 pos |= y << CURSOR_Y_SHIFT;
5319
5320 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005321 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005322 return;
5323
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005324 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005325 if (IS_845G(dev) || IS_I865G(dev))
5326 i845_update_cursor(crtc, base);
5327 else
5328 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005329
5330 if (visible)
5331 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5332}
5333
Jesse Barnes79e53942008-11-07 14:24:08 -08005334static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005335 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005336 uint32_t handle,
5337 uint32_t width, uint32_t height)
5338{
5339 struct drm_device *dev = crtc->dev;
5340 struct drm_i915_private *dev_priv = dev->dev_private;
5341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005342 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005343 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005344 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005345
Zhao Yakui28c97732009-10-09 11:39:41 +08005346 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005347
5348 /* if we want to turn off the cursor ignore width and height */
5349 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005350 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005351 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005352 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005353 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005354 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005355 }
5356
5357 /* Currently we only support 64x64 cursors */
5358 if (width != 64 || height != 64) {
5359 DRM_ERROR("we currently only support 64x64 cursors\n");
5360 return -EINVAL;
5361 }
5362
Chris Wilson05394f32010-11-08 19:18:58 +00005363 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5364 if (!obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005365 return -ENOENT;
5366
Chris Wilson05394f32010-11-08 19:18:58 +00005367 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005369 ret = -ENOMEM;
5370 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 }
5372
Dave Airlie71acb5e2008-12-30 20:31:46 +10005373 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005374 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005375 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005376 if (obj->tiling_mode) {
5377 DRM_ERROR("cursor cannot be tiled\n");
5378 ret = -EINVAL;
5379 goto fail_locked;
5380 }
5381
Chris Wilson05394f32010-11-08 19:18:58 +00005382 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005383 if (ret) {
5384 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005385 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005386 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005387
Chris Wilson05394f32010-11-08 19:18:58 +00005388 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005389 if (ret) {
5390 DRM_ERROR("failed to move cursor bo into the GTT\n");
5391 goto fail_unpin;
5392 }
5393
Chris Wilsond9e86c02010-11-10 16:40:20 +00005394 ret = i915_gem_object_put_fence(obj);
5395 if (ret) {
5396 DRM_ERROR("failed to move cursor bo into the GTT\n");
5397 goto fail_unpin;
5398 }
5399
Chris Wilson05394f32010-11-08 19:18:58 +00005400 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005401 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005402 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005403 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005404 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5405 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005406 if (ret) {
5407 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005408 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005409 }
Chris Wilson05394f32010-11-08 19:18:58 +00005410 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005411 }
5412
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005413 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005414 I915_WRITE(CURSIZE, (height << 12) | width);
5415
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005416 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005417 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005418 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005419 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005420 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5421 } else
5422 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005423 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005424 }
Jesse Barnes80824002009-09-10 15:28:06 -07005425
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005426 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005427
5428 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005429 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005430 intel_crtc->cursor_width = width;
5431 intel_crtc->cursor_height = height;
5432
Chris Wilson6b383a72010-09-13 13:54:26 +01005433 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005434
Jesse Barnes79e53942008-11-07 14:24:08 -08005435 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005436fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005437 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005438fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005439 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005440fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005441 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005442 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005443}
5444
5445static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5446{
Jesse Barnes79e53942008-11-07 14:24:08 -08005447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005448
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005449 intel_crtc->cursor_x = x;
5450 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005451
Chris Wilson6b383a72010-09-13 13:54:26 +01005452 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005453
5454 return 0;
5455}
5456
5457/** Sets the color ramps on behalf of RandR */
5458void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5459 u16 blue, int regno)
5460{
5461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5462
5463 intel_crtc->lut_r[regno] = red >> 8;
5464 intel_crtc->lut_g[regno] = green >> 8;
5465 intel_crtc->lut_b[regno] = blue >> 8;
5466}
5467
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005468void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5469 u16 *blue, int regno)
5470{
5471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5472
5473 *red = intel_crtc->lut_r[regno] << 8;
5474 *green = intel_crtc->lut_g[regno] << 8;
5475 *blue = intel_crtc->lut_b[regno] << 8;
5476}
5477
Jesse Barnes79e53942008-11-07 14:24:08 -08005478static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005479 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005480{
James Simmons72034252010-08-03 01:33:19 +01005481 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005483
James Simmons72034252010-08-03 01:33:19 +01005484 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005485 intel_crtc->lut_r[i] = red[i] >> 8;
5486 intel_crtc->lut_g[i] = green[i] >> 8;
5487 intel_crtc->lut_b[i] = blue[i] >> 8;
5488 }
5489
5490 intel_crtc_load_lut(crtc);
5491}
5492
5493/**
5494 * Get a pipe with a simple mode set on it for doing load-based monitor
5495 * detection.
5496 *
5497 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005498 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005499 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005500 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005501 * configured for it. In the future, it could choose to temporarily disable
5502 * some outputs to free up a pipe for its use.
5503 *
5504 * \return crtc, or NULL if no pipes are available.
5505 */
5506
5507/* VESA 640x480x72Hz mode to set on the pipe */
5508static struct drm_display_mode load_detect_mode = {
5509 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5510 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5511};
5512
Eric Anholt21d40d32010-03-25 11:11:14 -07005513struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005514 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005515 struct drm_display_mode *mode,
5516 int *dpms_mode)
5517{
5518 struct intel_crtc *intel_crtc;
5519 struct drm_crtc *possible_crtc;
5520 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005521 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005522 struct drm_crtc *crtc = NULL;
5523 struct drm_device *dev = encoder->dev;
5524 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5525 struct drm_crtc_helper_funcs *crtc_funcs;
5526 int i = -1;
5527
5528 /*
5529 * Algorithm gets a little messy:
5530 * - if the connector already has an assigned crtc, use it (but make
5531 * sure it's on first)
5532 * - try to find the first unused crtc that can drive this connector,
5533 * and use that if we find one
5534 * - if there are no unused crtcs available, try to use the first
5535 * one we found that supports the connector
5536 */
5537
5538 /* See if we already have a CRTC for this connector */
5539 if (encoder->crtc) {
5540 crtc = encoder->crtc;
5541 /* Make sure the crtc and connector are running */
5542 intel_crtc = to_intel_crtc(crtc);
5543 *dpms_mode = intel_crtc->dpms_mode;
5544 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5545 crtc_funcs = crtc->helper_private;
5546 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5547 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5548 }
5549 return crtc;
5550 }
5551
5552 /* Find an unused one (if possible) */
5553 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5554 i++;
5555 if (!(encoder->possible_crtcs & (1 << i)))
5556 continue;
5557 if (!possible_crtc->enabled) {
5558 crtc = possible_crtc;
5559 break;
5560 }
5561 if (!supported_crtc)
5562 supported_crtc = possible_crtc;
5563 }
5564
5565 /*
5566 * If we didn't find an unused CRTC, don't use any.
5567 */
5568 if (!crtc) {
5569 return NULL;
5570 }
5571
5572 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005573 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005574 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005575
5576 intel_crtc = to_intel_crtc(crtc);
5577 *dpms_mode = intel_crtc->dpms_mode;
5578
5579 if (!crtc->enabled) {
5580 if (!mode)
5581 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005582 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 } else {
5584 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5585 crtc_funcs = crtc->helper_private;
5586 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5587 }
5588
5589 /* Add this connector to the crtc */
5590 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5591 encoder_funcs->commit(encoder);
5592 }
5593 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005594 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005595
5596 return crtc;
5597}
5598
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005599void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5600 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005601{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005602 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005603 struct drm_device *dev = encoder->dev;
5604 struct drm_crtc *crtc = encoder->crtc;
5605 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5606 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5607
Eric Anholt21d40d32010-03-25 11:11:14 -07005608 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005609 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005610 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005611 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005612 crtc->enabled = drm_helper_crtc_in_use(crtc);
5613 drm_helper_disable_unused_functions(dev);
5614 }
5615
Eric Anholtc751ce42010-03-25 11:48:48 -07005616 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005617 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5618 if (encoder->crtc == crtc)
5619 encoder_funcs->dpms(encoder, dpms_mode);
5620 crtc_funcs->dpms(crtc, dpms_mode);
5621 }
5622}
5623
5624/* Returns the clock of the currently programmed mode of the given pipe. */
5625static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5626{
5627 struct drm_i915_private *dev_priv = dev->dev_private;
5628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5629 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005630 u32 dpll = DPLL(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005631 u32 fp;
5632 intel_clock_t clock;
5633
5634 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005635 fp = FP0(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 else
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005637 fp = FP1(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005638
5639 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005640 if (IS_PINEVIEW(dev)) {
5641 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5642 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005643 } else {
5644 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5645 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5646 }
5647
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005648 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005649 if (IS_PINEVIEW(dev))
5650 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5651 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005652 else
5653 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005654 DPLL_FPA01_P1_POST_DIV_SHIFT);
5655
5656 switch (dpll & DPLL_MODE_MASK) {
5657 case DPLLB_MODE_DAC_SERIAL:
5658 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5659 5 : 10;
5660 break;
5661 case DPLLB_MODE_LVDS:
5662 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5663 7 : 14;
5664 break;
5665 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005666 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005667 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5668 return 0;
5669 }
5670
5671 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005672 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 } else {
5674 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5675
5676 if (is_lvds) {
5677 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5678 DPLL_FPA01_P1_POST_DIV_SHIFT);
5679 clock.p2 = 14;
5680
5681 if ((dpll & PLL_REF_INPUT_MASK) ==
5682 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5683 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005684 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 } else
Shaohua Li21778322009-02-23 15:19:16 +08005686 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005687 } else {
5688 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5689 clock.p1 = 2;
5690 else {
5691 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5692 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5693 }
5694 if (dpll & PLL_P2_DIVIDE_BY_4)
5695 clock.p2 = 4;
5696 else
5697 clock.p2 = 2;
5698
Shaohua Li21778322009-02-23 15:19:16 +08005699 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005700 }
5701 }
5702
5703 /* XXX: It would be nice to validate the clocks, but we can't reuse
5704 * i830PllIsValid() because it relies on the xf86_config connector
5705 * configuration being accurate, which it isn't necessarily.
5706 */
5707
5708 return clock.dot;
5709}
5710
5711/** Returns the currently programmed mode of the given pipe. */
5712struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5713 struct drm_crtc *crtc)
5714{
Jesse Barnes79e53942008-11-07 14:24:08 -08005715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5716 int pipe = intel_crtc->pipe;
5717 struct drm_display_mode *mode;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005718 int htot = HTOTAL(pipe);
5719 int hsync = HSYNC(pipe);
5720 int vtot = VTOTAL(pipe);
5721 int vsync = VSYNC(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005722
5723 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5724 if (!mode)
5725 return NULL;
5726
5727 mode->clock = intel_crtc_clock_get(dev, crtc);
5728 mode->hdisplay = (htot & 0xffff) + 1;
5729 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5730 mode->hsync_start = (hsync & 0xffff) + 1;
5731 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5732 mode->vdisplay = (vtot & 0xffff) + 1;
5733 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5734 mode->vsync_start = (vsync & 0xffff) + 1;
5735 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5736
5737 drm_mode_set_name(mode);
5738 drm_mode_set_crtcinfo(mode, 0);
5739
5740 return mode;
5741}
5742
Jesse Barnes652c3932009-08-17 13:31:43 -07005743#define GPU_IDLE_TIMEOUT 500 /* ms */
5744
5745/* When this timer fires, we've been idle for awhile */
5746static void intel_gpu_idle_timer(unsigned long arg)
5747{
5748 struct drm_device *dev = (struct drm_device *)arg;
5749 drm_i915_private_t *dev_priv = dev->dev_private;
5750
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005751 if (!list_empty(&dev_priv->mm.active_list)) {
5752 /* Still processing requests, so just re-arm the timer. */
5753 mod_timer(&dev_priv->idle_timer, jiffies +
5754 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5755 return;
5756 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005757
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005758 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005759 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005760}
5761
Jesse Barnes652c3932009-08-17 13:31:43 -07005762#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5763
5764static void intel_crtc_idle_timer(unsigned long arg)
5765{
5766 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5767 struct drm_crtc *crtc = &intel_crtc->base;
5768 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005769 struct intel_framebuffer *intel_fb;
5770
5771 intel_fb = to_intel_framebuffer(crtc->fb);
5772 if (intel_fb && intel_fb->obj->active) {
5773 /* The framebuffer is still being accessed by the GPU. */
5774 mod_timer(&intel_crtc->idle_timer, jiffies +
5775 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5776 return;
5777 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005778
Jesse Barnes652c3932009-08-17 13:31:43 -07005779 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005780 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005781}
5782
Daniel Vetter3dec0092010-08-20 21:40:52 +02005783static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005784{
5785 struct drm_device *dev = crtc->dev;
5786 drm_i915_private_t *dev_priv = dev->dev_private;
5787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5788 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005789 int dpll_reg = DPLL(pipe);
5790 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005791
Eric Anholtbad720f2009-10-22 16:11:14 -07005792 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005793 return;
5794
5795 if (!dev_priv->lvds_downclock_avail)
5796 return;
5797
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005798 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005799 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005800 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005801
5802 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005803 I915_WRITE(PP_CONTROL,
5804 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005805
5806 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5807 I915_WRITE(dpll_reg, dpll);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005808 POSTING_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005809 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005810
Jesse Barnes652c3932009-08-17 13:31:43 -07005811 dpll = I915_READ(dpll_reg);
5812 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005813 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005814
5815 /* ...and lock them again */
5816 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5817 }
5818
5819 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005820 mod_timer(&intel_crtc->idle_timer, jiffies +
5821 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005822}
5823
5824static void intel_decrease_pllclock(struct drm_crtc *crtc)
5825{
5826 struct drm_device *dev = crtc->dev;
5827 drm_i915_private_t *dev_priv = dev->dev_private;
5828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5829 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005830 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005831 int dpll = I915_READ(dpll_reg);
5832
Eric Anholtbad720f2009-10-22 16:11:14 -07005833 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005834 return;
5835
5836 if (!dev_priv->lvds_downclock_avail)
5837 return;
5838
5839 /*
5840 * Since this is called by a timer, we should never get here in
5841 * the manual case.
5842 */
5843 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005844 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005845
5846 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005847 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5848 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005849
5850 dpll |= DISPLAY_RATE_SELECT_FPA1;
5851 I915_WRITE(dpll_reg, dpll);
5852 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005853 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005854 dpll = I915_READ(dpll_reg);
5855 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005856 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005857
5858 /* ...and lock them again */
5859 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5860 }
5861
5862}
5863
5864/**
5865 * intel_idle_update - adjust clocks for idleness
5866 * @work: work struct
5867 *
5868 * Either the GPU or display (or both) went idle. Check the busy status
5869 * here and adjust the CRTC and GPU clocks as necessary.
5870 */
5871static void intel_idle_update(struct work_struct *work)
5872{
5873 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5874 idle_work);
5875 struct drm_device *dev = dev_priv->dev;
5876 struct drm_crtc *crtc;
5877 struct intel_crtc *intel_crtc;
5878
5879 if (!i915_powersave)
5880 return;
5881
5882 mutex_lock(&dev->struct_mutex);
5883
Jesse Barnes7648fa92010-05-20 14:28:11 -07005884 i915_update_gfx_val(dev_priv);
5885
Jesse Barnes652c3932009-08-17 13:31:43 -07005886 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5887 /* Skip inactive CRTCs */
5888 if (!crtc->fb)
5889 continue;
5890
5891 intel_crtc = to_intel_crtc(crtc);
5892 if (!intel_crtc->busy)
5893 intel_decrease_pllclock(crtc);
5894 }
5895
Li Peng45ac22c2010-06-12 23:38:35 +08005896
Jesse Barnes652c3932009-08-17 13:31:43 -07005897 mutex_unlock(&dev->struct_mutex);
5898}
5899
5900/**
5901 * intel_mark_busy - mark the GPU and possibly the display busy
5902 * @dev: drm device
5903 * @obj: object we're operating on
5904 *
5905 * Callers can use this function to indicate that the GPU is busy processing
5906 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5907 * buffer), we'll also mark the display as busy, so we know to increase its
5908 * clock frequency.
5909 */
Chris Wilson05394f32010-11-08 19:18:58 +00005910void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005911{
5912 drm_i915_private_t *dev_priv = dev->dev_private;
5913 struct drm_crtc *crtc = NULL;
5914 struct intel_framebuffer *intel_fb;
5915 struct intel_crtc *intel_crtc;
5916
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005917 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5918 return;
5919
Alexander Lam18b21902011-01-03 13:28:56 -05005920 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005921 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005922 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005923 mod_timer(&dev_priv->idle_timer, jiffies +
5924 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005925
5926 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5927 if (!crtc->fb)
5928 continue;
5929
5930 intel_crtc = to_intel_crtc(crtc);
5931 intel_fb = to_intel_framebuffer(crtc->fb);
5932 if (intel_fb->obj == obj) {
5933 if (!intel_crtc->busy) {
5934 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005935 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005936 intel_crtc->busy = true;
5937 } else {
5938 /* Busy -> busy, put off timer */
5939 mod_timer(&intel_crtc->idle_timer, jiffies +
5940 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5941 }
5942 }
5943 }
5944}
5945
Jesse Barnes79e53942008-11-07 14:24:08 -08005946static void intel_crtc_destroy(struct drm_crtc *crtc)
5947{
5948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005949 struct drm_device *dev = crtc->dev;
5950 struct intel_unpin_work *work;
5951 unsigned long flags;
5952
5953 spin_lock_irqsave(&dev->event_lock, flags);
5954 work = intel_crtc->unpin_work;
5955 intel_crtc->unpin_work = NULL;
5956 spin_unlock_irqrestore(&dev->event_lock, flags);
5957
5958 if (work) {
5959 cancel_work_sync(&work->work);
5960 kfree(work);
5961 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005962
5963 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005964
Jesse Barnes79e53942008-11-07 14:24:08 -08005965 kfree(intel_crtc);
5966}
5967
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005968static void intel_unpin_work_fn(struct work_struct *__work)
5969{
5970 struct intel_unpin_work *work =
5971 container_of(__work, struct intel_unpin_work, work);
5972
5973 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005974 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005975 drm_gem_object_unreference(&work->pending_flip_obj->base);
5976 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005977
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005978 mutex_unlock(&work->dev->struct_mutex);
5979 kfree(work);
5980}
5981
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005982static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005983 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005984{
5985 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5987 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005988 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005989 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005990 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005991 unsigned long flags;
5992
5993 /* Ignore early vblank irqs */
5994 if (intel_crtc == NULL)
5995 return;
5996
Mario Kleiner49b14a52010-12-09 07:00:07 +01005997 do_gettimeofday(&tnow);
5998
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005999 spin_lock_irqsave(&dev->event_lock, flags);
6000 work = intel_crtc->unpin_work;
6001 if (work == NULL || !work->pending) {
6002 spin_unlock_irqrestore(&dev->event_lock, flags);
6003 return;
6004 }
6005
6006 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006007
6008 if (work->event) {
6009 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006010 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006011
6012 /* Called before vblank count and timestamps have
6013 * been updated for the vblank interval of flip
6014 * completion? Need to increment vblank count and
6015 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006016 * to account for this. We assume this happened if we
6017 * get called over 0.9 frame durations after the last
6018 * timestamped vblank.
6019 *
6020 * This calculation can not be used with vrefresh rates
6021 * below 5Hz (10Hz to be on the safe side) without
6022 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006023 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006024 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6025 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006026 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006027 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6028 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006029 }
6030
Mario Kleiner49b14a52010-12-09 07:00:07 +01006031 e->event.tv_sec = tvbl.tv_sec;
6032 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006033
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006034 list_add_tail(&e->base.link,
6035 &e->base.file_priv->event_list);
6036 wake_up_interruptible(&e->base.file_priv->event_wait);
6037 }
6038
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006039 drm_vblank_put(dev, intel_crtc->pipe);
6040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006041 spin_unlock_irqrestore(&dev->event_lock, flags);
6042
Chris Wilson05394f32010-11-08 19:18:58 +00006043 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006044
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006045 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006046 &obj->pending_flip.counter);
6047 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006048 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006049
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006050 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006051
6052 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006053}
6054
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006055void intel_finish_page_flip(struct drm_device *dev, int pipe)
6056{
6057 drm_i915_private_t *dev_priv = dev->dev_private;
6058 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6059
Mario Kleiner49b14a52010-12-09 07:00:07 +01006060 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006061}
6062
6063void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6064{
6065 drm_i915_private_t *dev_priv = dev->dev_private;
6066 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6067
Mario Kleiner49b14a52010-12-09 07:00:07 +01006068 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006069}
6070
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006071void intel_prepare_page_flip(struct drm_device *dev, int plane)
6072{
6073 drm_i915_private_t *dev_priv = dev->dev_private;
6074 struct intel_crtc *intel_crtc =
6075 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6076 unsigned long flags;
6077
6078 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006079 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006080 if ((++intel_crtc->unpin_work->pending) > 1)
6081 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006082 } else {
6083 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6084 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006085 spin_unlock_irqrestore(&dev->event_lock, flags);
6086}
6087
6088static int intel_crtc_page_flip(struct drm_crtc *crtc,
6089 struct drm_framebuffer *fb,
6090 struct drm_pending_vblank_event *event)
6091{
6092 struct drm_device *dev = crtc->dev;
6093 struct drm_i915_private *dev_priv = dev->dev_private;
6094 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006095 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6097 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006098 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01006099 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01006100 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01006101 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006102
6103 work = kzalloc(sizeof *work, GFP_KERNEL);
6104 if (work == NULL)
6105 return -ENOMEM;
6106
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006107 work->event = event;
6108 work->dev = crtc->dev;
6109 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006110 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006111 INIT_WORK(&work->work, intel_unpin_work_fn);
6112
6113 /* We borrow the event spin lock for protecting unpin_work */
6114 spin_lock_irqsave(&dev->event_lock, flags);
6115 if (intel_crtc->unpin_work) {
6116 spin_unlock_irqrestore(&dev->event_lock, flags);
6117 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006118
6119 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006120 return -EBUSY;
6121 }
6122 intel_crtc->unpin_work = work;
6123 spin_unlock_irqrestore(&dev->event_lock, flags);
6124
6125 intel_fb = to_intel_framebuffer(fb);
6126 obj = intel_fb->obj;
6127
Chris Wilson468f0b42010-05-27 13:18:13 +01006128 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00006129 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01006130 if (ret)
6131 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006132
Jesse Barnes75dfca82010-02-10 15:09:44 -08006133 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006134 drm_gem_object_reference(&work->old_fb_obj->base);
6135 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006136
6137 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006138
6139 ret = drm_vblank_get(dev, intel_crtc->pipe);
6140 if (ret)
6141 goto cleanup_objs;
6142
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006143 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6144 u32 flip_mask;
6145
6146 /* Can't queue multiple flips, so wait for the previous
6147 * one to finish before executing the next.
6148 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006149 ret = BEGIN_LP_RING(2);
6150 if (ret)
6151 goto cleanup_objs;
6152
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006153 if (intel_crtc->plane)
6154 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6155 else
6156 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6157 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6158 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006159 ADVANCE_LP_RING();
6160 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006161
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006162 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006163
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006164 work->enable_stall_check = true;
6165
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006166 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006167 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006168
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006169 ret = BEGIN_LP_RING(4);
6170 if (ret)
6171 goto cleanup_objs;
6172
6173 /* Block clients from rendering to the new back buffer until
6174 * the flip occurs and the object is no longer visible.
6175 */
Chris Wilson05394f32010-11-08 19:18:58 +00006176 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006177
6178 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006179 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006180 OUT_RING(MI_DISPLAY_FLIP |
6181 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6182 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006183 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006184 OUT_RING(MI_NOOP);
6185 break;
6186
6187 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006188 OUT_RING(MI_DISPLAY_FLIP_I915 |
6189 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6190 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006191 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006192 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006193 break;
6194
6195 case 4:
6196 case 5:
6197 /* i965+ uses the linear or tiled offsets from the
6198 * Display Registers (which do not change across a page-flip)
6199 * so we need only reprogram the base address.
6200 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006201 OUT_RING(MI_DISPLAY_FLIP |
6202 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6203 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006204 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006205
6206 /* XXX Enabling the panel-fitter across page-flip is so far
6207 * untested on non-native modes, so ignore it for now.
6208 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6209 */
6210 pf = 0;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006211 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006212 OUT_RING(pf | pipesrc);
6213 break;
6214
6215 case 6:
6216 OUT_RING(MI_DISPLAY_FLIP |
6217 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006218 OUT_RING(fb->pitch | obj->tiling_mode);
6219 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006220
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006221 pf = I915_READ(PF_CTL(pipe)) & PF_ENABLE;
6222 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006223 OUT_RING(pf | pipesrc);
6224 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006225 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006226 ADVANCE_LP_RING();
6227
6228 mutex_unlock(&dev->struct_mutex);
6229
Jesse Barnese5510fa2010-07-01 16:48:37 -07006230 trace_i915_flip_request(intel_crtc->plane, obj);
6231
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006232 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006233
6234cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006235 drm_gem_object_unreference(&work->old_fb_obj->base);
6236 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006237cleanup_work:
6238 mutex_unlock(&dev->struct_mutex);
6239
6240 spin_lock_irqsave(&dev->event_lock, flags);
6241 intel_crtc->unpin_work = NULL;
6242 spin_unlock_irqrestore(&dev->event_lock, flags);
6243
6244 kfree(work);
6245
6246 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006247}
6248
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006249static void intel_crtc_reset(struct drm_crtc *crtc)
6250{
6251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6252
6253 /* Reset flags back to the 'unknown' status so that they
6254 * will be correctly set on the initial modeset.
6255 */
6256 intel_crtc->cursor_addr = 0;
6257 intel_crtc->dpms_mode = -1;
6258 intel_crtc->active = true; /* force the pipe off on setup_init_config */
6259}
6260
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006261static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006262 .dpms = intel_crtc_dpms,
6263 .mode_fixup = intel_crtc_mode_fixup,
6264 .mode_set = intel_crtc_mode_set,
6265 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07006266 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10006267 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01006268 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08006269};
6270
6271static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006272 .reset = intel_crtc_reset,
Jesse Barnes79e53942008-11-07 14:24:08 -08006273 .cursor_set = intel_crtc_cursor_set,
6274 .cursor_move = intel_crtc_cursor_move,
6275 .gamma_set = intel_crtc_gamma_set,
6276 .set_config = drm_crtc_helper_set_config,
6277 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006278 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08006279};
6280
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006281static void intel_sanitize_modesetting(struct drm_device *dev,
6282 int pipe, int plane)
6283{
6284 struct drm_i915_private *dev_priv = dev->dev_private;
6285 u32 reg, val;
6286
6287 if (HAS_PCH_SPLIT(dev))
6288 return;
6289
6290 /* Who knows what state these registers were left in by the BIOS or
6291 * grub?
6292 *
6293 * If we leave the registers in a conflicting state (e.g. with the
6294 * display plane reading from the other pipe than the one we intend
6295 * to use) then when we attempt to teardown the active mode, we will
6296 * not disable the pipes and planes in the correct order -- leaving
6297 * a plane reading from a disabled pipe and possibly leading to
6298 * undefined behaviour.
6299 */
6300
6301 reg = DSPCNTR(plane);
6302 val = I915_READ(reg);
6303
6304 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6305 return;
6306 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6307 return;
6308
6309 /* This display plane is active and attached to the other CPU pipe. */
6310 pipe = !pipe;
6311
6312 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006313 intel_disable_plane(dev_priv, plane, pipe);
6314 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006315}
Jesse Barnes79e53942008-11-07 14:24:08 -08006316
Hannes Ederb358d0a2008-12-18 21:18:47 +01006317static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006318{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006319 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006320 struct intel_crtc *intel_crtc;
6321 int i;
6322
6323 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6324 if (intel_crtc == NULL)
6325 return;
6326
6327 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6328
6329 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006330 for (i = 0; i < 256; i++) {
6331 intel_crtc->lut_r[i] = i;
6332 intel_crtc->lut_g[i] = i;
6333 intel_crtc->lut_b[i] = i;
6334 }
6335
Jesse Barnes80824002009-09-10 15:28:06 -07006336 /* Swap pipes & planes for FBC on pre-965 */
6337 intel_crtc->pipe = pipe;
6338 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006339 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006340 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006341 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006342 }
6343
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006344 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6345 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6346 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6347 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6348
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006349 intel_crtc_reset(&intel_crtc->base);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006350
6351 if (HAS_PCH_SPLIT(dev)) {
6352 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6353 intel_helper_funcs.commit = ironlake_crtc_commit;
6354 } else {
6355 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6356 intel_helper_funcs.commit = i9xx_crtc_commit;
6357 }
6358
Jesse Barnes79e53942008-11-07 14:24:08 -08006359 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6360
Jesse Barnes652c3932009-08-17 13:31:43 -07006361 intel_crtc->busy = false;
6362
6363 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6364 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006365
6366 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006367}
6368
Carl Worth08d7b3d2009-04-29 14:43:54 -07006369int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006370 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006371{
6372 drm_i915_private_t *dev_priv = dev->dev_private;
6373 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006374 struct drm_mode_object *drmmode_obj;
6375 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006376
6377 if (!dev_priv) {
6378 DRM_ERROR("called with no initialization\n");
6379 return -EINVAL;
6380 }
6381
Daniel Vetterc05422d2009-08-11 16:05:30 +02006382 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6383 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006384
Daniel Vetterc05422d2009-08-11 16:05:30 +02006385 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006386 DRM_ERROR("no such CRTC id\n");
6387 return -EINVAL;
6388 }
6389
Daniel Vetterc05422d2009-08-11 16:05:30 +02006390 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6391 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006392
Daniel Vetterc05422d2009-08-11 16:05:30 +02006393 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006394}
6395
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006396static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006397{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006398 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006399 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006400 int entry = 0;
6401
Chris Wilson4ef69c72010-09-09 15:14:28 +01006402 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6403 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006404 index_mask |= (1 << entry);
6405 entry++;
6406 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006407
Jesse Barnes79e53942008-11-07 14:24:08 -08006408 return index_mask;
6409}
6410
Chris Wilson4d302442010-12-14 19:21:29 +00006411static bool has_edp_a(struct drm_device *dev)
6412{
6413 struct drm_i915_private *dev_priv = dev->dev_private;
6414
6415 if (!IS_MOBILE(dev))
6416 return false;
6417
6418 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6419 return false;
6420
6421 if (IS_GEN5(dev) &&
6422 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6423 return false;
6424
6425 return true;
6426}
6427
Jesse Barnes79e53942008-11-07 14:24:08 -08006428static void intel_setup_outputs(struct drm_device *dev)
6429{
Eric Anholt725e30a2009-01-22 13:01:02 -08006430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006431 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006432 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006433 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006434
Zhenyu Wang541998a2009-06-05 15:38:44 +08006435 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006436 has_lvds = intel_lvds_init(dev);
6437 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6438 /* disable the panel fitter on everything but LVDS */
6439 I915_WRITE(PFIT_CONTROL, 0);
6440 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006441
Eric Anholtbad720f2009-10-22 16:11:14 -07006442 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006443 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006444
Chris Wilson4d302442010-12-14 19:21:29 +00006445 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006446 intel_dp_init(dev, DP_A);
6447
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006448 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6449 intel_dp_init(dev, PCH_DP_D);
6450 }
6451
6452 intel_crt_init(dev);
6453
6454 if (HAS_PCH_SPLIT(dev)) {
6455 int found;
6456
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006457 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006458 /* PCH SDVOB multiplex with HDMIB */
6459 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006460 if (!found)
6461 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006462 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6463 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006464 }
6465
6466 if (I915_READ(HDMIC) & PORT_DETECTED)
6467 intel_hdmi_init(dev, HDMIC);
6468
6469 if (I915_READ(HDMID) & PORT_DETECTED)
6470 intel_hdmi_init(dev, HDMID);
6471
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006472 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6473 intel_dp_init(dev, PCH_DP_C);
6474
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006475 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006476 intel_dp_init(dev, PCH_DP_D);
6477
Zhenyu Wang103a1962009-11-27 11:44:36 +08006478 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006479 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006480
Eric Anholt725e30a2009-01-22 13:01:02 -08006481 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006482 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006483 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006484 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6485 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006486 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006487 }
Ma Ling27185ae2009-08-24 13:50:23 +08006488
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006489 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6490 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006491 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006492 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006493 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006494
6495 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006496
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006497 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6498 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006499 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006500 }
Ma Ling27185ae2009-08-24 13:50:23 +08006501
6502 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6503
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006504 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6505 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006506 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006507 }
6508 if (SUPPORTS_INTEGRATED_DP(dev)) {
6509 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006510 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006511 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006512 }
Ma Ling27185ae2009-08-24 13:50:23 +08006513
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006514 if (SUPPORTS_INTEGRATED_DP(dev) &&
6515 (I915_READ(DP_D) & DP_DETECTED)) {
6516 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006517 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006518 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006519 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006520 intel_dvo_init(dev);
6521
Zhenyu Wang103a1962009-11-27 11:44:36 +08006522 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006523 intel_tv_init(dev);
6524
Chris Wilson4ef69c72010-09-09 15:14:28 +01006525 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6526 encoder->base.possible_crtcs = encoder->crtc_mask;
6527 encoder->base.possible_clones =
6528 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006529 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006530
6531 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006532}
6533
6534static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6535{
6536 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006537
6538 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006539 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006540
6541 kfree(intel_fb);
6542}
6543
6544static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006545 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 unsigned int *handle)
6547{
6548 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006549 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006550
Chris Wilson05394f32010-11-08 19:18:58 +00006551 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006552}
6553
6554static const struct drm_framebuffer_funcs intel_fb_funcs = {
6555 .destroy = intel_user_framebuffer_destroy,
6556 .create_handle = intel_user_framebuffer_create_handle,
6557};
6558
Dave Airlie38651672010-03-30 05:34:13 +00006559int intel_framebuffer_init(struct drm_device *dev,
6560 struct intel_framebuffer *intel_fb,
6561 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006562 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006563{
Jesse Barnes79e53942008-11-07 14:24:08 -08006564 int ret;
6565
Chris Wilson05394f32010-11-08 19:18:58 +00006566 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006567 return -EINVAL;
6568
6569 if (mode_cmd->pitch & 63)
6570 return -EINVAL;
6571
6572 switch (mode_cmd->bpp) {
6573 case 8:
6574 case 16:
6575 case 24:
6576 case 32:
6577 break;
6578 default:
6579 return -EINVAL;
6580 }
6581
Jesse Barnes79e53942008-11-07 14:24:08 -08006582 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6583 if (ret) {
6584 DRM_ERROR("framebuffer init failed %d\n", ret);
6585 return ret;
6586 }
6587
6588 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006589 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006590 return 0;
6591}
6592
Jesse Barnes79e53942008-11-07 14:24:08 -08006593static struct drm_framebuffer *
6594intel_user_framebuffer_create(struct drm_device *dev,
6595 struct drm_file *filp,
6596 struct drm_mode_fb_cmd *mode_cmd)
6597{
Chris Wilson05394f32010-11-08 19:18:58 +00006598 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006599 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006600 int ret;
6601
Chris Wilson05394f32010-11-08 19:18:58 +00006602 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Jesse Barnes79e53942008-11-07 14:24:08 -08006603 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006604 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006605
Dave Airlie38651672010-03-30 05:34:13 +00006606 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6607 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006608 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006609
Chris Wilson05394f32010-11-08 19:18:58 +00006610 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006611 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006612 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006613 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006614 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006615 }
6616
Dave Airlie38651672010-03-30 05:34:13 +00006617 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006618}
6619
Jesse Barnes79e53942008-11-07 14:24:08 -08006620static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006621 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006622 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006623};
6624
Chris Wilson05394f32010-11-08 19:18:58 +00006625static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006626intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006627{
Chris Wilson05394f32010-11-08 19:18:58 +00006628 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006629 int ret;
6630
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006631 ctx = i915_gem_alloc_object(dev, 4096);
6632 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006633 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6634 return NULL;
6635 }
6636
6637 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006638 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006639 if (ret) {
6640 DRM_ERROR("failed to pin power context: %d\n", ret);
6641 goto err_unref;
6642 }
6643
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006644 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006645 if (ret) {
6646 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6647 goto err_unpin;
6648 }
6649 mutex_unlock(&dev->struct_mutex);
6650
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006651 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006652
6653err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006654 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006655err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006656 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006657 mutex_unlock(&dev->struct_mutex);
6658 return NULL;
6659}
6660
Jesse Barnes7648fa92010-05-20 14:28:11 -07006661bool ironlake_set_drps(struct drm_device *dev, u8 val)
6662{
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664 u16 rgvswctl;
6665
6666 rgvswctl = I915_READ16(MEMSWCTL);
6667 if (rgvswctl & MEMCTL_CMD_STS) {
6668 DRM_DEBUG("gpu busy, RCS change rejected\n");
6669 return false; /* still busy with another command */
6670 }
6671
6672 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6673 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6674 I915_WRITE16(MEMSWCTL, rgvswctl);
6675 POSTING_READ16(MEMSWCTL);
6676
6677 rgvswctl |= MEMCTL_CMD_STS;
6678 I915_WRITE16(MEMSWCTL, rgvswctl);
6679
6680 return true;
6681}
6682
Jesse Barnesf97108d2010-01-29 11:27:07 -08006683void ironlake_enable_drps(struct drm_device *dev)
6684{
6685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006686 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006687 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006688
Jesse Barnesea056c12010-09-10 10:02:13 -07006689 /* Enable temp reporting */
6690 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6691 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6692
Jesse Barnesf97108d2010-01-29 11:27:07 -08006693 /* 100ms RC evaluation intervals */
6694 I915_WRITE(RCUPEI, 100000);
6695 I915_WRITE(RCDNEI, 100000);
6696
6697 /* Set max/min thresholds to 90ms and 80ms respectively */
6698 I915_WRITE(RCBMAXAVG, 90000);
6699 I915_WRITE(RCBMINAVG, 80000);
6700
6701 I915_WRITE(MEMIHYST, 1);
6702
6703 /* Set up min, max, and cur for interrupt handling */
6704 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6705 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6706 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6707 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006708
Jesse Barnesf97108d2010-01-29 11:27:07 -08006709 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6710 PXVFREQ_PX_SHIFT;
6711
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006712 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006713 dev_priv->fstart = fstart;
6714
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006715 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006716 dev_priv->min_delay = fmin;
6717 dev_priv->cur_delay = fstart;
6718
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006719 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6720 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006721
Jesse Barnesf97108d2010-01-29 11:27:07 -08006722 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6723
6724 /*
6725 * Interrupts will be enabled in ironlake_irq_postinstall
6726 */
6727
6728 I915_WRITE(VIDSTART, vstart);
6729 POSTING_READ(VIDSTART);
6730
6731 rgvmodectl |= MEMMODE_SWMODE_EN;
6732 I915_WRITE(MEMMODECTL, rgvmodectl);
6733
Chris Wilson481b6af2010-08-23 17:43:35 +01006734 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006735 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006736 msleep(1);
6737
Jesse Barnes7648fa92010-05-20 14:28:11 -07006738 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006739
Jesse Barnes7648fa92010-05-20 14:28:11 -07006740 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6741 I915_READ(0x112e0);
6742 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6743 dev_priv->last_count2 = I915_READ(0x112f4);
6744 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006745}
6746
6747void ironlake_disable_drps(struct drm_device *dev)
6748{
6749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006750 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006751
6752 /* Ack interrupts, disable EFC interrupt */
6753 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6754 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6755 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6756 I915_WRITE(DEIIR, DE_PCU_EVENT);
6757 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6758
6759 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006760 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006761 msleep(1);
6762 rgvswctl |= MEMCTL_CMD_STS;
6763 I915_WRITE(MEMSWCTL, rgvswctl);
6764 msleep(1);
6765
6766}
6767
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006768void gen6_set_rps(struct drm_device *dev, u8 val)
6769{
6770 struct drm_i915_private *dev_priv = dev->dev_private;
6771 u32 swreq;
6772
6773 swreq = (val & 0x3ff) << 25;
6774 I915_WRITE(GEN6_RPNSWREQ, swreq);
6775}
6776
6777void gen6_disable_rps(struct drm_device *dev)
6778{
6779 struct drm_i915_private *dev_priv = dev->dev_private;
6780
6781 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6782 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6783 I915_WRITE(GEN6_PMIER, 0);
6784 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6785}
6786
Jesse Barnes7648fa92010-05-20 14:28:11 -07006787static unsigned long intel_pxfreq(u32 vidfreq)
6788{
6789 unsigned long freq;
6790 int div = (vidfreq & 0x3f0000) >> 16;
6791 int post = (vidfreq & 0x3000) >> 12;
6792 int pre = (vidfreq & 0x7);
6793
6794 if (!pre)
6795 return 0;
6796
6797 freq = ((div * 133333) / ((1<<post) * pre));
6798
6799 return freq;
6800}
6801
6802void intel_init_emon(struct drm_device *dev)
6803{
6804 struct drm_i915_private *dev_priv = dev->dev_private;
6805 u32 lcfuse;
6806 u8 pxw[16];
6807 int i;
6808
6809 /* Disable to program */
6810 I915_WRITE(ECR, 0);
6811 POSTING_READ(ECR);
6812
6813 /* Program energy weights for various events */
6814 I915_WRITE(SDEW, 0x15040d00);
6815 I915_WRITE(CSIEW0, 0x007f0000);
6816 I915_WRITE(CSIEW1, 0x1e220004);
6817 I915_WRITE(CSIEW2, 0x04000004);
6818
6819 for (i = 0; i < 5; i++)
6820 I915_WRITE(PEW + (i * 4), 0);
6821 for (i = 0; i < 3; i++)
6822 I915_WRITE(DEW + (i * 4), 0);
6823
6824 /* Program P-state weights to account for frequency power adjustment */
6825 for (i = 0; i < 16; i++) {
6826 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6827 unsigned long freq = intel_pxfreq(pxvidfreq);
6828 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6829 PXVFREQ_PX_SHIFT;
6830 unsigned long val;
6831
6832 val = vid * vid;
6833 val *= (freq / 1000);
6834 val *= 255;
6835 val /= (127*127*900);
6836 if (val > 0xff)
6837 DRM_ERROR("bad pxval: %ld\n", val);
6838 pxw[i] = val;
6839 }
6840 /* Render standby states get 0 weight */
6841 pxw[14] = 0;
6842 pxw[15] = 0;
6843
6844 for (i = 0; i < 4; i++) {
6845 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6846 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6847 I915_WRITE(PXW + (i * 4), val);
6848 }
6849
6850 /* Adjust magic regs to magic values (more experimental results) */
6851 I915_WRITE(OGW0, 0);
6852 I915_WRITE(OGW1, 0);
6853 I915_WRITE(EG0, 0x00007f00);
6854 I915_WRITE(EG1, 0x0000000e);
6855 I915_WRITE(EG2, 0x000e0000);
6856 I915_WRITE(EG3, 0x68000300);
6857 I915_WRITE(EG4, 0x42000000);
6858 I915_WRITE(EG5, 0x00140031);
6859 I915_WRITE(EG6, 0);
6860 I915_WRITE(EG7, 0);
6861
6862 for (i = 0; i < 8; i++)
6863 I915_WRITE(PXWL + (i * 4), 0);
6864
6865 /* Enable PMON + select events */
6866 I915_WRITE(ECR, 0x80000019);
6867
6868 lcfuse = I915_READ(LCFUSE02);
6869
6870 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6871}
6872
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006873void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006874{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006875 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6876 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6877 u32 pcu_mbox;
6878 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006879 int i;
6880
6881 /* Here begins a magic sequence of register writes to enable
6882 * auto-downclocking.
6883 *
6884 * Perhaps there might be some value in exposing these to
6885 * userspace...
6886 */
6887 I915_WRITE(GEN6_RC_STATE, 0);
6888 __gen6_force_wake_get(dev_priv);
6889
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006890 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006891 I915_WRITE(GEN6_RC_CONTROL, 0);
6892
6893 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6894 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6895 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6896 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6897 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6898
6899 for (i = 0; i < I915_NUM_RINGS; i++)
6900 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6901
6902 I915_WRITE(GEN6_RC_SLEEP, 0);
6903 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6904 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6905 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6906 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6907
6908 I915_WRITE(GEN6_RC_CONTROL,
6909 GEN6_RC_CTL_RC6p_ENABLE |
6910 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006911 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006912 GEN6_RC_CTL_HW_ENABLE);
6913
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006914 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006915 GEN6_FREQUENCY(10) |
6916 GEN6_OFFSET(0) |
6917 GEN6_AGGRESSIVE_TURBO);
6918 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6919 GEN6_FREQUENCY(12));
6920
6921 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6922 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6923 18 << 24 |
6924 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006925 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6926 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006927 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006928 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006929 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6930 I915_WRITE(GEN6_RP_CONTROL,
6931 GEN6_RP_MEDIA_TURBO |
6932 GEN6_RP_USE_NORMAL_FREQ |
6933 GEN6_RP_MEDIA_IS_GFX |
6934 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08006935 GEN6_RP_UP_BUSY_AVG |
6936 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00006937
6938 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6939 500))
6940 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6941
6942 I915_WRITE(GEN6_PCODE_DATA, 0);
6943 I915_WRITE(GEN6_PCODE_MAILBOX,
6944 GEN6_PCODE_READY |
6945 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6946 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6947 500))
6948 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6949
Jesse Barnesa6044e22010-12-20 11:34:20 -08006950 min_freq = (rp_state_cap & 0xff0000) >> 16;
6951 max_freq = rp_state_cap & 0xff;
6952 cur_freq = (gt_perf_status & 0xff00) >> 8;
6953
6954 /* Check for overclock support */
6955 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6956 500))
6957 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6958 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6959 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6960 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6961 500))
6962 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6963 if (pcu_mbox & (1<<31)) { /* OC supported */
6964 max_freq = pcu_mbox & 0xff;
6965 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6966 }
6967
6968 /* In units of 100MHz */
6969 dev_priv->max_delay = max_freq;
6970 dev_priv->min_delay = min_freq;
6971 dev_priv->cur_delay = cur_freq;
6972
Chris Wilson8fd26852010-12-08 18:40:43 +00006973 /* requires MSI enabled */
6974 I915_WRITE(GEN6_PMIER,
6975 GEN6_PM_MBOX_EVENT |
6976 GEN6_PM_THERMAL_EVENT |
6977 GEN6_PM_RP_DOWN_TIMEOUT |
6978 GEN6_PM_RP_UP_THRESHOLD |
6979 GEN6_PM_RP_DOWN_THRESHOLD |
6980 GEN6_PM_RP_UP_EI_EXPIRED |
6981 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006982 I915_WRITE(GEN6_PMIMR, 0);
6983 /* enable all PM interrupts */
6984 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006985
6986 __gen6_force_wake_put(dev_priv);
6987}
6988
Chris Wilson0cdab212010-12-05 17:27:06 +00006989void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006990{
6991 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006992 int pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07006993
6994 /*
6995 * Disable clock gating reported to work incorrectly according to the
6996 * specs, but enable as much else as we can.
6997 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006998 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006999 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7000
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007001 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07007002 /* Required for FBC */
Jesse Barnes1ffa3252011-01-17 13:35:57 -08007003 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7004 DPFCRUNIT_CLOCK_GATE_DISABLE |
7005 DPFDUNIT_CLOCK_GATE_DISABLE;
Eric Anholt8956c8b2010-03-18 13:21:14 -07007006 /* Required for CxSR */
7007 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7008
7009 I915_WRITE(PCH_3DCGDIS0,
7010 MARIUNIT_CLOCK_GATE_DISABLE |
7011 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08007012 I915_WRITE(PCH_3DCGDIS1,
7013 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007014 }
7015
7016 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007017
7018 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07007019 * On Ibex Peak and Cougar Point, we need to disable clock
7020 * gating for the panel power sequencer or it will fail to
7021 * start up when no ports are active.
7022 */
7023 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7024
7025 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007026 * According to the spec the following bits should be set in
7027 * order to enable memory self-refresh
7028 * The bit 22/21 of 0x42004
7029 * The bit 5 of 0x42020
7030 * The bit 15 of 0x45000
7031 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007032 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007033 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7034 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7035 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7036 I915_WRITE(ILK_DSPCLK_GATE,
7037 (I915_READ(ILK_DSPCLK_GATE) |
7038 ILK_DPARB_CLK_GATE));
7039 I915_WRITE(DISP_ARB_CTL,
7040 (I915_READ(DISP_ARB_CTL) |
7041 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08007042 I915_WRITE(WM3_LP_ILK, 0);
7043 I915_WRITE(WM2_LP_ILK, 0);
7044 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007045 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007046 /*
7047 * Based on the document from hardware guys the following bits
7048 * should be set unconditionally in order to enable FBC.
7049 * The bit 22 of 0x42000
7050 * The bit 22 of 0x42004
7051 * The bit 7,8,9 of 0x42020.
7052 */
7053 if (IS_IRONLAKE_M(dev)) {
7054 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7055 I915_READ(ILK_DISPLAY_CHICKEN1) |
7056 ILK_FBCQ_DIS);
7057 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7058 I915_READ(ILK_DISPLAY_CHICKEN2) |
7059 ILK_DPARB_GATE);
7060 I915_WRITE(ILK_DSPCLK_GATE,
7061 I915_READ(ILK_DSPCLK_GATE) |
7062 ILK_DPFC_DIS1 |
7063 ILK_DPFC_DIS2 |
7064 ILK_CLK_FBC);
7065 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007066
Eric Anholt67e92af2010-11-06 14:53:33 -07007067 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7068 I915_READ(ILK_DISPLAY_CHICKEN2) |
7069 ILK_ELPIN_409_SELECT);
7070
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007071 if (IS_GEN5(dev)) {
7072 I915_WRITE(_3D_CHICKEN2,
7073 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7074 _3D_CHICKEN2_WM_READ_PIPELINED);
7075 }
Chris Wilson8fd26852010-12-08 18:40:43 +00007076
Yuanhan Liu13982612010-12-15 15:42:31 +08007077 if (IS_GEN6(dev)) {
7078 I915_WRITE(WM3_LP_ILK, 0);
7079 I915_WRITE(WM2_LP_ILK, 0);
7080 I915_WRITE(WM1_LP_ILK, 0);
7081
7082 /*
7083 * According to the spec the following bits should be
7084 * set in order to enable memory self-refresh and fbc:
7085 * The bit21 and bit22 of 0x42000
7086 * The bit21 and bit22 of 0x42004
7087 * The bit5 and bit7 of 0x42020
7088 * The bit14 of 0x70180
7089 * The bit14 of 0x71180
7090 */
7091 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7092 I915_READ(ILK_DISPLAY_CHICKEN1) |
7093 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7094 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7095 I915_READ(ILK_DISPLAY_CHICKEN2) |
7096 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7097 I915_WRITE(ILK_DSPCLK_GATE,
7098 I915_READ(ILK_DSPCLK_GATE) |
7099 ILK_DPARB_CLK_GATE |
7100 ILK_DPFD_CLK_GATE);
7101
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007102 for_each_pipe(pipe)
7103 I915_WRITE(DSPCNTR(pipe),
7104 I915_READ(DSPCNTR(pipe)) |
7105 DISPPLANE_TRICKLE_FEED_DISABLE);
Yuanhan Liu13982612010-12-15 15:42:31 +08007106 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08007107 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007108 uint32_t dspclk_gate;
7109 I915_WRITE(RENCLK_GATE_D1, 0);
7110 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7111 GS_UNIT_CLOCK_GATE_DISABLE |
7112 CL_UNIT_CLOCK_GATE_DISABLE);
7113 I915_WRITE(RAMCLK_GATE_D, 0);
7114 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7115 OVRUNIT_CLOCK_GATE_DISABLE |
7116 OVCUNIT_CLOCK_GATE_DISABLE;
7117 if (IS_GM45(dev))
7118 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7119 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007120 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007121 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7122 I915_WRITE(RENCLK_GATE_D2, 0);
7123 I915_WRITE(DSPCLK_GATE_D, 0);
7124 I915_WRITE(RAMCLK_GATE_D, 0);
7125 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007126 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007127 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7128 I965_RCC_CLOCK_GATE_DISABLE |
7129 I965_RCPB_CLOCK_GATE_DISABLE |
7130 I965_ISC_CLOCK_GATE_DISABLE |
7131 I965_FBC_CLOCK_GATE_DISABLE);
7132 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007133 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007134 u32 dstate = I915_READ(D_STATE);
7135
7136 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7137 DSTATE_DOT_CLOCK_GATING;
7138 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007139 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007140 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7141 } else if (IS_I830(dev)) {
7142 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7143 }
7144}
7145
Chris Wilson0cdab212010-12-05 17:27:06 +00007146void intel_disable_clock_gating(struct drm_device *dev)
7147{
7148 struct drm_i915_private *dev_priv = dev->dev_private;
7149
7150 if (dev_priv->renderctx) {
7151 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7152
7153 I915_WRITE(CCID, 0);
7154 POSTING_READ(CCID);
7155
7156 i915_gem_object_unpin(obj);
7157 drm_gem_object_unreference(&obj->base);
7158 dev_priv->renderctx = NULL;
7159 }
7160
7161 if (dev_priv->pwrctx) {
7162 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7163
7164 I915_WRITE(PWRCTXA, 0);
7165 POSTING_READ(PWRCTXA);
7166
7167 i915_gem_object_unpin(obj);
7168 drm_gem_object_unreference(&obj->base);
7169 dev_priv->pwrctx = NULL;
7170 }
7171}
7172
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007173static void ironlake_disable_rc6(struct drm_device *dev)
7174{
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176
7177 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7178 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7179 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7180 10);
7181 POSTING_READ(CCID);
7182 I915_WRITE(PWRCTXA, 0);
7183 POSTING_READ(PWRCTXA);
7184 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7185 POSTING_READ(RSTDBYCTL);
7186 i915_gem_object_unpin(dev_priv->renderctx);
7187 drm_gem_object_unreference(&dev_priv->renderctx->base);
7188 dev_priv->renderctx = NULL;
7189 i915_gem_object_unpin(dev_priv->pwrctx);
7190 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7191 dev_priv->pwrctx = NULL;
7192}
7193
7194void ironlake_enable_rc6(struct drm_device *dev)
7195{
7196 struct drm_i915_private *dev_priv = dev->dev_private;
7197 int ret;
7198
7199 /*
7200 * GPU can automatically power down the render unit if given a page
7201 * to save state.
7202 */
7203 ret = BEGIN_LP_RING(6);
7204 if (ret) {
7205 ironlake_disable_rc6(dev);
7206 return;
7207 }
7208 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7209 OUT_RING(MI_SET_CONTEXT);
7210 OUT_RING(dev_priv->renderctx->gtt_offset |
7211 MI_MM_SPACE_GTT |
7212 MI_SAVE_EXT_STATE_EN |
7213 MI_RESTORE_EXT_STATE_EN |
7214 MI_RESTORE_INHIBIT);
7215 OUT_RING(MI_SUSPEND_FLUSH);
7216 OUT_RING(MI_NOOP);
7217 OUT_RING(MI_FLUSH);
7218 ADVANCE_LP_RING();
7219
7220 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7221 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7222}
7223
Jesse Barnese70236a2009-09-21 10:42:27 -07007224/* Set up chip specific display functions */
7225static void intel_init_display(struct drm_device *dev)
7226{
7227 struct drm_i915_private *dev_priv = dev->dev_private;
7228
7229 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07007230 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007231 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07007232 else
7233 dev_priv->display.dpms = i9xx_crtc_dpms;
7234
Adam Jacksonee5382a2010-04-23 11:17:39 -04007235 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007236 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007237 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7238 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7239 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7240 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007241 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7242 dev_priv->display.enable_fbc = g4x_enable_fbc;
7243 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007244 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007245 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7246 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7247 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7248 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007249 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007250 }
7251
7252 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007253 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007254 dev_priv->display.get_display_clock_speed =
7255 i945_get_display_clock_speed;
7256 else if (IS_I915G(dev))
7257 dev_priv->display.get_display_clock_speed =
7258 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007259 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007260 dev_priv->display.get_display_clock_speed =
7261 i9xx_misc_get_display_clock_speed;
7262 else if (IS_I915GM(dev))
7263 dev_priv->display.get_display_clock_speed =
7264 i915gm_get_display_clock_speed;
7265 else if (IS_I865G(dev))
7266 dev_priv->display.get_display_clock_speed =
7267 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007268 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007269 dev_priv->display.get_display_clock_speed =
7270 i855_get_display_clock_speed;
7271 else /* 852, 830 */
7272 dev_priv->display.get_display_clock_speed =
7273 i830_get_display_clock_speed;
7274
7275 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007276 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007277 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007278 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7279 dev_priv->display.update_wm = ironlake_update_wm;
7280 else {
7281 DRM_DEBUG_KMS("Failed to get proper latency. "
7282 "Disable CxSR\n");
7283 dev_priv->display.update_wm = NULL;
7284 }
Yuanhan Liu13982612010-12-15 15:42:31 +08007285 } else if (IS_GEN6(dev)) {
7286 if (SNB_READ_WM0_LATENCY()) {
7287 dev_priv->display.update_wm = sandybridge_update_wm;
7288 } else {
7289 DRM_DEBUG_KMS("Failed to read display plane latency. "
7290 "Disable CxSR\n");
7291 dev_priv->display.update_wm = NULL;
7292 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007293 } else
7294 dev_priv->display.update_wm = NULL;
7295 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007296 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007297 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007298 dev_priv->fsb_freq,
7299 dev_priv->mem_freq)) {
7300 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007301 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007302 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007303 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007304 dev_priv->fsb_freq, dev_priv->mem_freq);
7305 /* Disable CxSR and never update its watermark again */
7306 pineview_disable_cxsr(dev);
7307 dev_priv->display.update_wm = NULL;
7308 } else
7309 dev_priv->display.update_wm = pineview_update_wm;
7310 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007311 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007312 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007313 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007314 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007315 dev_priv->display.update_wm = i9xx_update_wm;
7316 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007317 } else if (IS_I85X(dev)) {
7318 dev_priv->display.update_wm = i9xx_update_wm;
7319 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007320 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007321 dev_priv->display.update_wm = i830_update_wm;
7322 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007323 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7324 else
7325 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007326 }
7327}
7328
Jesse Barnesb690e962010-07-19 13:53:12 -07007329/*
7330 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7331 * resume, or other times. This quirk makes sure that's the case for
7332 * affected systems.
7333 */
7334static void quirk_pipea_force (struct drm_device *dev)
7335{
7336 struct drm_i915_private *dev_priv = dev->dev_private;
7337
7338 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7339 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7340}
7341
7342struct intel_quirk {
7343 int device;
7344 int subsystem_vendor;
7345 int subsystem_device;
7346 void (*hook)(struct drm_device *dev);
7347};
7348
7349struct intel_quirk intel_quirks[] = {
7350 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7351 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7352 /* HP Mini needs pipe A force quirk (LP: #322104) */
7353 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7354
7355 /* Thinkpad R31 needs pipe A force quirk */
7356 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7357 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7358 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7359
7360 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7361 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7362 /* ThinkPad X40 needs pipe A force quirk */
7363
7364 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7365 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7366
7367 /* 855 & before need to leave pipe A & dpll A up */
7368 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7369 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7370};
7371
7372static void intel_init_quirks(struct drm_device *dev)
7373{
7374 struct pci_dev *d = dev->pdev;
7375 int i;
7376
7377 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7378 struct intel_quirk *q = &intel_quirks[i];
7379
7380 if (d->device == q->device &&
7381 (d->subsystem_vendor == q->subsystem_vendor ||
7382 q->subsystem_vendor == PCI_ANY_ID) &&
7383 (d->subsystem_device == q->subsystem_device ||
7384 q->subsystem_device == PCI_ANY_ID))
7385 q->hook(dev);
7386 }
7387}
7388
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007389/* Disable the VGA plane that we never use */
7390static void i915_disable_vga(struct drm_device *dev)
7391{
7392 struct drm_i915_private *dev_priv = dev->dev_private;
7393 u8 sr1;
7394 u32 vga_reg;
7395
7396 if (HAS_PCH_SPLIT(dev))
7397 vga_reg = CPU_VGACNTRL;
7398 else
7399 vga_reg = VGACNTRL;
7400
7401 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7402 outb(1, VGA_SR_INDEX);
7403 sr1 = inb(VGA_SR_DATA);
7404 outb(sr1 | 1<<5, VGA_SR_DATA);
7405 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7406 udelay(300);
7407
7408 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7409 POSTING_READ(vga_reg);
7410}
7411
Jesse Barnes79e53942008-11-07 14:24:08 -08007412void intel_modeset_init(struct drm_device *dev)
7413{
Jesse Barnes652c3932009-08-17 13:31:43 -07007414 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007415 int i;
7416
7417 drm_mode_config_init(dev);
7418
7419 dev->mode_config.min_width = 0;
7420 dev->mode_config.min_height = 0;
7421
7422 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7423
Jesse Barnesb690e962010-07-19 13:53:12 -07007424 intel_init_quirks(dev);
7425
Jesse Barnese70236a2009-09-21 10:42:27 -07007426 intel_init_display(dev);
7427
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007428 if (IS_GEN2(dev)) {
7429 dev->mode_config.max_width = 2048;
7430 dev->mode_config.max_height = 2048;
7431 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007432 dev->mode_config.max_width = 4096;
7433 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007434 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007435 dev->mode_config.max_width = 8192;
7436 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007437 }
Chris Wilson35c30472010-12-22 14:07:12 +00007438 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007439
Zhao Yakui28c97732009-10-09 11:39:41 +08007440 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007441 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007442
Dave Airliea3524f12010-06-06 18:59:41 +10007443 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007444 intel_crtc_init(dev, i);
7445 }
7446
7447 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007448
Chris Wilson0cdab212010-12-05 17:27:06 +00007449 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007450
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007451 /* Just disable it once at startup */
7452 i915_disable_vga(dev);
7453
Jesse Barnes7648fa92010-05-20 14:28:11 -07007454 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007455 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007456 intel_init_emon(dev);
7457 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007458
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007459 if (IS_GEN6(dev))
7460 gen6_enable_rps(dev_priv);
7461
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007462 if (IS_IRONLAKE_M(dev)) {
7463 dev_priv->renderctx = intel_alloc_context_page(dev);
7464 if (!dev_priv->renderctx)
7465 goto skip_rc6;
7466 dev_priv->pwrctx = intel_alloc_context_page(dev);
7467 if (!dev_priv->pwrctx) {
7468 i915_gem_object_unpin(dev_priv->renderctx);
7469 drm_gem_object_unreference(&dev_priv->renderctx->base);
7470 dev_priv->renderctx = NULL;
7471 goto skip_rc6;
7472 }
7473 ironlake_enable_rc6(dev);
7474 }
7475
7476skip_rc6:
Jesse Barnes652c3932009-08-17 13:31:43 -07007477 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7478 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7479 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007480
7481 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007482}
7483
7484void intel_modeset_cleanup(struct drm_device *dev)
7485{
Jesse Barnes652c3932009-08-17 13:31:43 -07007486 struct drm_i915_private *dev_priv = dev->dev_private;
7487 struct drm_crtc *crtc;
7488 struct intel_crtc *intel_crtc;
7489
Keith Packardf87ea762010-10-03 19:36:26 -07007490 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007491 mutex_lock(&dev->struct_mutex);
7492
Jesse Barnes723bfd72010-10-07 16:01:13 -07007493 intel_unregister_dsm_handler();
7494
7495
Jesse Barnes652c3932009-08-17 13:31:43 -07007496 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7497 /* Skip inactive CRTCs */
7498 if (!crtc->fb)
7499 continue;
7500
7501 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007502 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007503 }
7504
Jesse Barnese70236a2009-09-21 10:42:27 -07007505 if (dev_priv->display.disable_fbc)
7506 dev_priv->display.disable_fbc(dev);
7507
Jesse Barnesf97108d2010-01-29 11:27:07 -08007508 if (IS_IRONLAKE_M(dev))
7509 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007510 if (IS_GEN6(dev))
7511 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007512
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007513 if (IS_IRONLAKE_M(dev))
7514 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007515
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007516 mutex_unlock(&dev->struct_mutex);
7517
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007518 /* Disable the irq before mode object teardown, for the irq might
7519 * enqueue unpin/hotplug work. */
7520 drm_irq_uninstall(dev);
7521 cancel_work_sync(&dev_priv->hotplug_work);
7522
Daniel Vetter3dec0092010-08-20 21:40:52 +02007523 /* Shut off idle work before the crtcs get freed. */
7524 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7525 intel_crtc = to_intel_crtc(crtc);
7526 del_timer_sync(&intel_crtc->idle_timer);
7527 }
7528 del_timer_sync(&dev_priv->idle_timer);
7529 cancel_work_sync(&dev_priv->idle_work);
7530
Jesse Barnes79e53942008-11-07 14:24:08 -08007531 drm_mode_config_cleanup(dev);
7532}
7533
Dave Airlie28d52042009-09-21 14:33:58 +10007534/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007535 * Return which encoder is currently attached for connector.
7536 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007537struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007538{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007539 return &intel_attached_encoder(connector)->base;
7540}
Jesse Barnes79e53942008-11-07 14:24:08 -08007541
Chris Wilsondf0e9242010-09-09 16:20:55 +01007542void intel_connector_attach_encoder(struct intel_connector *connector,
7543 struct intel_encoder *encoder)
7544{
7545 connector->encoder = encoder;
7546 drm_mode_connector_attach_encoder(&connector->base,
7547 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007548}
Dave Airlie28d52042009-09-21 14:33:58 +10007549
7550/*
7551 * set vga decode state - true == enable VGA decode
7552 */
7553int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7554{
7555 struct drm_i915_private *dev_priv = dev->dev_private;
7556 u16 gmch_ctrl;
7557
7558 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7559 if (state)
7560 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7561 else
7562 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7563 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7564 return 0;
7565}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007566
7567#ifdef CONFIG_DEBUG_FS
7568#include <linux/seq_file.h>
7569
7570struct intel_display_error_state {
7571 struct intel_cursor_error_state {
7572 u32 control;
7573 u32 position;
7574 u32 base;
7575 u32 size;
7576 } cursor[2];
7577
7578 struct intel_pipe_error_state {
7579 u32 conf;
7580 u32 source;
7581
7582 u32 htotal;
7583 u32 hblank;
7584 u32 hsync;
7585 u32 vtotal;
7586 u32 vblank;
7587 u32 vsync;
7588 } pipe[2];
7589
7590 struct intel_plane_error_state {
7591 u32 control;
7592 u32 stride;
7593 u32 size;
7594 u32 pos;
7595 u32 addr;
7596 u32 surface;
7597 u32 tile_offset;
7598 } plane[2];
7599};
7600
7601struct intel_display_error_state *
7602intel_display_capture_error_state(struct drm_device *dev)
7603{
7604 drm_i915_private_t *dev_priv = dev->dev_private;
7605 struct intel_display_error_state *error;
7606 int i;
7607
7608 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7609 if (error == NULL)
7610 return NULL;
7611
7612 for (i = 0; i < 2; i++) {
7613 error->cursor[i].control = I915_READ(CURCNTR(i));
7614 error->cursor[i].position = I915_READ(CURPOS(i));
7615 error->cursor[i].base = I915_READ(CURBASE(i));
7616
7617 error->plane[i].control = I915_READ(DSPCNTR(i));
7618 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7619 error->plane[i].size = I915_READ(DSPSIZE(i));
7620 error->plane[i].pos= I915_READ(DSPPOS(i));
7621 error->plane[i].addr = I915_READ(DSPADDR(i));
7622 if (INTEL_INFO(dev)->gen >= 4) {
7623 error->plane[i].surface = I915_READ(DSPSURF(i));
7624 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7625 }
7626
7627 error->pipe[i].conf = I915_READ(PIPECONF(i));
7628 error->pipe[i].source = I915_READ(PIPESRC(i));
7629 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7630 error->pipe[i].hblank = I915_READ(HBLANK(i));
7631 error->pipe[i].hsync = I915_READ(HSYNC(i));
7632 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7633 error->pipe[i].vblank = I915_READ(VBLANK(i));
7634 error->pipe[i].vsync = I915_READ(VSYNC(i));
7635 }
7636
7637 return error;
7638}
7639
7640void
7641intel_display_print_error_state(struct seq_file *m,
7642 struct drm_device *dev,
7643 struct intel_display_error_state *error)
7644{
7645 int i;
7646
7647 for (i = 0; i < 2; i++) {
7648 seq_printf(m, "Pipe [%d]:\n", i);
7649 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7650 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7651 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7652 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7653 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7654 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7655 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7656 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7657
7658 seq_printf(m, "Plane [%d]:\n", i);
7659 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7660 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7661 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7662 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7663 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7664 if (INTEL_INFO(dev)->gen >= 4) {
7665 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7666 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7667 }
7668
7669 seq_printf(m, "Cursor [%d]:\n", i);
7670 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7671 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7672 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7673 }
7674}
7675#endif