blob: 820c23d2fff63c5cb5ddafe9938d9cf80c2666a2 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020018 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070019 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010056 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010057 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070058 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010059 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080060 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030061 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000062 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080063 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000065 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070067 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020069 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010071 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010072 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010073 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070075 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070076 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000078 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010079 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000080 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090082 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020084 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000087 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070089 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000090 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010092 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040094 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070095 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010096 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040097 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040098 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010099 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200101 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100102 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100106 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200107 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000108 select POWER_RESET
109 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700111 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
Mark Rutland40982fd2016-08-25 17:23:23 +0100124config DEBUG_RODATA
125 def_bool y
126
Mark Rutland030c4d22016-05-31 15:57:59 +0100127config ARM64_PAGE_SHIFT
128 int
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
131 default 12
132
133config ARM64_CONT_SHIFT
134 int
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
137 default 4
138
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800139config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
142 default 18
143
144# max bits determined by the following formula:
145# VA_BITS - PAGE_SHIFT - 3
146config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
156 default 18
157
158config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
161 default 11
162
163config ARCH_MMAP_RND_COMPAT_BITS_MAX
164 default 16
165
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700166config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100167 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700169config ILLEGAL_POINTER_VALUE
170 hex
171 default 0xdead000000000000
172
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173config STACKTRACE_SUPPORT
174 def_bool y
175
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100176config ILLEGAL_POINTER_VALUE
177 hex
178 default 0xdead000000000000
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config LOCKDEP_SUPPORT
181 def_bool y
182
183config TRACE_IRQFLAGS_SUPPORT
184 def_bool y
185
Will Deaconc209f792014-03-14 17:47:05 +0000186config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 def_bool y
188
Dave P Martin9fb74102015-07-24 16:37:48 +0100189config GENERIC_BUG
190 def_bool y
191 depends on BUG
192
193config GENERIC_BUG_RELATIVE_POINTERS
194 def_bool y
195 depends on GENERIC_BUG
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config GENERIC_HWEIGHT
198 def_bool y
199
200config GENERIC_CSUM
201 def_bool y
202
203config GENERIC_CALIBRATE_DELAY
204 def_bool y
205
Catalin Marinas19e76402014-02-27 12:09:22 +0000206config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207 def_bool y
208
Steve Capper29e56942014-10-09 15:29:25 -0700209config HAVE_GENERIC_RCU_GUP
210 def_bool y
211
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100212config ARCH_DMA_ADDR_T_64BIT
213 def_bool y
214
215config NEED_DMA_MAP_STATE
216 def_bool y
217
218config NEED_SG_DMA_LENGTH
219 def_bool y
220
Will Deacon4b3dc962015-05-29 18:28:44 +0100221config SMP
222 def_bool y
223
Patrick Dalyf0dbb6a2016-08-17 15:13:24 -0700224config ARM64_DMA_USE_IOMMU
225 bool
226 select ARM_HAS_SG_CHAIN
227 select NEED_SG_DMA_LENGTH
228
229if ARM64_DMA_USE_IOMMU
230
231config ARM64_DMA_IOMMU_ALIGNMENT
232 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
233 range 4 9
234 default 8
235 help
236 DMA mapping framework by default aligns all buffers to the smallest
237 PAGE_SIZE order which is greater than or equal to the requested buffer
238 size. This works well for buffers up to a few hundreds kilobytes, but
239 for larger buffers it just a waste of address space. Drivers which has
240 relatively small addressing window (like 64Mib) might run out of
241 virtual space with just a few allocations.
242
243 With this parameter you can specify the maximum PAGE_SIZE order for
244 DMA IOMMU buffers. Larger buffers will be aligned only to this
245 specified order. The order is expressed as a power of two multiplied
246 by the PAGE_SIZE.
247
248endif
249
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100250config SWIOTLB
251 def_bool y
252
253config IOMMU_HELPER
254 def_bool SWIOTLB
255
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100256config KERNEL_MODE_NEON
257 def_bool y
258
Rob Herring92cc15f2014-04-18 17:19:59 -0500259config FIX_EARLYCON_MEM
260 def_bool y
261
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700262config PGTABLE_LEVELS
263 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100264 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700265 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
266 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
267 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100268 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
269 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700270
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271source "init/Kconfig"
272
273source "kernel/Kconfig.freezer"
274
Olof Johansson6a377492015-07-20 12:09:16 -0700275source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100276
277menu "Bus support"
278
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100279config PCI
280 bool "PCI support"
281 help
282 This feature enables support for PCI bus system. If you say Y
283 here, the kernel will include drivers and infrastructure code
284 to support PCI bus devices.
285
286config PCI_DOMAINS
287 def_bool PCI
288
289config PCI_DOMAINS_GENERIC
290 def_bool PCI
291
292config PCI_SYSCALL
293 def_bool PCI
294
295source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100296
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100297endmenu
298
299menu "Kernel Features"
300
Andre Przywarac0a01b82014-11-14 15:54:12 +0000301menu "ARM errata workarounds via the alternatives framework"
302
303config ARM64_ERRATUM_826319
304 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
305 default y
306 help
307 This option adds an alternative code sequence to work around ARM
308 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
309 AXI master interface and an L2 cache.
310
311 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
312 and is unable to accept a certain write via this interface, it will
313 not progress on read data presented on the read data channel and the
314 system can deadlock.
315
316 The workaround promotes data cache clean instructions to
317 data cache clean-and-invalidate.
318 Please note that this does not necessarily enable the workaround,
319 as it depends on the alternative framework, which will only patch
320 the kernel if an affected CPU is detected.
321
322 If unsure, say Y.
323
324config ARM64_ERRATUM_827319
325 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
326 default y
327 help
328 This option adds an alternative code sequence to work around ARM
329 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
330 master interface and an L2 cache.
331
332 Under certain conditions this erratum can cause a clean line eviction
333 to occur at the same time as another transaction to the same address
334 on the AMBA 5 CHI interface, which can cause data corruption if the
335 interconnect reorders the two transactions.
336
337 The workaround promotes data cache clean instructions to
338 data cache clean-and-invalidate.
339 Please note that this does not necessarily enable the workaround,
340 as it depends on the alternative framework, which will only patch
341 the kernel if an affected CPU is detected.
342
343 If unsure, say Y.
344
345config ARM64_ERRATUM_824069
346 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
347 default y
348 help
349 This option adds an alternative code sequence to work around ARM
350 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
351 to a coherent interconnect.
352
353 If a Cortex-A53 processor is executing a store or prefetch for
354 write instruction at the same time as a processor in another
355 cluster is executing a cache maintenance operation to the same
356 address, then this erratum might cause a clean cache line to be
357 incorrectly marked as dirty.
358
359 The workaround promotes data cache clean instructions to
360 data cache clean-and-invalidate.
361 Please note that this option does not necessarily enable the
362 workaround, as it depends on the alternative framework, which will
363 only patch the kernel if an affected CPU is detected.
364
365 If unsure, say Y.
366
367config ARM64_ERRATUM_819472
368 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
369 default y
370 help
371 This option adds an alternative code sequence to work around ARM
372 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
373 present when it is connected to a coherent interconnect.
374
375 If the processor is executing a load and store exclusive sequence at
376 the same time as a processor in another cluster is executing a cache
377 maintenance operation to the same address, then this erratum might
378 cause data corruption.
379
380 The workaround promotes data cache clean instructions to
381 data cache clean-and-invalidate.
382 Please note that this does not necessarily enable the workaround,
383 as it depends on the alternative framework, which will only patch
384 the kernel if an affected CPU is detected.
385
386 If unsure, say Y.
387
388config ARM64_ERRATUM_832075
389 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
390 default y
391 help
392 This option adds an alternative code sequence to work around ARM
393 erratum 832075 on Cortex-A57 parts up to r1p2.
394
395 Affected Cortex-A57 parts might deadlock when exclusive load/store
396 instructions to Write-Back memory are mixed with Device loads.
397
398 The workaround is to promote device loads to use Load-Acquire
399 semantics.
400 Please note that this does not necessarily enable the workaround,
401 as it depends on the alternative framework, which will only patch
402 the kernel if an affected CPU is detected.
403
404 If unsure, say Y.
405
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000406config ARM64_ERRATUM_834220
407 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
408 depends on KVM
409 default y
410 help
411 This option adds an alternative code sequence to work around ARM
412 erratum 834220 on Cortex-A57 parts up to r1p2.
413
414 Affected Cortex-A57 parts might report a Stage 2 translation
415 fault as the result of a Stage 1 fault for load crossing a
416 page boundary when there is a permission or device memory
417 alignment fault at Stage 1 and a translation fault at Stage 2.
418
419 The workaround is to verify that the Stage 1 translation
420 doesn't generate a fault before handling the Stage 2 fault.
421 Please note that this does not necessarily enable the workaround,
422 as it depends on the alternative framework, which will only patch
423 the kernel if an affected CPU is detected.
424
425 If unsure, say Y.
426
Will Deacon905e8c52015-03-23 19:07:02 +0000427config ARM64_ERRATUM_845719
428 bool "Cortex-A53: 845719: a load might read incorrect data"
429 depends on COMPAT
430 default y
431 help
432 This option adds an alternative code sequence to work around ARM
433 erratum 845719 on Cortex-A53 parts up to r0p4.
434
435 When running a compat (AArch32) userspace on an affected Cortex-A53
436 part, a load at EL0 from a virtual address that matches the bottom 32
437 bits of the virtual address used by a recent load at (AArch64) EL1
438 might return incorrect data.
439
440 The workaround is to write the contextidr_el1 register on exception
441 return to a 32-bit task.
442 Please note that this does not necessarily enable the workaround,
443 as it depends on the alternative framework, which will only patch
444 the kernel if an affected CPU is detected.
445
446 If unsure, say Y.
447
Will Deacondf057cc2015-03-17 12:15:02 +0000448config ARM64_ERRATUM_843419
449 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000450 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100451 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000452 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100453 This option links the kernel with '--fix-cortex-a53-843419' and
454 builds modules using the large memory model in order to avoid the use
455 of the ADRP instruction, which can cause a subsequent memory access
456 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000457
458 If unsure, say Y.
459
Robert Richter94100972015-09-21 22:58:38 +0200460config CAVIUM_ERRATUM_22375
461 bool "Cavium erratum 22375, 24313"
462 default y
463 help
464 Enable workaround for erratum 22375, 24313.
465
466 This implements two gicv3-its errata workarounds for ThunderX. Both
467 with small impact affecting only ITS table allocation.
468
469 erratum 22375: only alloc 8MB table size
470 erratum 24313: ignore memory access type
471
472 The fixes are in ITS initialization and basically ignore memory access
473 type and table size provided by the TYPER and BASER registers.
474
475 If unsure, say Y.
476
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200477config CAVIUM_ERRATUM_23144
478 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
479 depends on NUMA
480 default y
481 help
482 ITS SYNC command hang for cross node io and collections/cpu mapping.
483
484 If unsure, say Y.
485
Robert Richter6d4e11c2015-09-21 22:58:35 +0200486config CAVIUM_ERRATUM_23154
487 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
488 default y
489 help
490 The gicv3 of ThunderX requires a modified version for
491 reading the IAR status to ensure data synchronization
492 (access to icc_iar1_el1 is not sync'ed before and after).
493
494 If unsure, say Y.
495
Andrew Pinski104a0c02016-02-24 17:44:57 -0800496config CAVIUM_ERRATUM_27456
497 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
498 default y
499 help
500 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
501 instructions may cause the icache to become corrupted if it
502 contains data for a non-current ASID. The fix is to
503 invalidate the icache when changing the mm context.
504
505 If unsure, say Y.
506
Andre Przywarac0a01b82014-11-14 15:54:12 +0000507endmenu
508
509
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510choice
511 prompt "Page size"
512 default ARM64_4K_PAGES
513 help
514 Page size (translation granule) configuration.
515
516config ARM64_4K_PAGES
517 bool "4KB"
518 help
519 This feature enables 4KB pages support.
520
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100521config ARM64_16K_PAGES
522 bool "16KB"
523 help
524 The system will use 16KB pages support. AArch32 emulation
525 requires applications compiled with 16K (or a multiple of 16K)
526 aligned segments.
527
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100528config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100529 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100530 help
531 This feature enables 64KB pages support (4KB by default)
532 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100533 look-up. AArch32 emulation requires applications compiled
534 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100535
Jungseok Leee41ceed2014-05-12 10:40:38 +0100536endchoice
537
538choice
539 prompt "Virtual address space size"
540 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100541 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
543 help
544 Allows choosing one of multiple possible virtual address
545 space sizes. The level of translation table is determined by
546 a combination of page size and virtual address space size.
547
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100548config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100549 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100550 depends on ARM64_16K_PAGES
551
Jungseok Leee41ceed2014-05-12 10:40:38 +0100552config ARM64_VA_BITS_39
553 bool "39-bit"
554 depends on ARM64_4K_PAGES
555
556config ARM64_VA_BITS_42
557 bool "42-bit"
558 depends on ARM64_64K_PAGES
559
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100560config ARM64_VA_BITS_47
561 bool "47-bit"
562 depends on ARM64_16K_PAGES
563
Jungseok Leec79b9542014-05-12 18:40:51 +0900564config ARM64_VA_BITS_48
565 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900566
Jungseok Leee41ceed2014-05-12 10:40:38 +0100567endchoice
568
569config ARM64_VA_BITS
570 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100571 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100572 default 39 if ARM64_VA_BITS_39
573 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100574 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900575 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100576
Will Deacona8720132013-10-11 14:52:19 +0100577config CPU_BIG_ENDIAN
578 bool "Build big-endian kernel"
579 help
580 Say Y if you plan on running a kernel in big-endian mode.
581
Mark Brownf6e763b2014-03-04 07:51:17 +0000582config SCHED_MC
583 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000584 help
585 Multi-core scheduler support improves the CPU scheduler's decision
586 making when dealing with multi-core CPU chips at a cost of slightly
587 increased overhead in some places. If unsure say N here.
588
589config SCHED_SMT
590 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000591 help
592 Improves the CPU scheduler's decision making when dealing with
593 MultiThreading at a cost of slightly increased overhead in some
594 places. If unsure say N here.
595
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100596config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000597 int "Maximum number of CPUs (2-4096)"
598 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100599 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100600 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601
Mark Rutland9327e2c2013-10-24 20:30:18 +0100602config HOTPLUG_CPU
603 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800604 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100605 help
606 Say Y here to experiment with turning CPUs off and on. CPUs
607 can be controlled through /sys/devices/system/cpu.
608
Kyle Yan54b1cef2017-01-09 14:19:25 -0800609# The GPIO number here must be sorted by descending number. In case of
610# a multiplatform kernel, we just want the highest value required by the
611# selected platforms.
612config ARCH_NR_GPIO
613 int
614 default 1024 if ARCH_QCOM
615 default 256
616 help
617 Maximum number of GPIOs in the system.
618
619 If unsure, leave the default value.
620
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700621# Common NUMA Features
622config NUMA
623 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800624 select ACPI_NUMA if ACPI
625 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700626 help
627 Enable NUMA (Non Uniform Memory Access) support.
628
629 The kernel will try to allocate memory used by a CPU on the
630 local memory of the CPU and add some more
631 NUMA awareness to the kernel.
632
633config NODES_SHIFT
634 int "Maximum NUMA Nodes (as a power of 2)"
635 range 1 10
636 default "2"
637 depends on NEED_MULTIPLE_NODES
638 help
639 Specify the maximum number of NUMA Nodes available on the target
640 system. Increases memory reserved to accommodate various tables.
641
642config USE_PERCPU_NUMA_NODE_ID
643 def_bool y
644 depends on NUMA
645
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800646config HAVE_SETUP_PER_CPU_AREA
647 def_bool y
648 depends on NUMA
649
650config NEED_PER_CPU_EMBED_FIRST_CHUNK
651 def_bool y
652 depends on NUMA
653
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100654source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800655source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100656
Laura Abbott83863f22016-02-05 16:24:47 -0800657config ARCH_SUPPORTS_DEBUG_PAGEALLOC
658 def_bool y
659
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100660config ARCH_HAS_HOLES_MEMORYMODEL
661 def_bool y if SPARSEMEM
662
663config ARCH_SPARSEMEM_ENABLE
664 def_bool y
665 select SPARSEMEM_VMEMMAP_ENABLE
666
667config ARCH_SPARSEMEM_DEFAULT
668 def_bool ARCH_SPARSEMEM_ENABLE
669
670config ARCH_SELECT_MEMORY_MODEL
671 def_bool ARCH_SPARSEMEM_ENABLE
672
673config HAVE_ARCH_PFN_VALID
674 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
675
676config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100677 def_bool y
678 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100679
Steve Capper084bd292013-04-10 13:48:00 +0100680config SYS_SUPPORTS_HUGETLBFS
681 def_bool y
682
Steve Capper084bd292013-04-10 13:48:00 +0100683config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100684 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100685
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100686config ARCH_HAS_CACHE_LINE_SIZE
687 def_bool y
688
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100689source "mm/Kconfig"
690
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000691config SECCOMP
692 bool "Enable seccomp to safely compute untrusted bytecode"
693 ---help---
694 This kernel feature is useful for number crunching applications
695 that may need to compute untrusted bytecode during their
696 execution. By using pipes or other transports made available to
697 the process as file descriptors supporting the read/write
698 syscalls, it's possible to isolate those applications in
699 their own address space using seccomp. Once seccomp is
700 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
701 and the task is only allowed to execute a few safe syscalls
702 defined by each seccomp mode.
703
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000704config PARAVIRT
705 bool "Enable paravirtualization code"
706 help
707 This changes the kernel so it can modify itself when it is run
708 under a hypervisor, potentially improving performance significantly
709 over full virtualization.
710
711config PARAVIRT_TIME_ACCOUNTING
712 bool "Paravirtual steal time accounting"
713 select PARAVIRT
714 default n
715 help
716 Select this option to enable fine granularity task steal time
717 accounting. Time spent executing other tasks in parallel with
718 the current vCPU is discounted from the vCPU power. To account for
719 that, there can be a small performance impact.
720
721 If in doubt, say N here.
722
Geoff Levandd28f6df2016-06-23 17:54:48 +0000723config KEXEC
724 depends on PM_SLEEP_SMP
725 select KEXEC_CORE
726 bool "kexec system call"
727 ---help---
728 kexec is a system call that implements the ability to shutdown your
729 current kernel, and to start another kernel. It is like a reboot
730 but it is independent of the system firmware. And like a reboot
731 you can start any kernel with it, not just Linux.
732
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000733config XEN_DOM0
734 def_bool y
735 depends on XEN
736
737config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700738 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000739 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000740 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000741 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000742 help
743 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
744
Steve Capperd03bb142013-04-25 15:19:21 +0100745config FORCE_MAX_ZONEORDER
746 int
747 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100748 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100749 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100750 help
751 The kernel memory allocator divides physically contiguous memory
752 blocks into "zones", where each zone is a power of two number of
753 pages. This option selects the largest power of two that the kernel
754 keeps in the memory allocator. If you need to allocate very large
755 blocks of physically contiguous memory, then you may need to
756 increase this value.
757
758 This config option is actually maximum order plus one. For example,
759 a value of 11 means that the largest free memory block is 2^10 pages.
760
761 We make sure that we can allocate upto a HugePage size for each configuration.
762 Hence we have :
763 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
764
765 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
766 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100767
Will Deacon1b907f42014-11-20 16:51:10 +0000768menuconfig ARMV8_DEPRECATED
769 bool "Emulate deprecated/obsolete ARMv8 instructions"
770 depends on COMPAT
771 help
772 Legacy software support may require certain instructions
773 that have been deprecated or obsoleted in the architecture.
774
775 Enable this config to enable selective emulation of these
776 features.
777
778 If unsure, say Y
779
780if ARMV8_DEPRECATED
781
782config SWP_EMULATION
783 bool "Emulate SWP/SWPB instructions"
784 help
785 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
786 they are always undefined. Say Y here to enable software
787 emulation of these instructions for userspace using LDXR/STXR.
788
789 In some older versions of glibc [<=2.8] SWP is used during futex
790 trylock() operations with the assumption that the code will not
791 be preempted. This invalid assumption may be more likely to fail
792 with SWP emulation enabled, leading to deadlock of the user
793 application.
794
795 NOTE: when accessing uncached shared regions, LDXR/STXR rely
796 on an external transaction monitoring block called a global
797 monitor to maintain update atomicity. If your system does not
798 implement a global monitor, this option can cause programs that
799 perform SWP operations to uncached memory to deadlock.
800
801 If unsure, say Y
802
803config CP15_BARRIER_EMULATION
804 bool "Emulate CP15 Barrier instructions"
805 help
806 The CP15 barrier instructions - CP15ISB, CP15DSB, and
807 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
808 strongly recommended to use the ISB, DSB, and DMB
809 instructions instead.
810
811 Say Y here to enable software emulation of these
812 instructions for AArch32 userspace code. When this option is
813 enabled, CP15 barrier usage is traced which can help
814 identify software that needs updating.
815
816 If unsure, say Y
817
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000818config SETEND_EMULATION
819 bool "Emulate SETEND instruction"
820 help
821 The SETEND instruction alters the data-endianness of the
822 AArch32 EL0, and is deprecated in ARMv8.
823
824 Say Y here to enable software emulation of the instruction
825 for AArch32 userspace code.
826
827 Note: All the cpus on the system must have mixed endian support at EL0
828 for this feature to be enabled. If a new CPU - which doesn't support mixed
829 endian - is hotplugged in after this feature has been enabled, there could
830 be unexpected results in the applications.
831
832 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000833endif
834
Catalin Marinas048871b2016-07-01 18:25:31 +0100835config ARM64_SW_TTBR0_PAN
836 bool "Emulate Priviledged Access Never using TTBR0_EL1 switching"
837 help
838 Enabling this option prevents the kernel from accessing
839 user-space memory directly by pointing TTBR0_EL1 to a reserved
840 zeroed area and reserved ASID. The user access routines
841 restore the valid TTBR0_EL1 temporarily.
842
Will Deacon0e4a0702015-07-27 15:54:13 +0100843menu "ARMv8.1 architectural features"
844
845config ARM64_HW_AFDBM
846 bool "Support for hardware updates of the Access and Dirty page flags"
847 default y
848 help
849 The ARMv8.1 architecture extensions introduce support for
850 hardware updates of the access and dirty information in page
851 table entries. When enabled in TCR_EL1 (HA and HD bits) on
852 capable processors, accesses to pages with PTE_AF cleared will
853 set this bit instead of raising an access flag fault.
854 Similarly, writes to read-only pages with the DBM bit set will
855 clear the read-only bit (AP[2]) instead of raising a
856 permission fault.
857
858 Kernels built with this configuration option enabled continue
859 to work on pre-ARMv8.1 hardware and the performance impact is
860 minimal. If unsure, say Y.
861
862config ARM64_PAN
863 bool "Enable support for Privileged Access Never (PAN)"
864 default y
865 help
866 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
867 prevents the kernel or hypervisor from accessing user-space (EL0)
868 memory directly.
869
870 Choosing this option will cause any unprotected (not using
871 copy_to_user et al) memory access to fail with a permission fault.
872
873 The feature is detected at runtime, and will remain as a 'nop'
874 instruction if the cpu does not implement the feature.
875
876config ARM64_LSE_ATOMICS
877 bool "Atomic instructions"
878 help
879 As part of the Large System Extensions, ARMv8.1 introduces new
880 atomic instructions that are designed specifically to scale in
881 very large systems.
882
883 Say Y here to make use of these instructions for the in-kernel
884 atomic routines. This incurs a small overhead on CPUs that do
885 not support these instructions and requires the kernel to be
886 built with binutils >= 2.25.
887
Marc Zyngier1f364c82014-02-19 09:33:14 +0000888config ARM64_VHE
889 bool "Enable support for Virtualization Host Extensions (VHE)"
890 default y
891 help
892 Virtualization Host Extensions (VHE) allow the kernel to run
893 directly at EL2 (instead of EL1) on processors that support
894 it. This leads to better performance for KVM, as they reduce
895 the cost of the world switch.
896
897 Selecting this option allows the VHE feature to be detected
898 at runtime, and does not affect processors that do not
899 implement this feature.
900
Will Deacon0e4a0702015-07-27 15:54:13 +0100901endmenu
902
Will Deaconf9933182016-02-26 16:30:14 +0000903menu "ARMv8.2 architectural features"
904
James Morse57f49592016-02-05 14:58:48 +0000905config ARM64_UAO
906 bool "Enable support for User Access Override (UAO)"
907 default y
908 help
909 User Access Override (UAO; part of the ARMv8.2 Extensions)
910 causes the 'unprivileged' variant of the load/store instructions to
911 be overriden to be privileged.
912
913 This option changes get_user() and friends to use the 'unprivileged'
914 variant of the load/store instructions. This ensures that user-space
915 really did have access to the supplied memory. When addr_limit is
916 set to kernel memory the UAO bit will be set, allowing privileged
917 access to kernel memory.
918
919 Choosing this option will cause copy_to_user() et al to use user-space
920 memory permissions.
921
922 The feature is detected at runtime, the kernel will use the
923 regular load/store instructions if the cpu does not implement the
924 feature.
925
Will Deaconf9933182016-02-26 16:30:14 +0000926endmenu
927
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100928config ARM64_MODULE_CMODEL_LARGE
929 bool
930
931config ARM64_MODULE_PLTS
932 bool
933 select ARM64_MODULE_CMODEL_LARGE
934 select HAVE_MOD_ARCH_SPECIFIC
935
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100936config RELOCATABLE
937 bool
938 help
939 This builds the kernel as a Position Independent Executable (PIE),
940 which retains all relocation metadata required to relocate the
941 kernel binary at runtime to a different virtual address than the
942 address it was linked at.
943 Since AArch64 uses the RELA relocation format, this requires a
944 relocation pass at runtime even if the kernel is loaded at the
945 same address it was linked at.
946
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100947config RANDOMIZE_BASE
948 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700949 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100950 select RELOCATABLE
951 help
952 Randomizes the virtual address at which the kernel image is
953 loaded, as a security feature that deters exploit attempts
954 relying on knowledge of the location of kernel internals.
955
956 It is the bootloader's job to provide entropy, by passing a
957 random u64 value in /chosen/kaslr-seed at kernel entry.
958
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100959 When booting via the UEFI stub, it will invoke the firmware's
960 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
961 to the kernel proper. In addition, it will randomise the physical
962 location of the kernel Image as well.
963
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100964 If unsure, say N.
965
966config RANDOMIZE_MODULE_REGION_FULL
967 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100968 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100969 default y
970 help
971 Randomizes the location of the module region without considering the
972 location of the core kernel. This way, it is impossible for modules
973 to leak information about the location of core kernel data structures
974 but it does imply that function calls between modules and the core
975 kernel will need to be resolved via veneers in the module PLT.
976
977 When this option is not set, the module region will be randomized over
978 a limited range that contains the [_stext, _etext] interval of the
979 core kernel, so branch relocations are always in range.
980
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100981endmenu
982
983menu "Boot options"
984
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000985config ARM64_ACPI_PARKING_PROTOCOL
986 bool "Enable support for the ARM64 ACPI parking protocol"
987 depends on ACPI
988 help
989 Enable support for the ARM64 ACPI parking protocol. If disabled
990 the kernel will not allow booting through the ARM64 ACPI parking
991 protocol even if the corresponding data is present in the ACPI
992 MADT table.
993
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100994config CMDLINE
995 string "Default kernel command string"
996 default ""
997 help
998 Provide a set of default command-line options at build time by
999 entering them here. As a minimum, you should specify the the
1000 root device (e.g. root=/dev/nfs).
1001
Colin Cross74157da2014-04-02 18:02:15 -07001002choice
1003 prompt "Kernel command line type" if CMDLINE != ""
1004 default CMDLINE_FROM_BOOTLOADER
1005
1006config CMDLINE_FROM_BOOTLOADER
1007 bool "Use bootloader kernel arguments if available"
1008 help
1009 Uses the command-line options passed by the boot loader. If
1010 the boot loader doesn't provide any, the default kernel command
1011 string provided in CMDLINE will be used.
1012
1013config CMDLINE_EXTEND
1014 bool "Extend bootloader kernel arguments"
1015 help
1016 The command-line arguments provided by the boot loader will be
1017 appended to the default kernel command string.
1018
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001019config CMDLINE_FORCE
1020 bool "Always use the default kernel command string"
1021 help
1022 Always use the default kernel command string, even if the boot
1023 loader passes other arguments to the kernel.
1024 This is useful if you cannot or don't want to change the
1025 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001026endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001027
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001028config EFI_STUB
1029 bool
1030
Mark Salterf84d0272014-04-15 21:59:30 -04001031config EFI
1032 bool "UEFI runtime support"
1033 depends on OF && !CPU_BIG_ENDIAN
1034 select LIBFDT
1035 select UCS2_STRING
1036 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001037 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001038 select EFI_STUB
1039 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001040 default y
1041 help
1042 This option provides support for runtime services provided
1043 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001044 clock, and platform reset). A UEFI stub is also provided to
1045 allow the kernel to be booted as an EFI application. This
1046 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001047
Yi Lid1ae8c02014-10-04 23:46:43 +08001048config DMI
1049 bool "Enable support for SMBIOS (DMI) tables"
1050 depends on EFI
1051 default y
1052 help
1053 This enables SMBIOS/DMI feature for systems.
1054
1055 This option is only useful on systems that have UEFI firmware.
1056 However, even with this option, the resultant kernel should
1057 continue to boot on existing non-UEFI platforms.
1058
Alex Raye2d9f0a2014-03-17 13:44:01 -07001059config BUILD_ARM64_APPENDED_DTB_IMAGE
1060 bool "Build a concatenated Image.gz/dtb by default"
1061 depends on OF
1062 help
1063 Enabling this option will cause a concatenated Image.gz and list of
1064 DTBs to be built by default (instead of a standalone Image.gz.)
1065 The image will built in arch/arm64/boot/Image.gz-dtb
1066
1067config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1068 string "Default dtb names"
1069 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1070 help
1071 Space separated list of names of dtbs to append when
1072 building a concatenated Image.gz-dtb.
1073
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001074endmenu
1075
1076menu "Userspace binary formats"
1077
1078source "fs/Kconfig.binfmt"
1079
1080config COMPAT
1081 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001082 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001083 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001084 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001085 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001086 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001087 help
1088 This option enables support for a 32-bit EL0 running under a 64-bit
1089 kernel at EL1. AArch32-specific components such as system calls,
1090 the user helper functions, VFP support and the ptrace interface are
1091 handled appropriately by the kernel.
1092
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001093 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1094 that you will only be able to execute AArch32 binaries that were compiled
1095 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001097 If you want to execute 32-bit userspace applications, say Y.
1098
1099config SYSVIPC_COMPAT
1100 def_bool y
1101 depends on COMPAT && SYSVIPC
1102
1103endmenu
1104
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001105menu "Power management options"
1106
1107source "kernel/power/Kconfig"
1108
James Morse82869ac2016-04-27 17:47:12 +01001109config ARCH_HIBERNATION_POSSIBLE
1110 def_bool y
1111 depends on CPU_PM
1112
1113config ARCH_HIBERNATION_HEADER
1114 def_bool y
1115 depends on HIBERNATION
1116
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001117config ARCH_SUSPEND_POSSIBLE
1118 def_bool y
1119
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001120endmenu
1121
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001122menu "CPU Power Management"
1123
1124source "drivers/cpuidle/Kconfig"
1125
Rob Herring52e7e812014-02-24 11:27:57 +09001126source "drivers/cpufreq/Kconfig"
1127
1128endmenu
1129
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001130source "net/Kconfig"
1131
1132source "drivers/Kconfig"
1133
Mark Salterf84d0272014-04-15 21:59:30 -04001134source "drivers/firmware/Kconfig"
1135
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001136source "drivers/acpi/Kconfig"
1137
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001138source "fs/Kconfig"
1139
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001140source "arch/arm64/kvm/Kconfig"
1141
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001142source "arch/arm64/Kconfig.debug"
1143
1144source "security/Kconfig"
1145
1146source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001147if CRYPTO
1148source "arch/arm64/crypto/Kconfig"
1149endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001150
1151source "lib/Kconfig"