blob: 626e2d6db20ecd9f5b2797aed807f2cd2e935135 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020029#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
34
Tony Lindgrence491cf2009-10-20 09:40:47 -070035#include <plat/dma.h>
36#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020037#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020038#include "omap-mcbsp.h"
39#include "omap-pcm.h"
40
Jarkko Nikula0b604852008-11-12 17:05:51 +020041#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020042
Ilkka Koskinen83905c12010-02-22 12:21:12 +000043#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
44 xhandler_get, xhandler_put) \
45{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
46 .info = omap_mcbsp_st_info_volsw, \
47 .get = xhandler_get, .put = xhandler_put, \
48 .private_value = (unsigned long) &(struct soc_mixer_control) \
49 {.min = xmin, .max = xmax} }
50
Peter Ujfalusi219f4312012-02-03 13:11:47 +020051enum {
52 OMAP_MCBSP_WORD_8 = 0,
53 OMAP_MCBSP_WORD_12,
54 OMAP_MCBSP_WORD_16,
55 OMAP_MCBSP_WORD_20,
56 OMAP_MCBSP_WORD_24,
57 OMAP_MCBSP_WORD_32,
58};
59
Jarkko Nikula2e747962008-04-25 13:55:19 +020060/*
61 * Stream DMA parameters. DMA request line and port address are set runtime
62 * since they are different between OMAP1 and later OMAPs
63 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030064static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
65{
66 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000067 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020068 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030069 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030070 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030071
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000072 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030073
Eduardo Valentina0a499c2009-08-20 16:18:26 +030074 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusicb40b632012-02-13 16:26:54 +020075 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
Peter Ujfalusicf80e152010-07-29 09:51:27 +030076 /*
77 * Configure McBSP threshold based on either:
78 * packet_size, when the sDMA is in packet mode, or
79 * based on the period size.
80 */
81 if (dma_data->packet_size)
82 words = dma_data->packet_size;
83 else
84 words = snd_pcm_lib_period_bytes(substream) /
Peter Ujfalusi256d9c22012-02-14 15:23:15 +020085 (mcbsp->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030086 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030087 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030088
89 /* Configure McBSP internal buffer usage */
90 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020091 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030092 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020093 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030094}
95
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030096static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
97 struct snd_pcm_hw_rule *rule)
98{
99 struct snd_interval *buffer_size = hw_param_interval(params,
100 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
101 struct snd_interval *channels = hw_param_interval(params,
102 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200103 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300104 struct snd_interval frames;
105 int size;
106
107 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200108 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300109
110 frames.min = size / channels->min;
111 frames.integer = 1;
112 return snd_interval_refine(buffer_size, &frames);
113}
114
Mark Browndee89c42008-11-18 22:11:38 +0000115static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000116 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200117{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200118 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200119 int err = 0;
120
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300121 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200122 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300123
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300124 /*
125 * OMAP3 McBSP FIFO is word structured.
126 * McBSP2 has 1024 + 256 = 1280 word long buffer,
127 * McBSP1,3,4,5 has 128 word long buffer
128 * This means that the size of the FIFO depends on the sample format.
129 * For example on McBSP3:
130 * 16bit samples: size is 128 * 2 = 256 bytes
131 * 32bit samples: size is 128 * 4 = 512 bytes
132 * It is simpler to place constraint for buffer and period based on
133 * channels.
134 * McBSP3 as example again (16 or 32 bit samples):
135 * 1 channel (mono): size is 128 frames (128 words)
136 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
137 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
138 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200139 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200140 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300141 * Rule for the buffer size. We should not allow
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300142 * smaller buffer than the FIFO size to avoid underruns
143 */
144 snd_pcm_hw_rule_add(substream->runtime, 0,
145 SNDRV_PCM_HW_PARAM_CHANNELS,
146 omap_mcbsp_hwrule_min_buffersize,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200147 mcbsp,
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300148 SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
149
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300150 /* Make sure, that the period size is always even */
151 snd_pcm_hw_constraint_step(substream->runtime, 0,
152 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300153 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200154
155 return err;
156}
157
Mark Browndee89c42008-11-18 22:11:38 +0000158static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000159 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200160{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200161 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200162
163 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200164 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200165 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200166 }
167}
168
Mark Browndee89c42008-11-18 22:11:38 +0000169static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000170 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200171{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200172 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300173 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200174
175 switch (cmd) {
176 case SNDRV_PCM_TRIGGER_START:
177 case SNDRV_PCM_TRIGGER_RESUME:
178 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200179 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200180 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200181 break;
182
183 case SNDRV_PCM_TRIGGER_STOP:
184 case SNDRV_PCM_TRIGGER_SUSPEND:
185 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200186 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200187 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200188 break;
189 default:
190 err = -EINVAL;
191 }
192
193 return err;
194}
195
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200196static snd_pcm_sframes_t omap_mcbsp_dai_delay(
197 struct snd_pcm_substream *substream,
198 struct snd_soc_dai *dai)
199{
200 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000201 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200202 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200203 u16 fifo_use;
204 snd_pcm_sframes_t delay;
205
206 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200207 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200208 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200209 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200210
211 /*
212 * Divide the used locations with the channel count to get the
213 * FIFO usage in samples (don't care about partial samples in the
214 * buffer).
215 */
216 delay = fifo_use / substream->runtime->channels;
217
218 return delay;
219}
220
Jarkko Nikula2e747962008-04-25 13:55:19 +0200221static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000222 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000223 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200224{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200225 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200226 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300227 struct omap_pcm_dma_data *dma_data;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300228 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300229 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000230 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200231
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200232 dma_data = &mcbsp->dma_data[substream->stream];
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530233
Sergey Lapind98508a2010-05-13 19:48:16 +0400234 switch (params_format(params)) {
235 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300236 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300237 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400238 break;
239 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300240 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300241 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400242 break;
243 default:
244 return -EINVAL;
245 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200246 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300247 dma_data->set_threshold = omap_mcbsp_set_threshold;
248 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200249 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300250 int period_words, max_thrsh;
251
252 period_words = params_period_bytes(params) / (wlen / 8);
253 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200254 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300255 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200256 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300257 /*
258 * If the period contains less or equal number of words,
259 * we are using the original threshold mode setup:
260 * McBSP threshold = sDMA frame size = period_size
261 * Otherwise we switch to sDMA packet mode:
262 * McBSP threshold = sDMA packet size
263 * sDMA frame size = period size
264 */
265 if (period_words > max_thrsh) {
266 int divider = 0;
267
268 /*
269 * Look for the biggest threshold value, which
270 * divides the period size evenly.
271 */
272 divider = period_words / max_thrsh;
273 if (period_words % max_thrsh)
274 divider++;
275 while (period_words % divider &&
276 divider < period_words)
277 divider++;
278 if (divider == period_words)
279 return -EINVAL;
280
281 pkt_size = period_words / divider;
282 sync_mode = OMAP_DMA_SYNC_PACKET;
283 } else {
284 sync_mode = OMAP_DMA_SYNC_FRAME;
285 }
286 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300287 }
288
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300289 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300290 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000291
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300292 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200293
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200294 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200295 /* McBSP already configured by another stream */
296 return 0;
297 }
298
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300299 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
300 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
301 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
302 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200303 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300304 wpf = channels = params_channels(params);
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200305 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
306 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000307 /* Use dual-phase frames */
308 regs->rcr2 |= RPHASE;
309 regs->xcr2 |= XPHASE;
310 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
311 wpf--;
312 regs->rcr2 |= RFRLEN2(wpf - 1);
313 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200314 }
315
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000316 regs->rcr1 |= RFRLEN1(wpf - 1);
317 regs->xcr1 |= XFRLEN1(wpf - 1);
318
Jarkko Nikula2e747962008-04-25 13:55:19 +0200319 switch (params_format(params)) {
320 case SNDRV_PCM_FORMAT_S16_LE:
321 /* Set word lengths */
322 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
323 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
324 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
325 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200326 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400327 case SNDRV_PCM_FORMAT_S32_LE:
328 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400329 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
330 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
331 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
332 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
333 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200334 default:
335 /* Unsupported PCM format */
336 return -EINVAL;
337 }
338
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000339 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
340 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200341 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000342 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200343 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
344 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000345
346 if (framesize < wlen * channels) {
347 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
348 "channels\n", __func__);
349 return -EINVAL;
350 }
351 } else
352 framesize = wlen * channels;
353
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300354 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300355 regs->srgr2 &= ~FPER(0xfff);
356 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300357 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300358 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200359 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000360 regs->srgr2 |= FPER(framesize - 1);
361 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300362 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300363 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200364 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000365 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300366 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300367 break;
368 }
369
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200370 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
371 mcbsp->wlen = wlen;
372 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200373
374 return 0;
375}
376
377/*
378 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
379 * cache is initialized here
380 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100381static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200382 unsigned int fmt)
383{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200384 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200385 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300386 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200387
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200388 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200389 return 0;
390
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200391 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200392 memset(regs, 0, sizeof(*regs));
393 /* Generic McBSP register settings */
394 regs->spcr2 |= XINTM(3) | FREE;
395 regs->spcr1 |= RINTM(3);
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300396 /* RFIG and XFIG are not defined in 34xx */
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600397 if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300398 regs->rcr2 |= RFIG;
399 regs->xcr2 |= XFIG;
400 }
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600401 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300402 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
403 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200404 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200405
406 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
407 case SND_SOC_DAIFMT_I2S:
408 /* 1-bit data delay */
409 regs->rcr2 |= RDATDLY(1);
410 regs->xcr2 |= XDATDLY(1);
411 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200412 case SND_SOC_DAIFMT_LEFT_J:
413 /* 0-bit data delay */
414 regs->rcr2 |= RDATDLY(0);
415 regs->xcr2 |= XDATDLY(0);
416 regs->spcr1 |= RJUST(2);
417 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300418 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200419 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300420 case SND_SOC_DAIFMT_DSP_A:
421 /* 1-bit data delay */
422 regs->rcr2 |= RDATDLY(1);
423 regs->xcr2 |= XDATDLY(1);
424 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300425 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300426 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200427 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530428 /* 0-bit data delay */
429 regs->rcr2 |= RDATDLY(0);
430 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300431 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300432 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530433 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200434 default:
435 /* Unsupported data format */
436 return -EINVAL;
437 }
438
439 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
440 case SND_SOC_DAIFMT_CBS_CFS:
441 /* McBSP master. Set FS and bit clocks as outputs */
442 regs->pcr0 |= FSXM | FSRM |
443 CLKXM | CLKRM;
444 /* Sample rate generator drives the FS */
445 regs->srgr2 |= FSGM;
446 break;
447 case SND_SOC_DAIFMT_CBM_CFM:
448 /* McBSP slave */
449 break;
450 default:
451 /* Unsupported master/slave configuration */
452 return -EINVAL;
453 }
454
455 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300456 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200457 case SND_SOC_DAIFMT_NB_NF:
458 /*
459 * Normal BCLK + FS.
460 * FS active low. TX data driven on falling edge of bit clock
461 * and RX data sampled on rising edge of bit clock.
462 */
463 regs->pcr0 |= FSXP | FSRP |
464 CLKXP | CLKRP;
465 break;
466 case SND_SOC_DAIFMT_NB_IF:
467 regs->pcr0 |= CLKXP | CLKRP;
468 break;
469 case SND_SOC_DAIFMT_IB_NF:
470 regs->pcr0 |= FSXP | FSRP;
471 break;
472 case SND_SOC_DAIFMT_IB_IF:
473 break;
474 default:
475 return -EINVAL;
476 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300477 if (inv_fs == true)
478 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200479
480 return 0;
481}
482
Liam Girdwood8687eb82008-07-07 16:08:07 +0100483static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200484 int div_id, int div)
485{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200486 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200487 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200488
489 if (div_id != OMAP_MCBSP_CLKGDV)
490 return -ENODEV;
491
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200492 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300493 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200494 regs->srgr1 |= CLKGDV(div - 1);
495
496 return 0;
497}
498
Liam Girdwood8687eb82008-07-07 16:08:07 +0100499static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200500 int clk_id, unsigned int freq,
501 int dir)
502{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200503 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200504 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200505 int err = 0;
506
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200507 if (mcbsp->active) {
508 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300509 return 0;
510 else
511 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300512 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300513
Peter Ujfalusi5788c622012-03-08 13:34:16 +0200514 if (clk_id == OMAP_MCBSP_SYSCLK_CLK ||
515 clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK ||
516 clk_id == OMAP_MCBSP_SYSCLK_CLKS_EXT ||
517 clk_id == OMAP_MCBSP_SYSCLK_CLKX_EXT ||
518 clk_id == OMAP_MCBSP_SYSCLK_CLKR_EXT) {
519 mcbsp->in_freq = freq;
520 regs->srgr2 &= ~CLKSM;
521 regs->pcr0 &= ~SCLKME;
522 } else if (cpu_class_is_omap1()) {
523 /*
524 * McBSP CLKR/FSR signal muxing functions are only available on
525 * OMAP2 or newer versions
526 */
527 return -EINVAL;
528 }
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000529
Jarkko Nikula2e747962008-04-25 13:55:19 +0200530 switch (clk_id) {
531 case OMAP_MCBSP_SYSCLK_CLK:
532 regs->srgr2 |= CLKSM;
533 break;
534 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600535 if (cpu_class_is_omap1()) {
536 err = -EINVAL;
537 break;
538 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200539 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600540 MCBSP_CLKS_PRCM_SRC);
541 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200542 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600543 if (cpu_class_is_omap1()) {
544 err = 0;
545 break;
546 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200547 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600548 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200549 break;
550
551 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
552 regs->srgr2 |= CLKSM;
553 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
554 regs->pcr0 |= SCLKME;
555 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300556
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600557
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300558 case OMAP_MCBSP_CLKR_SRC_CLKR:
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200559 err = omap_mcbsp_6pin_src_mux(mcbsp, CLKR_SRC_CLKR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600560 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300561 case OMAP_MCBSP_CLKR_SRC_CLKX:
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200562 err = omap_mcbsp_6pin_src_mux(mcbsp, CLKR_SRC_CLKX);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600563 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300564 case OMAP_MCBSP_FSR_SRC_FSR:
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200565 err = omap_mcbsp_6pin_src_mux(mcbsp, FSR_SRC_FSR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600566 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300567 case OMAP_MCBSP_FSR_SRC_FSX:
Peter Ujfalusicd1f08c2012-03-08 11:01:37 +0200568 err = omap_mcbsp_6pin_src_mux(mcbsp, FSR_SRC_FSX);
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300569 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200570 default:
571 err = -ENODEV;
572 }
573
574 return err;
575}
576
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100577static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800578 .startup = omap_mcbsp_dai_startup,
579 .shutdown = omap_mcbsp_dai_shutdown,
580 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200581 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800582 .hw_params = omap_mcbsp_dai_hw_params,
583 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
584 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
585 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
586};
587
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200588static int omap_mcbsp_probe(struct snd_soc_dai *dai)
589{
590 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
591
592 pm_runtime_enable(mcbsp->dev);
593
594 return 0;
595}
596
597static int omap_mcbsp_remove(struct snd_soc_dai *dai)
598{
599 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
600
601 pm_runtime_disable(mcbsp->dev);
602
603 return 0;
604}
605
Michael Opdenacker6179b772011-10-10 07:07:08 +0200606static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200607 .probe = omap_mcbsp_probe,
608 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000609 .playback = {
610 .channels_min = 1,
611 .channels_max = 16,
612 .rates = OMAP_MCBSP_RATES,
613 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
614 },
615 .capture = {
616 .channels_min = 1,
617 .channels_max = 16,
618 .rates = OMAP_MCBSP_RATES,
619 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
620 },
621 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200622};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300623
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530624static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000625 struct snd_ctl_elem_info *uinfo)
626{
627 struct soc_mixer_control *mc =
628 (struct soc_mixer_control *)kcontrol->private_value;
629 int max = mc->max;
630 int min = mc->min;
631
632 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
633 uinfo->count = 1;
634 uinfo->value.integer.min = min;
635 uinfo->value.integer.max = max;
636 return 0;
637}
638
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200639#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000640static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200641omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000642 struct snd_ctl_elem_value *uc) \
643{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200644 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
645 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000646 struct soc_mixer_control *mc = \
647 (struct soc_mixer_control *)kc->private_value; \
648 int max = mc->max; \
649 int min = mc->min; \
650 int val = uc->value.integer.value[0]; \
651 \
652 if (val < min || val > max) \
653 return -EINVAL; \
654 \
655 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200656 return omap_st_set_chgain(mcbsp, channel, val); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000657}
658
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200659#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000660static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200661omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000662 struct snd_ctl_elem_value *uc) \
663{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200664 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
665 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000666 s16 chgain; \
667 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200668 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000669 return -EAGAIN; \
670 \
671 uc->value.integer.value[0] = chgain; \
672 return 0; \
673}
674
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200675OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
676OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
677OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
678OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000679
680static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
681 struct snd_ctl_elem_value *ucontrol)
682{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200683 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
684 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000685 u8 value = ucontrol->value.integer.value[0];
686
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200687 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000688 return 0;
689
690 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200691 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000692 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200693 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000694
695 return 1;
696}
697
698static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
699 struct snd_ctl_elem_value *ucontrol)
700{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200701 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
702 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000703
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200704 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000705 return 0;
706}
707
708static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
709 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
710 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
711 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
712 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200713 omap_mcbsp_get_st_ch0_volume,
714 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000715 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
716 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200717 omap_mcbsp_get_st_ch1_volume,
718 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000719};
720
721static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
722 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
723 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
724 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
725 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200726 omap_mcbsp_get_st_ch0_volume,
727 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000728 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
729 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200730 omap_mcbsp_get_st_ch1_volume,
731 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000732};
733
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200734int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000735{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200736 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
737 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
738
739 if (!mcbsp->st_data)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000740 return -ENODEV;
741
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200742 switch (cpu_dai->id) {
743 case 2: /* McBSP 2 */
744 return snd_soc_add_dai_controls(cpu_dai,
745 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000746 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200747 case 3: /* McBSP 3 */
748 return snd_soc_add_dai_controls(cpu_dai,
749 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000750 ARRAY_SIZE(omap_mcbsp3_st_controls));
751 default:
752 break;
753 }
754
755 return -EINVAL;
756}
757EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
758
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000759static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
760{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200761 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
762 struct omap_mcbsp *mcbsp;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200763 int ret;
764
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200765 if (!pdata) {
766 dev_err(&pdev->dev, "missing platform data.\n");
767 return -EINVAL;
768 }
769 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
770 if (!mcbsp)
771 return -ENOMEM;
772
773 mcbsp->id = pdev->id;
774 mcbsp->pdata = pdata;
775 mcbsp->dev = &pdev->dev;
776 platform_set_drvdata(pdev, mcbsp);
777
778 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200779 if (!ret)
780 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
781
782 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000783}
784
785static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
786{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200787 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
788
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000789 snd_soc_unregister_dai(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200790
791 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
792 mcbsp->pdata->ops->free(mcbsp->id);
793
794 omap_mcbsp_sysfs_remove(mcbsp);
795
796 clk_put(mcbsp->fclk);
797
798 platform_set_drvdata(pdev, NULL);
799
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000800 return 0;
801}
802
803static struct platform_driver asoc_mcbsp_driver = {
804 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200805 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000806 .owner = THIS_MODULE,
807 },
808
809 .probe = asoc_mcbsp_probe,
810 .remove = __devexit_p(asoc_mcbsp_remove),
811};
812
Axel Linbeda5bf52011-11-25 10:12:16 +0800813module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000814
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300815MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200816MODULE_DESCRIPTION("OMAP I2S SoC Interface");
817MODULE_LICENSE("GPL");