blob: 55caedba53d1f4b519fcd2212c57b2b5ba15ca0d [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
49
Zhenyu Wang14bc4902009-11-11 01:25:25 +080050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070054#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080059#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070060#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
64#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070065#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
66#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
67#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
68#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
69#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
70#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
71#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
72#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
73#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
74#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
75#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
76#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
77#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
78#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
79#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
80#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
81#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
82#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
83#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070084#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070085
86/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070087#define I965_GDRST 0xc0 /* PCI config register */
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070089#define GRDOM_FULL (0<<2)
90#define GRDOM_RENDER (1<<2)
91#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070092#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020093#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070094
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100103#define GEN6_MBCTL 0x0907c
104#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
105#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
106#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
107#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
108#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
109
Eric Anholtcff458c2010-11-18 09:31:14 +0800110#define GEN6_GDRST 0x941c
111#define GEN6_GRDOM_FULL (1 << 0)
112#define GEN6_GRDOM_RENDER (1 << 1)
113#define GEN6_GRDOM_MEDIA (1 << 2)
114#define GEN6_GRDOM_BLT (1 << 3)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
117#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
118#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
119#define PP_DIR_DCLV_2G 0xffffffff
120
121#define GAM_ECOCHK 0x4090
122#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700123#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300126#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
127#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
128#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
129#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
130#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100131
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200132#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300133#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200134#define ECOBITS_PPGTT_CACHE64B (3<<8)
135#define ECOBITS_PPGTT_CACHE4B (0<<8)
136
Daniel Vetterbe901a52012-04-11 20:42:39 +0200137#define GAB_CTL 0x24000
138#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
139
Jesse Barnes585fb112008-07-29 11:54:06 -0700140/* VGA stuff */
141
142#define VGA_ST01_MDA 0x3ba
143#define VGA_ST01_CGA 0x3da
144
145#define VGA_MSR_WRITE 0x3c2
146#define VGA_MSR_READ 0x3cc
147#define VGA_MSR_MEM_EN (1<<1)
148#define VGA_MSR_CGA_MODE (1<<0)
149
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200150/*
151 * SR01 is the only VGA register touched on non-UMS setups.
152 * VLV doesn't do UMS, so the sequencer index/data registers
153 * are the only VGA registers which need to include
154 * display_mmio_offset.
155 */
156#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100157#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200158#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
189 * Memory interface instructions used by the kernel
190 */
191#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
192
193#define MI_NOOP MI_INSTR(0, 0)
194#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
195#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200196#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700197#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
198#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
199#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
200#define MI_FLUSH MI_INSTR(0x04, 0)
201#define MI_READ_FLUSH (1 << 0)
202#define MI_EXE_FLUSH (1 << 1)
203#define MI_NO_WRITE_FLUSH (1 << 2)
204#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
205#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800206#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800208#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
209#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700210#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400211#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200212#define MI_OVERLAY_CONTINUE (0x0<<21)
213#define MI_OVERLAY_ON (0x1<<21)
214#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700215#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500216#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700217#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500218#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200219/* IVB has funny definitions for which plane to flip. */
220#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
221#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
222#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
223#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
224#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700226#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
227#define MI_ARB_ENABLE (1<<0)
228#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200229
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800230#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
231#define MI_MM_SPACE_GTT (1<<8)
232#define MI_MM_SPACE_PHYSICAL (0<<8)
233#define MI_SAVE_EXT_STATE_EN (1<<3)
234#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800235#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800236#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700237#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
238#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
239#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
240#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000241/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
242 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
243 * simply ignores the register load under certain conditions.
244 * - One can actually load arbitrary many arbitrary registers: Simply issue x
245 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
246 */
247#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000248#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700249#define MI_FLUSH_DW_STORE_INDEX (1<<21)
250#define MI_INVALIDATE_TLB (1<<18)
251#define MI_FLUSH_DW_OP_STOREDW (1<<14)
252#define MI_INVALIDATE_BSD (1<<7)
253#define MI_FLUSH_DW_USE_GTT (1<<2)
254#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100256#define MI_BATCH_NON_SECURE (1)
257/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
258#define MI_BATCH_NON_SECURE_I965 (1<<8)
259#define MI_BATCH_PPGTT_HSW (1<<8)
260#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700261#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100262#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000263#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
264#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
265#define MI_SEMAPHORE_UPDATE (1<<21)
266#define MI_SEMAPHORE_COMPARE (1<<20)
267#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700268#define MI_SEMAPHORE_SYNC_RV (2<<16)
269#define MI_SEMAPHORE_SYNC_RB (0<<16)
270#define MI_SEMAPHORE_SYNC_VR (0<<16)
271#define MI_SEMAPHORE_SYNC_VB (2<<16)
272#define MI_SEMAPHORE_SYNC_BR (2<<16)
273#define MI_SEMAPHORE_SYNC_BV (0<<16)
274#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700275/*
276 * 3D instructions used by the kernel
277 */
278#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
279
280#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
281#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
282#define SC_UPDATE_SCISSOR (0x1<<1)
283#define SC_ENABLE_MASK (0x1<<0)
284#define SC_ENABLE (0x1<<0)
285#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
286#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
287#define SCI_YMIN_MASK (0xffff<<16)
288#define SCI_XMIN_MASK (0xffff<<0)
289#define SCI_YMAX_MASK (0xffff<<16)
290#define SCI_XMAX_MASK (0xffff<<0)
291#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
292#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
293#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
294#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
295#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
296#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
297#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
298#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
299#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
300#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
301#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
302#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
303#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
304#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
305#define BLT_DEPTH_8 (0<<24)
306#define BLT_DEPTH_16_565 (1<<24)
307#define BLT_DEPTH_16_1555 (2<<24)
308#define BLT_DEPTH_32 (3<<24)
309#define BLT_ROP_GXCOPY (0xcc<<16)
310#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
311#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
312#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
313#define ASYNC_FLIP (1<<22)
314#define DISPLAY_PLANE_A (0<<20)
315#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200316#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200317#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200318#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700319#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200320#define PIPE_CONTROL_QW_WRITE (1<<14)
321#define PIPE_CONTROL_DEPTH_STALL (1<<13)
322#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200323#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200324#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
325#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
326#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
327#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200328#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
329#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
330#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200331#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200332#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700333#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700334
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100335
336/*
337 * Reset registers
338 */
339#define DEBUG_RESET_I830 0x6070
340#define DEBUG_RESET_FULL (1<<7)
341#define DEBUG_RESET_RENDER (1<<8)
342#define DEBUG_RESET_DISPLAY (1<<9)
343
Jesse Barnes57f350b2012-03-28 13:39:25 -0700344/*
345 * DPIO - a special bus for various display related registers to hide behind:
346 * 0x800c: m1, m2, n, p1, p2, k dividers
347 * 0x8014: REF and SFR select
348 * 0x8014: N divider, VCO select
349 * 0x801c/3c: core clock bits
350 * 0x8048/68: low pass filter coefficients
351 * 0x8100: fast clock controls
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200352 *
353 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200354 *
355 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700356 */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200357#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700358#define DPIO_RID (0<<24)
359#define DPIO_OP_WRITE (1<<16)
360#define DPIO_OP_READ (0<<16)
361#define DPIO_PORTID (0x12<<8)
362#define DPIO_BYTE (0xf<<4)
363#define DPIO_BUSY (1<<0) /* status only */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200364#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
365#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
366#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700367#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
368#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
369#define DPIO_SFR_BYPASS (1<<1)
370#define DPIO_RESET (1<<0)
371
Daniel Vetter598fac62013-04-18 22:01:46 +0200372#define _DPIO_TX3_SWING_CTL4_A 0x690
373#define _DPIO_TX3_SWING_CTL4_B 0x2a90
374#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
375 _DPIO_TX3_SWING_CTL4_B)
376
377/*
378 * Per pipe/PLL DPIO regs
379 */
Jesse Barnes57f350b2012-03-28 13:39:25 -0700380#define _DPIO_DIV_A 0x800c
381#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200382#define DPIO_POST_DIV_DAC 0
383#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
384#define DPIO_POST_DIV_LVDS1 2
385#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700386#define DPIO_K_SHIFT (24) /* 4 bits */
387#define DPIO_P1_SHIFT (21) /* 3 bits */
388#define DPIO_P2_SHIFT (16) /* 5 bits */
389#define DPIO_N_SHIFT (12) /* 4 bits */
390#define DPIO_ENABLE_CALIBRATION (1<<11)
391#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
392#define DPIO_M2DIV_MASK 0xff
393#define _DPIO_DIV_B 0x802c
394#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
395
396#define _DPIO_REFSFR_A 0x8014
397#define DPIO_REFSEL_OVERRIDE 27
398#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
399#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
400#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530401#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
403#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
404#define _DPIO_REFSFR_B 0x8034
405#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
406
407#define _DPIO_CORE_CLK_A 0x801c
408#define _DPIO_CORE_CLK_B 0x803c
409#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
410
Daniel Vetter598fac62013-04-18 22:01:46 +0200411#define _DPIO_IREF_CTL_A 0x8040
412#define _DPIO_IREF_CTL_B 0x8060
413#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
414
415#define DPIO_IREF_BCAST 0xc044
416#define _DPIO_IREF_A 0x8044
417#define _DPIO_IREF_B 0x8064
418#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
419
420#define _DPIO_PLL_CML_A 0x804c
421#define _DPIO_PLL_CML_B 0x806c
422#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
423
Jesse Barnes57f350b2012-03-28 13:39:25 -0700424#define _DPIO_LFP_COEFF_A 0x8048
425#define _DPIO_LFP_COEFF_B 0x8068
426#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
427
Daniel Vetter598fac62013-04-18 22:01:46 +0200428#define DPIO_CALIBRATION 0x80ac
429
Jesse Barnes57f350b2012-03-28 13:39:25 -0700430#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100431
Daniel Vetter598fac62013-04-18 22:01:46 +0200432/*
433 * Per DDI channel DPIO regs
434 */
435
436#define _DPIO_PCS_TX_0 0x8200
437#define _DPIO_PCS_TX_1 0x8400
438#define DPIO_PCS_TX_LANE2_RESET (1<<16)
439#define DPIO_PCS_TX_LANE1_RESET (1<<7)
440#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
441
442#define _DPIO_PCS_CLK_0 0x8204
443#define _DPIO_PCS_CLK_1 0x8404
444#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
445#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
446#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
447#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
448#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
449
450#define _DPIO_PCS_CTL_OVR1_A 0x8224
451#define _DPIO_PCS_CTL_OVR1_B 0x8424
452#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
453 _DPIO_PCS_CTL_OVR1_B)
454
455#define _DPIO_PCS_STAGGER0_A 0x822c
456#define _DPIO_PCS_STAGGER0_B 0x842c
457#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
458 _DPIO_PCS_STAGGER0_B)
459
460#define _DPIO_PCS_STAGGER1_A 0x8230
461#define _DPIO_PCS_STAGGER1_B 0x8430
462#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
463 _DPIO_PCS_STAGGER1_B)
464
465#define _DPIO_PCS_CLOCKBUF0_A 0x8238
466#define _DPIO_PCS_CLOCKBUF0_B 0x8438
467#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
468 _DPIO_PCS_CLOCKBUF0_B)
469
470#define _DPIO_PCS_CLOCKBUF8_A 0x825c
471#define _DPIO_PCS_CLOCKBUF8_B 0x845c
472#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
473 _DPIO_PCS_CLOCKBUF8_B)
474
475#define _DPIO_TX_SWING_CTL2_A 0x8288
476#define _DPIO_TX_SWING_CTL2_B 0x8488
477#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
478 _DPIO_TX_SWING_CTL2_B)
479
480#define _DPIO_TX_SWING_CTL3_A 0x828c
481#define _DPIO_TX_SWING_CTL3_B 0x848c
482#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
483 _DPIO_TX_SWING_CTL3_B)
484
485#define _DPIO_TX_SWING_CTL4_A 0x8290
486#define _DPIO_TX_SWING_CTL4_B 0x8490
487#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
488 _DPIO_TX_SWING_CTL4_B)
489
490#define _DPIO_TX_OCALINIT_0 0x8294
491#define _DPIO_TX_OCALINIT_1 0x8494
492#define DPIO_TX_OCALINIT_EN (1<<31)
493#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
494 _DPIO_TX_OCALINIT_1)
495
496#define _DPIO_TX_CTL_0 0x82ac
497#define _DPIO_TX_CTL_1 0x84ac
498#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
499
500#define _DPIO_TX_LANE_0 0x82b8
501#define _DPIO_TX_LANE_1 0x84b8
502#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
503
504#define _DPIO_DATA_CHANNEL1 0x8220
505#define _DPIO_DATA_CHANNEL2 0x8420
506#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
507
508#define _DPIO_PORT0_PCS0 0x0220
509#define _DPIO_PORT0_PCS1 0x0420
510#define _DPIO_PORT1_PCS2 0x2620
511#define _DPIO_PORT1_PCS3 0x2820
512#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
513#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
514#define DPIO_DATA_CHANNEL1 0x8220
515#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530516
Jesse Barnes585fb112008-07-29 11:54:06 -0700517/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800518 * Fence registers
519 */
520#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700521#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800522#define I830_FENCE_START_MASK 0x07f80000
523#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800524#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800525#define I830_FENCE_PITCH_SHIFT 4
526#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200527#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700528#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200529#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800530
531#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800532#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800533
534#define FENCE_REG_965_0 0x03000
535#define I965_FENCE_PITCH_SHIFT 2
536#define I965_FENCE_TILING_Y_SHIFT 1
537#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200538#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800539
Eric Anholt4e901fd2009-10-26 16:44:17 -0700540#define FENCE_REG_SANDYBRIDGE_0 0x100000
541#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300542#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700543
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100544/* control register for cpu gtt access */
545#define TILECTL 0x101000
546#define TILECTL_SWZCTL (1 << 0)
547#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
548#define TILECTL_BACKSNOOP_DIS (1 << 3)
549
Jesse Barnesde151cf2008-11-12 10:03:55 -0800550/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700551 * Instruction and interrupt control regs
552 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700553#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200554#define RENDER_RING_BASE 0x02000
555#define BSD_RING_BASE 0x04000
556#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100557#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200558#define RING_TAIL(base) ((base)+0x30)
559#define RING_HEAD(base) ((base)+0x34)
560#define RING_START(base) ((base)+0x38)
561#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562#define RING_SYNC_0(base) ((base)+0x40)
563#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700564#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
565#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
566#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
567#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
568#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
569#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000570#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200571#define RING_HWS_PGA(base) ((base)+0x80)
572#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100573#define ARB_MODE 0x04030
574#define ARB_MODE_SWIZZLE_SNB (1<<4)
575#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700576#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100577#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
578#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700579#define BSD_HWS_PGA_GEN7 (0x04180)
580#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200581#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000582#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000583#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700584#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700585#define TAIL_ADDR 0x001FFFF8
586#define HEAD_WRAP_COUNT 0xFFE00000
587#define HEAD_WRAP_ONE 0x00200000
588#define HEAD_ADDR 0x001FFFFC
589#define RING_NR_PAGES 0x001FF000
590#define RING_REPORT_MASK 0x00000006
591#define RING_REPORT_64K 0x00000002
592#define RING_REPORT_128K 0x00000004
593#define RING_NO_REPORT 0x00000000
594#define RING_VALID_MASK 0x00000001
595#define RING_VALID 0x00000001
596#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100597#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
598#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000600#if 0
601#define PRB0_TAIL 0x02030
602#define PRB0_HEAD 0x02034
603#define PRB0_START 0x02038
604#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700605#define PRB1_TAIL 0x02040 /* 915+ only */
606#define PRB1_HEAD 0x02044 /* 915+ only */
607#define PRB1_START 0x02048 /* 915+ only */
608#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000609#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700610#define IPEIR_I965 0x02064
611#define IPEHR_I965 0x02068
612#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700613#define GEN7_INSTDONE_1 0x0206c
614#define GEN7_SC_INSTDONE 0x07100
615#define GEN7_SAMPLER_INSTDONE 0x0e160
616#define GEN7_ROW_INSTDONE 0x0e164
617#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100618#define RING_IPEIR(base) ((base)+0x64)
619#define RING_IPEHR(base) ((base)+0x68)
620#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100621#define RING_INSTPS(base) ((base)+0x70)
622#define RING_DMA_FADD(base) ((base)+0x78)
623#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700624#define INSTPS 0x02070 /* 965+ only */
625#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700626#define ACTHD_I965 0x02074
627#define HWS_PGA 0x02080
628#define HWS_ADDRESS_MASK 0xfffff000
629#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700630#define PWRCTXA 0x2088 /* 965GM+ only */
631#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700632#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700633#define IPEHR 0x0208c
634#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700635#define NOPID 0x02094
636#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200637#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800638
Chris Wilsonf4068392010-10-27 20:36:41 +0100639#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700640#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300641#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300642#define ERR_INT_MMIO_UNCLAIMED (1<<13)
643#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
644#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
645#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Chris Wilsonf4068392010-10-27 20:36:41 +0100646
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300647#define FPGA_DBG 0x42300
648#define FPGA_DBG_RM_NOCLAIM (1<<31)
649
Chris Wilson0f3b6842013-01-15 12:05:55 +0000650#define DERRMR 0x44050
651
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700652/* GM45+ chicken bits -- debug workaround bits that may be required
653 * for various sorts of correct behavior. The top 16 bits of each are
654 * the enables for writing to the corresponding low bit.
655 */
656#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100657#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700658#define _3D_CHICKEN2 0x0208c
659/* Disables pipelining of read flushes past the SF-WIZ interface.
660 * Required on all Ironlake steppings according to the B-Spec, but the
661 * particular danger of not doing so is not specified.
662 */
663# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
664#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500665#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700666#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700667
Eric Anholt71cf39b2010-03-08 23:41:55 -0800668#define MI_MODE 0x0209c
669# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800670# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000671# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800672
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700673#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100674#define GEN6_GT_MODE_HI (1 << 9)
675#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700676
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000677#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700678#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100679#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000680#define GFX_RUN_LIST_ENABLE (1<<15)
681#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
682#define GFX_SURFACE_FAULT_ENABLE (1<<12)
683#define GFX_REPLAY_MODE (1<<11)
684#define GFX_PSMI_GRANULARITY (1<<10)
685#define GFX_PPGTT_ENABLE (1<<9)
686
Daniel Vettera7e806d2012-07-11 16:27:55 +0200687#define VLV_DISPLAY_BASE 0x180000
688
Jesse Barnes585fb112008-07-29 11:54:06 -0700689#define SCPD0 0x0209c /* 915+ only */
690#define IER 0x020a0
691#define IIR 0x020a4
692#define IMR 0x020a8
693#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200694#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700695#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200696#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
697#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
698#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
699#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
700#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700701#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Jesse Barnes585fb112008-07-29 11:54:06 -0700702#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
703#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
704#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800705#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700706#define I915_HWB_OOM_INTERRUPT (1<<13)
707#define I915_SYNC_STATUS_INTERRUPT (1<<12)
708#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
709#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
710#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
711#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
712#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
713#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
714#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
715#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
716#define I915_DEBUG_INTERRUPT (1<<2)
717#define I915_USER_INTERRUPT (1<<1)
718#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800719#define I915_BSD_USER_INTERRUPT (1<<25)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200720#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700721#define EIR 0x020b0
722#define EMR 0x020b4
723#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700724#define GM45_ERROR_PAGE_TABLE (1<<5)
725#define GM45_ERROR_MEM_PRIV (1<<4)
726#define I915_ERROR_PAGE_TABLE (1<<4)
727#define GM45_ERROR_CP_PRIV (1<<3)
728#define I915_ERROR_MEMORY_REFRESH (1<<1)
729#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700730#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800731#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000732#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
733 will not assert AGPBUSY# and will only
734 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800735#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700736#define ACTHD 0x020c8
737#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000738#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700739#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800740#define FW_BLC_SELF_EN_MASK (1<<31)
741#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
742#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800743#define MM_BURST_LENGTH 0x00700000
744#define MM_FIFO_WATERMARK 0x0001F000
745#define LM_BURST_LENGTH 0x00000700
746#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700747#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700748
749/* Make render/texture TLB fetches lower priorty than associated data
750 * fetches. This is not turned on by default
751 */
752#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
753
754/* Isoch request wait on GTT enable (Display A/B/C streams).
755 * Make isoch requests stall on the TLB update. May cause
756 * display underruns (test mode only)
757 */
758#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
759
760/* Block grant count for isoch requests when block count is
761 * set to a finite value.
762 */
763#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
764#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
765#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
766#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
767#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
768
769/* Enable render writes to complete in C2/C3/C4 power states.
770 * If this isn't enabled, render writes are prevented in low
771 * power states. That seems bad to me.
772 */
773#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
774
775/* This acknowledges an async flip immediately instead
776 * of waiting for 2TLB fetches.
777 */
778#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
779
780/* Enables non-sequential data reads through arbiter
781 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400782#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700783
784/* Disable FSB snooping of cacheable write cycles from binner/render
785 * command stream
786 */
787#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
788
789/* Arbiter time slice for non-isoch streams */
790#define MI_ARB_TIME_SLICE_MASK (7 << 5)
791#define MI_ARB_TIME_SLICE_1 (0 << 5)
792#define MI_ARB_TIME_SLICE_2 (1 << 5)
793#define MI_ARB_TIME_SLICE_4 (2 << 5)
794#define MI_ARB_TIME_SLICE_6 (3 << 5)
795#define MI_ARB_TIME_SLICE_8 (4 << 5)
796#define MI_ARB_TIME_SLICE_10 (5 << 5)
797#define MI_ARB_TIME_SLICE_14 (6 << 5)
798#define MI_ARB_TIME_SLICE_16 (7 << 5)
799
800/* Low priority grace period page size */
801#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
802#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
803
804/* Disable display A/B trickle feed */
805#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
806
807/* Set display plane priority */
808#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
809#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
810
Jesse Barnes585fb112008-07-29 11:54:06 -0700811#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200812#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700813#define CM0_IZ_OPT_DISABLE (1<<6)
814#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200815#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700816#define CM0_DEPTH_EVICT_DISABLE (1<<4)
817#define CM0_COLOR_EVICT_DISABLE (1<<3)
818#define CM0_DEPTH_WRITE_DISABLE (1<<1)
819#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000820#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700821#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800822#define GFX_FLSH_CNTL_GEN6 0x101008
823#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700824#define ECOSKPD 0x021d0
825#define ECO_GATING_CX_ONLY (1<<3)
826#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700827
Jesse Barnesfb046852012-03-28 13:39:26 -0700828#define CACHE_MODE_1 0x7004 /* IVB+ */
829#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
830
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700831/* GEN6 interrupt control
832 * Note that the per-ring interrupt bits do alias with the global interrupt bits
833 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800834#define GEN6_RENDER_HWSTAM 0x2098
835#define GEN6_RENDER_IMR 0x20a8
836#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
837#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200838#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800839#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
840#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
841#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
842#define GEN6_RENDER_SYNC_STATUS (1 << 2)
843#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
844#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
845
846#define GEN6_BLITTER_HWSTAM 0x22098
847#define GEN6_BLITTER_IMR 0x220a8
848#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
849#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
850#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
851#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100852
Jesse Barnes4efe0702011-01-18 11:25:41 -0800853#define GEN6_BLITTER_ECOSKPD 0x221d0
854#define GEN6_BLITTER_LOCK_SHIFT 16
855#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
856
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100857#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100858#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
859#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
860#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
861#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100862
Chris Wilsonec6a8902011-06-21 18:37:59 +0100863#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100864#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000865#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100866
867#define GEN6_BSD_RNCID 0x12198
868
Ben Widawskya1e969e2012-04-14 18:41:32 -0700869#define GEN7_FF_THREAD_MODE 0x20a0
870#define GEN7_FF_SCHED_MASK 0x0077070
871#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
872#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
873#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
874#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800875#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700876#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
877#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
878#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
879#define GEN7_FF_VS_SCHED_HW (0x0<<12)
880#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
881#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
882#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
883#define GEN7_FF_DS_SCHED_HW (0x0<<4)
884
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100885/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700886 * Framebuffer compression (915+ only)
887 */
888
889#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
890#define FBC_LL_BASE 0x03204 /* 4k page aligned */
891#define FBC_CONTROL 0x03208
892#define FBC_CTL_EN (1<<31)
893#define FBC_CTL_PERIODIC (1<<30)
894#define FBC_CTL_INTERVAL_SHIFT (16)
895#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200896#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700897#define FBC_CTL_STRIDE_SHIFT (5)
898#define FBC_CTL_FENCENO (1<<0)
899#define FBC_COMMAND 0x0320c
900#define FBC_CMD_COMPRESS (1<<0)
901#define FBC_STATUS 0x03210
902#define FBC_STAT_COMPRESSING (1<<31)
903#define FBC_STAT_COMPRESSED (1<<30)
904#define FBC_STAT_MODIFIED (1<<29)
905#define FBC_STAT_CURRENT_LINE (1<<0)
906#define FBC_CONTROL2 0x03214
907#define FBC_CTL_FENCE_DBL (0<<4)
908#define FBC_CTL_IDLE_IMM (0<<2)
909#define FBC_CTL_IDLE_FULL (1<<2)
910#define FBC_CTL_IDLE_LINE (2<<2)
911#define FBC_CTL_IDLE_DEBUG (3<<2)
912#define FBC_CTL_CPU_FENCE (1<<1)
913#define FBC_CTL_PLANEA (0<<0)
914#define FBC_CTL_PLANEB (1<<0)
915#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700916#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700917
918#define FBC_LL_SIZE (1536)
919
Jesse Barnes74dff282009-09-14 15:39:40 -0700920/* Framebuffer compression for GM45+ */
921#define DPFC_CB_BASE 0x3200
922#define DPFC_CONTROL 0x3208
923#define DPFC_CTL_EN (1<<31)
924#define DPFC_CTL_PLANEA (0<<30)
925#define DPFC_CTL_PLANEB (1<<30)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300926#define IVB_DPFC_CTL_PLANE_SHIFT (29)
Jesse Barnes74dff282009-09-14 15:39:40 -0700927#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300928#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100929#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700930#define DPFC_SR_EN (1<<10)
931#define DPFC_CTL_LIMIT_1X (0<<6)
932#define DPFC_CTL_LIMIT_2X (1<<6)
933#define DPFC_CTL_LIMIT_4X (2<<6)
934#define DPFC_RECOMP_CTL 0x320c
935#define DPFC_RECOMP_STALL_EN (1<<27)
936#define DPFC_RECOMP_STALL_WM_SHIFT (16)
937#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
938#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
939#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
940#define DPFC_STATUS 0x3210
941#define DPFC_INVAL_SEG_SHIFT (16)
942#define DPFC_INVAL_SEG_MASK (0x07ff0000)
943#define DPFC_COMP_SEG_SHIFT (0)
944#define DPFC_COMP_SEG_MASK (0x000003ff)
945#define DPFC_STATUS2 0x3214
946#define DPFC_FENCE_YOFF 0x3218
947#define DPFC_CHICKEN 0x3224
948#define DPFC_HT_MODIFY (1<<31)
949
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800950/* Framebuffer compression for Ironlake */
951#define ILK_DPFC_CB_BASE 0x43200
952#define ILK_DPFC_CONTROL 0x43208
953/* The bit 28-8 is reserved */
954#define DPFC_RESERVED (0x1FFFFF00)
955#define ILK_DPFC_RECOMP_CTL 0x4320c
956#define ILK_DPFC_STATUS 0x43210
957#define ILK_DPFC_FENCE_YOFF 0x43218
958#define ILK_DPFC_CHICKEN 0x43224
959#define ILK_FBC_RT_BASE 0x2128
960#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300961#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800962
963#define ILK_DISPLAY_CHICKEN1 0x42000
964#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400965#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800966
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800967
Jesse Barnes585fb112008-07-29 11:54:06 -0700968/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800969 * Framebuffer compression for Sandybridge
970 *
971 * The following two registers are of type GTTMMADR
972 */
973#define SNB_DPFC_CTL_SA 0x100100
974#define SNB_CPU_FENCE_ENABLE (1<<29)
975#define DPFC_CPU_FENCE_OFFSET 0x100104
976
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300977/* Framebuffer compression for Ivybridge */
978#define IVB_FBC_RT_BASE 0x7020
979
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800980
Rodrigo Vivi28554162013-05-06 19:37:37 -0300981#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
982#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
983#define HSW_BYPASS_FBC_QUEUE (1<<22)
984#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
985 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
986 _HSW_PIPE_SLICE_CHICKEN_1_B)
987
Rodrigo Vivid89f2072013-05-09 14:20:50 -0300988#define HSW_CLKGATE_DISABLE_PART_1 0x46500
989#define HSW_DPFC_GATING_DISABLE (1<<23)
990
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800991/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700992 * GPIO regs
993 */
994#define GPIOA 0x5010
995#define GPIOB 0x5014
996#define GPIOC 0x5018
997#define GPIOD 0x501c
998#define GPIOE 0x5020
999#define GPIOF 0x5024
1000#define GPIOG 0x5028
1001#define GPIOH 0x502c
1002# define GPIO_CLOCK_DIR_MASK (1 << 0)
1003# define GPIO_CLOCK_DIR_IN (0 << 1)
1004# define GPIO_CLOCK_DIR_OUT (1 << 1)
1005# define GPIO_CLOCK_VAL_MASK (1 << 2)
1006# define GPIO_CLOCK_VAL_OUT (1 << 3)
1007# define GPIO_CLOCK_VAL_IN (1 << 4)
1008# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1009# define GPIO_DATA_DIR_MASK (1 << 8)
1010# define GPIO_DATA_DIR_IN (0 << 9)
1011# define GPIO_DATA_DIR_OUT (1 << 9)
1012# define GPIO_DATA_VAL_MASK (1 << 10)
1013# define GPIO_DATA_VAL_OUT (1 << 11)
1014# define GPIO_DATA_VAL_IN (1 << 12)
1015# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1016
Chris Wilsonf899fc62010-07-20 15:44:45 -07001017#define GMBUS0 0x5100 /* clock/port select */
1018#define GMBUS_RATE_100KHZ (0<<8)
1019#define GMBUS_RATE_50KHZ (1<<8)
1020#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1021#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1022#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1023#define GMBUS_PORT_DISABLED 0
1024#define GMBUS_PORT_SSC 1
1025#define GMBUS_PORT_VGADDC 2
1026#define GMBUS_PORT_PANEL 3
1027#define GMBUS_PORT_DPC 4 /* HDMIC */
1028#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001029#define GMBUS_PORT_DPD 6 /* HDMID */
1030#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001031#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001032#define GMBUS1 0x5104 /* command/status */
1033#define GMBUS_SW_CLR_INT (1<<31)
1034#define GMBUS_SW_RDY (1<<30)
1035#define GMBUS_ENT (1<<29) /* enable timeout */
1036#define GMBUS_CYCLE_NONE (0<<25)
1037#define GMBUS_CYCLE_WAIT (1<<25)
1038#define GMBUS_CYCLE_INDEX (2<<25)
1039#define GMBUS_CYCLE_STOP (4<<25)
1040#define GMBUS_BYTE_COUNT_SHIFT 16
1041#define GMBUS_SLAVE_INDEX_SHIFT 8
1042#define GMBUS_SLAVE_ADDR_SHIFT 1
1043#define GMBUS_SLAVE_READ (1<<0)
1044#define GMBUS_SLAVE_WRITE (0<<0)
1045#define GMBUS2 0x5108 /* status */
1046#define GMBUS_INUSE (1<<15)
1047#define GMBUS_HW_WAIT_PHASE (1<<14)
1048#define GMBUS_STALL_TIMEOUT (1<<13)
1049#define GMBUS_INT (1<<12)
1050#define GMBUS_HW_RDY (1<<11)
1051#define GMBUS_SATOER (1<<10)
1052#define GMBUS_ACTIVE (1<<9)
1053#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1054#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1055#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1056#define GMBUS_NAK_EN (1<<3)
1057#define GMBUS_IDLE_EN (1<<2)
1058#define GMBUS_HW_WAIT_EN (1<<1)
1059#define GMBUS_HW_RDY_EN (1<<0)
1060#define GMBUS5 0x5120 /* byte index */
1061#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001062
Jesse Barnes585fb112008-07-29 11:54:06 -07001063/*
1064 * Clock control & power management
1065 */
1066
1067#define VGA0 0x6000
1068#define VGA1 0x6004
1069#define VGA_PD 0x6010
1070#define VGA0_PD_P2_DIV_4 (1 << 7)
1071#define VGA0_PD_P1_DIV_2 (1 << 5)
1072#define VGA0_PD_P1_SHIFT 0
1073#define VGA0_PD_P1_MASK (0x1f << 0)
1074#define VGA1_PD_P2_DIV_4 (1 << 15)
1075#define VGA1_PD_P1_DIV_2 (1 << 13)
1076#define VGA1_PD_P1_SHIFT 8
1077#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001078#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1079#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001081#define DPLL_VCO_ENABLE (1 << 31)
1082#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001083#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001084#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001085#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001086#define DPLL_VGA_MODE_DIS (1 << 28)
1087#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1088#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1089#define DPLL_MODE_MASK (3 << 26)
1090#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1091#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1092#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1093#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1094#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1095#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001096#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001097#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001098#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001099#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001100#define DPLL_PORTC_READY_MASK (0xf << 4)
1101#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001102
Jesse Barnes585fb112008-07-29 11:54:06 -07001103#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1104/*
1105 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1106 * this field (only one bit may be set).
1107 */
1108#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1109#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001110#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001111/* i830, required in DVO non-gang */
1112#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1113#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1114#define PLL_REF_INPUT_DREFCLK (0 << 13)
1115#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1116#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1117#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1118#define PLL_REF_INPUT_MASK (3 << 13)
1119#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001120/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001121# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1122# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1123# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1124# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1125# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1126
Jesse Barnes585fb112008-07-29 11:54:06 -07001127/*
1128 * Parallel to Serial Load Pulse phase selection.
1129 * Selects the phase for the 10X DPLL clock for the PCIe
1130 * digital display port. The range is 4 to 13; 10 or more
1131 * is just a flip delay. The default is 6
1132 */
1133#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1134#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1135/*
1136 * SDVO multiplier for 945G/GM. Not used on 965.
1137 */
1138#define SDVO_MULTIPLIER_MASK 0x000000ff
1139#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1140#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001141#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001142/*
1143 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1144 *
1145 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1146 */
1147#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1148#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1149/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1150#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1151#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1152/*
1153 * SDVO/UDI pixel multiplier.
1154 *
1155 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1156 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1157 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1158 * dummy bytes in the datastream at an increased clock rate, with both sides of
1159 * the link knowing how many bytes are fill.
1160 *
1161 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1162 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1163 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1164 * through an SDVO command.
1165 *
1166 * This register field has values of multiplication factor minus 1, with
1167 * a maximum multiplier of 5 for SDVO.
1168 */
1169#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1170#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1171/*
1172 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1173 * This best be set to the default value (3) or the CRT won't work. No,
1174 * I don't entirely understand what this does...
1175 */
1176#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1177#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001178#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001180
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001181#define _FPA0 0x06040
1182#define _FPA1 0x06044
1183#define _FPB0 0x06048
1184#define _FPB1 0x0604c
1185#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1186#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001187#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001188#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001189#define FP_N_DIV_SHIFT 16
1190#define FP_M1_DIV_MASK 0x00003f00
1191#define FP_M1_DIV_SHIFT 8
1192#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001193#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001194#define FP_M2_DIV_SHIFT 0
1195#define DPLL_TEST 0x606c
1196#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1197#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1198#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1199#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1200#define DPLLB_TEST_N_BYPASS (1 << 19)
1201#define DPLLB_TEST_M_BYPASS (1 << 18)
1202#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1203#define DPLLA_TEST_N_BYPASS (1 << 3)
1204#define DPLLA_TEST_M_BYPASS (1 << 2)
1205#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1206#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001207#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001208#define DSTATE_PLL_D3_OFF (1<<3)
1209#define DSTATE_GFX_CLOCK_GATING (1<<1)
1210#define DSTATE_DOT_CLOCK_GATING (1<<0)
1211#define DSPCLK_GATE_D 0x6200
1212# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1213# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1214# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1215# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1216# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1217# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1218# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1219# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1220# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1221# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1222# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1223# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1224# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1225# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1226# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1227# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1228# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1229# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1230# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1231# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1232# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1233# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1234# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1235# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1236# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1237# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1238# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1239# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1240/**
1241 * This bit must be set on the 830 to prevent hangs when turning off the
1242 * overlay scaler.
1243 */
1244# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1245# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1246# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1247# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1248# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1249
1250#define RENCLK_GATE_D1 0x6204
1251# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1252# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1253# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1254# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1255# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1256# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1257# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1258# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1259# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1260/** This bit must be unset on 855,865 */
1261# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1262# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1263# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1264# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1265/** This bit must be set on 855,865. */
1266# define SV_CLOCK_GATE_DISABLE (1 << 0)
1267# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1268# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1269# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1270# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1271# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1272# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1273# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1274# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1275# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1276# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1277# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1278# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1279# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1280# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1281# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1282# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1283# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1284
1285# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1286/** This bit must always be set on 965G/965GM */
1287# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1288# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1289# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1290# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1291# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1292# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1293/** This bit must always be set on 965G */
1294# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1295# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1296# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1297# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1298# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1299# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1300# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1301# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1302# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1303# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1304# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1305# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1306# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1307# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1308# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1309# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1310# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1311# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1312# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1313
1314#define RENCLK_GATE_D2 0x6208
1315#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1316#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1317#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1318#define RAMCLK_GATE_D 0x6210 /* CRL only */
1319#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001320
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001321#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001322#define FW_CSPWRDWNEN (1<<15)
1323
Jesse Barnes585fb112008-07-29 11:54:06 -07001324/*
1325 * Palette regs
1326 */
1327
Ville Syrjälä4b059982013-01-24 15:29:47 +02001328#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1329#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001330#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001331
Eric Anholt673a3942008-07-30 12:06:12 -07001332/* MCH MMIO space */
1333
1334/*
1335 * MCHBAR mirror.
1336 *
1337 * This mirrors the MCHBAR MMIO space whose location is determined by
1338 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1339 * every way. It is not accessible from the CP register read instructions.
1340 *
1341 */
1342#define MCHBAR_MIRROR_BASE 0x10000
1343
Yuanhan Liu13982612010-12-15 15:42:31 +08001344#define MCHBAR_MIRROR_BASE_SNB 0x140000
1345
Chris Wilson3ebecd02013-04-12 19:10:13 +01001346/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1347#define DCLK 0x5e04
1348
Eric Anholt673a3942008-07-30 12:06:12 -07001349/** 915-945 and GM965 MCH register controlling DRAM channel access */
1350#define DCC 0x10200
1351#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1352#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1353#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1354#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1355#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001356#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001357
Li Peng95534262010-05-18 18:58:44 +08001358/** Pineview MCH register contains DDR3 setting */
1359#define CSHRDDR3CTL 0x101a8
1360#define CSHRDDR3CTL_DDR3 (1 << 2)
1361
Eric Anholt673a3942008-07-30 12:06:12 -07001362/** 965 MCH register controlling DRAM channel configuration */
1363#define C0DRB3 0x10206
1364#define C1DRB3 0x10606
1365
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001366/** snb MCH registers for reading the DRAM channel configuration */
1367#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1368#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1369#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1370#define MAD_DIMM_ECC_MASK (0x3 << 24)
1371#define MAD_DIMM_ECC_OFF (0x0 << 24)
1372#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1373#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1374#define MAD_DIMM_ECC_ON (0x3 << 24)
1375#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1376#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1377#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1378#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1379#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1380#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1381#define MAD_DIMM_A_SELECT (0x1 << 16)
1382/* DIMM sizes are in multiples of 256mb. */
1383#define MAD_DIMM_B_SIZE_SHIFT 8
1384#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1385#define MAD_DIMM_A_SIZE_SHIFT 0
1386#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1387
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001388/** snb MCH registers for priority tuning */
1389#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1390#define MCH_SSKPD_WM0_MASK 0x3f
1391#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001392
Keith Packardb11248d2009-06-11 22:28:56 -07001393/* Clocking configuration register */
1394#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001395#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001396#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1397#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1398#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1399#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1400#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001401/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001402#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001403#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001404#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001405#define CLKCFG_MEM_533 (1 << 4)
1406#define CLKCFG_MEM_667 (2 << 4)
1407#define CLKCFG_MEM_800 (3 << 4)
1408#define CLKCFG_MEM_MASK (7 << 4)
1409
Jesse Barnesea056c12010-09-10 10:02:13 -07001410#define TSC1 0x11001
1411#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001412#define TR1 0x11006
1413#define TSFS 0x11020
1414#define TSFS_SLOPE_MASK 0x0000ff00
1415#define TSFS_SLOPE_SHIFT 8
1416#define TSFS_INTR_MASK 0x000000ff
1417
Jesse Barnesf97108d2010-01-29 11:27:07 -08001418#define CRSTANDVID 0x11100
1419#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1420#define PXVFREQ_PX_MASK 0x7f000000
1421#define PXVFREQ_PX_SHIFT 24
1422#define VIDFREQ_BASE 0x11110
1423#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1424#define VIDFREQ2 0x11114
1425#define VIDFREQ3 0x11118
1426#define VIDFREQ4 0x1111c
1427#define VIDFREQ_P0_MASK 0x1f000000
1428#define VIDFREQ_P0_SHIFT 24
1429#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1430#define VIDFREQ_P0_CSCLK_SHIFT 20
1431#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1432#define VIDFREQ_P0_CRCLK_SHIFT 16
1433#define VIDFREQ_P1_MASK 0x00001f00
1434#define VIDFREQ_P1_SHIFT 8
1435#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1436#define VIDFREQ_P1_CSCLK_SHIFT 4
1437#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1438#define INTTOEXT_BASE_ILK 0x11300
1439#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1440#define INTTOEXT_MAP3_SHIFT 24
1441#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1442#define INTTOEXT_MAP2_SHIFT 16
1443#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1444#define INTTOEXT_MAP1_SHIFT 8
1445#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1446#define INTTOEXT_MAP0_SHIFT 0
1447#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1448#define MEMSWCTL 0x11170 /* Ironlake only */
1449#define MEMCTL_CMD_MASK 0xe000
1450#define MEMCTL_CMD_SHIFT 13
1451#define MEMCTL_CMD_RCLK_OFF 0
1452#define MEMCTL_CMD_RCLK_ON 1
1453#define MEMCTL_CMD_CHFREQ 2
1454#define MEMCTL_CMD_CHVID 3
1455#define MEMCTL_CMD_VMMOFF 4
1456#define MEMCTL_CMD_VMMON 5
1457#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1458 when command complete */
1459#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1460#define MEMCTL_FREQ_SHIFT 8
1461#define MEMCTL_SFCAVM (1<<7)
1462#define MEMCTL_TGT_VID_MASK 0x007f
1463#define MEMIHYST 0x1117c
1464#define MEMINTREN 0x11180 /* 16 bits */
1465#define MEMINT_RSEXIT_EN (1<<8)
1466#define MEMINT_CX_SUPR_EN (1<<7)
1467#define MEMINT_CONT_BUSY_EN (1<<6)
1468#define MEMINT_AVG_BUSY_EN (1<<5)
1469#define MEMINT_EVAL_CHG_EN (1<<4)
1470#define MEMINT_MON_IDLE_EN (1<<3)
1471#define MEMINT_UP_EVAL_EN (1<<2)
1472#define MEMINT_DOWN_EVAL_EN (1<<1)
1473#define MEMINT_SW_CMD_EN (1<<0)
1474#define MEMINTRSTR 0x11182 /* 16 bits */
1475#define MEM_RSEXIT_MASK 0xc000
1476#define MEM_RSEXIT_SHIFT 14
1477#define MEM_CONT_BUSY_MASK 0x3000
1478#define MEM_CONT_BUSY_SHIFT 12
1479#define MEM_AVG_BUSY_MASK 0x0c00
1480#define MEM_AVG_BUSY_SHIFT 10
1481#define MEM_EVAL_CHG_MASK 0x0300
1482#define MEM_EVAL_BUSY_SHIFT 8
1483#define MEM_MON_IDLE_MASK 0x00c0
1484#define MEM_MON_IDLE_SHIFT 6
1485#define MEM_UP_EVAL_MASK 0x0030
1486#define MEM_UP_EVAL_SHIFT 4
1487#define MEM_DOWN_EVAL_MASK 0x000c
1488#define MEM_DOWN_EVAL_SHIFT 2
1489#define MEM_SW_CMD_MASK 0x0003
1490#define MEM_INT_STEER_GFX 0
1491#define MEM_INT_STEER_CMR 1
1492#define MEM_INT_STEER_SMI 2
1493#define MEM_INT_STEER_SCI 3
1494#define MEMINTRSTS 0x11184
1495#define MEMINT_RSEXIT (1<<7)
1496#define MEMINT_CONT_BUSY (1<<6)
1497#define MEMINT_AVG_BUSY (1<<5)
1498#define MEMINT_EVAL_CHG (1<<4)
1499#define MEMINT_MON_IDLE (1<<3)
1500#define MEMINT_UP_EVAL (1<<2)
1501#define MEMINT_DOWN_EVAL (1<<1)
1502#define MEMINT_SW_CMD (1<<0)
1503#define MEMMODECTL 0x11190
1504#define MEMMODE_BOOST_EN (1<<31)
1505#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1506#define MEMMODE_BOOST_FREQ_SHIFT 24
1507#define MEMMODE_IDLE_MODE_MASK 0x00030000
1508#define MEMMODE_IDLE_MODE_SHIFT 16
1509#define MEMMODE_IDLE_MODE_EVAL 0
1510#define MEMMODE_IDLE_MODE_CONT 1
1511#define MEMMODE_HWIDLE_EN (1<<15)
1512#define MEMMODE_SWMODE_EN (1<<14)
1513#define MEMMODE_RCLK_GATE (1<<13)
1514#define MEMMODE_HW_UPDATE (1<<12)
1515#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1516#define MEMMODE_FSTART_SHIFT 8
1517#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1518#define MEMMODE_FMAX_SHIFT 4
1519#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1520#define RCBMAXAVG 0x1119c
1521#define MEMSWCTL2 0x1119e /* Cantiga only */
1522#define SWMEMCMD_RENDER_OFF (0 << 13)
1523#define SWMEMCMD_RENDER_ON (1 << 13)
1524#define SWMEMCMD_SWFREQ (2 << 13)
1525#define SWMEMCMD_TARVID (3 << 13)
1526#define SWMEMCMD_VRM_OFF (4 << 13)
1527#define SWMEMCMD_VRM_ON (5 << 13)
1528#define CMDSTS (1<<12)
1529#define SFCAVM (1<<11)
1530#define SWFREQ_MASK 0x0380 /* P0-7 */
1531#define SWFREQ_SHIFT 7
1532#define TARVID_MASK 0x001f
1533#define MEMSTAT_CTG 0x111a0
1534#define RCBMINAVG 0x111a0
1535#define RCUPEI 0x111b0
1536#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001537#define RSTDBYCTL 0x111b8
1538#define RS1EN (1<<31)
1539#define RS2EN (1<<30)
1540#define RS3EN (1<<29)
1541#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1542#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1543#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1544#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1545#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1546#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1547#define RSX_STATUS_MASK (7<<20)
1548#define RSX_STATUS_ON (0<<20)
1549#define RSX_STATUS_RC1 (1<<20)
1550#define RSX_STATUS_RC1E (2<<20)
1551#define RSX_STATUS_RS1 (3<<20)
1552#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1553#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1554#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1555#define RSX_STATUS_RSVD2 (7<<20)
1556#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1557#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1558#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1559#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1560#define RS1CONTSAV_MASK (3<<14)
1561#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1562#define RS1CONTSAV_RSVD (1<<14)
1563#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1564#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1565#define NORMSLEXLAT_MASK (3<<12)
1566#define SLOW_RS123 (0<<12)
1567#define SLOW_RS23 (1<<12)
1568#define SLOW_RS3 (2<<12)
1569#define NORMAL_RS123 (3<<12)
1570#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1571#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1572#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1573#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1574#define RS_CSTATE_MASK (3<<4)
1575#define RS_CSTATE_C367_RS1 (0<<4)
1576#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1577#define RS_CSTATE_RSVD (2<<4)
1578#define RS_CSTATE_C367_RS2 (3<<4)
1579#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1580#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001581#define VIDCTL 0x111c0
1582#define VIDSTS 0x111c8
1583#define VIDSTART 0x111cc /* 8 bits */
1584#define MEMSTAT_ILK 0x111f8
1585#define MEMSTAT_VID_MASK 0x7f00
1586#define MEMSTAT_VID_SHIFT 8
1587#define MEMSTAT_PSTATE_MASK 0x00f8
1588#define MEMSTAT_PSTATE_SHIFT 3
1589#define MEMSTAT_MON_ACTV (1<<2)
1590#define MEMSTAT_SRC_CTL_MASK 0x0003
1591#define MEMSTAT_SRC_CTL_CORE 0
1592#define MEMSTAT_SRC_CTL_TRB 1
1593#define MEMSTAT_SRC_CTL_THM 2
1594#define MEMSTAT_SRC_CTL_STDBY 3
1595#define RCPREVBSYTUPAVG 0x113b8
1596#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001597#define PMMISC 0x11214
1598#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001599#define SDEW 0x1124c
1600#define CSIEW0 0x11250
1601#define CSIEW1 0x11254
1602#define CSIEW2 0x11258
1603#define PEW 0x1125c
1604#define DEW 0x11270
1605#define MCHAFE 0x112c0
1606#define CSIEC 0x112e0
1607#define DMIEC 0x112e4
1608#define DDREC 0x112e8
1609#define PEG0EC 0x112ec
1610#define PEG1EC 0x112f0
1611#define GFXEC 0x112f4
1612#define RPPREVBSYTUPAVG 0x113b8
1613#define RPPREVBSYTDNAVG 0x113bc
1614#define ECR 0x11600
1615#define ECR_GPFE (1<<31)
1616#define ECR_IMONE (1<<30)
1617#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1618#define OGW0 0x11608
1619#define OGW1 0x1160c
1620#define EG0 0x11610
1621#define EG1 0x11614
1622#define EG2 0x11618
1623#define EG3 0x1161c
1624#define EG4 0x11620
1625#define EG5 0x11624
1626#define EG6 0x11628
1627#define EG7 0x1162c
1628#define PXW 0x11664
1629#define PXWL 0x11680
1630#define LCFUSE02 0x116c0
1631#define LCFUSE_HIV_MASK 0x000000ff
1632#define CSIPLL0 0x12c10
1633#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001634#define PEG_BAND_GAP_DATA 0x14d68
1635
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001636#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1637#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1638#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1639
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001640#define GEN6_GT_PERF_STATUS 0x145948
1641#define GEN6_RP_STATE_LIMITS 0x145994
1642#define GEN6_RP_STATE_CAP 0x145998
1643
Jesse Barnes585fb112008-07-29 11:54:06 -07001644/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001645 * Logical Context regs
1646 */
1647#define CCID 0x2180
1648#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001649#define CXT_SIZE 0x21a0
1650#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1651#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1652#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1653#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1654#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1655#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1656 GEN6_CXT_RING_SIZE(cxt_reg) + \
1657 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1658 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1659 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001660#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001661#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1662#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001663#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1664#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1665#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1666#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001667#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1668 GEN7_CXT_RING_SIZE(ctx_reg) + \
1669 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001670 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1671 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1672 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001673#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1674#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1675#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1676#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1677 HSW_CXT_RING_SIZE(ctx_reg) + \
1678 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1679 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1680
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001681
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001682/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001683 * Overlay regs
1684 */
1685
1686#define OVADD 0x30000
1687#define DOVSTA 0x30008
1688#define OC_BUF (0x3<<20)
1689#define OGAMC5 0x30010
1690#define OGAMC4 0x30014
1691#define OGAMC3 0x30018
1692#define OGAMC2 0x3001c
1693#define OGAMC1 0x30020
1694#define OGAMC0 0x30024
1695
1696/*
1697 * Display engine regs
1698 */
1699
1700/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001701#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1702#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1703#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1704#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1705#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1706#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1707#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1708#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1709#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001710
1711/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001712#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1713#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1714#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1715#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1716#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1717#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1718#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1719#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1720#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001721
Jesse Barnes585fb112008-07-29 11:54:06 -07001722
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001723#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1724#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1725#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1726#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1727#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1728#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001729#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001730#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001731
Jesse Barnes585fb112008-07-29 11:54:06 -07001732/* VGA port control */
1733#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001734#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001735#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001736
Jesse Barnes585fb112008-07-29 11:54:06 -07001737#define ADPA_DAC_ENABLE (1<<31)
1738#define ADPA_DAC_DISABLE 0
1739#define ADPA_PIPE_SELECT_MASK (1<<30)
1740#define ADPA_PIPE_A_SELECT 0
1741#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001742#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001743/* CPT uses bits 29:30 for pch transcoder select */
1744#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1745#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1746#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1747#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1748#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1749#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1750#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1751#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1752#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1753#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1754#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1755#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1756#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1757#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1758#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1759#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1760#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1761#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1762#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001763#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1764#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001765#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001766#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001767#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07001768#define ADPA_HSYNC_CNTL_ENABLE 0
1769#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1770#define ADPA_VSYNC_ACTIVE_LOW 0
1771#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1772#define ADPA_HSYNC_ACTIVE_LOW 0
1773#define ADPA_DPMS_MASK (~(3<<10))
1774#define ADPA_DPMS_ON (0<<10)
1775#define ADPA_DPMS_SUSPEND (1<<10)
1776#define ADPA_DPMS_STANDBY (2<<10)
1777#define ADPA_DPMS_OFF (3<<10)
1778
Chris Wilson939fe4d2010-10-09 10:33:26 +01001779
Jesse Barnes585fb112008-07-29 11:54:06 -07001780/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001781#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001782#define PORTB_HOTPLUG_INT_EN (1 << 29)
1783#define PORTC_HOTPLUG_INT_EN (1 << 28)
1784#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001785#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1786#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1787#define TV_HOTPLUG_INT_EN (1 << 18)
1788#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05001789#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1790 PORTC_HOTPLUG_INT_EN | \
1791 PORTD_HOTPLUG_INT_EN | \
1792 SDVOC_HOTPLUG_INT_EN | \
1793 SDVOB_HOTPLUG_INT_EN | \
1794 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07001795#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001796#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1797/* must use period 64 on GM45 according to docs */
1798#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1799#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1800#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1801#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1802#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1803#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1804#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1805#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1806#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1807#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1808#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1809#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001810
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001811#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001812/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001813#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1814#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1815#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1816#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1817#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1818#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001819/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001820#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1821#define TV_HOTPLUG_INT_STATUS (1 << 10)
1822#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1823#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1824#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1825#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001826/* SDVO is different across gen3/4 */
1827#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1828#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1829#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1830#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1831#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1832#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05001833#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1834 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1835 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1836 PORTB_HOTPLUG_INT_STATUS | \
1837 PORTC_HOTPLUG_INT_STATUS | \
1838 PORTD_HOTPLUG_INT_STATUS)
1839
1840#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1841 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1842 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1843 PORTB_HOTPLUG_INT_STATUS | \
1844 PORTC_HOTPLUG_INT_STATUS | \
1845 PORTD_HOTPLUG_INT_STATUS)
1846
1847#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1848 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1849 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1850 PORTB_HOTPLUG_INT_STATUS | \
1851 PORTC_HOTPLUG_INT_STATUS | \
1852 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07001853
Paulo Zanonic20cd312013-02-19 16:21:45 -03001854/* SDVO and HDMI port control.
1855 * The same register may be used for SDVO or HDMI */
1856#define GEN3_SDVOB 0x61140
1857#define GEN3_SDVOC 0x61160
1858#define GEN4_HDMIB GEN3_SDVOB
1859#define GEN4_HDMIC GEN3_SDVOC
1860#define PCH_SDVOB 0xe1140
1861#define PCH_HDMIB PCH_SDVOB
1862#define PCH_HDMIC 0xe1150
1863#define PCH_HDMID 0xe1160
1864
1865/* Gen 3 SDVO bits: */
1866#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001867#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1868#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001869#define SDVO_PIPE_B_SELECT (1 << 30)
1870#define SDVO_STALL_SELECT (1 << 29)
1871#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001872/**
1873 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07001874 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07001875 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1876 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001877#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07001878#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03001879#define SDVO_PHASE_SELECT_MASK (15 << 19)
1880#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1881#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1882#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1883#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1884#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1885#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001886/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001887#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1888 SDVO_INTERRUPT_ENABLE)
1889#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1890
1891/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001892#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001893#define SDVO_ENCODING_SDVO (0 << 10)
1894#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001895#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1896#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001897#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001898#define SDVO_AUDIO_ENABLE (1 << 6)
1899/* VSYNC/HSYNC bits new with 965, default is to be set */
1900#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1901#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1902
1903/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001904#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001905#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1906
1907/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001908#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1909#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001910
Jesse Barnes585fb112008-07-29 11:54:06 -07001911
1912/* DVO port control */
1913#define DVOA 0x61120
1914#define DVOB 0x61140
1915#define DVOC 0x61160
1916#define DVO_ENABLE (1 << 31)
1917#define DVO_PIPE_B_SELECT (1 << 30)
1918#define DVO_PIPE_STALL_UNUSED (0 << 28)
1919#define DVO_PIPE_STALL (1 << 28)
1920#define DVO_PIPE_STALL_TV (2 << 28)
1921#define DVO_PIPE_STALL_MASK (3 << 28)
1922#define DVO_USE_VGA_SYNC (1 << 15)
1923#define DVO_DATA_ORDER_I740 (0 << 14)
1924#define DVO_DATA_ORDER_FP (1 << 14)
1925#define DVO_VSYNC_DISABLE (1 << 11)
1926#define DVO_HSYNC_DISABLE (1 << 10)
1927#define DVO_VSYNC_TRISTATE (1 << 9)
1928#define DVO_HSYNC_TRISTATE (1 << 8)
1929#define DVO_BORDER_ENABLE (1 << 7)
1930#define DVO_DATA_ORDER_GBRG (1 << 6)
1931#define DVO_DATA_ORDER_RGGB (0 << 6)
1932#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1933#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1934#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1935#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1936#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1937#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1938#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1939#define DVO_PRESERVE_MASK (0x7<<24)
1940#define DVOA_SRCDIM 0x61124
1941#define DVOB_SRCDIM 0x61144
1942#define DVOC_SRCDIM 0x61164
1943#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1944#define DVO_SRCDIM_VERTICAL_SHIFT 0
1945
1946/* LVDS port control */
1947#define LVDS 0x61180
1948/*
1949 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1950 * the DPLL semantics change when the LVDS is assigned to that pipe.
1951 */
1952#define LVDS_PORT_EN (1 << 31)
1953/* Selects pipe B for LVDS data. Must be set on pre-965. */
1954#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001955#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001956#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001957/* LVDS dithering flag on 965/g4x platform */
1958#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001959/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1960#define LVDS_VSYNC_POLARITY (1 << 21)
1961#define LVDS_HSYNC_POLARITY (1 << 20)
1962
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001963/* Enable border for unscaled (or aspect-scaled) display */
1964#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001965/*
1966 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1967 * pixel.
1968 */
1969#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1970#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1971#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1972/*
1973 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1974 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1975 * on.
1976 */
1977#define LVDS_A3_POWER_MASK (3 << 6)
1978#define LVDS_A3_POWER_DOWN (0 << 6)
1979#define LVDS_A3_POWER_UP (3 << 6)
1980/*
1981 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1982 * is set.
1983 */
1984#define LVDS_CLKB_POWER_MASK (3 << 4)
1985#define LVDS_CLKB_POWER_DOWN (0 << 4)
1986#define LVDS_CLKB_POWER_UP (3 << 4)
1987/*
1988 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1989 * setting for whether we are in dual-channel mode. The B3 pair will
1990 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1991 */
1992#define LVDS_B0B3_POWER_MASK (3 << 2)
1993#define LVDS_B0B3_POWER_DOWN (0 << 2)
1994#define LVDS_B0B3_POWER_UP (3 << 2)
1995
David Härdeman3c17fe42010-09-24 21:44:32 +02001996/* Video Data Island Packet control */
1997#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001998/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1999 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2000 * of the infoframe structure specified by CEA-861. */
2001#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02002002#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002003/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002004#define VIDEO_DIP_ENABLE (1 << 31)
2005#define VIDEO_DIP_PORT_B (1 << 29)
2006#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03002007#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002008#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002009#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002010#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2011#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002012#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002013#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2014#define VIDEO_DIP_SELECT_AVI (0 << 19)
2015#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2016#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002017#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002018#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2019#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2020#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002021#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002022/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002023#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2024#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002025#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002026#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2027#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002028#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002029
Jesse Barnes585fb112008-07-29 11:54:06 -07002030/* Panel power sequencing */
2031#define PP_STATUS 0x61200
2032#define PP_ON (1 << 31)
2033/*
2034 * Indicates that all dependencies of the panel are on:
2035 *
2036 * - PLL enabled
2037 * - pipe enabled
2038 * - LVDS/DVOB/DVOC on
2039 */
2040#define PP_READY (1 << 30)
2041#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002042#define PP_SEQUENCE_POWER_UP (1 << 28)
2043#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2044#define PP_SEQUENCE_MASK (3 << 28)
2045#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002046#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002047#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002048#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2049#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2050#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2051#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2052#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2053#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2054#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2055#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2056#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002057#define PP_CONTROL 0x61204
2058#define POWER_TARGET_ON (1 << 0)
2059#define PP_ON_DELAYS 0x61208
2060#define PP_OFF_DELAYS 0x6120c
2061#define PP_DIVISOR 0x61210
2062
2063/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002064#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002065#define PFIT_ENABLE (1 << 31)
2066#define PFIT_PIPE_MASK (3 << 29)
2067#define PFIT_PIPE_SHIFT 29
2068#define VERT_INTERP_DISABLE (0 << 10)
2069#define VERT_INTERP_BILINEAR (1 << 10)
2070#define VERT_INTERP_MASK (3 << 10)
2071#define VERT_AUTO_SCALE (1 << 9)
2072#define HORIZ_INTERP_DISABLE (0 << 6)
2073#define HORIZ_INTERP_BILINEAR (1 << 6)
2074#define HORIZ_INTERP_MASK (3 << 6)
2075#define HORIZ_AUTO_SCALE (1 << 5)
2076#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002077#define PFIT_FILTER_FUZZY (0 << 24)
2078#define PFIT_SCALING_AUTO (0 << 26)
2079#define PFIT_SCALING_PROGRAMMED (1 << 26)
2080#define PFIT_SCALING_PILLAR (2 << 26)
2081#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002082#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002083/* Pre-965 */
2084#define PFIT_VERT_SCALE_SHIFT 20
2085#define PFIT_VERT_SCALE_MASK 0xfff00000
2086#define PFIT_HORIZ_SCALE_SHIFT 4
2087#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2088/* 965+ */
2089#define PFIT_VERT_SCALE_SHIFT_965 16
2090#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2091#define PFIT_HORIZ_SCALE_SHIFT_965 0
2092#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2093
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002094#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002095
2096/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002097#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002098#define BLM_PWM_ENABLE (1 << 31)
2099#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2100#define BLM_PIPE_SELECT (1 << 29)
2101#define BLM_PIPE_SELECT_IVB (3 << 29)
2102#define BLM_PIPE_A (0 << 29)
2103#define BLM_PIPE_B (1 << 29)
2104#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002105#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2106#define BLM_TRANSCODER_B BLM_PIPE_B
2107#define BLM_TRANSCODER_C BLM_PIPE_C
2108#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002109#define BLM_PIPE(pipe) ((pipe) << 29)
2110#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2111#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2112#define BLM_PHASE_IN_ENABLE (1 << 25)
2113#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2114#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2115#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2116#define BLM_PHASE_IN_COUNT_SHIFT (8)
2117#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2118#define BLM_PHASE_IN_INCR_SHIFT (0)
2119#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002120#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002121/*
2122 * This is the most significant 15 bits of the number of backlight cycles in a
2123 * complete cycle of the modulated backlight control.
2124 *
2125 * The actual value is this field multiplied by two.
2126 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002127#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2128#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2129#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002130/*
2131 * This is the number of cycles out of the backlight modulation cycle for which
2132 * the backlight is on.
2133 *
2134 * This field must be no greater than the number of cycles in the complete
2135 * backlight modulation cycle.
2136 */
2137#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2138#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002139#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2140#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002141
Jesse Barnes12569ad2013-03-08 10:45:59 -08002142#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002143
Daniel Vetter7cf41602012-06-05 10:07:09 +02002144/* New registers for PCH-split platforms. Safe where new bits show up, the
2145 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2146#define BLC_PWM_CPU_CTL2 0x48250
2147#define BLC_PWM_CPU_CTL 0x48254
2148
2149/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2150 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2151#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002152#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002153#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2154#define BLM_PCH_POLARITY (1 << 29)
2155#define BLC_PWM_PCH_CTL2 0xc8254
2156
Jesse Barnes585fb112008-07-29 11:54:06 -07002157/* TV port control */
2158#define TV_CTL 0x68000
2159/** Enables the TV encoder */
2160# define TV_ENC_ENABLE (1 << 31)
2161/** Sources the TV encoder input from pipe B instead of A. */
2162# define TV_ENC_PIPEB_SELECT (1 << 30)
2163/** Outputs composite video (DAC A only) */
2164# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2165/** Outputs SVideo video (DAC B/C) */
2166# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2167/** Outputs Component video (DAC A/B/C) */
2168# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2169/** Outputs Composite and SVideo (DAC A/B/C) */
2170# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2171# define TV_TRILEVEL_SYNC (1 << 21)
2172/** Enables slow sync generation (945GM only) */
2173# define TV_SLOW_SYNC (1 << 20)
2174/** Selects 4x oversampling for 480i and 576p */
2175# define TV_OVERSAMPLE_4X (0 << 18)
2176/** Selects 2x oversampling for 720p and 1080i */
2177# define TV_OVERSAMPLE_2X (1 << 18)
2178/** Selects no oversampling for 1080p */
2179# define TV_OVERSAMPLE_NONE (2 << 18)
2180/** Selects 8x oversampling */
2181# define TV_OVERSAMPLE_8X (3 << 18)
2182/** Selects progressive mode rather than interlaced */
2183# define TV_PROGRESSIVE (1 << 17)
2184/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2185# define TV_PAL_BURST (1 << 16)
2186/** Field for setting delay of Y compared to C */
2187# define TV_YC_SKEW_MASK (7 << 12)
2188/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2189# define TV_ENC_SDP_FIX (1 << 11)
2190/**
2191 * Enables a fix for the 915GM only.
2192 *
2193 * Not sure what it does.
2194 */
2195# define TV_ENC_C0_FIX (1 << 10)
2196/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002197# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002198# define TV_FUSE_STATE_MASK (3 << 4)
2199/** Read-only state that reports all features enabled */
2200# define TV_FUSE_STATE_ENABLED (0 << 4)
2201/** Read-only state that reports that Macrovision is disabled in hardware*/
2202# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2203/** Read-only state that reports that TV-out is disabled in hardware. */
2204# define TV_FUSE_STATE_DISABLED (2 << 4)
2205/** Normal operation */
2206# define TV_TEST_MODE_NORMAL (0 << 0)
2207/** Encoder test pattern 1 - combo pattern */
2208# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2209/** Encoder test pattern 2 - full screen vertical 75% color bars */
2210# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2211/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2212# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2213/** Encoder test pattern 4 - random noise */
2214# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2215/** Encoder test pattern 5 - linear color ramps */
2216# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2217/**
2218 * This test mode forces the DACs to 50% of full output.
2219 *
2220 * This is used for load detection in combination with TVDAC_SENSE_MASK
2221 */
2222# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2223# define TV_TEST_MODE_MASK (7 << 0)
2224
2225#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002226# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002227/**
2228 * Reports that DAC state change logic has reported change (RO).
2229 *
2230 * This gets cleared when TV_DAC_STATE_EN is cleared
2231*/
2232# define TVDAC_STATE_CHG (1 << 31)
2233# define TVDAC_SENSE_MASK (7 << 28)
2234/** Reports that DAC A voltage is above the detect threshold */
2235# define TVDAC_A_SENSE (1 << 30)
2236/** Reports that DAC B voltage is above the detect threshold */
2237# define TVDAC_B_SENSE (1 << 29)
2238/** Reports that DAC C voltage is above the detect threshold */
2239# define TVDAC_C_SENSE (1 << 28)
2240/**
2241 * Enables DAC state detection logic, for load-based TV detection.
2242 *
2243 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2244 * to off, for load detection to work.
2245 */
2246# define TVDAC_STATE_CHG_EN (1 << 27)
2247/** Sets the DAC A sense value to high */
2248# define TVDAC_A_SENSE_CTL (1 << 26)
2249/** Sets the DAC B sense value to high */
2250# define TVDAC_B_SENSE_CTL (1 << 25)
2251/** Sets the DAC C sense value to high */
2252# define TVDAC_C_SENSE_CTL (1 << 24)
2253/** Overrides the ENC_ENABLE and DAC voltage levels */
2254# define DAC_CTL_OVERRIDE (1 << 7)
2255/** Sets the slew rate. Must be preserved in software */
2256# define ENC_TVDAC_SLEW_FAST (1 << 6)
2257# define DAC_A_1_3_V (0 << 4)
2258# define DAC_A_1_1_V (1 << 4)
2259# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002260# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002261# define DAC_B_1_3_V (0 << 2)
2262# define DAC_B_1_1_V (1 << 2)
2263# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002264# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002265# define DAC_C_1_3_V (0 << 0)
2266# define DAC_C_1_1_V (1 << 0)
2267# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002268# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002269
2270/**
2271 * CSC coefficients are stored in a floating point format with 9 bits of
2272 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2273 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2274 * -1 (0x3) being the only legal negative value.
2275 */
2276#define TV_CSC_Y 0x68010
2277# define TV_RY_MASK 0x07ff0000
2278# define TV_RY_SHIFT 16
2279# define TV_GY_MASK 0x00000fff
2280# define TV_GY_SHIFT 0
2281
2282#define TV_CSC_Y2 0x68014
2283# define TV_BY_MASK 0x07ff0000
2284# define TV_BY_SHIFT 16
2285/**
2286 * Y attenuation for component video.
2287 *
2288 * Stored in 1.9 fixed point.
2289 */
2290# define TV_AY_MASK 0x000003ff
2291# define TV_AY_SHIFT 0
2292
2293#define TV_CSC_U 0x68018
2294# define TV_RU_MASK 0x07ff0000
2295# define TV_RU_SHIFT 16
2296# define TV_GU_MASK 0x000007ff
2297# define TV_GU_SHIFT 0
2298
2299#define TV_CSC_U2 0x6801c
2300# define TV_BU_MASK 0x07ff0000
2301# define TV_BU_SHIFT 16
2302/**
2303 * U attenuation for component video.
2304 *
2305 * Stored in 1.9 fixed point.
2306 */
2307# define TV_AU_MASK 0x000003ff
2308# define TV_AU_SHIFT 0
2309
2310#define TV_CSC_V 0x68020
2311# define TV_RV_MASK 0x0fff0000
2312# define TV_RV_SHIFT 16
2313# define TV_GV_MASK 0x000007ff
2314# define TV_GV_SHIFT 0
2315
2316#define TV_CSC_V2 0x68024
2317# define TV_BV_MASK 0x07ff0000
2318# define TV_BV_SHIFT 16
2319/**
2320 * V attenuation for component video.
2321 *
2322 * Stored in 1.9 fixed point.
2323 */
2324# define TV_AV_MASK 0x000007ff
2325# define TV_AV_SHIFT 0
2326
2327#define TV_CLR_KNOBS 0x68028
2328/** 2s-complement brightness adjustment */
2329# define TV_BRIGHTNESS_MASK 0xff000000
2330# define TV_BRIGHTNESS_SHIFT 24
2331/** Contrast adjustment, as a 2.6 unsigned floating point number */
2332# define TV_CONTRAST_MASK 0x00ff0000
2333# define TV_CONTRAST_SHIFT 16
2334/** Saturation adjustment, as a 2.6 unsigned floating point number */
2335# define TV_SATURATION_MASK 0x0000ff00
2336# define TV_SATURATION_SHIFT 8
2337/** Hue adjustment, as an integer phase angle in degrees */
2338# define TV_HUE_MASK 0x000000ff
2339# define TV_HUE_SHIFT 0
2340
2341#define TV_CLR_LEVEL 0x6802c
2342/** Controls the DAC level for black */
2343# define TV_BLACK_LEVEL_MASK 0x01ff0000
2344# define TV_BLACK_LEVEL_SHIFT 16
2345/** Controls the DAC level for blanking */
2346# define TV_BLANK_LEVEL_MASK 0x000001ff
2347# define TV_BLANK_LEVEL_SHIFT 0
2348
2349#define TV_H_CTL_1 0x68030
2350/** Number of pixels in the hsync. */
2351# define TV_HSYNC_END_MASK 0x1fff0000
2352# define TV_HSYNC_END_SHIFT 16
2353/** Total number of pixels minus one in the line (display and blanking). */
2354# define TV_HTOTAL_MASK 0x00001fff
2355# define TV_HTOTAL_SHIFT 0
2356
2357#define TV_H_CTL_2 0x68034
2358/** Enables the colorburst (needed for non-component color) */
2359# define TV_BURST_ENA (1 << 31)
2360/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2361# define TV_HBURST_START_SHIFT 16
2362# define TV_HBURST_START_MASK 0x1fff0000
2363/** Length of the colorburst */
2364# define TV_HBURST_LEN_SHIFT 0
2365# define TV_HBURST_LEN_MASK 0x0001fff
2366
2367#define TV_H_CTL_3 0x68038
2368/** End of hblank, measured in pixels minus one from start of hsync */
2369# define TV_HBLANK_END_SHIFT 16
2370# define TV_HBLANK_END_MASK 0x1fff0000
2371/** Start of hblank, measured in pixels minus one from start of hsync */
2372# define TV_HBLANK_START_SHIFT 0
2373# define TV_HBLANK_START_MASK 0x0001fff
2374
2375#define TV_V_CTL_1 0x6803c
2376/** XXX */
2377# define TV_NBR_END_SHIFT 16
2378# define TV_NBR_END_MASK 0x07ff0000
2379/** XXX */
2380# define TV_VI_END_F1_SHIFT 8
2381# define TV_VI_END_F1_MASK 0x00003f00
2382/** XXX */
2383# define TV_VI_END_F2_SHIFT 0
2384# define TV_VI_END_F2_MASK 0x0000003f
2385
2386#define TV_V_CTL_2 0x68040
2387/** Length of vsync, in half lines */
2388# define TV_VSYNC_LEN_MASK 0x07ff0000
2389# define TV_VSYNC_LEN_SHIFT 16
2390/** Offset of the start of vsync in field 1, measured in one less than the
2391 * number of half lines.
2392 */
2393# define TV_VSYNC_START_F1_MASK 0x00007f00
2394# define TV_VSYNC_START_F1_SHIFT 8
2395/**
2396 * Offset of the start of vsync in field 2, measured in one less than the
2397 * number of half lines.
2398 */
2399# define TV_VSYNC_START_F2_MASK 0x0000007f
2400# define TV_VSYNC_START_F2_SHIFT 0
2401
2402#define TV_V_CTL_3 0x68044
2403/** Enables generation of the equalization signal */
2404# define TV_EQUAL_ENA (1 << 31)
2405/** Length of vsync, in half lines */
2406# define TV_VEQ_LEN_MASK 0x007f0000
2407# define TV_VEQ_LEN_SHIFT 16
2408/** Offset of the start of equalization in field 1, measured in one less than
2409 * the number of half lines.
2410 */
2411# define TV_VEQ_START_F1_MASK 0x0007f00
2412# define TV_VEQ_START_F1_SHIFT 8
2413/**
2414 * Offset of the start of equalization in field 2, measured in one less than
2415 * the number of half lines.
2416 */
2417# define TV_VEQ_START_F2_MASK 0x000007f
2418# define TV_VEQ_START_F2_SHIFT 0
2419
2420#define TV_V_CTL_4 0x68048
2421/**
2422 * Offset to start of vertical colorburst, measured in one less than the
2423 * number of lines from vertical start.
2424 */
2425# define TV_VBURST_START_F1_MASK 0x003f0000
2426# define TV_VBURST_START_F1_SHIFT 16
2427/**
2428 * Offset to the end of vertical colorburst, measured in one less than the
2429 * number of lines from the start of NBR.
2430 */
2431# define TV_VBURST_END_F1_MASK 0x000000ff
2432# define TV_VBURST_END_F1_SHIFT 0
2433
2434#define TV_V_CTL_5 0x6804c
2435/**
2436 * Offset to start of vertical colorburst, measured in one less than the
2437 * number of lines from vertical start.
2438 */
2439# define TV_VBURST_START_F2_MASK 0x003f0000
2440# define TV_VBURST_START_F2_SHIFT 16
2441/**
2442 * Offset to the end of vertical colorburst, measured in one less than the
2443 * number of lines from the start of NBR.
2444 */
2445# define TV_VBURST_END_F2_MASK 0x000000ff
2446# define TV_VBURST_END_F2_SHIFT 0
2447
2448#define TV_V_CTL_6 0x68050
2449/**
2450 * Offset to start of vertical colorburst, measured in one less than the
2451 * number of lines from vertical start.
2452 */
2453# define TV_VBURST_START_F3_MASK 0x003f0000
2454# define TV_VBURST_START_F3_SHIFT 16
2455/**
2456 * Offset to the end of vertical colorburst, measured in one less than the
2457 * number of lines from the start of NBR.
2458 */
2459# define TV_VBURST_END_F3_MASK 0x000000ff
2460# define TV_VBURST_END_F3_SHIFT 0
2461
2462#define TV_V_CTL_7 0x68054
2463/**
2464 * Offset to start of vertical colorburst, measured in one less than the
2465 * number of lines from vertical start.
2466 */
2467# define TV_VBURST_START_F4_MASK 0x003f0000
2468# define TV_VBURST_START_F4_SHIFT 16
2469/**
2470 * Offset to the end of vertical colorburst, measured in one less than the
2471 * number of lines from the start of NBR.
2472 */
2473# define TV_VBURST_END_F4_MASK 0x000000ff
2474# define TV_VBURST_END_F4_SHIFT 0
2475
2476#define TV_SC_CTL_1 0x68060
2477/** Turns on the first subcarrier phase generation DDA */
2478# define TV_SC_DDA1_EN (1 << 31)
2479/** Turns on the first subcarrier phase generation DDA */
2480# define TV_SC_DDA2_EN (1 << 30)
2481/** Turns on the first subcarrier phase generation DDA */
2482# define TV_SC_DDA3_EN (1 << 29)
2483/** Sets the subcarrier DDA to reset frequency every other field */
2484# define TV_SC_RESET_EVERY_2 (0 << 24)
2485/** Sets the subcarrier DDA to reset frequency every fourth field */
2486# define TV_SC_RESET_EVERY_4 (1 << 24)
2487/** Sets the subcarrier DDA to reset frequency every eighth field */
2488# define TV_SC_RESET_EVERY_8 (2 << 24)
2489/** Sets the subcarrier DDA to never reset the frequency */
2490# define TV_SC_RESET_NEVER (3 << 24)
2491/** Sets the peak amplitude of the colorburst.*/
2492# define TV_BURST_LEVEL_MASK 0x00ff0000
2493# define TV_BURST_LEVEL_SHIFT 16
2494/** Sets the increment of the first subcarrier phase generation DDA */
2495# define TV_SCDDA1_INC_MASK 0x00000fff
2496# define TV_SCDDA1_INC_SHIFT 0
2497
2498#define TV_SC_CTL_2 0x68064
2499/** Sets the rollover for the second subcarrier phase generation DDA */
2500# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2501# define TV_SCDDA2_SIZE_SHIFT 16
2502/** Sets the increent of the second subcarrier phase generation DDA */
2503# define TV_SCDDA2_INC_MASK 0x00007fff
2504# define TV_SCDDA2_INC_SHIFT 0
2505
2506#define TV_SC_CTL_3 0x68068
2507/** Sets the rollover for the third subcarrier phase generation DDA */
2508# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2509# define TV_SCDDA3_SIZE_SHIFT 16
2510/** Sets the increent of the third subcarrier phase generation DDA */
2511# define TV_SCDDA3_INC_MASK 0x00007fff
2512# define TV_SCDDA3_INC_SHIFT 0
2513
2514#define TV_WIN_POS 0x68070
2515/** X coordinate of the display from the start of horizontal active */
2516# define TV_XPOS_MASK 0x1fff0000
2517# define TV_XPOS_SHIFT 16
2518/** Y coordinate of the display from the start of vertical active (NBR) */
2519# define TV_YPOS_MASK 0x00000fff
2520# define TV_YPOS_SHIFT 0
2521
2522#define TV_WIN_SIZE 0x68074
2523/** Horizontal size of the display window, measured in pixels*/
2524# define TV_XSIZE_MASK 0x1fff0000
2525# define TV_XSIZE_SHIFT 16
2526/**
2527 * Vertical size of the display window, measured in pixels.
2528 *
2529 * Must be even for interlaced modes.
2530 */
2531# define TV_YSIZE_MASK 0x00000fff
2532# define TV_YSIZE_SHIFT 0
2533
2534#define TV_FILTER_CTL_1 0x68080
2535/**
2536 * Enables automatic scaling calculation.
2537 *
2538 * If set, the rest of the registers are ignored, and the calculated values can
2539 * be read back from the register.
2540 */
2541# define TV_AUTO_SCALE (1 << 31)
2542/**
2543 * Disables the vertical filter.
2544 *
2545 * This is required on modes more than 1024 pixels wide */
2546# define TV_V_FILTER_BYPASS (1 << 29)
2547/** Enables adaptive vertical filtering */
2548# define TV_VADAPT (1 << 28)
2549# define TV_VADAPT_MODE_MASK (3 << 26)
2550/** Selects the least adaptive vertical filtering mode */
2551# define TV_VADAPT_MODE_LEAST (0 << 26)
2552/** Selects the moderately adaptive vertical filtering mode */
2553# define TV_VADAPT_MODE_MODERATE (1 << 26)
2554/** Selects the most adaptive vertical filtering mode */
2555# define TV_VADAPT_MODE_MOST (3 << 26)
2556/**
2557 * Sets the horizontal scaling factor.
2558 *
2559 * This should be the fractional part of the horizontal scaling factor divided
2560 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2561 *
2562 * (src width - 1) / ((oversample * dest width) - 1)
2563 */
2564# define TV_HSCALE_FRAC_MASK 0x00003fff
2565# define TV_HSCALE_FRAC_SHIFT 0
2566
2567#define TV_FILTER_CTL_2 0x68084
2568/**
2569 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2570 *
2571 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2572 */
2573# define TV_VSCALE_INT_MASK 0x00038000
2574# define TV_VSCALE_INT_SHIFT 15
2575/**
2576 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2577 *
2578 * \sa TV_VSCALE_INT_MASK
2579 */
2580# define TV_VSCALE_FRAC_MASK 0x00007fff
2581# define TV_VSCALE_FRAC_SHIFT 0
2582
2583#define TV_FILTER_CTL_3 0x68088
2584/**
2585 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2586 *
2587 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2588 *
2589 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2590 */
2591# define TV_VSCALE_IP_INT_MASK 0x00038000
2592# define TV_VSCALE_IP_INT_SHIFT 15
2593/**
2594 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2595 *
2596 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2597 *
2598 * \sa TV_VSCALE_IP_INT_MASK
2599 */
2600# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2601# define TV_VSCALE_IP_FRAC_SHIFT 0
2602
2603#define TV_CC_CONTROL 0x68090
2604# define TV_CC_ENABLE (1 << 31)
2605/**
2606 * Specifies which field to send the CC data in.
2607 *
2608 * CC data is usually sent in field 0.
2609 */
2610# define TV_CC_FID_MASK (1 << 27)
2611# define TV_CC_FID_SHIFT 27
2612/** Sets the horizontal position of the CC data. Usually 135. */
2613# define TV_CC_HOFF_MASK 0x03ff0000
2614# define TV_CC_HOFF_SHIFT 16
2615/** Sets the vertical position of the CC data. Usually 21 */
2616# define TV_CC_LINE_MASK 0x0000003f
2617# define TV_CC_LINE_SHIFT 0
2618
2619#define TV_CC_DATA 0x68094
2620# define TV_CC_RDY (1 << 31)
2621/** Second word of CC data to be transmitted. */
2622# define TV_CC_DATA_2_MASK 0x007f0000
2623# define TV_CC_DATA_2_SHIFT 16
2624/** First word of CC data to be transmitted. */
2625# define TV_CC_DATA_1_MASK 0x0000007f
2626# define TV_CC_DATA_1_SHIFT 0
2627
2628#define TV_H_LUMA_0 0x68100
2629#define TV_H_LUMA_59 0x681ec
2630#define TV_H_CHROMA_0 0x68200
2631#define TV_H_CHROMA_59 0x682ec
2632#define TV_V_LUMA_0 0x68300
2633#define TV_V_LUMA_42 0x683a8
2634#define TV_V_CHROMA_0 0x68400
2635#define TV_V_CHROMA_42 0x684a8
2636
Keith Packard040d87f2009-05-30 20:42:33 -07002637/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002638#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002639#define DP_B 0x64100
2640#define DP_C 0x64200
2641#define DP_D 0x64300
2642
2643#define DP_PORT_EN (1 << 31)
2644#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002645#define DP_PIPE_MASK (1 << 30)
2646
Keith Packard040d87f2009-05-30 20:42:33 -07002647/* Link training mode - select a suitable mode for each stage */
2648#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2649#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2650#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2651#define DP_LINK_TRAIN_OFF (3 << 28)
2652#define DP_LINK_TRAIN_MASK (3 << 28)
2653#define DP_LINK_TRAIN_SHIFT 28
2654
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655/* CPT Link training mode */
2656#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2657#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2658#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2659#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2660#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2661#define DP_LINK_TRAIN_SHIFT_CPT 8
2662
Keith Packard040d87f2009-05-30 20:42:33 -07002663/* Signal voltages. These are mostly controlled by the other end */
2664#define DP_VOLTAGE_0_4 (0 << 25)
2665#define DP_VOLTAGE_0_6 (1 << 25)
2666#define DP_VOLTAGE_0_8 (2 << 25)
2667#define DP_VOLTAGE_1_2 (3 << 25)
2668#define DP_VOLTAGE_MASK (7 << 25)
2669#define DP_VOLTAGE_SHIFT 25
2670
2671/* Signal pre-emphasis levels, like voltages, the other end tells us what
2672 * they want
2673 */
2674#define DP_PRE_EMPHASIS_0 (0 << 22)
2675#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2676#define DP_PRE_EMPHASIS_6 (2 << 22)
2677#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2678#define DP_PRE_EMPHASIS_MASK (7 << 22)
2679#define DP_PRE_EMPHASIS_SHIFT 22
2680
2681/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02002682#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07002683#define DP_PORT_WIDTH_MASK (7 << 19)
2684
2685/* Mystic DPCD version 1.1 special mode */
2686#define DP_ENHANCED_FRAMING (1 << 18)
2687
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002688/* eDP */
2689#define DP_PLL_FREQ_270MHZ (0 << 16)
2690#define DP_PLL_FREQ_160MHZ (1 << 16)
2691#define DP_PLL_FREQ_MASK (3 << 16)
2692
Keith Packard040d87f2009-05-30 20:42:33 -07002693/** locked once port is enabled */
2694#define DP_PORT_REVERSAL (1 << 15)
2695
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002696/* eDP */
2697#define DP_PLL_ENABLE (1 << 14)
2698
Keith Packard040d87f2009-05-30 20:42:33 -07002699/** sends the clock on lane 15 of the PEG for debug */
2700#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2701
2702#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002703#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002704
2705/** limit RGB values to avoid confusing TVs */
2706#define DP_COLOR_RANGE_16_235 (1 << 8)
2707
2708/** Turn on the audio link */
2709#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2710
2711/** vs and hs sync polarity */
2712#define DP_SYNC_VS_HIGH (1 << 4)
2713#define DP_SYNC_HS_HIGH (1 << 3)
2714
2715/** A fantasy */
2716#define DP_DETECTED (1 << 2)
2717
2718/** The aux channel provides a way to talk to the
2719 * signal sink for DDC etc. Max packet size supported
2720 * is 20 bytes in each direction, hence the 5 fixed
2721 * data registers
2722 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002723#define DPA_AUX_CH_CTL 0x64010
2724#define DPA_AUX_CH_DATA1 0x64014
2725#define DPA_AUX_CH_DATA2 0x64018
2726#define DPA_AUX_CH_DATA3 0x6401c
2727#define DPA_AUX_CH_DATA4 0x64020
2728#define DPA_AUX_CH_DATA5 0x64024
2729
Keith Packard040d87f2009-05-30 20:42:33 -07002730#define DPB_AUX_CH_CTL 0x64110
2731#define DPB_AUX_CH_DATA1 0x64114
2732#define DPB_AUX_CH_DATA2 0x64118
2733#define DPB_AUX_CH_DATA3 0x6411c
2734#define DPB_AUX_CH_DATA4 0x64120
2735#define DPB_AUX_CH_DATA5 0x64124
2736
2737#define DPC_AUX_CH_CTL 0x64210
2738#define DPC_AUX_CH_DATA1 0x64214
2739#define DPC_AUX_CH_DATA2 0x64218
2740#define DPC_AUX_CH_DATA3 0x6421c
2741#define DPC_AUX_CH_DATA4 0x64220
2742#define DPC_AUX_CH_DATA5 0x64224
2743
2744#define DPD_AUX_CH_CTL 0x64310
2745#define DPD_AUX_CH_DATA1 0x64314
2746#define DPD_AUX_CH_DATA2 0x64318
2747#define DPD_AUX_CH_DATA3 0x6431c
2748#define DPD_AUX_CH_DATA4 0x64320
2749#define DPD_AUX_CH_DATA5 0x64324
2750
2751#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2752#define DP_AUX_CH_CTL_DONE (1 << 30)
2753#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2754#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2755#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2756#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2757#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2758#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2759#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2760#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2761#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2762#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2763#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2764#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2765#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2766#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2767#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2768#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2769#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2770#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2771#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2772
2773/*
2774 * Computing GMCH M and N values for the Display Port link
2775 *
2776 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2777 *
2778 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2779 *
2780 * The GMCH value is used internally
2781 *
2782 * bytes_per_pixel is the number of bytes coming out of the plane,
2783 * which is after the LUTs, so we want the bytes for our color format.
2784 * For our current usage, this is always 3, one byte for R, G and B.
2785 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02002786#define _PIPEA_DATA_M_G4X 0x70050
2787#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002788
2789/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002790#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02002791#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002792#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07002793
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002794#define DATA_LINK_M_N_MASK (0xffffff)
2795#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07002796
Daniel Vettere3b95f12013-05-03 11:49:49 +02002797#define _PIPEA_DATA_N_G4X 0x70054
2798#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002799#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2800
2801/*
2802 * Computing Link M and N values for the Display Port link
2803 *
2804 * Link M / N = pixel_clock / ls_clk
2805 *
2806 * (the DP spec calls pixel_clock the 'strm_clk')
2807 *
2808 * The Link value is transmitted in the Main Stream
2809 * Attributes and VB-ID.
2810 */
2811
Daniel Vettere3b95f12013-05-03 11:49:49 +02002812#define _PIPEA_LINK_M_G4X 0x70060
2813#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002814#define PIPEA_DP_LINK_M_MASK (0xffffff)
2815
Daniel Vettere3b95f12013-05-03 11:49:49 +02002816#define _PIPEA_LINK_N_G4X 0x70064
2817#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002818#define PIPEA_DP_LINK_N_MASK (0xffffff)
2819
Daniel Vettere3b95f12013-05-03 11:49:49 +02002820#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2821#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2822#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2823#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002824
Jesse Barnes585fb112008-07-29 11:54:06 -07002825/* Display & cursor control */
2826
2827/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002828#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002829#define DSL_LINEMASK_GEN2 0x00000fff
2830#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002831#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002832#define PIPECONF_ENABLE (1<<31)
2833#define PIPECONF_DISABLE 0
2834#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002835#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002836#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002837#define PIPECONF_SINGLE_WIDE 0
2838#define PIPECONF_PIPE_UNLOCKED 0
2839#define PIPECONF_PIPE_LOCKED (1<<25)
2840#define PIPECONF_PALETTE 0
2841#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002842#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002843#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002844#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002845/* Note that pre-gen3 does not support interlaced display directly. Panel
2846 * fitting must be disabled on pre-ilk for interlaced. */
2847#define PIPECONF_PROGRESSIVE (0 << 21)
2848#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2849#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2850#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2851#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2852/* Ironlake and later have a complete new set of values for interlaced. PFIT
2853 * means panel fitter required, PF means progressive fetch, DBL means power
2854 * saving pixel doubling. */
2855#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2856#define PIPECONF_INTERLACED_ILK (3 << 21)
2857#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2858#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02002859#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07002860#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002861#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002862#define PIPECONF_BPC_MASK (0x7 << 5)
2863#define PIPECONF_8BPC (0<<5)
2864#define PIPECONF_10BPC (1<<5)
2865#define PIPECONF_6BPC (2<<5)
2866#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002867#define PIPECONF_DITHER_EN (1<<4)
2868#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2869#define PIPECONF_DITHER_TYPE_SP (0<<2)
2870#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2871#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2872#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002873#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002874#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002875#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002876#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2877#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2878#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002879#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002880#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2881#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2882#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2883#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002884#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002885#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2886#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2887#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2888#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2889#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2890#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002891#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002892#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002893#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002894#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002895#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2896#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2897#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002898#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002899#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2900#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2901#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2902#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2903#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2904#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2905#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2906#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2907#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2908#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2909#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2910
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002911#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002912#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002913#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2914#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2915#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2916#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002917
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002918#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002919#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002920#define PIPEB_HLINE_INT_EN (1<<28)
2921#define PIPEB_VBLANK_INT_EN (1<<27)
2922#define SPRITED_FLIPDONE_INT_EN (1<<26)
2923#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2924#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002925#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002926#define PIPEA_HLINE_INT_EN (1<<20)
2927#define PIPEA_VBLANK_INT_EN (1<<19)
2928#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2929#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2930#define PLANEA_FLIPDONE_INT_EN (1<<16)
2931
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002932#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002933#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2934#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2935#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2936#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2937#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2938#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2939#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2940#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2941#define DPINVGTT_EN_MASK 0xff0000
2942#define CURSORB_INVALID_GTT_STATUS (1<<7)
2943#define CURSORA_INVALID_GTT_STATUS (1<<6)
2944#define SPRITED_INVALID_GTT_STATUS (1<<5)
2945#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2946#define PLANEB_INVALID_GTT_STATUS (1<<3)
2947#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2948#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2949#define PLANEA_INVALID_GTT_STATUS (1<<0)
2950#define DPINVGTT_STATUS_MASK 0xff
2951
Jesse Barnes585fb112008-07-29 11:54:06 -07002952#define DSPARB 0x70030
2953#define DSPARB_CSTART_MASK (0x7f << 7)
2954#define DSPARB_CSTART_SHIFT 7
2955#define DSPARB_BSTART_MASK (0x7f)
2956#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002957#define DSPARB_BEND_SHIFT 9 /* on 855 */
2958#define DSPARB_AEND_SHIFT 0
2959
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002960#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002961#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002962#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002963#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002964#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002965#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002966#define DSPFW_PLANEB_MASK (0x7f<<8)
2967#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002968#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002969#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002970#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002971#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002972#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002973#define DSPFW_HPLL_SR_EN (1<<31)
2974#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002975#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002976#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2977#define DSPFW_HPLL_CURSOR_SHIFT 16
2978#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2979#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002980#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2981#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002982
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002983/* drain latency register values*/
2984#define DRAIN_LATENCY_PRECISION_32 32
2985#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002986#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002987#define DDL_CURSORA_PRECISION_32 (1<<31)
2988#define DDL_CURSORA_PRECISION_16 (0<<31)
2989#define DDL_CURSORA_SHIFT 24
2990#define DDL_PLANEA_PRECISION_32 (1<<7)
2991#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002992#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002993#define DDL_CURSORB_PRECISION_32 (1<<31)
2994#define DDL_CURSORB_PRECISION_16 (0<<31)
2995#define DDL_CURSORB_SHIFT 24
2996#define DDL_PLANEB_PRECISION_32 (1<<7)
2997#define DDL_PLANEB_PRECISION_16 (0<<7)
2998
Shaohua Li7662c8b2009-06-26 11:23:55 +08002999/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003000#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003001#define I915_FIFO_LINE_SIZE 64
3002#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003003
Jesse Barnesceb04242012-03-28 13:39:22 -07003004#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003005#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003006#define I965_FIFO_SIZE 512
3007#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003008#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003009#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003010#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003011
Jesse Barnesceb04242012-03-28 13:39:22 -07003012#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003013#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003014#define I915_MAX_WM 0x3f
3015
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003016#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3017#define PINEVIEW_FIFO_LINE_SIZE 64
3018#define PINEVIEW_MAX_WM 0x1ff
3019#define PINEVIEW_DFT_WM 0x3f
3020#define PINEVIEW_DFT_HPLLOFF_WM 0
3021#define PINEVIEW_GUARD_WM 10
3022#define PINEVIEW_CURSOR_FIFO 64
3023#define PINEVIEW_CURSOR_MAX_WM 0x3f
3024#define PINEVIEW_CURSOR_DFT_WM 0
3025#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003026
Jesse Barnesceb04242012-03-28 13:39:22 -07003027#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003028#define I965_CURSOR_FIFO 64
3029#define I965_CURSOR_MAX_WM 32
3030#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003031
3032/* define the Watermark register on Ironlake */
3033#define WM0_PIPEA_ILK 0x45100
3034#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3035#define WM0_PIPE_PLANE_SHIFT 16
3036#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3037#define WM0_PIPE_SPRITE_SHIFT 8
3038#define WM0_PIPE_CURSOR_MASK (0x1f)
3039
3040#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003041#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003042#define WM1_LP_ILK 0x45108
3043#define WM1_LP_SR_EN (1<<31)
3044#define WM1_LP_LATENCY_SHIFT 24
3045#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003046#define WM1_LP_FBC_MASK (0xf<<20)
3047#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003048#define WM1_LP_SR_MASK (0x1ff<<8)
3049#define WM1_LP_SR_SHIFT 8
3050#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003051#define WM2_LP_ILK 0x4510c
3052#define WM2_LP_EN (1<<31)
3053#define WM3_LP_ILK 0x45110
3054#define WM3_LP_EN (1<<31)
3055#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003056#define WM2S_LP_IVB 0x45124
3057#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003058#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003059
3060/* Memory latency timer register */
3061#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003062#define MLTR_WM1_SHIFT 0
3063#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003064/* the unit of memory self-refresh latency time is 0.5us */
3065#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08003066#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
3067#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
3068#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003069
3070/* define the fifo size on Ironlake */
3071#define ILK_DISPLAY_FIFO 128
3072#define ILK_DISPLAY_MAXWM 64
3073#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08003074#define ILK_CURSOR_FIFO 32
3075#define ILK_CURSOR_MAXWM 16
3076#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003077
3078#define ILK_DISPLAY_SR_FIFO 512
3079#define ILK_DISPLAY_MAX_SRWM 0x1ff
3080#define ILK_DISPLAY_DFT_SRWM 0x3f
3081#define ILK_CURSOR_SR_FIFO 64
3082#define ILK_CURSOR_MAX_SRWM 0x3f
3083#define ILK_CURSOR_DFT_SRWM 8
3084
3085#define ILK_FIFO_LINE_SIZE 64
3086
Yuanhan Liu13982612010-12-15 15:42:31 +08003087/* define the WM info on Sandybridge */
3088#define SNB_DISPLAY_FIFO 128
3089#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3090#define SNB_DISPLAY_DFTWM 8
3091#define SNB_CURSOR_FIFO 32
3092#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3093#define SNB_CURSOR_DFTWM 8
3094
3095#define SNB_DISPLAY_SR_FIFO 512
3096#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3097#define SNB_DISPLAY_DFT_SRWM 0x3f
3098#define SNB_CURSOR_SR_FIFO 64
3099#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3100#define SNB_CURSOR_DFT_SRWM 8
3101
3102#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3103
3104#define SNB_FIFO_LINE_SIZE 64
3105
3106
3107/* the address where we get all kinds of latency value */
3108#define SSKPD 0x5d10
3109#define SSKPD_WM_MASK 0x3f
3110#define SSKPD_WM0_SHIFT 0
3111#define SSKPD_WM1_SHIFT 8
3112#define SSKPD_WM2_SHIFT 16
3113#define SSKPD_WM3_SHIFT 24
3114
3115#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
3116#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
3117#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
3118#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
3119#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
3120
Jesse Barnes585fb112008-07-29 11:54:06 -07003121/*
3122 * The two pipe frame counter registers are not synchronized, so
3123 * reading a stable value is somewhat tricky. The following code
3124 * should work:
3125 *
3126 * do {
3127 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3128 * PIPE_FRAME_HIGH_SHIFT;
3129 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3130 * PIPE_FRAME_LOW_SHIFT);
3131 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3132 * PIPE_FRAME_HIGH_SHIFT);
3133 * } while (high1 != high2);
3134 * frame = (high1 << 8) | low1;
3135 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003136#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003137#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3138#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003139#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07003140#define PIPE_FRAME_LOW_MASK 0xff000000
3141#define PIPE_FRAME_LOW_SHIFT 24
3142#define PIPE_PIXEL_MASK 0x00ffffff
3143#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003144/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003145#define _PIPEA_FRMCOUNT_GM45 0x70040
3146#define _PIPEA_FLIPCOUNT_GM45 0x70044
3147#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003148
3149/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003150#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04003151/* Old style CUR*CNTR flags (desktop 8xx) */
3152#define CURSOR_ENABLE 0x80000000
3153#define CURSOR_GAMMA_ENABLE 0x40000000
3154#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003155#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04003156#define CURSOR_FORMAT_SHIFT 24
3157#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3158#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3159#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3160#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3161#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3162#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3163/* New style CUR*CNTR flags */
3164#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003165#define CURSOR_MODE_DISABLE 0x00
3166#define CURSOR_MODE_64_32B_AX 0x07
3167#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04003168#define MCURSOR_PIPE_SELECT (1 << 28)
3169#define MCURSOR_PIPE_A 0x00
3170#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003171#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003172#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3173#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003174#define CURSOR_POS_MASK 0x007FF
3175#define CURSOR_POS_SIGN 0x8000
3176#define CURSOR_X_SHIFT 0
3177#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003178#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003179#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3180#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3181#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003182
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003183#define _CURBCNTR_IVB 0x71080
3184#define _CURBBASE_IVB 0x71084
3185#define _CURBPOS_IVB 0x71088
3186
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003187#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3188#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3189#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003190
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003191#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3192#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3193#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3194
Jesse Barnes585fb112008-07-29 11:54:06 -07003195/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003196#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003197#define DISPLAY_PLANE_ENABLE (1<<31)
3198#define DISPLAY_PLANE_DISABLE 0
3199#define DISPPLANE_GAMMA_ENABLE (1<<30)
3200#define DISPPLANE_GAMMA_DISABLE 0
3201#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003202#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003203#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003204#define DISPPLANE_BGRA555 (0x3<<26)
3205#define DISPPLANE_BGRX555 (0x4<<26)
3206#define DISPPLANE_BGRX565 (0x5<<26)
3207#define DISPPLANE_BGRX888 (0x6<<26)
3208#define DISPPLANE_BGRA888 (0x7<<26)
3209#define DISPPLANE_RGBX101010 (0x8<<26)
3210#define DISPPLANE_RGBA101010 (0x9<<26)
3211#define DISPPLANE_BGRX101010 (0xa<<26)
3212#define DISPPLANE_RGBX161616 (0xc<<26)
3213#define DISPPLANE_RGBX888 (0xe<<26)
3214#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003215#define DISPPLANE_STEREO_ENABLE (1<<25)
3216#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003217#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003218#define DISPPLANE_SEL_PIPE_SHIFT 24
3219#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003220#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003221#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003222#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3223#define DISPPLANE_SRC_KEY_DISABLE 0
3224#define DISPPLANE_LINE_DOUBLE (1<<20)
3225#define DISPPLANE_NO_LINE_DOUBLE 0
3226#define DISPPLANE_STEREO_POLARITY_FIRST 0
3227#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003228#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003229#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003230#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3231#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3232#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3233#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3234#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3235#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3236#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3237#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003238
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003239#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3240#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3241#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3242#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3243#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3244#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3245#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003246#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003247#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003248#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003249
Armin Reese446f2542012-03-30 16:20:16 -07003250/* Display/Sprite base address macros */
3251#define DISP_BASEADDR_MASK (0xfffff000)
3252#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3253#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3254#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003255 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003256
Jesse Barnes585fb112008-07-29 11:54:06 -07003257/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003258#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3259#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3260#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3261#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3262#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3263#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3264#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3265#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3266#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3267#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3268#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3269#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3270#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003271
3272/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003273#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3274#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3275#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3276#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3277#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003278#define _PIPEB_FRMCOUNT_GM45 0x71040
3279#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003280
Jesse Barnes585fb112008-07-29 11:54:06 -07003281
3282/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003283#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003284#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3285#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3286#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3287#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003288#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3289#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3290#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3291#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3292#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3293#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3294#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3295#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003296
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003297/* Sprite A control */
3298#define _DVSACNTR 0x72180
3299#define DVS_ENABLE (1<<31)
3300#define DVS_GAMMA_ENABLE (1<<30)
3301#define DVS_PIXFORMAT_MASK (3<<25)
3302#define DVS_FORMAT_YUV422 (0<<25)
3303#define DVS_FORMAT_RGBX101010 (1<<25)
3304#define DVS_FORMAT_RGBX888 (2<<25)
3305#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003306#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003307#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003308#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003309#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3310#define DVS_YUV_ORDER_YUYV (0<<16)
3311#define DVS_YUV_ORDER_UYVY (1<<16)
3312#define DVS_YUV_ORDER_YVYU (2<<16)
3313#define DVS_YUV_ORDER_VYUY (3<<16)
3314#define DVS_DEST_KEY (1<<2)
3315#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3316#define DVS_TILED (1<<10)
3317#define _DVSALINOFF 0x72184
3318#define _DVSASTRIDE 0x72188
3319#define _DVSAPOS 0x7218c
3320#define _DVSASIZE 0x72190
3321#define _DVSAKEYVAL 0x72194
3322#define _DVSAKEYMSK 0x72198
3323#define _DVSASURF 0x7219c
3324#define _DVSAKEYMAXVAL 0x721a0
3325#define _DVSATILEOFF 0x721a4
3326#define _DVSASURFLIVE 0x721ac
3327#define _DVSASCALE 0x72204
3328#define DVS_SCALE_ENABLE (1<<31)
3329#define DVS_FILTER_MASK (3<<29)
3330#define DVS_FILTER_MEDIUM (0<<29)
3331#define DVS_FILTER_ENHANCING (1<<29)
3332#define DVS_FILTER_SOFTENING (2<<29)
3333#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3334#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3335#define _DVSAGAMC 0x72300
3336
3337#define _DVSBCNTR 0x73180
3338#define _DVSBLINOFF 0x73184
3339#define _DVSBSTRIDE 0x73188
3340#define _DVSBPOS 0x7318c
3341#define _DVSBSIZE 0x73190
3342#define _DVSBKEYVAL 0x73194
3343#define _DVSBKEYMSK 0x73198
3344#define _DVSBSURF 0x7319c
3345#define _DVSBKEYMAXVAL 0x731a0
3346#define _DVSBTILEOFF 0x731a4
3347#define _DVSBSURFLIVE 0x731ac
3348#define _DVSBSCALE 0x73204
3349#define _DVSBGAMC 0x73300
3350
3351#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3352#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3353#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3354#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3355#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003356#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003357#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3358#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3359#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003360#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3361#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003362#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003363
3364#define _SPRA_CTL 0x70280
3365#define SPRITE_ENABLE (1<<31)
3366#define SPRITE_GAMMA_ENABLE (1<<30)
3367#define SPRITE_PIXFORMAT_MASK (7<<25)
3368#define SPRITE_FORMAT_YUV422 (0<<25)
3369#define SPRITE_FORMAT_RGBX101010 (1<<25)
3370#define SPRITE_FORMAT_RGBX888 (2<<25)
3371#define SPRITE_FORMAT_RGBX161616 (3<<25)
3372#define SPRITE_FORMAT_YUV444 (4<<25)
3373#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003374#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003375#define SPRITE_SOURCE_KEY (1<<22)
3376#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3377#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3378#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3379#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3380#define SPRITE_YUV_ORDER_YUYV (0<<16)
3381#define SPRITE_YUV_ORDER_UYVY (1<<16)
3382#define SPRITE_YUV_ORDER_YVYU (2<<16)
3383#define SPRITE_YUV_ORDER_VYUY (3<<16)
3384#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3385#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3386#define SPRITE_TILED (1<<10)
3387#define SPRITE_DEST_KEY (1<<2)
3388#define _SPRA_LINOFF 0x70284
3389#define _SPRA_STRIDE 0x70288
3390#define _SPRA_POS 0x7028c
3391#define _SPRA_SIZE 0x70290
3392#define _SPRA_KEYVAL 0x70294
3393#define _SPRA_KEYMSK 0x70298
3394#define _SPRA_SURF 0x7029c
3395#define _SPRA_KEYMAX 0x702a0
3396#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003397#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003398#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003399#define _SPRA_SCALE 0x70304
3400#define SPRITE_SCALE_ENABLE (1<<31)
3401#define SPRITE_FILTER_MASK (3<<29)
3402#define SPRITE_FILTER_MEDIUM (0<<29)
3403#define SPRITE_FILTER_ENHANCING (1<<29)
3404#define SPRITE_FILTER_SOFTENING (2<<29)
3405#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3406#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3407#define _SPRA_GAMC 0x70400
3408
3409#define _SPRB_CTL 0x71280
3410#define _SPRB_LINOFF 0x71284
3411#define _SPRB_STRIDE 0x71288
3412#define _SPRB_POS 0x7128c
3413#define _SPRB_SIZE 0x71290
3414#define _SPRB_KEYVAL 0x71294
3415#define _SPRB_KEYMSK 0x71298
3416#define _SPRB_SURF 0x7129c
3417#define _SPRB_KEYMAX 0x712a0
3418#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003419#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003420#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003421#define _SPRB_SCALE 0x71304
3422#define _SPRB_GAMC 0x71400
3423
3424#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3425#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3426#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3427#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3428#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3429#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3430#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3431#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3432#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3433#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003434#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003435#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3436#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003437#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003438
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003439#define _SPACNTR 0x72180
3440#define SP_ENABLE (1<<31)
3441#define SP_GEAMMA_ENABLE (1<<30)
3442#define SP_PIXFORMAT_MASK (0xf<<26)
3443#define SP_FORMAT_YUV422 (0<<26)
3444#define SP_FORMAT_BGR565 (5<<26)
3445#define SP_FORMAT_BGRX8888 (6<<26)
3446#define SP_FORMAT_BGRA8888 (7<<26)
3447#define SP_FORMAT_RGBX1010102 (8<<26)
3448#define SP_FORMAT_RGBA1010102 (9<<26)
3449#define SP_FORMAT_RGBX8888 (0xe<<26)
3450#define SP_FORMAT_RGBA8888 (0xf<<26)
3451#define SP_SOURCE_KEY (1<<22)
3452#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3453#define SP_YUV_ORDER_YUYV (0<<16)
3454#define SP_YUV_ORDER_UYVY (1<<16)
3455#define SP_YUV_ORDER_YVYU (2<<16)
3456#define SP_YUV_ORDER_VYUY (3<<16)
3457#define SP_TILED (1<<10)
3458#define _SPALINOFF 0x72184
3459#define _SPASTRIDE 0x72188
3460#define _SPAPOS 0x7218c
3461#define _SPASIZE 0x72190
3462#define _SPAKEYMINVAL 0x72194
3463#define _SPAKEYMSK 0x72198
3464#define _SPASURF 0x7219c
3465#define _SPAKEYMAXVAL 0x721a0
3466#define _SPATILEOFF 0x721a4
3467#define _SPACONSTALPHA 0x721a8
3468#define _SPAGAMC 0x721f4
3469
3470#define _SPBCNTR 0x72280
3471#define _SPBLINOFF 0x72284
3472#define _SPBSTRIDE 0x72288
3473#define _SPBPOS 0x7228c
3474#define _SPBSIZE 0x72290
3475#define _SPBKEYMINVAL 0x72294
3476#define _SPBKEYMSK 0x72298
3477#define _SPBSURF 0x7229c
3478#define _SPBKEYMAXVAL 0x722a0
3479#define _SPBTILEOFF 0x722a4
3480#define _SPBCONSTALPHA 0x722a8
3481#define _SPBGAMC 0x722f4
3482
3483#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3484#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3485#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3486#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3487#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3488#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3489#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3490#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3491#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3492#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3493#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3494#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3495
Jesse Barnes585fb112008-07-29 11:54:06 -07003496/* VBIOS regs */
3497#define VGACNTRL 0x71400
3498# define VGA_DISP_DISABLE (1 << 31)
3499# define VGA_2X_MODE (1 << 30)
3500# define VGA_PIPE_B_SELECT (1 << 29)
3501
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003502#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3503
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003504/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003505
3506#define CPU_VGACNTRL 0x41000
3507
3508#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3509#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3510#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3511#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3512#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3513#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3514#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3515#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3516#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3517
3518/* refresh rate hardware control */
3519#define RR_HW_CTL 0x45300
3520#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3521#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3522
3523#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003524#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003525#define FDI_PLL_BIOS_1 0x46004
3526#define FDI_PLL_BIOS_2 0x46008
3527#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3528#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3529#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3530
Eric Anholt8956c8b2010-03-18 13:21:14 -07003531#define PCH_3DCGDIS0 0x46020
3532# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3533# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3534
Eric Anholt06f37752010-12-14 10:06:46 -08003535#define PCH_3DCGDIS1 0x46024
3536# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3537
Zhenyu Wangb9055052009-06-05 15:38:38 +08003538#define FDI_PLL_FREQ_CTL 0x46030
3539#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3540#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3541#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3542
3543
Ville Syrjäläaab17132013-01-24 15:29:32 +02003544#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Chris Wilson5eddb702010-09-11 13:48:45 +01003545#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003546#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003547#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003548
Ville Syrjäläaab17132013-01-24 15:29:32 +02003549#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003550#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003551#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003552#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003553
Ville Syrjäläaab17132013-01-24 15:29:32 +02003554#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003555#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003556#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003557#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003558
Ville Syrjäläaab17132013-01-24 15:29:32 +02003559#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003560#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003561#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003562#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003563
3564/* PIPEB timing regs are same start from 0x61000 */
3565
Ville Syrjäläaab17132013-01-24 15:29:32 +02003566#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3567#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003568
Ville Syrjäläaab17132013-01-24 15:29:32 +02003569#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3570#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003571
Ville Syrjäläaab17132013-01-24 15:29:32 +02003572#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3573#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003574
Ville Syrjäläaab17132013-01-24 15:29:32 +02003575#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3576#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003577
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003578#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3579#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3580#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3581#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3582#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3583#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3584#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3585#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003586
3587/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003588/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3589#define _PFA_CTL_1 0x68080
3590#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003591#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003592#define PF_PIPE_SEL_MASK_IVB (3<<29)
3593#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003594#define PF_FILTER_MASK (3<<23)
3595#define PF_FILTER_PROGRAMMED (0<<23)
3596#define PF_FILTER_MED_3x3 (1<<23)
3597#define PF_FILTER_EDGE_ENHANCE (2<<23)
3598#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003599#define _PFA_WIN_SZ 0x68074
3600#define _PFB_WIN_SZ 0x68874
3601#define _PFA_WIN_POS 0x68070
3602#define _PFB_WIN_POS 0x68870
3603#define _PFA_VSCALE 0x68084
3604#define _PFB_VSCALE 0x68884
3605#define _PFA_HSCALE 0x68090
3606#define _PFB_HSCALE 0x68890
3607
3608#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3609#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3610#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3611#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3612#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003613
3614/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003615#define _LGC_PALETTE_A 0x4a000
3616#define _LGC_PALETTE_B 0x4a800
3617#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003618
3619/* interrupts */
3620#define DE_MASTER_IRQ_CONTROL (1 << 31)
3621#define DE_SPRITEB_FLIP_DONE (1 << 29)
3622#define DE_SPRITEA_FLIP_DONE (1 << 28)
3623#define DE_PLANEB_FLIP_DONE (1 << 27)
3624#define DE_PLANEA_FLIP_DONE (1 << 26)
3625#define DE_PCU_EVENT (1 << 25)
3626#define DE_GTT_FAULT (1 << 24)
3627#define DE_POISON (1 << 23)
3628#define DE_PERFORM_COUNTER (1 << 22)
3629#define DE_PCH_EVENT (1 << 21)
3630#define DE_AUX_CHANNEL_A (1 << 20)
3631#define DE_DP_A_HOTPLUG (1 << 19)
3632#define DE_GSE (1 << 18)
3633#define DE_PIPEB_VBLANK (1 << 15)
3634#define DE_PIPEB_EVEN_FIELD (1 << 14)
3635#define DE_PIPEB_ODD_FIELD (1 << 13)
3636#define DE_PIPEB_LINE_COMPARE (1 << 12)
3637#define DE_PIPEB_VSYNC (1 << 11)
3638#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3639#define DE_PIPEA_VBLANK (1 << 7)
3640#define DE_PIPEA_EVEN_FIELD (1 << 6)
3641#define DE_PIPEA_ODD_FIELD (1 << 5)
3642#define DE_PIPEA_LINE_COMPARE (1 << 4)
3643#define DE_PIPEA_VSYNC (1 << 3)
3644#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3645
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003646/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03003647#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003648#define DE_GSE_IVB (1<<29)
3649#define DE_PCH_EVENT_IVB (1<<28)
3650#define DE_DP_A_HOTPLUG_IVB (1<<27)
3651#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003652#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3653#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3654#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003655#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003656#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003657#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003658#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3659#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003660#define DE_PIPEA_VBLANK_IVB (1<<0)
3661
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003662#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3663#define MASTER_INTERRUPT_ENABLE (1<<31)
3664
Zhenyu Wangb9055052009-06-05 15:38:38 +08003665#define DEISR 0x44000
3666#define DEIMR 0x44004
3667#define DEIIR 0x44008
3668#define DEIER 0x4400c
3669
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003670/* GT interrupt.
3671 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3672 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003673#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3674#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003675#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003676#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3677#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003678#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003679#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3680#define GT_PIPE_NOTIFY (1 << 4)
3681#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3682#define GT_SYNC_STATUS (1 << 2)
3683#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003684
3685#define GTISR 0x44010
3686#define GTIMR 0x44014
3687#define GTIIR 0x44018
3688#define GTIER 0x4401c
3689
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003690#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003691/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3692#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003693#define ILK_DPARB_GATE (1<<22)
3694#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003695#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3696#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3697#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3698#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3699#define ILK_HDCP_DISABLE (1<<25)
3700#define ILK_eDP_A_DISABLE (1<<24)
3701#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003702
Damien Lespiau231e54f2012-10-19 17:55:41 +01003703#define ILK_DSPCLK_GATE_D 0x42020
3704#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3705#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3706#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3707#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3708#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003709
Eric Anholt116ac8d2011-12-21 10:31:09 -08003710#define IVB_CHICKEN3 0x4200c
3711# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3712# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3713
Paulo Zanoni90a88642013-05-03 17:23:45 -03003714#define CHICKEN_PAR1_1 0x42080
3715#define FORCE_ARB_IDLE_PLANES (1 << 14)
3716
Zhenyu Wang553bd142009-09-02 10:57:52 +08003717#define DISP_ARB_CTL 0x45000
3718#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003719#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07003720#define GEN7_MSG_CTL 0x45010
3721#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3722#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003723
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003724/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003725#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3726# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3727
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003728#define GEN7_L3CNTLREG1 0xB01C
3729#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003730#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003731
3732#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3733#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3734
Jesse Barnes61939d92012-10-02 17:43:38 -05003735#define GEN7_L3SQCREG4 0xb034
3736#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3737
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003738/* WaCatErrorRejectionIssue */
3739#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3740#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3741
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003742#define HSW_FUSE_STRAP 0x42014
3743#define HSW_CDCLK_LIMIT (1 << 24)
3744
Zhenyu Wangb9055052009-06-05 15:38:38 +08003745/* PCH */
3746
Adam Jackson23e81d62012-06-06 15:45:44 -04003747/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003748#define SDE_AUDIO_POWER_D (1 << 27)
3749#define SDE_AUDIO_POWER_C (1 << 26)
3750#define SDE_AUDIO_POWER_B (1 << 25)
3751#define SDE_AUDIO_POWER_SHIFT (25)
3752#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3753#define SDE_GMBUS (1 << 24)
3754#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3755#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3756#define SDE_AUDIO_HDCP_MASK (3 << 22)
3757#define SDE_AUDIO_TRANSB (1 << 21)
3758#define SDE_AUDIO_TRANSA (1 << 20)
3759#define SDE_AUDIO_TRANS_MASK (3 << 20)
3760#define SDE_POISON (1 << 19)
3761/* 18 reserved */
3762#define SDE_FDI_RXB (1 << 17)
3763#define SDE_FDI_RXA (1 << 16)
3764#define SDE_FDI_MASK (3 << 16)
3765#define SDE_AUXD (1 << 15)
3766#define SDE_AUXC (1 << 14)
3767#define SDE_AUXB (1 << 13)
3768#define SDE_AUX_MASK (7 << 13)
3769/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003770#define SDE_CRT_HOTPLUG (1 << 11)
3771#define SDE_PORTD_HOTPLUG (1 << 10)
3772#define SDE_PORTC_HOTPLUG (1 << 9)
3773#define SDE_PORTB_HOTPLUG (1 << 8)
3774#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003775#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3776 SDE_SDVOB_HOTPLUG | \
3777 SDE_PORTB_HOTPLUG | \
3778 SDE_PORTC_HOTPLUG | \
3779 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08003780#define SDE_TRANSB_CRC_DONE (1 << 5)
3781#define SDE_TRANSB_CRC_ERR (1 << 4)
3782#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3783#define SDE_TRANSA_CRC_DONE (1 << 2)
3784#define SDE_TRANSA_CRC_ERR (1 << 1)
3785#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3786#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003787
3788/* south display engine interrupt: CPT/PPT */
3789#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3790#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3791#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3792#define SDE_AUDIO_POWER_SHIFT_CPT 29
3793#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3794#define SDE_AUXD_CPT (1 << 27)
3795#define SDE_AUXC_CPT (1 << 26)
3796#define SDE_AUXB_CPT (1 << 25)
3797#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003798#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3799#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3800#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003801#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01003802#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003803#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01003804 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003805 SDE_PORTD_HOTPLUG_CPT | \
3806 SDE_PORTC_HOTPLUG_CPT | \
3807 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003808#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03003809#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04003810#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3811#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3812#define SDE_FDI_RXC_CPT (1 << 8)
3813#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3814#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3815#define SDE_FDI_RXB_CPT (1 << 4)
3816#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3817#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3818#define SDE_FDI_RXA_CPT (1 << 0)
3819#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3820 SDE_AUDIO_CP_REQ_B_CPT | \
3821 SDE_AUDIO_CP_REQ_A_CPT)
3822#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3823 SDE_AUDIO_CP_CHG_B_CPT | \
3824 SDE_AUDIO_CP_CHG_A_CPT)
3825#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3826 SDE_FDI_RXB_CPT | \
3827 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003828
3829#define SDEISR 0xc4000
3830#define SDEIMR 0xc4004
3831#define SDEIIR 0xc4008
3832#define SDEIER 0xc400c
3833
Paulo Zanoni86642812013-04-12 17:57:57 -03003834#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03003835#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03003836#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
3837#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
3838#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
3839
Zhenyu Wangb9055052009-06-05 15:38:38 +08003840/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003841#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003842#define PORTD_HOTPLUG_ENABLE (1 << 20)
3843#define PORTD_PULSE_DURATION_2ms (0)
3844#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3845#define PORTD_PULSE_DURATION_6ms (2 << 18)
3846#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003847#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003848#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3849#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3850#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3851#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003852#define PORTC_HOTPLUG_ENABLE (1 << 12)
3853#define PORTC_PULSE_DURATION_2ms (0)
3854#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3855#define PORTC_PULSE_DURATION_6ms (2 << 10)
3856#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003857#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003858#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3859#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3860#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3861#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003862#define PORTB_HOTPLUG_ENABLE (1 << 4)
3863#define PORTB_PULSE_DURATION_2ms (0)
3864#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3865#define PORTB_PULSE_DURATION_6ms (2 << 2)
3866#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003867#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003868#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3869#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3870#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3871#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003872
3873#define PCH_GPIOA 0xc5010
3874#define PCH_GPIOB 0xc5014
3875#define PCH_GPIOC 0xc5018
3876#define PCH_GPIOD 0xc501c
3877#define PCH_GPIOE 0xc5020
3878#define PCH_GPIOF 0xc5024
3879
Eric Anholtf0217c42009-12-01 11:56:30 -08003880#define PCH_GMBUS0 0xc5100
3881#define PCH_GMBUS1 0xc5104
3882#define PCH_GMBUS2 0xc5108
3883#define PCH_GMBUS3 0xc510c
3884#define PCH_GMBUS4 0xc5110
3885#define PCH_GMBUS5 0xc5120
3886
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003887#define _PCH_DPLL_A 0xc6014
3888#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003889#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003890
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003891#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003892#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003893#define _PCH_FPA1 0xc6044
3894#define _PCH_FPB0 0xc6048
3895#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003896#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3897#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003898
3899#define PCH_DPLL_TEST 0xc606c
3900
3901#define PCH_DREF_CONTROL 0xC6200
3902#define DREF_CONTROL_MASK 0x7fc3
3903#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3904#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3905#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3906#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3907#define DREF_SSC_SOURCE_DISABLE (0<<11)
3908#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003909#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003910#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3911#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3912#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003913#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003914#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3915#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003916#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003917#define DREF_SSC4_DOWNSPREAD (0<<6)
3918#define DREF_SSC4_CENTERSPREAD (1<<6)
3919#define DREF_SSC1_DISABLE (0<<1)
3920#define DREF_SSC1_ENABLE (1<<1)
3921#define DREF_SSC4_DISABLE (0)
3922#define DREF_SSC4_ENABLE (1)
3923
3924#define PCH_RAWCLK_FREQ 0xc6204
3925#define FDL_TP1_TIMER_SHIFT 12
3926#define FDL_TP1_TIMER_MASK (3<<12)
3927#define FDL_TP2_TIMER_SHIFT 10
3928#define FDL_TP2_TIMER_MASK (3<<10)
3929#define RAWCLK_FREQ_MASK 0x3ff
3930
3931#define PCH_DPLL_TMR_CFG 0xc6208
3932
3933#define PCH_SSC4_PARMS 0xc6210
3934#define PCH_SSC4_AUX_PARMS 0xc6214
3935
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003936#define PCH_DPLL_SEL 0xc7000
3937#define TRANSA_DPLL_ENABLE (1<<3)
3938#define TRANSA_DPLLB_SEL (1<<0)
3939#define TRANSA_DPLLA_SEL 0
3940#define TRANSB_DPLL_ENABLE (1<<7)
3941#define TRANSB_DPLLB_SEL (1<<4)
3942#define TRANSB_DPLLA_SEL (0)
3943#define TRANSC_DPLL_ENABLE (1<<11)
3944#define TRANSC_DPLLB_SEL (1<<8)
3945#define TRANSC_DPLLA_SEL (0)
3946
Zhenyu Wangb9055052009-06-05 15:38:38 +08003947/* transcoder */
3948
Daniel Vetter275f01b22013-05-03 11:49:47 +02003949#define _PCH_TRANS_HTOTAL_A 0xe0000
3950#define TRANS_HTOTAL_SHIFT 16
3951#define TRANS_HACTIVE_SHIFT 0
3952#define _PCH_TRANS_HBLANK_A 0xe0004
3953#define TRANS_HBLANK_END_SHIFT 16
3954#define TRANS_HBLANK_START_SHIFT 0
3955#define _PCH_TRANS_HSYNC_A 0xe0008
3956#define TRANS_HSYNC_END_SHIFT 16
3957#define TRANS_HSYNC_START_SHIFT 0
3958#define _PCH_TRANS_VTOTAL_A 0xe000c
3959#define TRANS_VTOTAL_SHIFT 16
3960#define TRANS_VACTIVE_SHIFT 0
3961#define _PCH_TRANS_VBLANK_A 0xe0010
3962#define TRANS_VBLANK_END_SHIFT 16
3963#define TRANS_VBLANK_START_SHIFT 0
3964#define _PCH_TRANS_VSYNC_A 0xe0014
3965#define TRANS_VSYNC_END_SHIFT 16
3966#define TRANS_VSYNC_START_SHIFT 0
3967#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003968
Daniel Vettere3b95f12013-05-03 11:49:49 +02003969#define _PCH_TRANSA_DATA_M1 0xe0030
3970#define _PCH_TRANSA_DATA_N1 0xe0034
3971#define _PCH_TRANSA_DATA_M2 0xe0038
3972#define _PCH_TRANSA_DATA_N2 0xe003c
3973#define _PCH_TRANSA_LINK_M1 0xe0040
3974#define _PCH_TRANSA_LINK_N1 0xe0044
3975#define _PCH_TRANSA_LINK_M2 0xe0048
3976#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003977
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003978/* Per-transcoder DIP controls */
3979
3980#define _VIDEO_DIP_CTL_A 0xe0200
3981#define _VIDEO_DIP_DATA_A 0xe0208
3982#define _VIDEO_DIP_GCP_A 0xe0210
3983
3984#define _VIDEO_DIP_CTL_B 0xe1200
3985#define _VIDEO_DIP_DATA_B 0xe1208
3986#define _VIDEO_DIP_GCP_B 0xe1210
3987
3988#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3989#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3990#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3991
Ville Syrjäläb9064872013-01-24 15:29:31 +02003992#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3993#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3994#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003995
Ville Syrjäläb9064872013-01-24 15:29:31 +02003996#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3997#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3998#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003999
4000#define VLV_TVIDEO_DIP_CTL(pipe) \
4001 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4002#define VLV_TVIDEO_DIP_DATA(pipe) \
4003 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4004#define VLV_TVIDEO_DIP_GCP(pipe) \
4005 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4006
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004007/* Haswell DIP controls */
4008#define HSW_VIDEO_DIP_CTL_A 0x60200
4009#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4010#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4011#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4012#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4013#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4014#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4015#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4016#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4017#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4018#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4019#define HSW_VIDEO_DIP_GCP_A 0x60210
4020
4021#define HSW_VIDEO_DIP_CTL_B 0x61200
4022#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4023#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4024#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4025#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4026#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4027#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4028#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4029#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4030#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4031#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4032#define HSW_VIDEO_DIP_GCP_B 0x61210
4033
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004034#define HSW_TVIDEO_DIP_CTL(trans) \
4035 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4036#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4037 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
4038#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4039 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4040#define HSW_TVIDEO_DIP_GCP(trans) \
4041 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4042#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4043 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004044
Daniel Vetter275f01b22013-05-03 11:49:47 +02004045#define _PCH_TRANS_HTOTAL_B 0xe1000
4046#define _PCH_TRANS_HBLANK_B 0xe1004
4047#define _PCH_TRANS_HSYNC_B 0xe1008
4048#define _PCH_TRANS_VTOTAL_B 0xe100c
4049#define _PCH_TRANS_VBLANK_B 0xe1010
4050#define _PCH_TRANS_VSYNC_B 0xe1014
4051#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004052
Daniel Vetter275f01b22013-05-03 11:49:47 +02004053#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4054#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4055#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4056#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4057#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4058#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4059#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4060 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004061
Daniel Vettere3b95f12013-05-03 11:49:49 +02004062#define _PCH_TRANSB_DATA_M1 0xe1030
4063#define _PCH_TRANSB_DATA_N1 0xe1034
4064#define _PCH_TRANSB_DATA_M2 0xe1038
4065#define _PCH_TRANSB_DATA_N2 0xe103c
4066#define _PCH_TRANSB_LINK_M1 0xe1040
4067#define _PCH_TRANSB_LINK_N1 0xe1044
4068#define _PCH_TRANSB_LINK_M2 0xe1048
4069#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004070
Daniel Vettere3b95f12013-05-03 11:49:49 +02004071#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4072#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4073#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4074#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4075#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4076#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4077#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4078#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004079
Daniel Vetterab9412b2013-05-03 11:49:46 +02004080#define _PCH_TRANSACONF 0xf0008
4081#define _PCH_TRANSBCONF 0xf1008
4082#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4083#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004084#define TRANS_DISABLE (0<<31)
4085#define TRANS_ENABLE (1<<31)
4086#define TRANS_STATE_MASK (1<<30)
4087#define TRANS_STATE_DISABLE (0<<30)
4088#define TRANS_STATE_ENABLE (1<<30)
4089#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4090#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4091#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4092#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004093#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004094#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004095#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004096#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004097#define TRANS_8BPC (0<<5)
4098#define TRANS_10BPC (1<<5)
4099#define TRANS_6BPC (2<<5)
4100#define TRANS_12BPC (3<<5)
4101
Daniel Vetterce401412012-10-31 22:52:30 +01004102#define _TRANSA_CHICKEN1 0xf0060
4103#define _TRANSB_CHICKEN1 0xf1060
4104#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4105#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004106#define _TRANSA_CHICKEN2 0xf0064
4107#define _TRANSB_CHICKEN2 0xf1064
4108#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004109#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4110#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4111#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4112#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4113#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004114
Jesse Barnes291427f2011-07-29 12:42:37 -07004115#define SOUTH_CHICKEN1 0xc2000
4116#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4117#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004118#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4119#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4120#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004121#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004122#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4123#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4124#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004125
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004126#define _FDI_RXA_CHICKEN 0xc200c
4127#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004128#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4129#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004130#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004131
Jesse Barnes382b0932010-10-07 16:01:25 -07004132#define SOUTH_DSPCLK_GATE_D 0xc2020
4133#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004134#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004135
Zhenyu Wangb9055052009-06-05 15:38:38 +08004136/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004137#define _FDI_TXA_CTL 0x60100
4138#define _FDI_TXB_CTL 0x61100
4139#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004140#define FDI_TX_DISABLE (0<<31)
4141#define FDI_TX_ENABLE (1<<31)
4142#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4143#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4144#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4145#define FDI_LINK_TRAIN_NONE (3<<28)
4146#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4147#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4148#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4149#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4150#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4151#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4152#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4153#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004154/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4155 SNB has different settings. */
4156/* SNB A-stepping */
4157#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4158#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4159#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4160#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4161/* SNB B-stepping */
4162#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4163#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4164#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4165#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4166#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004167#define FDI_DP_PORT_WIDTH_SHIFT 19
4168#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4169#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004170#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004171/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004172#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004173
4174/* Ivybridge has different bits for lolz */
4175#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4176#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4177#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4178#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4179
Zhenyu Wangb9055052009-06-05 15:38:38 +08004180/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004181#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004182#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004183#define FDI_SCRAMBLING_ENABLE (0<<7)
4184#define FDI_SCRAMBLING_DISABLE (1<<7)
4185
4186/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004187#define _FDI_RXA_CTL 0xf000c
4188#define _FDI_RXB_CTL 0xf100c
4189#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004190#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004191/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004192#define FDI_FS_ERRC_ENABLE (1<<27)
4193#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004194#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004195#define FDI_8BPC (0<<16)
4196#define FDI_10BPC (1<<16)
4197#define FDI_6BPC (2<<16)
4198#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004199#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004200#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4201#define FDI_RX_PLL_ENABLE (1<<13)
4202#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4203#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4204#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4205#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4206#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004207#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004208/* CPT */
4209#define FDI_AUTO_TRAINING (1<<10)
4210#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4211#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4212#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4213#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4214#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004215
Paulo Zanoni04945642012-11-01 21:00:59 -02004216#define _FDI_RXA_MISC 0xf0010
4217#define _FDI_RXB_MISC 0xf1010
4218#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4219#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4220#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4221#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4222#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4223#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4224#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4225#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4226
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004227#define _FDI_RXA_TUSIZE1 0xf0030
4228#define _FDI_RXA_TUSIZE2 0xf0038
4229#define _FDI_RXB_TUSIZE1 0xf1030
4230#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004231#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4232#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004233
4234/* FDI_RX interrupt register format */
4235#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4236#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4237#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4238#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4239#define FDI_RX_FS_CODE_ERR (1<<6)
4240#define FDI_RX_FE_CODE_ERR (1<<5)
4241#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4242#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4243#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4244#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4245#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4246
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004247#define _FDI_RXA_IIR 0xf0014
4248#define _FDI_RXA_IMR 0xf0018
4249#define _FDI_RXB_IIR 0xf1014
4250#define _FDI_RXB_IMR 0xf1018
4251#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4252#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004253
4254#define FDI_PLL_CTL_1 0xfe000
4255#define FDI_PLL_CTL_2 0xfe004
4256
Zhenyu Wangb9055052009-06-05 15:38:38 +08004257#define PCH_LVDS 0xe1180
4258#define LVDS_DETECTED (1 << 1)
4259
Shobhit Kumar98364372012-06-15 11:55:14 -07004260/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004261#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4262#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4263#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4264#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4265#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004266
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004267#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4268#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4269#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4270#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4271#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004272
Jesse Barnes453c5422013-03-28 09:55:41 -07004273#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4274#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4275#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4276 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4277#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4278 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4279#define VLV_PIPE_PP_DIVISOR(pipe) \
4280 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4281
Zhenyu Wangb9055052009-06-05 15:38:38 +08004282#define PCH_PP_STATUS 0xc7200
4283#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004284#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004285#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004286#define EDP_FORCE_VDD (1 << 3)
4287#define EDP_BLC_ENABLE (1 << 2)
4288#define PANEL_POWER_RESET (1 << 1)
4289#define PANEL_POWER_OFF (0 << 0)
4290#define PANEL_POWER_ON (1 << 0)
4291#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004292#define PANEL_PORT_SELECT_MASK (3 << 30)
4293#define PANEL_PORT_SELECT_LVDS (0 << 30)
4294#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004295#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004296#define PANEL_PORT_SELECT_DPC (2 << 30)
4297#define PANEL_PORT_SELECT_DPD (3 << 30)
4298#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4299#define PANEL_POWER_UP_DELAY_SHIFT 16
4300#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4301#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4302
Zhenyu Wangb9055052009-06-05 15:38:38 +08004303#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004304#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4305#define PANEL_POWER_PORT_LVDS (0 << 30)
4306#define PANEL_POWER_PORT_DP_A (1 << 30)
4307#define PANEL_POWER_PORT_DP_C (2 << 30)
4308#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004309#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4310#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4311#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4312#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4313
Zhenyu Wangb9055052009-06-05 15:38:38 +08004314#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004315#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4316#define PP_REFERENCE_DIVIDER_SHIFT 8
4317#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4318#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004319
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004320#define PCH_DP_B 0xe4100
4321#define PCH_DPB_AUX_CH_CTL 0xe4110
4322#define PCH_DPB_AUX_CH_DATA1 0xe4114
4323#define PCH_DPB_AUX_CH_DATA2 0xe4118
4324#define PCH_DPB_AUX_CH_DATA3 0xe411c
4325#define PCH_DPB_AUX_CH_DATA4 0xe4120
4326#define PCH_DPB_AUX_CH_DATA5 0xe4124
4327
4328#define PCH_DP_C 0xe4200
4329#define PCH_DPC_AUX_CH_CTL 0xe4210
4330#define PCH_DPC_AUX_CH_DATA1 0xe4214
4331#define PCH_DPC_AUX_CH_DATA2 0xe4218
4332#define PCH_DPC_AUX_CH_DATA3 0xe421c
4333#define PCH_DPC_AUX_CH_DATA4 0xe4220
4334#define PCH_DPC_AUX_CH_DATA5 0xe4224
4335
4336#define PCH_DP_D 0xe4300
4337#define PCH_DPD_AUX_CH_CTL 0xe4310
4338#define PCH_DPD_AUX_CH_DATA1 0xe4314
4339#define PCH_DPD_AUX_CH_DATA2 0xe4318
4340#define PCH_DPD_AUX_CH_DATA3 0xe431c
4341#define PCH_DPD_AUX_CH_DATA4 0xe4320
4342#define PCH_DPD_AUX_CH_DATA5 0xe4324
4343
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004344/* CPT */
4345#define PORT_TRANS_A_SEL_CPT 0
4346#define PORT_TRANS_B_SEL_CPT (1<<29)
4347#define PORT_TRANS_C_SEL_CPT (2<<29)
4348#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004349#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004350#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4351#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004352
4353#define TRANS_DP_CTL_A 0xe0300
4354#define TRANS_DP_CTL_B 0xe1300
4355#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004356#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004357#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4358#define TRANS_DP_PORT_SEL_B (0<<29)
4359#define TRANS_DP_PORT_SEL_C (1<<29)
4360#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004361#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004362#define TRANS_DP_PORT_SEL_MASK (3<<29)
4363#define TRANS_DP_AUDIO_ONLY (1<<26)
4364#define TRANS_DP_ENH_FRAMING (1<<18)
4365#define TRANS_DP_8BPC (0<<9)
4366#define TRANS_DP_10BPC (1<<9)
4367#define TRANS_DP_6BPC (2<<9)
4368#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004369#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004370#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4371#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4372#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4373#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004374#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004375
4376/* SNB eDP training params */
4377/* SNB A-stepping */
4378#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4379#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4380#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4381#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4382/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004383#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4384#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4385#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4386#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4387#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004388#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4389
Keith Packard1a2eb462011-11-16 16:26:07 -08004390/* IVB */
4391#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4392#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4393#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4394#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4395#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4396#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4397#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4398
4399/* legacy values */
4400#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4401#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4402#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4403#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4404#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4405
4406#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4407
Zou Nan haicae58522010-11-09 17:17:32 +08004408#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004409#define FORCEWAKE_VLV 0x1300b0
4410#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004411#define FORCEWAKE_MEDIA_VLV 0x1300b8
4412#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004413#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004414#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004415#define VLV_GTLC_WAKE_CTRL 0x130090
4416#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004417#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004418#define FORCEWAKE_KERNEL 0x1
4419#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004420#define FORCEWAKE_MT_ACK 0x130040
4421#define ECOBUS 0xa180
4422#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004423
Ben Widawskydd202c62012-02-09 10:15:18 +01004424#define GTFIFODBG 0x120000
4425#define GT_FIFO_CPU_ERROR_MASK 7
4426#define GT_FIFO_OVFERR (1<<2)
4427#define GT_FIFO_IAWRERR (1<<1)
4428#define GT_FIFO_IARDERR (1<<0)
4429
Chris Wilson91355832011-03-04 19:22:40 +00004430#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004431#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004432
Daniel Vetter80e829f2012-03-31 11:21:57 +02004433#define GEN6_UCGCTL1 0x9400
4434# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004435# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004436
Eric Anholt406478d2011-11-07 16:07:04 -08004437#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004438# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004439# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004440# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004441# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004442# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004443
Jesse Barnese3f33d42012-06-14 11:04:50 -07004444#define GEN7_UCGCTL4 0x940c
4445#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4446
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004447#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004448#define GEN6_TURBO_DISABLE (1<<31)
4449#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004450#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004451#define GEN6_OFFSET(x) ((x)<<19)
4452#define GEN6_AGGRESSIVE_TURBO (0<<15)
4453#define GEN6_RC_VIDEO_FREQ 0xA00C
4454#define GEN6_RC_CONTROL 0xA090
4455#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4456#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4457#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4458#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4459#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004460#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004461#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4462#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4463#define GEN6_RP_DOWN_TIMEOUT 0xA010
4464#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004465#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004466#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004467#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004468#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004469#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004470#define GEN6_RP_CONTROL 0xA024
4471#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004472#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4473#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4474#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4475#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4476#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004477#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4478#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004479#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4480#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4481#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004482#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004483#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004484#define GEN6_RP_UP_THRESHOLD 0xA02C
4485#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004486#define GEN6_RP_CUR_UP_EI 0xA050
4487#define GEN6_CURICONT_MASK 0xffffff
4488#define GEN6_RP_CUR_UP 0xA054
4489#define GEN6_CURBSYTAVG_MASK 0xffffff
4490#define GEN6_RP_PREV_UP 0xA058
4491#define GEN6_RP_CUR_DOWN_EI 0xA05C
4492#define GEN6_CURIAVG_MASK 0xffffff
4493#define GEN6_RP_CUR_DOWN 0xA060
4494#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004495#define GEN6_RP_UP_EI 0xA068
4496#define GEN6_RP_DOWN_EI 0xA06C
4497#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4498#define GEN6_RC_STATE 0xA094
4499#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4500#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4501#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4502#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4503#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4504#define GEN6_RC_SLEEP 0xA0B0
4505#define GEN6_RC1e_THRESHOLD 0xA0B4
4506#define GEN6_RC6_THRESHOLD 0xA0B8
4507#define GEN6_RC6p_THRESHOLD 0xA0BC
4508#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004509#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004510
4511#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004512#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004513#define GEN6_PMIIR 0x44028
4514#define GEN6_PMIER 0x4402C
4515#define GEN6_PM_MBOX_EVENT (1<<25)
4516#define GEN6_PM_THERMAL_EVENT (1<<24)
4517#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4518#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4519#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4520#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4521#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004522#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4523 GEN6_PM_RP_DOWN_THRESHOLD | \
4524 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004525
Ben Widawskycce66a22012-03-27 18:59:38 -07004526#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4527#define GEN6_GT_GFX_RC6 0x138108
4528#define GEN6_GT_GFX_RC6p 0x13810C
4529#define GEN6_GT_GFX_RC6pp 0x138110
4530
Chris Wilson8fd26852010-12-08 18:40:43 +00004531#define GEN6_PCODE_MAILBOX 0x138124
4532#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004533#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004534#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4535#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004536#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4537#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004538#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4539#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004540#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004541#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004542#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004543
Jesse Barnesa0e4e192013-04-02 11:23:05 -07004544#define VLV_IOSF_DOORBELL_REQ 0x182100
4545#define IOSF_DEVFN_SHIFT 24
4546#define IOSF_OPCODE_SHIFT 16
4547#define IOSF_PORT_SHIFT 8
4548#define IOSF_BYTE_ENABLES_SHIFT 4
4549#define IOSF_BAR_SHIFT 1
4550#define IOSF_SB_BUSY (1<<0)
4551#define IOSF_PORT_PUNIT 0x4
Jesse Barnes0a073b82013-04-17 15:54:58 -07004552#define IOSF_PORT_NC 0x11
Jesse Barnesa0e4e192013-04-02 11:23:05 -07004553#define VLV_IOSF_DATA 0x182104
4554#define VLV_IOSF_ADDR 0x182108
4555
4556#define PUNIT_OPCODE_REG_READ 6
4557#define PUNIT_OPCODE_REG_WRITE 7
4558
Jesse Barnes0a073b82013-04-17 15:54:58 -07004559#define PUNIT_REG_GPU_LFM 0xd3
4560#define PUNIT_REG_GPU_FREQ_REQ 0xd4
4561#define PUNIT_REG_GPU_FREQ_STS 0xd8
4562#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
4563
4564#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
4565#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
4566
4567#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
4568#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
4569#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
4570#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
4571#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
4572#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
4573#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
4574#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
4575#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
4576#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
4577
Ben Widawsky4d855292011-12-12 19:34:16 -08004578#define GEN6_GT_CORE_STATUS 0x138060
4579#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4580#define GEN6_RCn_MASK 7
4581#define GEN6_RC0 0
4582#define GEN6_RC3 2
4583#define GEN6_RC6 3
4584#define GEN6_RC7 4
4585
Ben Widawskye3689192012-05-25 16:56:22 -07004586#define GEN7_MISCCPCTL (0x9424)
4587#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4588
4589/* IVYBRIDGE DPF */
4590#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4591#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4592#define GEN7_PARITY_ERROR_VALID (1<<13)
4593#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4594#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4595#define GEN7_PARITY_ERROR_ROW(reg) \
4596 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4597#define GEN7_PARITY_ERROR_BANK(reg) \
4598 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4599#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4600 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4601#define GEN7_L3CDERRST1_ENABLE (1<<7)
4602
Ben Widawskyb9524a12012-05-25 16:56:24 -07004603#define GEN7_L3LOG_BASE 0xB070
4604#define GEN7_L3LOG_SIZE 0x80
4605
Jesse Barnes12f33822012-10-25 12:15:45 -07004606#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4607#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4608#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4609#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4610
Jesse Barnes8ab43972012-10-25 12:15:42 -07004611#define GEN7_ROW_CHICKEN2 0xe4f4
4612#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4613#define DOP_CLOCK_GATING_DISABLE (1<<0)
4614
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004615#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004616#define INTEL_AUDIO_DEVCL 0x808629FB
4617#define INTEL_AUDIO_DEVBLC 0x80862801
4618#define INTEL_AUDIO_DEVCTG 0x80862802
4619
4620#define G4X_AUD_CNTL_ST 0x620B4
4621#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4622#define G4X_ELDV_DEVCTG (1 << 14)
4623#define G4X_ELD_ADDR (0xf << 5)
4624#define G4X_ELD_ACK (1 << 4)
4625#define G4X_HDMIW_HDMIEDID 0x6210C
4626
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004627#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004628#define IBX_HDMIW_HDMIEDID_B 0xE2150
4629#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4630 IBX_HDMIW_HDMIEDID_A, \
4631 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004632#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004633#define IBX_AUD_CNTL_ST_B 0xE21B4
4634#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4635 IBX_AUD_CNTL_ST_A, \
4636 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004637#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4638#define IBX_ELD_ADDRESS (0x1f << 5)
4639#define IBX_ELD_ACK (1 << 4)
4640#define IBX_AUD_CNTL_ST2 0xE20C0
4641#define IBX_ELD_VALIDB (1 << 0)
4642#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004643
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004644#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004645#define CPT_HDMIW_HDMIEDID_B 0xE5150
4646#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4647 CPT_HDMIW_HDMIEDID_A, \
4648 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004649#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004650#define CPT_AUD_CNTL_ST_B 0xE51B4
4651#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4652 CPT_AUD_CNTL_ST_A, \
4653 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004654#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004655
Eric Anholtae662d32012-01-03 09:23:29 -08004656/* These are the 4 32-bit write offset registers for each stream
4657 * output buffer. It determines the offset from the
4658 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4659 */
4660#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4661
Wu Fengguangb6daa022012-01-06 14:41:31 -06004662#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004663#define IBX_AUD_CONFIG_B 0xe2100
4664#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4665 IBX_AUD_CONFIG_A, \
4666 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004667#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004668#define CPT_AUD_CONFIG_B 0xe5100
4669#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4670 CPT_AUD_CONFIG_A, \
4671 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004672#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4673#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4674#define AUD_CONFIG_UPPER_N_SHIFT 20
4675#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4676#define AUD_CONFIG_LOWER_N_SHIFT 4
4677#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4678#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4679#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4680#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4681
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004682/* HSW Audio */
4683#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4684#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4685#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4686 HSW_AUD_CONFIG_A, \
4687 HSW_AUD_CONFIG_B)
4688
4689#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4690#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4691#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4692 HSW_AUD_MISC_CTRL_A, \
4693 HSW_AUD_MISC_CTRL_B)
4694
4695#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4696#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4697#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4698 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4699 HSW_AUD_DIP_ELD_CTRL_ST_B)
4700
4701/* Audio Digital Converter */
4702#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4703#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4704#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4705 HSW_AUD_DIG_CNVT_1, \
4706 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004707#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004708
4709#define HSW_AUD_EDID_DATA_A 0x65050
4710#define HSW_AUD_EDID_DATA_B 0x65150
4711#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4712 HSW_AUD_EDID_DATA_A, \
4713 HSW_AUD_EDID_DATA_B)
4714
4715#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4716#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4717#define AUDIO_INACTIVE_C (1<<11)
4718#define AUDIO_INACTIVE_B (1<<7)
4719#define AUDIO_INACTIVE_A (1<<3)
4720#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4721#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4722#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4723#define AUDIO_ELD_VALID_A (1<<0)
4724#define AUDIO_ELD_VALID_B (1<<4)
4725#define AUDIO_ELD_VALID_C (1<<8)
4726#define AUDIO_CP_READY_A (1<<1)
4727#define AUDIO_CP_READY_B (1<<5)
4728#define AUDIO_CP_READY_C (1<<9)
4729
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004730/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004731#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4732#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4733#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4734#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004735#define HSW_PWR_WELL_ENABLE (1<<31)
4736#define HSW_PWR_WELL_STATE (1<<30)
4737#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004738#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4739#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004740#define HSW_PWR_WELL_FORCE_ON (1<<19)
4741#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004742
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004743/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004744#define TRANS_DDI_FUNC_CTL_A 0x60400
4745#define TRANS_DDI_FUNC_CTL_B 0x61400
4746#define TRANS_DDI_FUNC_CTL_C 0x62400
4747#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4748#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4749 TRANS_DDI_FUNC_CTL_B)
4750#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004751/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004752#define TRANS_DDI_PORT_MASK (7<<28)
4753#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4754#define TRANS_DDI_PORT_NONE (0<<28)
4755#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4756#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4757#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4758#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4759#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4760#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4761#define TRANS_DDI_BPC_MASK (7<<20)
4762#define TRANS_DDI_BPC_8 (0<<20)
4763#define TRANS_DDI_BPC_10 (1<<20)
4764#define TRANS_DDI_BPC_6 (2<<20)
4765#define TRANS_DDI_BPC_12 (3<<20)
4766#define TRANS_DDI_PVSYNC (1<<17)
4767#define TRANS_DDI_PHSYNC (1<<16)
4768#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4769#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4770#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4771#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4772#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4773#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004774
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004775/* DisplayPort Transport Control */
4776#define DP_TP_CTL_A 0x64040
4777#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004778#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4779#define DP_TP_CTL_ENABLE (1<<31)
4780#define DP_TP_CTL_MODE_SST (0<<27)
4781#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004782#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004783#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004784#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4785#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4786#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004787#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4788#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004789#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004790#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004791
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004792/* DisplayPort Transport Status */
4793#define DP_TP_STATUS_A 0x64044
4794#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004795#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004796#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004797#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4798
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004799/* DDI Buffer Control */
4800#define DDI_BUF_CTL_A 0x64000
4801#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004802#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4803#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004804#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004805#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004806#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004807#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004808#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004809#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004810#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4811#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004812#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4813#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004814#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004815#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004816#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004817#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004818#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4819
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004820/* DDI Buffer Translations */
4821#define DDI_BUF_TRANS_A 0x64E00
4822#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004823#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004824
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004825/* Sideband Interface (SBI) is programmed indirectly, via
4826 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4827 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004828#define SBI_ADDR 0xC6000
4829#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004830#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004831#define SBI_CTL_DEST_ICLK (0x0<<16)
4832#define SBI_CTL_DEST_MPHY (0x1<<16)
4833#define SBI_CTL_OP_IORD (0x2<<8)
4834#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004835#define SBI_CTL_OP_CRRD (0x6<<8)
4836#define SBI_CTL_OP_CRWR (0x7<<8)
4837#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004838#define SBI_RESPONSE_SUCCESS (0x0<<1)
4839#define SBI_BUSY (0x1<<0)
4840#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004841
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004842/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004843#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004844#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4845#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4846#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4847#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004848#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004849#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004850#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004851#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004852#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004853#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004854#define SBI_SSCAUXDIV6 0x0610
4855#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004856#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004857#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004858
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004859/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004860#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004861#define PIXCLK_GATE_UNGATE (1<<0)
4862#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004863
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004864/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004865#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004866#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004867#define SPLL_PLL_SSC (1<<28)
4868#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004869#define SPLL_PLL_FREQ_810MHz (0<<26)
4870#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004871
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004872/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004873#define WRPLL_CTL1 0x46040
4874#define WRPLL_CTL2 0x46060
4875#define WRPLL_PLL_ENABLE (1<<31)
4876#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004877#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004878#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004879/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004880#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4881#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4882#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004883
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004884/* Port clock selection */
4885#define PORT_CLK_SEL_A 0x46100
4886#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004887#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004888#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4889#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4890#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004891#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004892#define PORT_CLK_SEL_WRPLL1 (4<<29)
4893#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004894#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004895
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004896/* Transcoder clock selection */
4897#define TRANS_CLK_SEL_A 0x46140
4898#define TRANS_CLK_SEL_B 0x46144
4899#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4900/* For each transcoder, we need to select the corresponding port clock */
4901#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4902#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004903
Paulo Zanonic9809792012-10-23 18:30:00 -02004904#define _TRANSA_MSA_MISC 0x60410
4905#define _TRANSB_MSA_MISC 0x61410
4906#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4907 _TRANSB_MSA_MISC)
4908#define TRANS_MSA_SYNC_CLK (1<<0)
4909#define TRANS_MSA_6_BPC (0<<5)
4910#define TRANS_MSA_8_BPC (1<<5)
4911#define TRANS_MSA_10_BPC (2<<5)
4912#define TRANS_MSA_12_BPC (3<<5)
4913#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004914
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004915/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004916#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004917#define LCPLL_PLL_DISABLE (1<<31)
4918#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004919#define LCPLL_CLK_FREQ_MASK (3<<26)
4920#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004921#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004922#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004923#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004924
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004925/* Pipe WM_LINETIME - watermark line time */
4926#define PIPE_WM_LINETIME_A 0x45270
4927#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004928#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4929 PIPE_WM_LINETIME_B)
4930#define PIPE_WM_LINETIME_MASK (0x1ff)
4931#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004932#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004933#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004934
4935/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004936#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004937#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4938#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4939#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4940
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004941#define WM_DBG 0x45280
4942#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4943#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4944#define WM_DBG_DISALLOW_SPRITE (1<<2)
4945
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004946/* pipe CSC */
4947#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4948#define _PIPE_A_CSC_COEFF_BY 0x49014
4949#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4950#define _PIPE_A_CSC_COEFF_BU 0x4901c
4951#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4952#define _PIPE_A_CSC_COEFF_BV 0x49024
4953#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03004954#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4955#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4956#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004957#define _PIPE_A_CSC_PREOFF_HI 0x49030
4958#define _PIPE_A_CSC_PREOFF_ME 0x49034
4959#define _PIPE_A_CSC_PREOFF_LO 0x49038
4960#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4961#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4962#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4963
4964#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4965#define _PIPE_B_CSC_COEFF_BY 0x49114
4966#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4967#define _PIPE_B_CSC_COEFF_BU 0x4911c
4968#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4969#define _PIPE_B_CSC_COEFF_BV 0x49124
4970#define _PIPE_B_CSC_MODE 0x49128
4971#define _PIPE_B_CSC_PREOFF_HI 0x49130
4972#define _PIPE_B_CSC_PREOFF_ME 0x49134
4973#define _PIPE_B_CSC_PREOFF_LO 0x49138
4974#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4975#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4976#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4977
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004978#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4979#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4980#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4981#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4982#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4983#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4984#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4985#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4986#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4987#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4988#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4989#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4990#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4991
Jesse Barnes585fb112008-07-29 11:54:06 -07004992#endif /* _I915_REG_H_ */