blob: 1ae2d7f39c6fbf13537b478cbc4bc40fc46006fa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080048 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020049 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000050};
51
52static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
53{
54 return container_of(intel_attached_encoder(connector),
55 struct intel_crt, base);
56}
57
Daniel Vetter540a8952012-07-11 16:27:57 +020058static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080059{
Daniel Vetter540a8952012-07-11 16:27:57 +020060 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070061}
62
Daniel Vettere403fc92012-07-02 13:41:21 +020063static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
64 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070065{
Daniel Vettere403fc92012-07-02 13:41:21 +020066 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070067 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020068 struct intel_crt *crt = intel_encoder_to_crt(encoder);
69 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080070
Daniel Vettere403fc92012-07-02 13:41:21 +020071 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080072
Daniel Vettere403fc92012-07-02 13:41:21 +020073 if (!(tmp & ADPA_DAC_ENABLE))
74 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070075
Daniel Vettere403fc92012-07-02 13:41:21 +020076 if (HAS_PCH_CPT(dev))
77 *pipe = PORT_TO_PIPE_CPT(tmp);
78 else
79 *pipe = PORT_TO_PIPE(tmp);
80
81 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070082}
83
Daniel Vetter21246042012-07-01 14:58:27 +020084static void intel_disable_crt(struct intel_encoder *encoder)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070085{
Daniel Vetter21246042012-07-01 14:58:27 +020086 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
87 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070088 u32 temp;
89
Daniel Vetter21246042012-07-01 14:58:27 +020090 temp = I915_READ(crt->adpa_reg);
Patrik Jakobssonf40ebd62013-03-05 14:24:48 +010091 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
ling.ma@intel.comfebc7692009-06-25 11:55:57 +080092 temp &= ~ADPA_DAC_ENABLE;
Daniel Vetter21246042012-07-01 14:58:27 +020093 I915_WRITE(crt->adpa_reg, temp);
94}
Jesse Barnes79e53942008-11-07 14:24:08 -080095
Daniel Vetter21246042012-07-01 14:58:27 +020096static void intel_enable_crt(struct intel_encoder *encoder)
97{
98 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
99 struct intel_crt *crt = intel_encoder_to_crt(encoder);
100 u32 temp;
101
102 temp = I915_READ(crt->adpa_reg);
103 temp |= ADPA_DAC_ENABLE;
104 I915_WRITE(crt->adpa_reg, temp);
105}
106
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200107/* Note: The caller is required to filter out dpms modes not supported by the
108 * platform. */
109static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800110{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200111 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200113 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -0800114 u32 temp;
115
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200116 temp = I915_READ(crt->adpa_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800117 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
118 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700119
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800121 case DRM_MODE_DPMS_ON:
122 temp |= ADPA_DAC_ENABLE;
123 break;
124 case DRM_MODE_DPMS_STANDBY:
125 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
126 break;
127 case DRM_MODE_DPMS_SUSPEND:
128 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
129 break;
130 case DRM_MODE_DPMS_OFF:
131 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
132 break;
133 }
134
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200135 I915_WRITE(crt->adpa_reg, temp);
136}
137
138static void intel_crt_dpms(struct drm_connector *connector, int mode)
139{
140 struct drm_device *dev = connector->dev;
141 struct intel_encoder *encoder = intel_attached_encoder(connector);
142 struct drm_crtc *crtc;
143 int old_dpms;
144
145 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200146 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200147 mode = DRM_MODE_DPMS_OFF;
148
149 if (mode == connector->dpms)
150 return;
151
152 old_dpms = connector->dpms;
153 connector->dpms = mode;
154
155 /* Only need to change hw state when actually enabled */
156 crtc = encoder->base.crtc;
157 if (!crtc) {
158 encoder->connectors_active = false;
159 return;
160 }
161
162 /* We need the pipe to run for anything but OFF. */
163 if (mode == DRM_MODE_DPMS_OFF)
164 encoder->connectors_active = false;
165 else
166 encoder->connectors_active = true;
167
168 if (mode < old_dpms) {
169 /* From off to on, enable the pipe first. */
170 intel_crtc_update_dpms(crtc);
171
172 intel_crt_set_dpms(encoder, mode);
173 } else {
174 intel_crt_set_dpms(encoder, mode);
175
176 intel_crtc_update_dpms(crtc);
177 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200178
Daniel Vetterb9805142012-08-31 17:37:33 +0200179 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800180}
181
182static int intel_crt_mode_valid(struct drm_connector *connector,
183 struct drm_display_mode *mode)
184{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800185 struct drm_device *dev = connector->dev;
186
187 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800188 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
189 return MODE_NO_DBLESCAN;
190
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800191 if (mode->clock < 25000)
192 return MODE_CLOCK_LOW;
193
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100194 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800195 max_clock = 350000;
196 else
197 max_clock = 400000;
198 if (mode->clock > max_clock)
199 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800200
Paulo Zanonid4b19312012-11-29 11:29:32 -0200201 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
202 if (HAS_PCH_LPT(dev) &&
203 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
204 return MODE_CLOCK_HIGH;
205
Jesse Barnes79e53942008-11-07 14:24:08 -0800206 return MODE_OK;
207}
208
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100209static bool intel_crt_compute_config(struct intel_encoder *encoder,
210 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800211{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100212 struct drm_device *dev = encoder->base.dev;
213
214 if (HAS_PCH_SPLIT(dev))
215 pipe_config->has_pch_encoder = true;
216
Jesse Barnes79e53942008-11-07 14:24:08 -0800217 return true;
218}
219
220static void intel_crt_mode_set(struct drm_encoder *encoder,
221 struct drm_display_mode *mode,
222 struct drm_display_mode *adjusted_mode)
223{
224
225 struct drm_device *dev = encoder->dev;
226 struct drm_crtc *crtc = encoder->crtc;
Daniel Vetter540a8952012-07-11 16:27:57 +0200227 struct intel_crt *crt =
228 intel_encoder_to_crt(to_intel_encoder(encoder));
Jesse Barnes79e53942008-11-07 14:24:08 -0800229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
230 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich6478d412012-10-14 16:33:11 +0200231 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800232
Daniel Vetter912d8122012-10-11 20:08:23 +0200233 if (HAS_PCH_SPLIT(dev))
234 adpa = ADPA_HOTPLUG_BITS;
235 else
236 adpa = 0;
237
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
239 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
240 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
241 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
242
Jesse Barnes75770562011-10-12 09:01:58 -0700243 /* For CPT allow 3 pipe config, for others just use A or B */
Paulo Zanoni48378132012-10-31 18:12:20 -0200244 if (HAS_PCH_LPT(dev))
245 ; /* Those bits don't exist here */
246 else if (HAS_PCH_CPT(dev))
Jesse Barnes75770562011-10-12 09:01:58 -0700247 adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
248 else if (intel_crtc->pipe == 0)
249 adpa |= ADPA_PIPE_A_SELECT;
250 else
251 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800252
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800253 if (!HAS_PCH_SPLIT(dev))
254 I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
255
Daniel Vetter540a8952012-07-11 16:27:57 +0200256 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800257}
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800260{
261 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800262 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800263 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800264 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800265 bool ret;
266
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800267 /* The first time through, trigger an explicit detection cycle */
268 if (crt->force_hotplug_required) {
269 bool turn_off_dac = HAS_PCH_SPLIT(dev);
270 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800271
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800272 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000273
Ville Syrjäläca54b812013-01-25 21:44:42 +0200274 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800275 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000276
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800277 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
278 if (turn_off_dac)
279 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800280
Ville Syrjäläca54b812013-01-25 21:44:42 +0200281 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800282
Ville Syrjäläca54b812013-01-25 21:44:42 +0200283 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800284 1000))
285 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800286
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800287 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200288 I915_WRITE(crt->adpa_reg, save_adpa);
289 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800290 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800291 }
292
Zhenyu Wang2c072452009-06-05 15:38:42 +0800293 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200294 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800295 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800296 ret = true;
297 else
298 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800299 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800300
Zhenyu Wang2c072452009-06-05 15:38:42 +0800301 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800302}
303
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700304static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
305{
306 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200307 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309 u32 adpa;
310 bool ret;
311 u32 save_adpa;
312
Ville Syrjäläca54b812013-01-25 21:44:42 +0200313 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700314 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
315
316 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
317
Ville Syrjäläca54b812013-01-25 21:44:42 +0200318 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700319
Ville Syrjäläca54b812013-01-25 21:44:42 +0200320 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700321 1000)) {
322 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200323 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700324 }
325
326 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200327 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700328 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
329 ret = true;
330 else
331 ret = false;
332
333 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
334
335 /* FIXME: debug force function and remove */
336 ret = true;
337
338 return ret;
339}
340
Jesse Barnes79e53942008-11-07 14:24:08 -0800341/**
342 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
343 *
344 * Not for i915G/i915GM
345 *
346 * \return true if CRT is connected.
347 * \return false if CRT is disconnected.
348 */
349static bool intel_crt_detect_hotplug(struct drm_connector *connector)
350{
351 struct drm_device *dev = connector->dev;
352 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400353 u32 hotplug_en, orig, stat;
354 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800355 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800356
Eric Anholtbad720f2009-10-22 16:11:14 -0700357 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700360 if (IS_VALLEYVIEW(dev))
361 return valleyview_crt_detect_hotplug(connector);
362
Zhao Yakui771cb082009-03-03 18:07:52 +0800363 /*
364 * On 4 series desktop, CRT detect sequence need to be done twice
365 * to get a reliable result.
366 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800367
Zhao Yakui771cb082009-03-03 18:07:52 +0800368 if (IS_G4X(dev) && !IS_GM45(dev))
369 tries = 2;
370 else
371 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400372 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800373 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800374
Zhao Yakui771cb082009-03-03 18:07:52 +0800375 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800376 /* turn on the FORCE_DETECT */
377 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800378 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100379 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
380 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100381 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100382 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800383 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800384
Adam Jackson7a772c42010-05-24 16:46:29 -0400385 stat = I915_READ(PORT_HOTPLUG_STAT);
386 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
387 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800388
Adam Jackson7a772c42010-05-24 16:46:29 -0400389 /* clear the interrupt we just generated, if any */
390 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
391
392 /* and put the bits back */
393 I915_WRITE(PORT_HOTPLUG_EN, orig);
394
395 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800396}
397
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300398static struct edid *intel_crt_get_edid(struct drm_connector *connector,
399 struct i2c_adapter *i2c)
400{
401 struct edid *edid;
402
403 edid = drm_get_edid(connector, i2c);
404
405 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
406 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
407 intel_gmbus_force_bit(i2c, true);
408 edid = drm_get_edid(connector, i2c);
409 intel_gmbus_force_bit(i2c, false);
410 }
411
412 return edid;
413}
414
415/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
416static int intel_crt_ddc_get_modes(struct drm_connector *connector,
417 struct i2c_adapter *adapter)
418{
419 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300420 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300421
422 edid = intel_crt_get_edid(connector, adapter);
423 if (!edid)
424 return 0;
425
Jani Nikulaebda95a2012-10-19 14:51:51 +0300426 ret = intel_connector_update_modes(connector, edid);
427 kfree(edid);
428
429 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300430}
431
David Müllerf5afcd32011-01-06 12:29:32 +0000432static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800433{
David Müllerf5afcd32011-01-06 12:29:32 +0000434 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000435 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200436 struct edid *edid;
437 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200439 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800440
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200441 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300442 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000443
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200444 if (edid) {
445 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
446
David Müllerf5afcd32011-01-06 12:29:32 +0000447 /*
448 * This may be a DVI-I connector with a shared DDC
449 * link between analog and digital outputs, so we
450 * have to check the EDID input spec of the attached device.
451 */
David Müllerf5afcd32011-01-06 12:29:32 +0000452 if (!is_digital) {
453 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
454 return true;
455 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200456
457 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
458 } else {
459 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100460 }
461
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200462 kfree(edid);
463
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100464 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800465}
466
Ma Linge4a5d542009-05-26 11:31:00 +0800467static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100468intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800469{
Chris Wilson71731882011-04-19 23:10:58 +0100470 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800471 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100472 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800473 uint32_t save_bclrpat;
474 uint32_t save_vtotal;
475 uint32_t vtotal, vactive;
476 uint32_t vsample;
477 uint32_t vblank, vblank_start, vblank_end;
478 uint32_t dsl;
479 uint32_t bclrpat_reg;
480 uint32_t vtotal_reg;
481 uint32_t vblank_reg;
482 uint32_t vsync_reg;
483 uint32_t pipeconf_reg;
484 uint32_t pipe_dsl_reg;
485 uint8_t st00;
486 enum drm_connector_status status;
487
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100488 DRM_DEBUG_KMS("starting load-detect on CRT\n");
489
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800490 bclrpat_reg = BCLRPAT(pipe);
491 vtotal_reg = VTOTAL(pipe);
492 vblank_reg = VBLANK(pipe);
493 vsync_reg = VSYNC(pipe);
494 pipeconf_reg = PIPECONF(pipe);
495 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800496
497 save_bclrpat = I915_READ(bclrpat_reg);
498 save_vtotal = I915_READ(vtotal_reg);
499 vblank = I915_READ(vblank_reg);
500
501 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
502 vactive = (save_vtotal & 0x7ff) + 1;
503
504 vblank_start = (vblank & 0xfff) + 1;
505 vblank_end = ((vblank >> 16) & 0xfff) + 1;
506
507 /* Set the border color to purple. */
508 I915_WRITE(bclrpat_reg, 0x500050);
509
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800511 uint32_t pipeconf = I915_READ(pipeconf_reg);
512 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100513 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800514 /* Wait for next Vblank to substitue
515 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700516 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800517 st00 = I915_READ8(VGA_MSR_WRITE);
518 status = ((st00 & (1 << 4)) != 0) ?
519 connector_status_connected :
520 connector_status_disconnected;
521
522 I915_WRITE(pipeconf_reg, pipeconf);
523 } else {
524 bool restore_vblank = false;
525 int count, detect;
526
527 /*
528 * If there isn't any border, add some.
529 * Yes, this will flicker
530 */
531 if (vblank_start <= vactive && vblank_end >= vtotal) {
532 uint32_t vsync = I915_READ(vsync_reg);
533 uint32_t vsync_start = (vsync & 0xffff) + 1;
534
535 vblank_start = vsync_start;
536 I915_WRITE(vblank_reg,
537 (vblank_start - 1) |
538 ((vblank_end - 1) << 16));
539 restore_vblank = true;
540 }
541 /* sample in the vertical border, selecting the larger one */
542 if (vblank_start - vactive >= vtotal - vblank_end)
543 vsample = (vblank_start + vactive) >> 1;
544 else
545 vsample = (vtotal + vblank_end) >> 1;
546
547 /*
548 * Wait for the border to be displayed
549 */
550 while (I915_READ(pipe_dsl_reg) >= vactive)
551 ;
552 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
553 ;
554 /*
555 * Watch ST00 for an entire scanline
556 */
557 detect = 0;
558 count = 0;
559 do {
560 count++;
561 /* Read the ST00 VGA status register */
562 st00 = I915_READ8(VGA_MSR_WRITE);
563 if (st00 & (1 << 4))
564 detect++;
565 } while ((I915_READ(pipe_dsl_reg) == dsl));
566
567 /* restore vblank if necessary */
568 if (restore_vblank)
569 I915_WRITE(vblank_reg, vblank);
570 /*
571 * If more than 3/4 of the scanline detected a monitor,
572 * then it is assumed to be present. This works even on i830,
573 * where there isn't any way to force the border color across
574 * the screen
575 */
576 status = detect * 4 > count * 3 ?
577 connector_status_connected :
578 connector_status_disconnected;
579 }
580
581 /* Restore previous settings */
582 I915_WRITE(bclrpat_reg, save_bclrpat);
583
584 return status;
585}
586
Chris Wilson7b334fc2010-09-09 23:51:02 +0100587static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100588intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
590 struct drm_device *dev = connector->dev;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000591 struct intel_crt *crt = intel_attached_crt(connector);
Ma Linge4a5d542009-05-26 11:31:00 +0800592 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200593 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100595 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200596 /* We can not rely on the HPD pin always being correctly wired
597 * up, for example many KVM do not pass it through, and so
598 * only trust an assertion that the monitor is connected.
599 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100600 if (intel_crt_detect_hotplug(connector)) {
601 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 return connector_status_connected;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200603 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800604 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 }
606
David Müllerf5afcd32011-01-06 12:29:32 +0000607 if (intel_crt_detect_ddc(connector))
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 return connector_status_connected;
609
Daniel Vetteraaa37732012-06-16 15:30:32 +0200610 /* Load detection is broken on HPD capable machines. Whoever wants a
611 * broken monitor (without edid) to work behind a broken kvm (that fails
612 * to have the right resistors for HP detection) needs to fix this up.
613 * For now just bail out. */
614 if (I915_HAS_HOTPLUG(dev))
615 return connector_status_disconnected;
616
Chris Wilson930a9e22010-09-14 11:07:23 +0100617 if (!force)
Chris Wilson7b334fc2010-09-09 23:51:02 +0100618 return connector->status;
619
Ma Linge4a5d542009-05-26 11:31:00 +0800620 /* for pre-945g platforms use load detect */
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200621 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200622 if (intel_crt_detect_ddc(connector))
623 status = connector_status_connected;
624 else
625 status = intel_crt_load_detect(crt);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200626 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200627 } else
628 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800629
630 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631}
632
633static void intel_crt_destroy(struct drm_connector *connector)
634{
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 drm_sysfs_connector_remove(connector);
636 drm_connector_cleanup(connector);
637 kfree(connector);
638}
639
640static int intel_crt_get_modes(struct drm_connector *connector)
641{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800642 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +0100644 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800645 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800646
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800647 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300648 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800649 if (ret || !IS_G4X(dev))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700650 return ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800651
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800652 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800653 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300654 return intel_crt_ddc_get_modes(connector, i2c);
Jesse Barnes79e53942008-11-07 14:24:08 -0800655}
656
657static int intel_crt_set_property(struct drm_connector *connector,
658 struct drm_property *property,
659 uint64_t value)
660{
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 return 0;
662}
663
Chris Wilsonf3269052011-01-24 15:17:08 +0000664static void intel_crt_reset(struct drm_connector *connector)
665{
666 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200667 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000668 struct intel_crt *crt = intel_attached_crt(connector);
669
Daniel Vetter2e938892012-10-11 20:08:24 +0200670 if (HAS_PCH_SPLIT(dev)) {
671 u32 adpa;
672
Ville Syrjäläca54b812013-01-25 21:44:42 +0200673 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200674 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
675 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200676 I915_WRITE(crt->adpa_reg, adpa);
677 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200678
679 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000680 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200681 }
682
Chris Wilsonf3269052011-01-24 15:17:08 +0000683}
684
Jesse Barnes79e53942008-11-07 14:24:08 -0800685/*
686 * Routines for controlling stuff on the analog port
687 */
688
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200689static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800690 .mode_set = intel_crt_mode_set,
691};
692
693static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000694 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200695 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 .detect = intel_crt_detect,
697 .fill_modes = drm_helper_probe_single_connector_modes,
698 .destroy = intel_crt_destroy,
699 .set_property = intel_crt_set_property,
700};
701
702static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
703 .mode_valid = intel_crt_mode_valid,
704 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100705 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800706};
707
Jesse Barnes79e53942008-11-07 14:24:08 -0800708static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800710};
711
Duncan Laurie8ca40132011-10-25 15:42:21 -0700712static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
713{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200714 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700715 return 1;
716}
717
718static const struct dmi_system_id intel_no_crt[] = {
719 {
720 .callback = intel_no_crt_dmi_callback,
721 .ident = "ACER ZGB",
722 .matches = {
723 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
724 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
725 },
726 },
727 { }
728};
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730void intel_crt_init(struct drm_device *dev)
731{
732 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000733 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800734 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
Duncan Laurie8ca40132011-10-25 15:42:21 -0700737 /* Skip machines without VGA that falsely report hotplug events */
738 if (dmi_check_system(intel_no_crt))
739 return;
740
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000741 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
742 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 return;
744
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800745 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
746 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000747 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800748 return;
749 }
750
751 connector = &intel_connector->base;
752 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
754
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000755 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 DRM_MODE_ENCODER_DAC);
757
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000758 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000760 crt->base.type = INTEL_OUTPUT_ANALOG;
Daniel Vetter66a92782012-07-12 20:08:18 +0200761 crt->base.cloneable = true;
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200762 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300763 crt->base.crtc_mask = (1 << 0);
764 else
Keith Packard08268742012-08-13 21:34:45 -0700765 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300766
Daniel Vetterdbb02572012-01-28 14:49:23 +0100767 if (IS_GEN2(dev))
768 connector->interlace_allowed = 0;
769 else
770 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 connector->doublescan_allowed = 0;
772
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700773 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200774 crt->adpa_reg = PCH_ADPA;
775 else if (IS_VALLEYVIEW(dev))
776 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700777 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200778 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700779
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100780 crt->base.compute_config = intel_crt_compute_config;
Daniel Vetter21246042012-07-01 14:58:27 +0200781 crt->base.disable = intel_disable_crt;
782 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500783 if (I915_HAS_HOTPLUG(dev))
784 crt->base.hpd_pin = HPD_CRT;
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200785 if (HAS_DDI(dev))
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200786 crt->base.get_hw_state = intel_ddi_get_hw_state;
787 else
788 crt->base.get_hw_state = intel_crt_get_hw_state;
Daniel Vettere403fc92012-07-02 13:41:21 +0200789 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200790
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200791 drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -0800792 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
793
794 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800795
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000796 if (I915_HAS_HOTPLUG(dev))
797 connector->polled = DRM_CONNECTOR_POLL_HPD;
798 else
799 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
800
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800801 /*
802 * Configure the automatic hotplug detection stuff
803 */
804 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800805
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200806 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000807 * TODO: find a proper way to discover whether we need to set the the
808 * polarity and link reversal bits or not, instead of relying on the
809 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200810 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000811 if (HAS_PCH_LPT(dev)) {
812 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
813 FDI_RX_LINK_REVERSAL_OVERRIDE;
814
815 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
816 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800817}