blob: aac88322099457dd28a5985212b5bbeb5572777e [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
Albert Herranz3dbba8e2009-09-10 19:34:49 +020011 SDIO support
12 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
13
Michael Buesche4d6b792007-09-18 15:39:42 -040014 Some parts of the code in this file are derived from the ipw2200
15 driver Copyright(c) 2003 - 2004 Intel Corporation.
16
17 This program is free software; you can redistribute it and/or modify
18 it under the terms of the GNU General Public License as published by
19 the Free Software Foundation; either version 2 of the License, or
20 (at your option) any later version.
21
22 This program is distributed in the hope that it will be useful,
23 but WITHOUT ANY WARRANTY; without even the implied warranty of
24 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 GNU General Public License for more details.
26
27 You should have received a copy of the GNU General Public License
28 along with this program; see the file COPYING. If not, write to
29 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
30 Boston, MA 02110-1301, USA.
31
32*/
33
34#include <linux/delay.h>
35#include <linux/init.h>
36#include <linux/moduleparam.h>
37#include <linux/if_arp.h>
38#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040039#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/workqueue.h>
41#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080042#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040043#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040045#include <asm/unaligned.h>
46
47#include "b43.h"
48#include "main.h"
49#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020050#include "phy_common.h"
51#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020052#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040053#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010054#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040055#include "sysfs.h"
56#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040057#include "lo.h"
58#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020059#include "sdio.h"
60#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040061
62MODULE_DESCRIPTION("Broadcom B43 wireless driver");
63MODULE_AUTHOR("Martin Langer");
64MODULE_AUTHOR("Stefano Brivio");
65MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020066MODULE_AUTHOR("Gábor Stefanik");
Michael Buesche4d6b792007-09-18 15:39:42 -040067MODULE_LICENSE("GPL");
68
Michael Buesch9c7d99d2008-02-09 10:23:49 +010069MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
Tim Gardner6021e082010-01-07 11:10:38 -070070MODULE_FIRMWARE("b43/ucode11.fw");
71MODULE_FIRMWARE("b43/ucode13.fw");
72MODULE_FIRMWARE("b43/ucode14.fw");
73MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020074MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070075MODULE_FIRMWARE("b43/ucode5.fw");
76MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040077
78static int modparam_bad_frames_preempt;
79module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
80MODULE_PARM_DESC(bad_frames_preempt,
81 "enable(1) / disable(0) Bad Frames Preemption");
82
Michael Buesche4d6b792007-09-18 15:39:42 -040083static char modparam_fwpostfix[16];
84module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
85MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
86
Michael Buesche4d6b792007-09-18 15:39:42 -040087static int modparam_hwpctl;
88module_param_named(hwpctl, modparam_hwpctl, int, 0444);
89MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
90
91static int modparam_nohwcrypt;
92module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
93MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
94
gregor kowski035d0242009-08-19 22:35:45 +020095static int modparam_hwtkip;
96module_param_named(hwtkip, modparam_hwtkip, int, 0444);
97MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
98
Michael Buesch403a3a12009-06-08 21:04:57 +020099static int modparam_qos = 1;
100module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100101MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
102
Michael Buesch1855ba72008-04-18 20:51:41 +0200103static int modparam_btcoex = 1;
104module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200105MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200106
Michael Buesch060210f2009-01-25 15:49:59 +0100107int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
108module_param_named(verbose, b43_modparam_verbose, int, 0644);
109MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
110
John W. Linville41950bd2010-07-21 11:37:19 -0400111static int b43_modparam_pio = B43_PIO_DEFAULT;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800112module_param_named(pio, b43_modparam_pio, int, 0644);
113MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100114
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200115#ifdef CONFIG_B43_BCMA
116static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200117 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200118 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
119 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
120 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
121 BCMA_CORETABLE_END
122};
123MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
124#endif
125
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200126#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400127static const struct ssb_device_id b43_ssb_tbl[] = {
128 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
129 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
130 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
131 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
132 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400138 SSB_DEVTABLE_END
139};
Michael Buesche4d6b792007-09-18 15:39:42 -0400140MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200141#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400142
143/* Channel and ratetables are shared for all devices.
144 * They can't be const, because ieee80211 puts some precalculated
145 * data in there. This data is the same for all devices, so we don't
146 * get concurrency issues */
147#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100148 { \
149 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
150 .hw_value = (_rateid), \
151 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400152 }
Johannes Berg8318d782008-01-24 19:38:38 +0100153
154/*
155 * NOTE: When changing this, sync with xmit.c's
156 * b43_plcp_get_bitrate_idx_* functions!
157 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400158static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100159 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
160 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
161 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
162 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
163 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
164 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
165 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
166 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
167 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
168 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400171};
172
173#define b43_a_ratetable (__b43_ratetable + 4)
174#define b43_a_ratetable_size 8
175#define b43_b_ratetable (__b43_ratetable + 0)
176#define b43_b_ratetable_size 4
177#define b43_g_ratetable (__b43_ratetable + 0)
178#define b43_g_ratetable_size 12
179
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100180#define CHAN4G(_channel, _freq, _flags) { \
181 .band = IEEE80211_BAND_2GHZ, \
182 .center_freq = (_freq), \
183 .hw_value = (_channel), \
184 .flags = (_flags), \
185 .max_antenna_gain = 0, \
186 .max_power = 30, \
187}
Michael Buesch96c755a2008-01-06 00:09:46 +0100188static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100189 CHAN4G(1, 2412, 0),
190 CHAN4G(2, 2417, 0),
191 CHAN4G(3, 2422, 0),
192 CHAN4G(4, 2427, 0),
193 CHAN4G(5, 2432, 0),
194 CHAN4G(6, 2437, 0),
195 CHAN4G(7, 2442, 0),
196 CHAN4G(8, 2447, 0),
197 CHAN4G(9, 2452, 0),
198 CHAN4G(10, 2457, 0),
199 CHAN4G(11, 2462, 0),
200 CHAN4G(12, 2467, 0),
201 CHAN4G(13, 2472, 0),
202 CHAN4G(14, 2484, 0),
203};
204#undef CHAN4G
205
206#define CHAN5G(_channel, _flags) { \
207 .band = IEEE80211_BAND_5GHZ, \
208 .center_freq = 5000 + (5 * (_channel)), \
209 .hw_value = (_channel), \
210 .flags = (_flags), \
211 .max_antenna_gain = 0, \
212 .max_power = 30, \
213}
214static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
215 CHAN5G(32, 0), CHAN5G(34, 0),
216 CHAN5G(36, 0), CHAN5G(38, 0),
217 CHAN5G(40, 0), CHAN5G(42, 0),
218 CHAN5G(44, 0), CHAN5G(46, 0),
219 CHAN5G(48, 0), CHAN5G(50, 0),
220 CHAN5G(52, 0), CHAN5G(54, 0),
221 CHAN5G(56, 0), CHAN5G(58, 0),
222 CHAN5G(60, 0), CHAN5G(62, 0),
223 CHAN5G(64, 0), CHAN5G(66, 0),
224 CHAN5G(68, 0), CHAN5G(70, 0),
225 CHAN5G(72, 0), CHAN5G(74, 0),
226 CHAN5G(76, 0), CHAN5G(78, 0),
227 CHAN5G(80, 0), CHAN5G(82, 0),
228 CHAN5G(84, 0), CHAN5G(86, 0),
229 CHAN5G(88, 0), CHAN5G(90, 0),
230 CHAN5G(92, 0), CHAN5G(94, 0),
231 CHAN5G(96, 0), CHAN5G(98, 0),
232 CHAN5G(100, 0), CHAN5G(102, 0),
233 CHAN5G(104, 0), CHAN5G(106, 0),
234 CHAN5G(108, 0), CHAN5G(110, 0),
235 CHAN5G(112, 0), CHAN5G(114, 0),
236 CHAN5G(116, 0), CHAN5G(118, 0),
237 CHAN5G(120, 0), CHAN5G(122, 0),
238 CHAN5G(124, 0), CHAN5G(126, 0),
239 CHAN5G(128, 0), CHAN5G(130, 0),
240 CHAN5G(132, 0), CHAN5G(134, 0),
241 CHAN5G(136, 0), CHAN5G(138, 0),
242 CHAN5G(140, 0), CHAN5G(142, 0),
243 CHAN5G(144, 0), CHAN5G(145, 0),
244 CHAN5G(146, 0), CHAN5G(147, 0),
245 CHAN5G(148, 0), CHAN5G(149, 0),
246 CHAN5G(150, 0), CHAN5G(151, 0),
247 CHAN5G(152, 0), CHAN5G(153, 0),
248 CHAN5G(154, 0), CHAN5G(155, 0),
249 CHAN5G(156, 0), CHAN5G(157, 0),
250 CHAN5G(158, 0), CHAN5G(159, 0),
251 CHAN5G(160, 0), CHAN5G(161, 0),
252 CHAN5G(162, 0), CHAN5G(163, 0),
253 CHAN5G(164, 0), CHAN5G(165, 0),
254 CHAN5G(166, 0), CHAN5G(168, 0),
255 CHAN5G(170, 0), CHAN5G(172, 0),
256 CHAN5G(174, 0), CHAN5G(176, 0),
257 CHAN5G(178, 0), CHAN5G(180, 0),
258 CHAN5G(182, 0), CHAN5G(184, 0),
259 CHAN5G(186, 0), CHAN5G(188, 0),
260 CHAN5G(190, 0), CHAN5G(192, 0),
261 CHAN5G(194, 0), CHAN5G(196, 0),
262 CHAN5G(198, 0), CHAN5G(200, 0),
263 CHAN5G(202, 0), CHAN5G(204, 0),
264 CHAN5G(206, 0), CHAN5G(208, 0),
265 CHAN5G(210, 0), CHAN5G(212, 0),
266 CHAN5G(214, 0), CHAN5G(216, 0),
267 CHAN5G(218, 0), CHAN5G(220, 0),
268 CHAN5G(222, 0), CHAN5G(224, 0),
269 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400270};
271
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100272static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
273 CHAN5G(34, 0), CHAN5G(36, 0),
274 CHAN5G(38, 0), CHAN5G(40, 0),
275 CHAN5G(42, 0), CHAN5G(44, 0),
276 CHAN5G(46, 0), CHAN5G(48, 0),
277 CHAN5G(52, 0), CHAN5G(56, 0),
278 CHAN5G(60, 0), CHAN5G(64, 0),
279 CHAN5G(100, 0), CHAN5G(104, 0),
280 CHAN5G(108, 0), CHAN5G(112, 0),
281 CHAN5G(116, 0), CHAN5G(120, 0),
282 CHAN5G(124, 0), CHAN5G(128, 0),
283 CHAN5G(132, 0), CHAN5G(136, 0),
284 CHAN5G(140, 0), CHAN5G(149, 0),
285 CHAN5G(153, 0), CHAN5G(157, 0),
286 CHAN5G(161, 0), CHAN5G(165, 0),
287 CHAN5G(184, 0), CHAN5G(188, 0),
288 CHAN5G(192, 0), CHAN5G(196, 0),
289 CHAN5G(200, 0), CHAN5G(204, 0),
290 CHAN5G(208, 0), CHAN5G(212, 0),
291 CHAN5G(216, 0),
292};
293#undef CHAN5G
294
295static struct ieee80211_supported_band b43_band_5GHz_nphy = {
296 .band = IEEE80211_BAND_5GHZ,
297 .channels = b43_5ghz_nphy_chantable,
298 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
299 .bitrates = b43_a_ratetable,
300 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400301};
Johannes Berg8318d782008-01-24 19:38:38 +0100302
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100303static struct ieee80211_supported_band b43_band_5GHz_aphy = {
304 .band = IEEE80211_BAND_5GHZ,
305 .channels = b43_5ghz_aphy_chantable,
306 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
307 .bitrates = b43_a_ratetable,
308 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100309};
Michael Buesche4d6b792007-09-18 15:39:42 -0400310
Johannes Berg8318d782008-01-24 19:38:38 +0100311static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100312 .band = IEEE80211_BAND_2GHZ,
313 .channels = b43_2ghz_chantable,
314 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
315 .bitrates = b43_g_ratetable,
316 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100317};
318
Michael Buesche4d6b792007-09-18 15:39:42 -0400319static void b43_wireless_core_exit(struct b43_wldev *dev);
320static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200321static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400322static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600323static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
324 struct ieee80211_vif *vif,
325 struct ieee80211_bss_conf *conf,
326 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400327
328static int b43_ratelimit(struct b43_wl *wl)
329{
330 if (!wl || !wl->current_dev)
331 return 1;
332 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
333 return 1;
334 /* We are up and running.
335 * Ratelimit the messages to avoid DoS over the net. */
336 return net_ratelimit();
337}
338
339void b43info(struct b43_wl *wl, const char *fmt, ...)
340{
Joe Perches5b736d42010-11-09 16:35:18 -0800341 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400342 va_list args;
343
Michael Buesch060210f2009-01-25 15:49:59 +0100344 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
345 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400346 if (!b43_ratelimit(wl))
347 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800348
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800350
351 vaf.fmt = fmt;
352 vaf.va = &args;
353
354 printk(KERN_INFO "b43-%s: %pV",
355 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
356
Michael Buesche4d6b792007-09-18 15:39:42 -0400357 va_end(args);
358}
359
360void b43err(struct b43_wl *wl, const char *fmt, ...)
361{
Joe Perches5b736d42010-11-09 16:35:18 -0800362 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400363 va_list args;
364
Michael Buesch060210f2009-01-25 15:49:59 +0100365 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
366 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400367 if (!b43_ratelimit(wl))
368 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800369
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800371
372 vaf.fmt = fmt;
373 vaf.va = &args;
374
375 printk(KERN_ERR "b43-%s ERROR: %pV",
376 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
377
Michael Buesche4d6b792007-09-18 15:39:42 -0400378 va_end(args);
379}
380
381void b43warn(struct b43_wl *wl, const char *fmt, ...)
382{
Joe Perches5b736d42010-11-09 16:35:18 -0800383 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400384 va_list args;
385
Michael Buesch060210f2009-01-25 15:49:59 +0100386 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
387 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400388 if (!b43_ratelimit(wl))
389 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800390
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800392
393 vaf.fmt = fmt;
394 vaf.va = &args;
395
396 printk(KERN_WARNING "b43-%s warning: %pV",
397 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
398
Michael Buesche4d6b792007-09-18 15:39:42 -0400399 va_end(args);
400}
401
Michael Buesche4d6b792007-09-18 15:39:42 -0400402void b43dbg(struct b43_wl *wl, const char *fmt, ...)
403{
Joe Perches5b736d42010-11-09 16:35:18 -0800404 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400405 va_list args;
406
Michael Buesch060210f2009-01-25 15:49:59 +0100407 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
408 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800409
Michael Buesche4d6b792007-09-18 15:39:42 -0400410 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800411
412 vaf.fmt = fmt;
413 vaf.va = &args;
414
415 printk(KERN_DEBUG "b43-%s debug: %pV",
416 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
417
Michael Buesche4d6b792007-09-18 15:39:42 -0400418 va_end(args);
419}
Michael Buesche4d6b792007-09-18 15:39:42 -0400420
421static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
422{
423 u32 macctl;
424
425 B43_WARN_ON(offset % 4 != 0);
426
427 macctl = b43_read32(dev, B43_MMIO_MACCTL);
428 if (macctl & B43_MACCTL_BE)
429 val = swab32(val);
430
431 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
432 mmiowb();
433 b43_write32(dev, B43_MMIO_RAM_DATA, val);
434}
435
Michael Buesch280d0e12007-12-26 18:26:17 +0100436static inline void b43_shm_control_word(struct b43_wldev *dev,
437 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400438{
439 u32 control;
440
441 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400442 control = routing;
443 control <<= 16;
444 control |= offset;
445 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
446}
447
Michael Buesch69eddc82009-09-04 22:57:26 +0200448u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400449{
450 u32 ret;
451
452 if (routing == B43_SHM_SHARED) {
453 B43_WARN_ON(offset & 0x0001);
454 if (offset & 0x0003) {
455 /* Unaligned access */
456 b43_shm_control_word(dev, routing, offset >> 2);
457 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400458 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200459 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400460
Michael Buesch280d0e12007-12-26 18:26:17 +0100461 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400462 }
463 offset >>= 2;
464 }
465 b43_shm_control_word(dev, routing, offset);
466 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100467out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200468 return ret;
469}
470
Michael Buesch69eddc82009-09-04 22:57:26 +0200471u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400472{
473 u16 ret;
474
475 if (routing == B43_SHM_SHARED) {
476 B43_WARN_ON(offset & 0x0001);
477 if (offset & 0x0003) {
478 /* Unaligned access */
479 b43_shm_control_word(dev, routing, offset >> 2);
480 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
481
Michael Buesch280d0e12007-12-26 18:26:17 +0100482 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400483 }
484 offset >>= 2;
485 }
486 b43_shm_control_word(dev, routing, offset);
487 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100488out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200489 return ret;
490}
491
Michael Buesch69eddc82009-09-04 22:57:26 +0200492void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400493{
494 if (routing == B43_SHM_SHARED) {
495 B43_WARN_ON(offset & 0x0001);
496 if (offset & 0x0003) {
497 /* Unaligned access */
498 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400499 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200500 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400501 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200502 b43_write16(dev, B43_MMIO_SHM_DATA,
503 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200504 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400505 }
506 offset >>= 2;
507 }
508 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400509 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200510}
511
Michael Buesch69eddc82009-09-04 22:57:26 +0200512void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200513{
514 if (routing == B43_SHM_SHARED) {
515 B43_WARN_ON(offset & 0x0001);
516 if (offset & 0x0003) {
517 /* Unaligned access */
518 b43_shm_control_word(dev, routing, offset >> 2);
519 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
520 return;
521 }
522 offset >>= 2;
523 }
524 b43_shm_control_word(dev, routing, offset);
525 b43_write16(dev, B43_MMIO_SHM_DATA, value);
526}
527
Michael Buesche4d6b792007-09-18 15:39:42 -0400528/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800529u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400530{
Michael Buesch35f0d352008-02-13 14:31:08 +0100531 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400532
533 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
534 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100535 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
536 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400537 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
538
539 return ret;
540}
541
542/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100543void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400544{
Michael Buesch35f0d352008-02-13 14:31:08 +0100545 u16 lo, mi, hi;
546
547 lo = (value & 0x00000000FFFFULL);
548 mi = (value & 0x0000FFFF0000ULL) >> 16;
549 hi = (value & 0xFFFF00000000ULL) >> 32;
550 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
551 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
552 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400553}
554
Michael Buesch403a3a12009-06-08 21:04:57 +0200555/* Read the firmware capabilities bitmask (Opensource firmware only) */
556static u16 b43_fwcapa_read(struct b43_wldev *dev)
557{
558 B43_WARN_ON(!dev->fw.opensource);
559 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
560}
561
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100562void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400563{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100564 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400565
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200566 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400567
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100568 /* The hardware guarantees us an atomic read, if we
569 * read the low register first. */
570 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
571 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400572
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100573 *tsf = high;
574 *tsf <<= 32;
575 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400576}
577
578static void b43_time_lock(struct b43_wldev *dev)
579{
580 u32 macctl;
581
582 macctl = b43_read32(dev, B43_MMIO_MACCTL);
583 macctl |= B43_MACCTL_TBTTHOLD;
584 b43_write32(dev, B43_MMIO_MACCTL, macctl);
585 /* Commit the write */
586 b43_read32(dev, B43_MMIO_MACCTL);
587}
588
589static void b43_time_unlock(struct b43_wldev *dev)
590{
591 u32 macctl;
592
593 macctl = b43_read32(dev, B43_MMIO_MACCTL);
594 macctl &= ~B43_MACCTL_TBTTHOLD;
595 b43_write32(dev, B43_MMIO_MACCTL, macctl);
596 /* Commit the write */
597 b43_read32(dev, B43_MMIO_MACCTL);
598}
599
600static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
601{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100602 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400603
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200604 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400605
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100606 low = tsf;
607 high = (tsf >> 32);
608 /* The hardware guarantees us an atomic write, if we
609 * write the low register first. */
610 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
611 mmiowb();
612 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
613 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400614}
615
616void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
617{
618 b43_time_lock(dev);
619 b43_tsf_write_locked(dev, tsf);
620 b43_time_unlock(dev);
621}
622
623static
John Daiker99da1852009-02-24 02:16:42 -0800624void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400625{
626 static const u8 zero_addr[ETH_ALEN] = { 0 };
627 u16 data;
628
629 if (!mac)
630 mac = zero_addr;
631
632 offset |= 0x0020;
633 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
634
635 data = mac[0];
636 data |= mac[1] << 8;
637 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
638 data = mac[2];
639 data |= mac[3] << 8;
640 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
641 data = mac[4];
642 data |= mac[5] << 8;
643 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
644}
645
646static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
647{
648 const u8 *mac;
649 const u8 *bssid;
650 u8 mac_bssid[ETH_ALEN * 2];
651 int i;
652 u32 tmp;
653
654 bssid = dev->wl->bssid;
655 mac = dev->wl->mac_addr;
656
657 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
658
659 memcpy(mac_bssid, mac, ETH_ALEN);
660 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
661
662 /* Write our MAC address and BSSID to template ram */
663 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
664 tmp = (u32) (mac_bssid[i + 0]);
665 tmp |= (u32) (mac_bssid[i + 1]) << 8;
666 tmp |= (u32) (mac_bssid[i + 2]) << 16;
667 tmp |= (u32) (mac_bssid[i + 3]) << 24;
668 b43_ram_write(dev, 0x20 + i, tmp);
669 }
670}
671
Johannes Berg4150c572007-09-17 01:29:23 -0400672static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400673{
Michael Buesche4d6b792007-09-18 15:39:42 -0400674 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400675 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400676}
677
678static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
679{
680 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600681 /* This test used to exit for all but a G PHY. */
682 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400683 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600684 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
685 /* Shared memory location 0x0010 is the slot time and should be
686 * set to slot_time; however, this register is initially 0 and changing
687 * the value adversely affects the transmit rate for BCM4311
688 * devices. Until this behavior is unterstood, delete this step
689 *
690 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
691 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_short_slot_timing_enable(struct b43_wldev *dev)
695{
696 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400697}
698
699static void b43_short_slot_timing_disable(struct b43_wldev *dev)
700{
701 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400702}
703
Michael Buesche4d6b792007-09-18 15:39:42 -0400704/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200705 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400706 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200707void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400708{
709 struct b43_phy *phy = &dev->phy;
710 unsigned int i, max_loop;
711 u16 value;
712 u32 buffer[5] = {
713 0x00000000,
714 0x00D40000,
715 0x00000000,
716 0x01000000,
717 0x00000000,
718 };
719
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200720 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 max_loop = 0x1E;
722 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200723 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400724 max_loop = 0xFA;
725 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400726 }
727
728 for (i = 0; i < 5; i++)
729 b43_ram_write(dev, i * 4, buffer[i]);
730
Michael Buesche4d6b792007-09-18 15:39:42 -0400731 b43_write16(dev, 0x0568, 0x0000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200732 if (dev->dev->core_rev < 11)
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200733 b43_write16(dev, 0x07C0, 0x0000);
734 else
735 b43_write16(dev, 0x07C0, 0x0100);
736 value = (ofdm ? 0x41 : 0x40);
Michael Buesche4d6b792007-09-18 15:39:42 -0400737 b43_write16(dev, 0x050C, value);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200738 if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
739 b43_write16(dev, 0x0514, 0x1A02);
Michael Buesche4d6b792007-09-18 15:39:42 -0400740 b43_write16(dev, 0x0508, 0x0000);
741 b43_write16(dev, 0x050A, 0x0000);
742 b43_write16(dev, 0x054C, 0x0000);
743 b43_write16(dev, 0x056A, 0x0014);
744 b43_write16(dev, 0x0568, 0x0826);
745 b43_write16(dev, 0x0500, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200746 if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
747 //SPEC TODO
748 }
749
750 switch (phy->type) {
751 case B43_PHYTYPE_N:
752 b43_write16(dev, 0x0502, 0x00D0);
753 break;
754 case B43_PHYTYPE_LP:
755 b43_write16(dev, 0x0502, 0x0050);
756 break;
757 default:
758 b43_write16(dev, 0x0502, 0x0030);
759 }
Michael Buesche4d6b792007-09-18 15:39:42 -0400760
761 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
762 b43_radio_write16(dev, 0x0051, 0x0017);
763 for (i = 0x00; i < max_loop; i++) {
764 value = b43_read16(dev, 0x050E);
765 if (value & 0x0080)
766 break;
767 udelay(10);
768 }
769 for (i = 0x00; i < 0x0A; i++) {
770 value = b43_read16(dev, 0x050E);
771 if (value & 0x0400)
772 break;
773 udelay(10);
774 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500775 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400776 value = b43_read16(dev, 0x0690);
777 if (!(value & 0x0100))
778 break;
779 udelay(10);
780 }
781 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
782 b43_radio_write16(dev, 0x0051, 0x0037);
783}
784
785static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800786 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400787{
788 unsigned int i;
789 u32 offset;
790 u16 value;
791 u16 kidx;
792
793 /* Key index/algo block */
794 kidx = b43_kidx_to_fw(dev, index);
795 value = ((kidx << 4) | algorithm);
796 b43_shm_write16(dev, B43_SHM_SHARED,
797 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
798
799 /* Write the key to the Key Table Pointer offset */
800 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
801 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
802 value = key[i];
803 value |= (u16) (key[i + 1]) << 8;
804 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
805 }
806}
807
John Daiker99da1852009-02-24 02:16:42 -0800808static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400809{
810 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200811 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400812
813 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200814 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400815
Michael Buesch66d2d082009-08-06 10:36:50 +0200816 B43_WARN_ON(index < pairwise_keys_start);
817 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400818 * Physical mac 0 is mapped to physical key 4 or 8, depending
819 * on the firmware version.
820 * So we must adjust the index here.
821 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200822 index -= pairwise_keys_start;
823 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400824
825 if (addr) {
826 addrtmp[0] = addr[0];
827 addrtmp[0] |= ((u32) (addr[1]) << 8);
828 addrtmp[0] |= ((u32) (addr[2]) << 16);
829 addrtmp[0] |= ((u32) (addr[3]) << 24);
830 addrtmp[1] = addr[4];
831 addrtmp[1] |= ((u32) (addr[5]) << 8);
832 }
833
Michael Buesch66d2d082009-08-06 10:36:50 +0200834 /* Receive match transmitter address (RCMTA) mechanism */
835 b43_shm_write32(dev, B43_SHM_RCMTA,
836 (index * 2) + 0, addrtmp[0]);
837 b43_shm_write16(dev, B43_SHM_RCMTA,
838 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400839}
840
gregor kowski035d0242009-08-19 22:35:45 +0200841/* The ucode will use phase1 key with TEK key to decrypt rx packets.
842 * When a packet is received, the iv32 is checked.
843 * - if it doesn't the packet is returned without modification (and software
844 * decryption can be done). That's what happen when iv16 wrap.
845 * - if it does, the rc4 key is computed, and decryption is tried.
846 * Either it will success and B43_RX_MAC_DEC is returned,
847 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
848 * and the packet is not usable (it got modified by the ucode).
849 * So in order to never have B43_RX_MAC_DECERR, we should provide
850 * a iv32 and phase1key that match. Because we drop packets in case of
851 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
852 * packets will be lost without higher layer knowing (ie no resync possible
853 * until next wrap).
854 *
855 * NOTE : this should support 50 key like RCMTA because
856 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
857 */
858static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
859 u16 *phase1key)
860{
861 unsigned int i;
862 u32 offset;
863 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
864
865 if (!modparam_hwtkip)
866 return;
867
868 if (b43_new_kidx_api(dev))
869 pairwise_keys_start = B43_NR_GROUP_KEYS;
870
871 B43_WARN_ON(index < pairwise_keys_start);
872 /* We have four default TX keys and possibly four default RX keys.
873 * Physical mac 0 is mapped to physical key 4 or 8, depending
874 * on the firmware version.
875 * So we must adjust the index here.
876 */
877 index -= pairwise_keys_start;
878 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
879
880 if (b43_debug(dev, B43_DBG_KEYS)) {
881 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
882 index, iv32);
883 }
884 /* Write the key to the RX tkip shared mem */
885 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
886 for (i = 0; i < 10; i += 2) {
887 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
888 phase1key ? phase1key[i / 2] : 0);
889 }
890 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
891 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
892}
893
894static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100895 struct ieee80211_vif *vif,
896 struct ieee80211_key_conf *keyconf,
897 struct ieee80211_sta *sta,
898 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200899{
900 struct b43_wl *wl = hw_to_b43_wl(hw);
901 struct b43_wldev *dev;
902 int index = keyconf->hw_key_idx;
903
904 if (B43_WARN_ON(!modparam_hwtkip))
905 return;
906
Michael Buesch96869a32010-01-24 13:13:32 +0100907 /* This is only called from the RX path through mac80211, where
908 * our mutex is already locked. */
909 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200910 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100911 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200912
913 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
914
915 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100916 /* only pairwise TKIP keys are supported right now */
917 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100918 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100919 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200920}
921
Michael Buesche4d6b792007-09-18 15:39:42 -0400922static void do_key_write(struct b43_wldev *dev,
923 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800924 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400925{
926 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200927 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400928
929 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200930 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400931
Michael Buesch66d2d082009-08-06 10:36:50 +0200932 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400933 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
934
Michael Buesch66d2d082009-08-06 10:36:50 +0200935 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400936 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200937 if (algorithm == B43_SEC_ALGO_TKIP) {
938 /*
939 * We should provide an initial iv32, phase1key pair.
940 * We could start with iv32=0 and compute the corresponding
941 * phase1key, but this means calling ieee80211_get_tkip_key
942 * with a fake skb (or export other tkip function).
943 * Because we are lazy we hope iv32 won't start with
944 * 0xffffffff and let's b43_op_update_tkip_key provide a
945 * correct pair.
946 */
947 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
948 } else if (index >= pairwise_keys_start) /* clear it */
949 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400950 if (key)
951 memcpy(buf, key, key_len);
952 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200953 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400954 keymac_write(dev, index, mac_addr);
955
956 dev->key[index].algorithm = algorithm;
957}
958
959static int b43_key_write(struct b43_wldev *dev,
960 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800961 const u8 *key, size_t key_len,
962 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400963 struct ieee80211_key_conf *keyconf)
964{
965 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200966 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400967
gregor kowski035d0242009-08-19 22:35:45 +0200968 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
969 * - Temporal Encryption Key (128 bits)
970 * - Temporal Authenticator Tx MIC Key (64 bits)
971 * - Temporal Authenticator Rx MIC Key (64 bits)
972 *
973 * Hardware only store TEK
974 */
975 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
976 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400977 if (key_len > B43_SEC_KEYSIZE)
978 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200979 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400980 /* Check that we don't already have this key. */
981 B43_WARN_ON(dev->key[i].keyconf == keyconf);
982 }
983 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100984 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400985 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200986 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
989 for (i = pairwise_keys_start;
990 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
991 i++) {
992 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400993 if (!dev->key[i].keyconf) {
994 /* found empty */
995 index = i;
996 break;
997 }
998 }
999 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001000 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001001 return -ENOSPC;
1002 }
1003 } else
1004 B43_WARN_ON(index > 3);
1005
1006 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1007 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1008 /* Default RX key */
1009 B43_WARN_ON(mac_addr);
1010 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1011 }
1012 keyconf->hw_key_idx = index;
1013 dev->key[index].keyconf = keyconf;
1014
1015 return 0;
1016}
1017
1018static int b43_key_clear(struct b43_wldev *dev, int index)
1019{
Michael Buesch66d2d082009-08-06 10:36:50 +02001020 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001021 return -EINVAL;
1022 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1023 NULL, B43_SEC_KEYSIZE, NULL);
1024 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1025 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1026 NULL, B43_SEC_KEYSIZE, NULL);
1027 }
1028 dev->key[index].keyconf = NULL;
1029
1030 return 0;
1031}
1032
1033static void b43_clear_keys(struct b43_wldev *dev)
1034{
Michael Buesch66d2d082009-08-06 10:36:50 +02001035 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001036
Michael Buesch66d2d082009-08-06 10:36:50 +02001037 if (b43_new_kidx_api(dev))
1038 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1039 else
1040 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1041 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001042 b43_key_clear(dev, i);
1043}
1044
Michael Buesch9cf7f242008-12-19 20:24:30 +01001045static void b43_dump_keymemory(struct b43_wldev *dev)
1046{
Michael Buesch66d2d082009-08-06 10:36:50 +02001047 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001048 u8 mac[ETH_ALEN];
1049 u16 algo;
1050 u32 rcmta0;
1051 u16 rcmta1;
1052 u64 hf;
1053 struct b43_key *key;
1054
1055 if (!b43_debug(dev, B43_DBG_KEYS))
1056 return;
1057
1058 hf = b43_hf_read(dev);
1059 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1060 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001061 if (b43_new_kidx_api(dev)) {
1062 pairwise_keys_start = B43_NR_GROUP_KEYS;
1063 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1064 } else {
1065 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1066 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1067 }
1068 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001069 key = &(dev->key[index]);
1070 printk(KERN_DEBUG "Key slot %02u: %s",
1071 index, (key->keyconf == NULL) ? " " : "*");
1072 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1073 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1074 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1075 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1076 }
1077
1078 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1079 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1080 printk(" Algo: %04X/%02X", algo, key->algorithm);
1081
Michael Buesch66d2d082009-08-06 10:36:50 +02001082 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001083 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1084 printk(" TKIP: ");
1085 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1086 for (i = 0; i < 14; i += 2) {
1087 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1088 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1089 }
1090 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001091 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001092 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001093 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001094 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1096 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001097 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001098 } else
1099 printk(" DEFAULT KEY");
1100 printk("\n");
1101 }
1102}
1103
Michael Buesche4d6b792007-09-18 15:39:42 -04001104void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1105{
1106 u32 macctl;
1107 u16 ucstat;
1108 bool hwps;
1109 bool awake;
1110 int i;
1111
1112 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1113 (ps_flags & B43_PS_DISABLED));
1114 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1115
1116 if (ps_flags & B43_PS_ENABLED) {
1117 hwps = 1;
1118 } else if (ps_flags & B43_PS_DISABLED) {
1119 hwps = 0;
1120 } else {
1121 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1122 // and thus is not an AP and we are associated, set bit 25
1123 }
1124 if (ps_flags & B43_PS_AWAKE) {
1125 awake = 1;
1126 } else if (ps_flags & B43_PS_ASLEEP) {
1127 awake = 0;
1128 } else {
1129 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1130 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1131 // successful, set bit26
1132 }
1133
1134/* FIXME: For now we force awake-on and hwps-off */
1135 hwps = 0;
1136 awake = 1;
1137
1138 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1139 if (hwps)
1140 macctl |= B43_MACCTL_HWPS;
1141 else
1142 macctl &= ~B43_MACCTL_HWPS;
1143 if (awake)
1144 macctl |= B43_MACCTL_AWAKE;
1145 else
1146 macctl &= ~B43_MACCTL_AWAKE;
1147 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1148 /* Commit write */
1149 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001150 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001151 /* Wait for the microcode to wake up. */
1152 for (i = 0; i < 100; i++) {
1153 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1154 B43_SHM_SH_UCODESTAT);
1155 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1156 break;
1157 udelay(10);
1158 }
1159 }
1160}
1161
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001162#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001163static void b43_bcma_phy_reset(struct b43_wldev *dev)
1164{
1165 u32 flags;
1166
1167 /* Put PHY into reset */
1168 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1169 flags |= B43_BCMA_IOCTL_PHY_RESET;
1170 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1171 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1172 udelay(2);
1173
1174 /* Take PHY out of reset */
1175 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1176 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1177 flags |= BCMA_IOCTL_FGC;
1178 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1179 udelay(1);
1180
1181 /* Do not force clock anymore */
1182 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1183 flags &= ~BCMA_IOCTL_FGC;
1184 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1185 udelay(1);
1186}
1187
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001188static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1189{
Rafał Miłecki49173592011-07-17 01:06:06 +02001190 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1191 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1192 b43_bcma_phy_reset(dev);
1193 bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001194}
1195#endif
1196
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001197static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001198{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001199 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001200 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001201 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001202
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001203 if (gmode)
1204 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001205 flags |= B43_TMSLOW_PHYCLKEN;
1206 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001207 if (dev->phy.type == B43_PHYTYPE_N)
1208 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001209 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001210 msleep(2); /* Wait for the PLL to turn on. */
1211
1212 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001213 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001214 tmslow |= SSB_TMSLOW_FGC;
1215 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001216 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1217 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001218 msleep(1);
1219 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001220 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1221 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001222 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001223}
1224
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001225void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001226{
1227 u32 macctl;
1228
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001229 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001230#ifdef CONFIG_B43_BCMA
1231 case B43_BUS_BCMA:
1232 b43_bcma_wireless_core_reset(dev, gmode);
1233 break;
1234#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001235#ifdef CONFIG_B43_SSB
1236 case B43_BUS_SSB:
1237 b43_ssb_wireless_core_reset(dev, gmode);
1238 break;
1239#endif
1240 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001241
Michael Bueschfb111372008-09-02 13:00:34 +02001242 /* Turn Analog ON, but only if we already know the PHY-type.
1243 * This protects against very early setup where we don't know the
1244 * PHY-type, yet. wireless_core_reset will be called once again later,
1245 * when we know the PHY-type. */
1246 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001247 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001248
1249 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1250 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001251 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001252 macctl |= B43_MACCTL_GMODE;
1253 macctl |= B43_MACCTL_IHR_ENABLED;
1254 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1255}
1256
1257static void handle_irq_transmit_status(struct b43_wldev *dev)
1258{
1259 u32 v0, v1;
1260 u16 tmp;
1261 struct b43_txstatus stat;
1262
1263 while (1) {
1264 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1265 if (!(v0 & 0x00000001))
1266 break;
1267 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1268
1269 stat.cookie = (v0 >> 16);
1270 stat.seq = (v1 & 0x0000FFFF);
1271 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1272 tmp = (v0 & 0x0000FFFF);
1273 stat.frame_count = ((tmp & 0xF000) >> 12);
1274 stat.rts_count = ((tmp & 0x0F00) >> 8);
1275 stat.supp_reason = ((tmp & 0x001C) >> 2);
1276 stat.pm_indicated = !!(tmp & 0x0080);
1277 stat.intermediate = !!(tmp & 0x0040);
1278 stat.for_ampdu = !!(tmp & 0x0020);
1279 stat.acked = !!(tmp & 0x0002);
1280
1281 b43_handle_txstatus(dev, &stat);
1282 }
1283}
1284
1285static void drain_txstatus_queue(struct b43_wldev *dev)
1286{
1287 u32 dummy;
1288
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001289 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001290 return;
1291 /* Read all entries from the microcode TXstatus FIFO
1292 * and throw them away.
1293 */
1294 while (1) {
1295 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1296 if (!(dummy & 0x00000001))
1297 break;
1298 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1299 }
1300}
1301
1302static u32 b43_jssi_read(struct b43_wldev *dev)
1303{
1304 u32 val = 0;
1305
1306 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1307 val <<= 16;
1308 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1309
1310 return val;
1311}
1312
1313static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1314{
1315 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1316 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1317}
1318
1319static void b43_generate_noise_sample(struct b43_wldev *dev)
1320{
1321 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001322 b43_write32(dev, B43_MMIO_MACCMD,
1323 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001324}
1325
1326static void b43_calculate_link_quality(struct b43_wldev *dev)
1327{
1328 /* Top half of Link Quality calculation. */
1329
Michael Bueschef1a6282008-08-27 18:53:02 +02001330 if (dev->phy.type != B43_PHYTYPE_G)
1331 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001332 if (dev->noisecalc.calculation_running)
1333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001334 dev->noisecalc.calculation_running = 1;
1335 dev->noisecalc.nr_samples = 0;
1336
1337 b43_generate_noise_sample(dev);
1338}
1339
1340static void handle_irq_noise(struct b43_wldev *dev)
1341{
Michael Bueschef1a6282008-08-27 18:53:02 +02001342 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001343 u16 tmp;
1344 u8 noise[4];
1345 u8 i, j;
1346 s32 average;
1347
1348 /* Bottom half of Link Quality calculation. */
1349
Michael Bueschef1a6282008-08-27 18:53:02 +02001350 if (dev->phy.type != B43_PHYTYPE_G)
1351 return;
1352
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001353 /* Possible race condition: It might be possible that the user
1354 * changed to a different channel in the meantime since we
1355 * started the calculation. We ignore that fact, since it's
1356 * not really that much of a problem. The background noise is
1357 * an estimation only anyway. Slightly wrong results will get damped
1358 * by the averaging of the 8 sample rounds. Additionally the
1359 * value is shortlived. So it will be replaced by the next noise
1360 * calculation round soon. */
1361
Michael Buesche4d6b792007-09-18 15:39:42 -04001362 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001363 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001364 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1365 noise[2] == 0x7F || noise[3] == 0x7F)
1366 goto generate_new;
1367
1368 /* Get the noise samples. */
1369 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1370 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001371 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1372 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1373 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1374 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001375 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1376 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1377 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1378 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1379 dev->noisecalc.nr_samples++;
1380 if (dev->noisecalc.nr_samples == 8) {
1381 /* Calculate the Link Quality by the noise samples. */
1382 average = 0;
1383 for (i = 0; i < 8; i++) {
1384 for (j = 0; j < 4; j++)
1385 average += dev->noisecalc.samples[i][j];
1386 }
1387 average /= (8 * 4);
1388 average *= 125;
1389 average += 64;
1390 average /= 128;
1391 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1392 tmp = (tmp / 128) & 0x1F;
1393 if (tmp >= 8)
1394 average += 2;
1395 else
1396 average -= 25;
1397 if (tmp == 8)
1398 average -= 72;
1399 else
1400 average -= 48;
1401
1402 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001403 dev->noisecalc.calculation_running = 0;
1404 return;
1405 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001406generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001407 b43_generate_noise_sample(dev);
1408}
1409
1410static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1411{
Johannes Berg05c914f2008-09-11 00:01:58 +02001412 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001413 ///TODO: PS TBTT
1414 } else {
1415 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1416 b43_power_saving_ctl_bits(dev, 0);
1417 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001418 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001419 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001420}
1421
1422static void handle_irq_atim_end(struct b43_wldev *dev)
1423{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001424 if (dev->dfq_valid) {
1425 b43_write32(dev, B43_MMIO_MACCMD,
1426 b43_read32(dev, B43_MMIO_MACCMD)
1427 | B43_MACCMD_DFQ_VALID);
1428 dev->dfq_valid = 0;
1429 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001430}
1431
1432static void handle_irq_pmq(struct b43_wldev *dev)
1433{
1434 u32 tmp;
1435
1436 //TODO: AP mode.
1437
1438 while (1) {
1439 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1440 if (!(tmp & 0x00000008))
1441 break;
1442 }
1443 /* 16bit write is odd, but correct. */
1444 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1445}
1446
1447static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001448 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001449 u16 ram_offset,
1450 u16 shm_size_offset, u8 rate)
1451{
1452 u32 i, tmp;
1453 struct b43_plcp_hdr4 plcp;
1454
1455 plcp.data = 0;
1456 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1457 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1458 ram_offset += sizeof(u32);
1459 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1460 * So leave the first two bytes of the next write blank.
1461 */
1462 tmp = (u32) (data[0]) << 16;
1463 tmp |= (u32) (data[1]) << 24;
1464 b43_ram_write(dev, ram_offset, tmp);
1465 ram_offset += sizeof(u32);
1466 for (i = 2; i < size; i += sizeof(u32)) {
1467 tmp = (u32) (data[i + 0]);
1468 if (i + 1 < size)
1469 tmp |= (u32) (data[i + 1]) << 8;
1470 if (i + 2 < size)
1471 tmp |= (u32) (data[i + 2]) << 16;
1472 if (i + 3 < size)
1473 tmp |= (u32) (data[i + 3]) << 24;
1474 b43_ram_write(dev, ram_offset + i - 2, tmp);
1475 }
1476 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1477 size + sizeof(struct b43_plcp_hdr6));
1478}
1479
Michael Buesch5042c502008-04-05 15:05:00 +02001480/* Check if the use of the antenna that ieee80211 told us to
1481 * use is possible. This will fall back to DEFAULT.
1482 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1483u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1484 u8 antenna_nr)
1485{
1486 u8 antenna_mask;
1487
1488 if (antenna_nr == 0) {
1489 /* Zero means "use default antenna". That's always OK. */
1490 return 0;
1491 }
1492
1493 /* Get the mask of available antennas. */
1494 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001495 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001496 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001497 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001498
1499 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1500 /* This antenna is not available. Fall back to default. */
1501 return 0;
1502 }
1503
1504 return antenna_nr;
1505}
1506
Michael Buesch5042c502008-04-05 15:05:00 +02001507/* Convert a b43 antenna number value to the PHY TX control value. */
1508static u16 b43_antenna_to_phyctl(int antenna)
1509{
1510 switch (antenna) {
1511 case B43_ANTENNA0:
1512 return B43_TXH_PHY_ANT0;
1513 case B43_ANTENNA1:
1514 return B43_TXH_PHY_ANT1;
1515 case B43_ANTENNA2:
1516 return B43_TXH_PHY_ANT2;
1517 case B43_ANTENNA3:
1518 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001519 case B43_ANTENNA_AUTO0:
1520 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001521 return B43_TXH_PHY_ANT01AUTO;
1522 }
1523 B43_WARN_ON(1);
1524 return 0;
1525}
1526
Michael Buesche4d6b792007-09-18 15:39:42 -04001527static void b43_write_beacon_template(struct b43_wldev *dev,
1528 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001529 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001530{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001531 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001532 const struct ieee80211_mgmt *bcn;
1533 const u8 *ie;
1534 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001535 unsigned int rate;
1536 u16 ctl;
1537 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001538 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001539
Michael Buesche66fee62007-12-26 17:47:10 +01001540 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1541 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001542 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001543 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001544
1545 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001546 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001547
Michael Buesch5042c502008-04-05 15:05:00 +02001548 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001549 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001550 antenna = b43_antenna_to_phyctl(antenna);
1551 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1552 /* We can't send beacons with short preamble. Would get PHY errors. */
1553 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1554 ctl &= ~B43_TXH_PHY_ANT;
1555 ctl &= ~B43_TXH_PHY_ENC;
1556 ctl |= antenna;
1557 if (b43_is_cck_rate(rate))
1558 ctl |= B43_TXH_PHY_ENC_CCK;
1559 else
1560 ctl |= B43_TXH_PHY_ENC_OFDM;
1561 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1562
Michael Buesche66fee62007-12-26 17:47:10 +01001563 /* Find the position of the TIM and the DTIM_period value
1564 * and write them to SHM. */
1565 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001566 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1567 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001568 uint8_t ie_id, ie_len;
1569
1570 ie_id = ie[i];
1571 ie_len = ie[i + 1];
1572 if (ie_id == 5) {
1573 u16 tim_position;
1574 u16 dtim_period;
1575 /* This is the TIM Information Element */
1576
1577 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001578 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001579 break;
1580 /* A valid TIM is at least 4 bytes long. */
1581 if (ie_len < 4)
1582 break;
1583 tim_found = 1;
1584
1585 tim_position = sizeof(struct b43_plcp_hdr6);
1586 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1587 tim_position += i;
1588
1589 dtim_period = ie[i + 3];
1590
1591 b43_shm_write16(dev, B43_SHM_SHARED,
1592 B43_SHM_SH_TIMBPOS, tim_position);
1593 b43_shm_write16(dev, B43_SHM_SHARED,
1594 B43_SHM_SH_DTIMPER, dtim_period);
1595 break;
1596 }
1597 i += ie_len + 2;
1598 }
1599 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001600 /*
1601 * If ucode wants to modify TIM do it behind the beacon, this
1602 * will happen, for example, when doing mesh networking.
1603 */
1604 b43_shm_write16(dev, B43_SHM_SHARED,
1605 B43_SHM_SH_TIMBPOS,
1606 len + sizeof(struct b43_plcp_hdr6));
1607 b43_shm_write16(dev, B43_SHM_SHARED,
1608 B43_SHM_SH_DTIMPER, 0);
1609 }
1610 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001611}
1612
Michael Buesch6b4bec012008-05-20 12:16:28 +02001613static void b43_upload_beacon0(struct b43_wldev *dev)
1614{
1615 struct b43_wl *wl = dev->wl;
1616
1617 if (wl->beacon0_uploaded)
1618 return;
1619 b43_write_beacon_template(dev, 0x68, 0x18);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001620 wl->beacon0_uploaded = 1;
1621}
1622
1623static void b43_upload_beacon1(struct b43_wldev *dev)
1624{
1625 struct b43_wl *wl = dev->wl;
1626
1627 if (wl->beacon1_uploaded)
1628 return;
1629 b43_write_beacon_template(dev, 0x468, 0x1A);
1630 wl->beacon1_uploaded = 1;
1631}
1632
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001633static void handle_irq_beacon(struct b43_wldev *dev)
1634{
1635 struct b43_wl *wl = dev->wl;
1636 u32 cmd, beacon0_valid, beacon1_valid;
1637
Johannes Berg05c914f2008-09-11 00:01:58 +02001638 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1639 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001640 return;
1641
1642 /* This is the bottom half of the asynchronous beacon update. */
1643
1644 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001645 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001646
1647 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1648 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1649 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1650
1651 /* Schedule interrupt manually, if busy. */
1652 if (beacon0_valid && beacon1_valid) {
1653 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001654 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001655 return;
1656 }
1657
Michael Buesch6b4bec012008-05-20 12:16:28 +02001658 if (unlikely(wl->beacon_templates_virgin)) {
1659 /* We never uploaded a beacon before.
1660 * Upload both templates now, but only mark one valid. */
1661 wl->beacon_templates_virgin = 0;
1662 b43_upload_beacon0(dev);
1663 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001664 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1665 cmd |= B43_MACCMD_BEACON0_VALID;
1666 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001667 } else {
1668 if (!beacon0_valid) {
1669 b43_upload_beacon0(dev);
1670 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1671 cmd |= B43_MACCMD_BEACON0_VALID;
1672 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1673 } else if (!beacon1_valid) {
1674 b43_upload_beacon1(dev);
1675 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1676 cmd |= B43_MACCMD_BEACON1_VALID;
1677 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001678 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001679 }
1680}
1681
Michael Buesch36dbd952009-09-04 22:51:29 +02001682static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1683{
1684 u32 old_irq_mask = dev->irq_mask;
1685
1686 /* update beacon right away or defer to irq */
1687 handle_irq_beacon(dev);
1688 if (old_irq_mask != dev->irq_mask) {
1689 /* The handler updated the IRQ mask. */
1690 B43_WARN_ON(!dev->irq_mask);
1691 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1692 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1693 } else {
1694 /* Device interrupts are currently disabled. That means
1695 * we just ran the hardirq handler and scheduled the
1696 * IRQ thread. The thread will write the IRQ mask when
1697 * it finished, so there's nothing to do here. Writing
1698 * the mask _here_ would incorrectly re-enable IRQs. */
1699 }
1700 }
1701}
1702
Michael Buescha82d9922008-04-04 21:40:06 +02001703static void b43_beacon_update_trigger_work(struct work_struct *work)
1704{
1705 struct b43_wl *wl = container_of(work, struct b43_wl,
1706 beacon_update_trigger);
1707 struct b43_wldev *dev;
1708
1709 mutex_lock(&wl->mutex);
1710 dev = wl->current_dev;
1711 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001712 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001713 /* wl->mutex is enough. */
1714 b43_do_beacon_update_trigger_work(dev);
1715 mmiowb();
1716 } else {
1717 spin_lock_irq(&wl->hardirq_lock);
1718 b43_do_beacon_update_trigger_work(dev);
1719 mmiowb();
1720 spin_unlock_irq(&wl->hardirq_lock);
1721 }
Michael Buescha82d9922008-04-04 21:40:06 +02001722 }
1723 mutex_unlock(&wl->mutex);
1724}
1725
Michael Bueschd4df6f12007-12-26 18:04:14 +01001726/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001727 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001728static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001729{
Johannes Berg9d139c82008-07-09 14:40:37 +02001730 struct sk_buff *beacon;
1731
Michael Buesche66fee62007-12-26 17:47:10 +01001732 /* This is the top half of the ansynchronous beacon update.
1733 * The bottom half is the beacon IRQ.
1734 * Beacon update must be asynchronous to avoid sending an
1735 * invalid beacon. This can happen for example, if the firmware
1736 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001737
Johannes Berg9d139c82008-07-09 14:40:37 +02001738 /* We could modify the existing beacon and set the aid bit in
1739 * the TIM field, but that would probably require resizing and
1740 * moving of data within the beacon template.
1741 * Simply request a new beacon and let mac80211 do the hard work. */
1742 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1743 if (unlikely(!beacon))
1744 return;
1745
Michael Buesche66fee62007-12-26 17:47:10 +01001746 if (wl->current_beacon)
1747 dev_kfree_skb_any(wl->current_beacon);
1748 wl->current_beacon = beacon;
1749 wl->beacon0_uploaded = 0;
1750 wl->beacon1_uploaded = 0;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001751 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001752}
1753
Michael Buesche4d6b792007-09-18 15:39:42 -04001754static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1755{
1756 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001757 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001758 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1759 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001760 } else {
1761 b43_write16(dev, 0x606, (beacon_int >> 6));
1762 b43_write16(dev, 0x610, beacon_int);
1763 }
1764 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001765 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001766}
1767
Michael Bueschafa83e22008-05-19 23:51:37 +02001768static void b43_handle_firmware_panic(struct b43_wldev *dev)
1769{
1770 u16 reason;
1771
1772 /* Read the register that contains the reason code for the panic. */
1773 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1774 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1775
1776 switch (reason) {
1777 default:
1778 b43dbg(dev->wl, "The panic reason is unknown.\n");
1779 /* fallthrough */
1780 case B43_FWPANIC_DIE:
1781 /* Do not restart the controller or firmware.
1782 * The device is nonfunctional from now on.
1783 * Restarting would result in this panic to trigger again,
1784 * so we avoid that recursion. */
1785 break;
1786 case B43_FWPANIC_RESTART:
1787 b43_controller_restart(dev, "Microcode panic");
1788 break;
1789 }
1790}
1791
Michael Buesche4d6b792007-09-18 15:39:42 -04001792static void handle_irq_ucode_debug(struct b43_wldev *dev)
1793{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001794 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001795 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001796 __le16 *buf;
1797
1798 /* The proprietary firmware doesn't have this IRQ. */
1799 if (!dev->fw.opensource)
1800 return;
1801
Michael Bueschafa83e22008-05-19 23:51:37 +02001802 /* Read the register that contains the reason code for this IRQ. */
1803 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1804
Michael Buesche48b0ee2008-05-17 22:44:35 +02001805 switch (reason) {
1806 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001807 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001808 break;
1809 case B43_DEBUGIRQ_DUMP_SHM:
1810 if (!B43_DEBUG)
1811 break; /* Only with driver debugging enabled. */
1812 buf = kmalloc(4096, GFP_ATOMIC);
1813 if (!buf) {
1814 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1815 goto out;
1816 }
1817 for (i = 0; i < 4096; i += 2) {
1818 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1819 buf[i / 2] = cpu_to_le16(tmp);
1820 }
1821 b43info(dev->wl, "Shared memory dump:\n");
1822 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1823 16, 2, buf, 4096, 1);
1824 kfree(buf);
1825 break;
1826 case B43_DEBUGIRQ_DUMP_REGS:
1827 if (!B43_DEBUG)
1828 break; /* Only with driver debugging enabled. */
1829 b43info(dev->wl, "Microcode register dump:\n");
1830 for (i = 0, cnt = 0; i < 64; i++) {
1831 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1832 if (cnt == 0)
1833 printk(KERN_INFO);
1834 printk("r%02u: 0x%04X ", i, tmp);
1835 cnt++;
1836 if (cnt == 6) {
1837 printk("\n");
1838 cnt = 0;
1839 }
1840 }
1841 printk("\n");
1842 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001843 case B43_DEBUGIRQ_MARKER:
1844 if (!B43_DEBUG)
1845 break; /* Only with driver debugging enabled. */
1846 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1847 B43_MARKER_ID_REG);
1848 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1849 B43_MARKER_LINE_REG);
1850 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1851 "at line number %u\n",
1852 marker_id, marker_line);
1853 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001854 default:
1855 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1856 reason);
1857 }
1858out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001859 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1860 b43_shm_write16(dev, B43_SHM_SCRATCH,
1861 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001862}
1863
Michael Buesch36dbd952009-09-04 22:51:29 +02001864static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001865{
1866 u32 reason;
1867 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1868 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001869 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001870
Michael Buesch36dbd952009-09-04 22:51:29 +02001871 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1872 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001873
1874 reason = dev->irq_reason;
1875 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1876 dma_reason[i] = dev->dma_reason[i];
1877 merged_dma_reason |= dma_reason[i];
1878 }
1879
1880 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1881 b43err(dev->wl, "MAC transmission error\n");
1882
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001883 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001884 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001885 rmb();
1886 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1887 atomic_set(&dev->phy.txerr_cnt,
1888 B43_PHY_TX_BADNESS_LIMIT);
1889 b43err(dev->wl, "Too many PHY TX errors, "
1890 "restarting the controller\n");
1891 b43_controller_restart(dev, "PHY TX errors");
1892 }
1893 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001894
1895 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1896 B43_DMAIRQ_NONFATALMASK))) {
1897 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1898 b43err(dev->wl, "Fatal DMA error: "
1899 "0x%08X, 0x%08X, 0x%08X, "
1900 "0x%08X, 0x%08X, 0x%08X\n",
1901 dma_reason[0], dma_reason[1],
1902 dma_reason[2], dma_reason[3],
1903 dma_reason[4], dma_reason[5]);
Larry Finger214ac9a2009-12-09 13:25:56 -06001904 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001905 "on your system. It will now be switched to PIO.\n");
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001906 /* Fall back to PIO transfers if we get fatal DMA errors! */
1907 dev->use_pio = 1;
1908 b43_controller_restart(dev, "DMA error");
Michael Buesche4d6b792007-09-18 15:39:42 -04001909 return;
1910 }
1911 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1912 b43err(dev->wl, "DMA error: "
1913 "0x%08X, 0x%08X, 0x%08X, "
1914 "0x%08X, 0x%08X, 0x%08X\n",
1915 dma_reason[0], dma_reason[1],
1916 dma_reason[2], dma_reason[3],
1917 dma_reason[4], dma_reason[5]);
1918 }
1919 }
1920
1921 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1922 handle_irq_ucode_debug(dev);
1923 if (reason & B43_IRQ_TBTT_INDI)
1924 handle_irq_tbtt_indication(dev);
1925 if (reason & B43_IRQ_ATIM_END)
1926 handle_irq_atim_end(dev);
1927 if (reason & B43_IRQ_BEACON)
1928 handle_irq_beacon(dev);
1929 if (reason & B43_IRQ_PMQ)
1930 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001931 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1932 ;/* TODO */
1933 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001934 handle_irq_noise(dev);
1935
1936 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001937 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1938 if (b43_using_pio_transfers(dev))
1939 b43_pio_rx(dev->pio.rx_queue);
1940 else
1941 b43_dma_rx(dev->dma.rx_ring);
1942 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001943 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1944 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001945 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001946 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1947 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1948
Michael Buesch21954c32007-09-27 15:31:40 +02001949 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001950 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001951
Michael Buesch36dbd952009-09-04 22:51:29 +02001952 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001953 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001954
1955#if B43_DEBUG
1956 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1957 dev->irq_count++;
1958 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1959 if (reason & (1 << i))
1960 dev->irq_bit_count[i]++;
1961 }
1962 }
1963#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001964}
1965
Michael Buesch36dbd952009-09-04 22:51:29 +02001966/* Interrupt thread handler. Handles device interrupts in thread context. */
1967static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001968{
Michael Buesche4d6b792007-09-18 15:39:42 -04001969 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001970
1971 mutex_lock(&dev->wl->mutex);
1972 b43_do_interrupt_thread(dev);
1973 mmiowb();
1974 mutex_unlock(&dev->wl->mutex);
1975
1976 return IRQ_HANDLED;
1977}
1978
1979static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1980{
Michael Buesche4d6b792007-09-18 15:39:42 -04001981 u32 reason;
1982
Michael Buesch36dbd952009-09-04 22:51:29 +02001983 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1984 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001985
Michael Buesche4d6b792007-09-18 15:39:42 -04001986 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1987 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001988 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001989 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001990 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001991 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001992
1993 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1994 & 0x0001DC00;
1995 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1996 & 0x0000DC00;
1997 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1998 & 0x0000DC00;
1999 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2000 & 0x0001DC00;
2001 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2002 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002003/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002004 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2005 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002006*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002007
Michael Buesch36dbd952009-09-04 22:51:29 +02002008 /* ACK the interrupt. */
2009 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2010 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2011 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2012 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2013 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2014 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2015/* Unused ring
2016 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2017*/
2018
2019 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002020 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002021 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002022 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002023
2024 return IRQ_WAKE_THREAD;
2025}
2026
2027/* Interrupt handler top-half. This runs with interrupts disabled. */
2028static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2029{
2030 struct b43_wldev *dev = dev_id;
2031 irqreturn_t ret;
2032
2033 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2034 return IRQ_NONE;
2035
2036 spin_lock(&dev->wl->hardirq_lock);
2037 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002038 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002039 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002040
2041 return ret;
2042}
2043
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002044/* SDIO interrupt handler. This runs in process context. */
2045static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2046{
2047 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002048 irqreturn_t ret;
2049
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002050 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002051
2052 ret = b43_do_interrupt(dev);
2053 if (ret == IRQ_WAKE_THREAD)
2054 b43_do_interrupt_thread(dev);
2055
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002056 mutex_unlock(&wl->mutex);
2057}
2058
Michael Buesch1a9f5092009-01-23 21:21:51 +01002059void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002060{
2061 release_firmware(fw->data);
2062 fw->data = NULL;
2063 fw->filename = NULL;
2064}
2065
Michael Buesche4d6b792007-09-18 15:39:42 -04002066static void b43_release_firmware(struct b43_wldev *dev)
2067{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002068 b43_do_release_fw(&dev->fw.ucode);
2069 b43_do_release_fw(&dev->fw.pcm);
2070 b43_do_release_fw(&dev->fw.initvals);
2071 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002072}
2073
Michael Buescheb189d8b2008-01-28 14:47:41 -08002074static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002075{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002076 const char text[] =
2077 "You must go to " \
2078 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2079 "and download the correct firmware for this driver version. " \
2080 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002081
Michael Buescheb189d8b2008-01-28 14:47:41 -08002082 if (error)
2083 b43err(wl, text);
2084 else
2085 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002086}
2087
Michael Buesch1a9f5092009-01-23 21:21:51 +01002088int b43_do_request_fw(struct b43_request_fw_context *ctx,
2089 const char *name,
2090 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04002091{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002092 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04002093 struct b43_fw_header *hdr;
2094 u32 size;
2095 int err;
2096
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002097 if (!name) {
2098 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002099 /* FIXME: We should probably keep it anyway, to save some headache
2100 * on suspend/resume with multiband devices. */
2101 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002102 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002103 }
2104 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002105 if ((fw->type == ctx->req_type) &&
2106 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002107 return 0; /* Already have this fw. */
2108 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002109 /* FIXME: We should probably do this later after we successfully
2110 * got the new fw. This could reduce headache with multiband devices.
2111 * We could also redesign this to cache the firmware for all possible
2112 * bands all the time. */
2113 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002114 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002115
Michael Buesch1a9f5092009-01-23 21:21:51 +01002116 switch (ctx->req_type) {
2117 case B43_FWTYPE_PROPRIETARY:
2118 snprintf(ctx->fwname, sizeof(ctx->fwname),
2119 "b43%s/%s.fw",
2120 modparam_fwpostfix, name);
2121 break;
2122 case B43_FWTYPE_OPENSOURCE:
2123 snprintf(ctx->fwname, sizeof(ctx->fwname),
2124 "b43-open%s/%s.fw",
2125 modparam_fwpostfix, name);
2126 break;
2127 default:
2128 B43_WARN_ON(1);
2129 return -ENOSYS;
2130 }
Rafał Miłeckia18c7152011-05-18 02:06:40 +02002131 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002132 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002133 snprintf(ctx->errors[ctx->req_type],
2134 sizeof(ctx->errors[ctx->req_type]),
2135 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002136 return err;
2137 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002138 snprintf(ctx->errors[ctx->req_type],
2139 sizeof(ctx->errors[ctx->req_type]),
2140 "Firmware file \"%s\" request failed (err=%d)\n",
2141 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002142 return err;
2143 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002144 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002145 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002146 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002147 switch (hdr->type) {
2148 case B43_FW_TYPE_UCODE:
2149 case B43_FW_TYPE_PCM:
2150 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002151 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002152 goto err_format;
2153 /* fallthrough */
2154 case B43_FW_TYPE_IV:
2155 if (hdr->ver != 1)
2156 goto err_format;
2157 break;
2158 default:
2159 goto err_format;
2160 }
2161
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002162 fw->data = blob;
2163 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002164 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002165
2166 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002167
2168err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002169 snprintf(ctx->errors[ctx->req_type],
2170 sizeof(ctx->errors[ctx->req_type]),
2171 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002172 release_firmware(blob);
2173
Michael Buesche4d6b792007-09-18 15:39:42 -04002174 return -EPROTO;
2175}
2176
Michael Buesch1a9f5092009-01-23 21:21:51 +01002177static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002178{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002179 struct b43_wldev *dev = ctx->dev;
2180 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002181 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002182 const char *filename;
2183 u32 tmshigh;
2184 int err;
2185
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002186 /* Files for HT and LCN were found by trying one by one */
2187
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002188 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002189 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002190 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002191 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002192 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002193 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002194 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002195 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002196 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002197 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002198 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002199 } else {
2200 switch (dev->phy.type) {
2201 case B43_PHYTYPE_N:
2202 if (rev >= 16)
2203 filename = "ucode16_mimo";
2204 else
2205 goto err_no_ucode;
2206 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002207 case B43_PHYTYPE_HT:
2208 if (rev == 29)
2209 filename = "ucode29_mimo";
2210 else
2211 goto err_no_ucode;
2212 break;
2213 case B43_PHYTYPE_LCN:
2214 if (rev == 24)
2215 filename = "ucode24_mimo";
2216 else
2217 goto err_no_ucode;
2218 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002219 default:
2220 goto err_no_ucode;
2221 }
2222 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002223 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002224 if (err)
2225 goto err_load;
2226
2227 /* Get PCM code */
2228 if ((rev >= 5) && (rev <= 10))
2229 filename = "pcm5";
2230 else if (rev >= 11)
2231 filename = NULL;
2232 else
2233 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002234 fw->pcm_request_failed = 0;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002235 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002236 if (err == -ENOENT) {
2237 /* We did not find a PCM file? Not fatal, but
2238 * core rev <= 10 must do without hwcrypto then. */
2239 fw->pcm_request_failed = 1;
2240 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002241 goto err_load;
2242
2243 /* Get initvals */
2244 switch (dev->phy.type) {
2245 case B43_PHYTYPE_A:
2246 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002247 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002248 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2249 filename = "a0g1initvals5";
2250 else
2251 filename = "a0g0initvals5";
2252 } else
2253 goto err_no_initvals;
2254 break;
2255 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002256 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002257 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002258 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002259 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002260 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002261 goto err_no_initvals;
2262 break;
2263 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002264 if (rev >= 16)
2265 filename = "n0initvals16";
2266 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002267 filename = "n0initvals11";
2268 else
2269 goto err_no_initvals;
2270 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002271 case B43_PHYTYPE_LP:
2272 if (rev == 13)
2273 filename = "lp0initvals13";
2274 else if (rev == 14)
2275 filename = "lp0initvals14";
2276 else if (rev >= 15)
2277 filename = "lp0initvals15";
2278 else
2279 goto err_no_initvals;
2280 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002281 case B43_PHYTYPE_HT:
2282 if (rev == 29)
2283 filename = "ht0initvals29";
2284 else
2285 goto err_no_initvals;
2286 break;
2287 case B43_PHYTYPE_LCN:
2288 if (rev == 24)
2289 filename = "lcn0initvals24";
2290 else
2291 goto err_no_initvals;
2292 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002293 default:
2294 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002295 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002296 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002297 if (err)
2298 goto err_load;
2299
2300 /* Get bandswitch initvals */
2301 switch (dev->phy.type) {
2302 case B43_PHYTYPE_A:
2303 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002304 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002305 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2306 filename = "a0g1bsinitvals5";
2307 else
2308 filename = "a0g0bsinitvals5";
2309 } else if (rev >= 11)
2310 filename = NULL;
2311 else
2312 goto err_no_initvals;
2313 break;
2314 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002315 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002316 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002317 else if (rev >= 11)
2318 filename = NULL;
2319 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002320 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002321 break;
2322 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002323 if (rev >= 16)
2324 filename = "n0bsinitvals16";
2325 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002326 filename = "n0bsinitvals11";
2327 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002328 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002329 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002330 case B43_PHYTYPE_LP:
2331 if (rev == 13)
2332 filename = "lp0bsinitvals13";
2333 else if (rev == 14)
2334 filename = "lp0bsinitvals14";
2335 else if (rev >= 15)
2336 filename = "lp0bsinitvals15";
2337 else
2338 goto err_no_initvals;
2339 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002340 case B43_PHYTYPE_HT:
2341 if (rev == 29)
2342 filename = "ht0bsinitvals29";
2343 else
2344 goto err_no_initvals;
2345 break;
2346 case B43_PHYTYPE_LCN:
2347 if (rev == 24)
2348 filename = "lcn0bsinitvals24";
2349 else
2350 goto err_no_initvals;
2351 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002352 default:
2353 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002354 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002355 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002356 if (err)
2357 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002358
2359 return 0;
2360
Michael Buesche4d6b792007-09-18 15:39:42 -04002361err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002362 err = ctx->fatal_failure = -EOPNOTSUPP;
2363 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2364 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002365 goto error;
2366
2367err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002368 err = ctx->fatal_failure = -EOPNOTSUPP;
2369 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2370 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002371 goto error;
2372
2373err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002374 err = ctx->fatal_failure = -EOPNOTSUPP;
2375 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2376 "is required for your device (wl-core rev %u)\n", rev);
2377 goto error;
2378
2379err_load:
2380 /* We failed to load this firmware image. The error message
2381 * already is in ctx->errors. Return and let our caller decide
2382 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002383 goto error;
2384
2385error:
2386 b43_release_firmware(dev);
2387 return err;
2388}
2389
Michael Buesch1a9f5092009-01-23 21:21:51 +01002390static int b43_request_firmware(struct b43_wldev *dev)
2391{
2392 struct b43_request_fw_context *ctx;
2393 unsigned int i;
2394 int err;
2395 const char *errmsg;
2396
2397 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2398 if (!ctx)
2399 return -ENOMEM;
2400 ctx->dev = dev;
2401
2402 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2403 err = b43_try_request_fw(ctx);
2404 if (!err)
2405 goto out; /* Successfully loaded it. */
2406 err = ctx->fatal_failure;
2407 if (err)
2408 goto out;
2409
2410 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2411 err = b43_try_request_fw(ctx);
2412 if (!err)
2413 goto out; /* Successfully loaded it. */
2414 err = ctx->fatal_failure;
2415 if (err)
2416 goto out;
2417
2418 /* Could not find a usable firmware. Print the errors. */
2419 for (i = 0; i < B43_NR_FWTYPES; i++) {
2420 errmsg = ctx->errors[i];
2421 if (strlen(errmsg))
2422 b43err(dev->wl, errmsg);
2423 }
2424 b43_print_fw_helptext(dev->wl, 1);
2425 err = -ENOENT;
2426
2427out:
2428 kfree(ctx);
2429 return err;
2430}
2431
Michael Buesche4d6b792007-09-18 15:39:42 -04002432static int b43_upload_microcode(struct b43_wldev *dev)
2433{
John W. Linville652caa52010-07-29 13:27:28 -04002434 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002435 const size_t hdr_len = sizeof(struct b43_fw_header);
2436 const __be32 *data;
2437 unsigned int i, len;
2438 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002439 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002440 int err = 0;
2441
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002442 /* Jump the microcode PSM to offset 0 */
2443 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2444 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2445 macctl |= B43_MACCTL_PSM_JMP0;
2446 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2447 /* Zero out all microcode PSM registers and shared memory. */
2448 for (i = 0; i < 64; i++)
2449 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2450 for (i = 0; i < 4096; i += 2)
2451 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2452
Michael Buesche4d6b792007-09-18 15:39:42 -04002453 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002454 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2455 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002456 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2457 for (i = 0; i < len; i++) {
2458 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2459 udelay(10);
2460 }
2461
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002462 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002463 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002464 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2465 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002466 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2467 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2468 /* No need for autoinc bit in SHM_HW */
2469 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2470 for (i = 0; i < len; i++) {
2471 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2472 udelay(10);
2473 }
2474 }
2475
2476 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002477
2478 /* Start the microcode PSM */
2479 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2480 macctl &= ~B43_MACCTL_PSM_JMP0;
2481 macctl |= B43_MACCTL_PSM_RUN;
2482 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002483
2484 /* Wait for the microcode to load and respond */
2485 i = 0;
2486 while (1) {
2487 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2488 if (tmp == B43_IRQ_MAC_SUSPENDED)
2489 break;
2490 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002491 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002492 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002493 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002494 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002495 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002496 }
Michael Buesche175e992009-09-11 18:31:32 +02002497 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002498 }
2499 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2500
2501 /* Get and check the revisions. */
2502 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2503 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2504 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2505 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2506
2507 if (fwrev <= 0x128) {
2508 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2509 "binary drivers older than version 4.x is unsupported. "
2510 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002511 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002512 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002513 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002514 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002515 dev->fw.rev = fwrev;
2516 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002517 if (dev->fw.rev >= 598)
2518 dev->fw.hdr_format = B43_FW_HDR_598;
2519 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002520 dev->fw.hdr_format = B43_FW_HDR_410;
2521 else
2522 dev->fw.hdr_format = B43_FW_HDR_351;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002523 dev->fw.opensource = (fwdate == 0xFFFF);
2524
Michael Buesch403a3a12009-06-08 21:04:57 +02002525 /* Default to use-all-queues. */
2526 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2527 dev->qos_enabled = !!modparam_qos;
2528 /* Default to firmware/hardware crypto acceleration. */
2529 dev->hwcrypto_enabled = 1;
2530
Michael Buesche48b0ee2008-05-17 22:44:35 +02002531 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002532 u16 fwcapa;
2533
Michael Buesche48b0ee2008-05-17 22:44:35 +02002534 /* Patchlevel info is encoded in the "time" field. */
2535 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002536 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2537 dev->fw.rev, dev->fw.patch);
2538
2539 fwcapa = b43_fwcapa_read(dev);
2540 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2541 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2542 /* Disable hardware crypto and fall back to software crypto. */
2543 dev->hwcrypto_enabled = 0;
2544 }
2545 if (!(fwcapa & B43_FWCAPA_QOS)) {
2546 b43info(dev->wl, "QoS not supported by firmware\n");
2547 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2548 * ieee80211_unregister to make sure the networking core can
2549 * properly free possible resources. */
2550 dev->wl->hw->queues = 1;
2551 dev->qos_enabled = 0;
2552 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002553 } else {
2554 b43info(dev->wl, "Loading firmware version %u.%u "
2555 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2556 fwrev, fwpatch,
2557 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2558 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002559 if (dev->fw.pcm_request_failed) {
2560 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2561 "Hardware accelerated cryptography is disabled.\n");
2562 b43_print_fw_helptext(dev->wl, 0);
2563 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002564 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002565
John W. Linville652caa52010-07-29 13:27:28 -04002566 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2567 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002568 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002569
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002570 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002571 /* We're over the deadline, but we keep support for old fw
2572 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002573 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002574 "Support for old firmware will be removed soon "
2575 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002576 b43_print_fw_helptext(dev->wl, 0);
2577 }
2578
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002579 return 0;
2580
2581error:
2582 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2583 macctl &= ~B43_MACCTL_PSM_RUN;
2584 macctl |= B43_MACCTL_PSM_JMP0;
2585 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2586
Michael Buesche4d6b792007-09-18 15:39:42 -04002587 return err;
2588}
2589
2590static int b43_write_initvals(struct b43_wldev *dev,
2591 const struct b43_iv *ivals,
2592 size_t count,
2593 size_t array_size)
2594{
2595 const struct b43_iv *iv;
2596 u16 offset;
2597 size_t i;
2598 bool bit32;
2599
2600 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2601 iv = ivals;
2602 for (i = 0; i < count; i++) {
2603 if (array_size < sizeof(iv->offset_size))
2604 goto err_format;
2605 array_size -= sizeof(iv->offset_size);
2606 offset = be16_to_cpu(iv->offset_size);
2607 bit32 = !!(offset & B43_IV_32BIT);
2608 offset &= B43_IV_OFFSET_MASK;
2609 if (offset >= 0x1000)
2610 goto err_format;
2611 if (bit32) {
2612 u32 value;
2613
2614 if (array_size < sizeof(iv->data.d32))
2615 goto err_format;
2616 array_size -= sizeof(iv->data.d32);
2617
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002618 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002619 b43_write32(dev, offset, value);
2620
2621 iv = (const struct b43_iv *)((const uint8_t *)iv +
2622 sizeof(__be16) +
2623 sizeof(__be32));
2624 } else {
2625 u16 value;
2626
2627 if (array_size < sizeof(iv->data.d16))
2628 goto err_format;
2629 array_size -= sizeof(iv->data.d16);
2630
2631 value = be16_to_cpu(iv->data.d16);
2632 b43_write16(dev, offset, value);
2633
2634 iv = (const struct b43_iv *)((const uint8_t *)iv +
2635 sizeof(__be16) +
2636 sizeof(__be16));
2637 }
2638 }
2639 if (array_size)
2640 goto err_format;
2641
2642 return 0;
2643
2644err_format:
2645 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002646 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002647
2648 return -EPROTO;
2649}
2650
2651static int b43_upload_initvals(struct b43_wldev *dev)
2652{
2653 const size_t hdr_len = sizeof(struct b43_fw_header);
2654 const struct b43_fw_header *hdr;
2655 struct b43_firmware *fw = &dev->fw;
2656 const struct b43_iv *ivals;
2657 size_t count;
2658 int err;
2659
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002660 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2661 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002662 count = be32_to_cpu(hdr->size);
2663 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002664 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002665 if (err)
2666 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002667 if (fw->initvals_band.data) {
2668 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2669 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002670 count = be32_to_cpu(hdr->size);
2671 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002672 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002673 if (err)
2674 goto out;
2675 }
2676out:
2677
2678 return err;
2679}
2680
2681/* Initialize the GPIOs
2682 * http://bcm-specs.sipsolutions.net/GPIO
2683 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002684static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002685{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002686 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002687
2688#ifdef CONFIG_SSB_DRIVER_PCICORE
2689 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2690#else
2691 return bus->chipco.dev;
2692#endif
2693}
2694
Michael Buesche4d6b792007-09-18 15:39:42 -04002695static int b43_gpio_init(struct b43_wldev *dev)
2696{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002697 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002698 u32 mask, set;
2699
2700 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2701 & ~B43_MACCTL_GPOUTSMSK);
2702
Michael Buesche4d6b792007-09-18 15:39:42 -04002703 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2704 | 0x000F);
2705
2706 mask = 0x0000001F;
2707 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002708 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002709 mask |= 0x0060;
2710 set |= 0x0060;
2711 }
2712 if (0 /* FIXME: conditional unknown */ ) {
2713 b43_write16(dev, B43_MMIO_GPIO_MASK,
2714 b43_read16(dev, B43_MMIO_GPIO_MASK)
2715 | 0x0100);
2716 mask |= 0x0180;
2717 set |= 0x0180;
2718 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002719 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002720 b43_write16(dev, B43_MMIO_GPIO_MASK,
2721 b43_read16(dev, B43_MMIO_GPIO_MASK)
2722 | 0x0200);
2723 mask |= 0x0200;
2724 set |= 0x0200;
2725 }
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002726 if (dev->dev->core_rev >= 2)
Michael Buesche4d6b792007-09-18 15:39:42 -04002727 mask |= 0x0010; /* FIXME: This is redundant. */
2728
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002729 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002730#ifdef CONFIG_B43_BCMA
2731 case B43_BUS_BCMA:
2732 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2733 (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
2734 BCMA_CC_GPIOCTL) & mask) | set);
2735 break;
2736#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002737#ifdef CONFIG_B43_SSB
2738 case B43_BUS_SSB:
2739 gpiodev = b43_ssb_gpio_dev(dev);
2740 if (gpiodev)
2741 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2742 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2743 & mask) | set);
2744 break;
2745#endif
2746 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002747
2748 return 0;
2749}
2750
2751/* Turn off all GPIO stuff. Call this on module unload, for example. */
2752static void b43_gpio_cleanup(struct b43_wldev *dev)
2753{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002754 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002755
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002756 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002757#ifdef CONFIG_B43_BCMA
2758 case B43_BUS_BCMA:
2759 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2760 0);
2761 break;
2762#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002763#ifdef CONFIG_B43_SSB
2764 case B43_BUS_SSB:
2765 gpiodev = b43_ssb_gpio_dev(dev);
2766 if (gpiodev)
2767 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2768 break;
2769#endif
2770 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002771}
2772
2773/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002774void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002775{
Michael Buesch923fd702008-06-20 18:02:08 +02002776 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2777 u16 fwstate;
2778
2779 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2780 B43_SHM_SH_UCODESTAT);
2781 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2782 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2783 b43err(dev->wl, "b43_mac_enable(): The firmware "
2784 "should be suspended, but current state is %u\n",
2785 fwstate);
2786 }
2787 }
2788
Michael Buesche4d6b792007-09-18 15:39:42 -04002789 dev->mac_suspended--;
2790 B43_WARN_ON(dev->mac_suspended < 0);
2791 if (dev->mac_suspended == 0) {
2792 b43_write32(dev, B43_MMIO_MACCTL,
2793 b43_read32(dev, B43_MMIO_MACCTL)
2794 | B43_MACCTL_ENABLED);
2795 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2796 B43_IRQ_MAC_SUSPENDED);
2797 /* Commit writes */
2798 b43_read32(dev, B43_MMIO_MACCTL);
2799 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2800 b43_power_saving_ctl_bits(dev, 0);
2801 }
2802}
2803
2804/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002805void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002806{
2807 int i;
2808 u32 tmp;
2809
Michael Buesch05b64b32007-09-28 16:19:03 +02002810 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002811 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002812
Michael Buesche4d6b792007-09-18 15:39:42 -04002813 if (dev->mac_suspended == 0) {
2814 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2815 b43_write32(dev, B43_MMIO_MACCTL,
2816 b43_read32(dev, B43_MMIO_MACCTL)
2817 & ~B43_MACCTL_ENABLED);
2818 /* force pci to flush the write */
2819 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002820 for (i = 35; i; i--) {
2821 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2822 if (tmp & B43_IRQ_MAC_SUSPENDED)
2823 goto out;
2824 udelay(10);
2825 }
2826 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002827 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002828 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2829 if (tmp & B43_IRQ_MAC_SUSPENDED)
2830 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002831 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002832 }
2833 b43err(dev->wl, "MAC suspend failed\n");
2834 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002835out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002836 dev->mac_suspended++;
2837}
2838
Rafał Miłecki858a1652011-05-10 16:05:33 +02002839/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2840void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2841{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002842 u32 tmp;
2843
2844 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002845#ifdef CONFIG_B43_BCMA
2846 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002847 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002848 if (on)
2849 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2850 else
2851 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002852 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002853 break;
2854#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002855#ifdef CONFIG_B43_SSB
2856 case B43_BUS_SSB:
2857 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2858 if (on)
2859 tmp |= B43_TMSLOW_MACPHYCLKEN;
2860 else
2861 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2862 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2863 break;
2864#endif
2865 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002866}
2867
Michael Buesche4d6b792007-09-18 15:39:42 -04002868static void b43_adjust_opmode(struct b43_wldev *dev)
2869{
2870 struct b43_wl *wl = dev->wl;
2871 u32 ctl;
2872 u16 cfp_pretbtt;
2873
2874 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2875 /* Reset status to STA infrastructure mode. */
2876 ctl &= ~B43_MACCTL_AP;
2877 ctl &= ~B43_MACCTL_KEEP_CTL;
2878 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2879 ctl &= ~B43_MACCTL_KEEP_BAD;
2880 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002881 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002882 ctl |= B43_MACCTL_INFRA;
2883
Johannes Berg05c914f2008-09-11 00:01:58 +02002884 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2885 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002886 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002887 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002888 ctl &= ~B43_MACCTL_INFRA;
2889
2890 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002891 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002892 if (wl->filter_flags & FIF_FCSFAIL)
2893 ctl |= B43_MACCTL_KEEP_BAD;
2894 if (wl->filter_flags & FIF_PLCPFAIL)
2895 ctl |= B43_MACCTL_KEEP_BADPLCP;
2896 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002897 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002898 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2899 ctl |= B43_MACCTL_BEACPROMISC;
2900
Michael Buesche4d6b792007-09-18 15:39:42 -04002901 /* Workaround: On old hardware the HW-MAC-address-filter
2902 * doesn't work properly, so always run promisc in filter
2903 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002904 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002905 ctl |= B43_MACCTL_PROMISC;
2906
2907 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2908
2909 cfp_pretbtt = 2;
2910 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002911 if (dev->dev->chip_id == 0x4306 &&
2912 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002913 cfp_pretbtt = 100;
2914 else
2915 cfp_pretbtt = 50;
2916 }
2917 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002918
2919 /* FIXME: We don't currently implement the PMQ mechanism,
2920 * so always disable it. If we want to implement PMQ,
2921 * we need to enable it here (clear DISCPMQ) in AP mode.
2922 */
2923 if (0 /* ctl & B43_MACCTL_AP */) {
2924 b43_write32(dev, B43_MMIO_MACCTL,
2925 b43_read32(dev, B43_MMIO_MACCTL)
2926 & ~B43_MACCTL_DISCPMQ);
2927 } else {
2928 b43_write32(dev, B43_MMIO_MACCTL,
2929 b43_read32(dev, B43_MMIO_MACCTL)
2930 | B43_MACCTL_DISCPMQ);
2931 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002932}
2933
2934static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2935{
2936 u16 offset;
2937
2938 if (is_ofdm) {
2939 offset = 0x480;
2940 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2941 } else {
2942 offset = 0x4C0;
2943 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2944 }
2945 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2946 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2947}
2948
2949static void b43_rate_memory_init(struct b43_wldev *dev)
2950{
2951 switch (dev->phy.type) {
2952 case B43_PHYTYPE_A:
2953 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002954 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002955 case B43_PHYTYPE_LP:
Michael Buesche4d6b792007-09-18 15:39:42 -04002956 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2957 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2958 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2959 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2960 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2961 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2962 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2963 if (dev->phy.type == B43_PHYTYPE_A)
2964 break;
2965 /* fallthrough */
2966 case B43_PHYTYPE_B:
2967 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2968 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2969 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2970 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2971 break;
2972 default:
2973 B43_WARN_ON(1);
2974 }
2975}
2976
Michael Buesch5042c502008-04-05 15:05:00 +02002977/* Set the default values for the PHY TX Control Words. */
2978static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2979{
2980 u16 ctl = 0;
2981
2982 ctl |= B43_TXH_PHY_ENC_CCK;
2983 ctl |= B43_TXH_PHY_ANT01AUTO;
2984 ctl |= B43_TXH_PHY_TXPWR;
2985
2986 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2987 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2988 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2989}
2990
Michael Buesche4d6b792007-09-18 15:39:42 -04002991/* Set the TX-Antenna for management frames sent by firmware. */
2992static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2993{
Michael Buesch5042c502008-04-05 15:05:00 +02002994 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002995 u16 tmp;
2996
Michael Buesch5042c502008-04-05 15:05:00 +02002997 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002998
Michael Buesche4d6b792007-09-18 15:39:42 -04002999 /* For ACK/CTS */
3000 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003001 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003002 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3003 /* For Probe Resposes */
3004 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003005 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003006 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3007}
3008
3009/* This is the opposite of b43_chip_init() */
3010static void b43_chip_exit(struct b43_wldev *dev)
3011{
Michael Bueschfb111372008-09-02 13:00:34 +02003012 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003013 b43_gpio_cleanup(dev);
3014 /* firmware is released later */
3015}
3016
3017/* Initialize the chip
3018 * http://bcm-specs.sipsolutions.net/ChipInit
3019 */
3020static int b43_chip_init(struct b43_wldev *dev)
3021{
3022 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003023 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003024 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003025 u16 value16;
3026
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003027 /* Initialize the MAC control */
3028 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3029 if (dev->phy.gmode)
3030 macctl |= B43_MACCTL_GMODE;
3031 macctl |= B43_MACCTL_INFRA;
3032 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003033
3034 err = b43_request_firmware(dev);
3035 if (err)
3036 goto out;
3037 err = b43_upload_microcode(dev);
3038 if (err)
3039 goto out; /* firmware is released later */
3040
3041 err = b43_gpio_init(dev);
3042 if (err)
3043 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003044
Michael Buesche4d6b792007-09-18 15:39:42 -04003045 err = b43_upload_initvals(dev);
3046 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003047 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003048
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003049 /* Turn the Analog on and initialize the PHY. */
3050 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003051 err = b43_phy_init(dev);
3052 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003053 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003054
Michael Bueschef1a6282008-08-27 18:53:02 +02003055 /* Disable Interference Mitigation. */
3056 if (phy->ops->interf_mitigation)
3057 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003058
Michael Bueschef1a6282008-08-27 18:53:02 +02003059 /* Select the antennae */
3060 if (phy->ops->set_rx_antenna)
3061 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003062 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3063
3064 if (phy->type == B43_PHYTYPE_B) {
3065 value16 = b43_read16(dev, 0x005E);
3066 value16 |= 0x0004;
3067 b43_write16(dev, 0x005E, value16);
3068 }
3069 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003070 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003071 b43_write32(dev, 0x010C, 0x01000000);
3072
3073 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
3074 & ~B43_MACCTL_INFRA);
3075 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
3076 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003077
Michael Buesche4d6b792007-09-18 15:39:42 -04003078 /* Probe Response Timeout value */
3079 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
3080 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
3081
3082 /* Initially set the wireless operation mode. */
3083 b43_adjust_opmode(dev);
3084
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003085 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003086 b43_write16(dev, 0x060E, 0x0000);
3087 b43_write16(dev, 0x0610, 0x8000);
3088 b43_write16(dev, 0x0604, 0x0000);
3089 b43_write16(dev, 0x0606, 0x0200);
3090 } else {
3091 b43_write32(dev, 0x0188, 0x80000000);
3092 b43_write32(dev, 0x018C, 0x02000000);
3093 }
3094 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
3095 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
3096 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3097 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3098 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3099 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3100 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3101
Rafał Miłecki858a1652011-05-10 16:05:33 +02003102 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003103
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003104 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003105#ifdef CONFIG_B43_BCMA
3106 case B43_BUS_BCMA:
3107 /* FIXME: 0xE74 is quite common, but should be read from CC */
3108 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3109 break;
3110#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003111#ifdef CONFIG_B43_SSB
3112 case B43_BUS_SSB:
3113 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3114 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3115 break;
3116#endif
3117 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003118
3119 err = 0;
3120 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003121out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003122 return err;
3123
Larry Finger1a8d1222007-12-14 13:59:11 +01003124err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003125 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003126 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003127}
3128
Michael Buesche4d6b792007-09-18 15:39:42 -04003129static void b43_periodic_every60sec(struct b43_wldev *dev)
3130{
Michael Bueschef1a6282008-08-27 18:53:02 +02003131 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003132
Michael Bueschef1a6282008-08-27 18:53:02 +02003133 if (ops->pwork_60sec)
3134 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003135
3136 /* Force check the TX power emission now. */
3137 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003138}
3139
3140static void b43_periodic_every30sec(struct b43_wldev *dev)
3141{
3142 /* Update device statistics. */
3143 b43_calculate_link_quality(dev);
3144}
3145
3146static void b43_periodic_every15sec(struct b43_wldev *dev)
3147{
3148 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003149 u16 wdr;
3150
3151 if (dev->fw.opensource) {
3152 /* Check if the firmware is still alive.
3153 * It will reset the watchdog counter to 0 in its idle loop. */
3154 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3155 if (unlikely(wdr)) {
3156 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3157 b43_controller_restart(dev, "Firmware watchdog");
3158 return;
3159 } else {
3160 b43_shm_write16(dev, B43_SHM_SCRATCH,
3161 B43_WATCHDOG_REG, 1);
3162 }
3163 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003164
Michael Bueschef1a6282008-08-27 18:53:02 +02003165 if (phy->ops->pwork_15sec)
3166 phy->ops->pwork_15sec(dev);
3167
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003168 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3169 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003170
3171#if B43_DEBUG
3172 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3173 unsigned int i;
3174
3175 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3176 dev->irq_count / 15,
3177 dev->tx_count / 15,
3178 dev->rx_count / 15);
3179 dev->irq_count = 0;
3180 dev->tx_count = 0;
3181 dev->rx_count = 0;
3182 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3183 if (dev->irq_bit_count[i]) {
3184 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3185 dev->irq_bit_count[i] / 15, i, (1 << i));
3186 dev->irq_bit_count[i] = 0;
3187 }
3188 }
3189 }
3190#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003191}
3192
Michael Buesche4d6b792007-09-18 15:39:42 -04003193static void do_periodic_work(struct b43_wldev *dev)
3194{
3195 unsigned int state;
3196
3197 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003198 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003199 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003200 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003201 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003202 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003203}
3204
Michael Buesch05b64b32007-09-28 16:19:03 +02003205/* Periodic work locking policy:
3206 * The whole periodic work handler is protected by
3207 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003208 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003209 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003210static void b43_periodic_work_handler(struct work_struct *work)
3211{
Michael Buesch05b64b32007-09-28 16:19:03 +02003212 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3213 periodic_work.work);
3214 struct b43_wl *wl = dev->wl;
3215 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003216
Michael Buesch05b64b32007-09-28 16:19:03 +02003217 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003218
3219 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3220 goto out;
3221 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3222 goto out_requeue;
3223
Michael Buesch05b64b32007-09-28 16:19:03 +02003224 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003225
Michael Buesche4d6b792007-09-18 15:39:42 -04003226 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003227out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003228 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3229 delay = msecs_to_jiffies(50);
3230 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003231 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003232 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003233out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003234 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003235}
3236
3237static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3238{
3239 struct delayed_work *work = &dev->periodic_work;
3240
3241 dev->periodic_state = 0;
3242 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003243 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003244}
3245
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003246/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003247static int b43_validate_chipaccess(struct b43_wldev *dev)
3248{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003249 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003250
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003251 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3252 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003253
3254 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003255 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3256 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3257 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003258 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3259 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003260 goto error;
3261
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003262 /* Check if unaligned 32bit SHM_SHARED access works properly.
3263 * However, don't bail out on failure, because it's noncritical. */
3264 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3265 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3266 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3267 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3268 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3269 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3270 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3271 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3272 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3273 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3274 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3275 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3276
3277 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3278 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003279
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003280 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003281 /* The 32bit register shadows the two 16bit registers
3282 * with update sideeffects. Validate this. */
3283 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3284 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3285 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3286 goto error;
3287 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3288 goto error;
3289 }
3290 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3291
3292 v = b43_read32(dev, B43_MMIO_MACCTL);
3293 v |= B43_MACCTL_GMODE;
3294 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003295 goto error;
3296
3297 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003298error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003299 b43err(dev->wl, "Failed to validate the chipaccess\n");
3300 return -ENODEV;
3301}
3302
3303static void b43_security_init(struct b43_wldev *dev)
3304{
Michael Buesche4d6b792007-09-18 15:39:42 -04003305 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3306 /* KTP is a word address, but we address SHM bytewise.
3307 * So multiply by two.
3308 */
3309 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003310 /* Number of RCMTA address slots */
3311 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3312 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003313 b43_clear_keys(dev);
3314}
3315
Michael Buesch616de352009-03-29 13:19:31 +02003316#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003317static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003318{
3319 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003320 struct b43_wldev *dev;
3321 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003322
Michael Buescha78b3bb2009-09-11 21:44:05 +02003323 mutex_lock(&wl->mutex);
3324 dev = wl->current_dev;
3325 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3326 *data = b43_read16(dev, B43_MMIO_RNG);
3327 count = sizeof(u16);
3328 }
3329 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003330
Michael Buescha78b3bb2009-09-11 21:44:05 +02003331 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003332}
Michael Buesch616de352009-03-29 13:19:31 +02003333#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003334
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003335static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003336{
Michael Buesch616de352009-03-29 13:19:31 +02003337#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003338 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003339 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003340#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003341}
3342
3343static int b43_rng_init(struct b43_wl *wl)
3344{
Michael Buesch616de352009-03-29 13:19:31 +02003345 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003346
Michael Buesch616de352009-03-29 13:19:31 +02003347#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003348 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3349 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3350 wl->rng.name = wl->rng_name;
3351 wl->rng.data_read = b43_rng_read;
3352 wl->rng.priv = (unsigned long)wl;
3353 wl->rng_initialized = 1;
3354 err = hwrng_register(&wl->rng);
3355 if (err) {
3356 wl->rng_initialized = 0;
3357 b43err(wl, "Failed to register the random "
3358 "number generator (%d)\n", err);
3359 }
Michael Buesch616de352009-03-29 13:19:31 +02003360#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003361
3362 return err;
3363}
3364
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003365static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003366{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003367 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3368 struct b43_wldev *dev;
3369 struct sk_buff *skb;
3370 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003371
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003372 mutex_lock(&wl->mutex);
3373 dev = wl->current_dev;
3374 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3375 mutex_unlock(&wl->mutex);
3376 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003377 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003378
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003379 while (skb_queue_len(&wl->tx_queue)) {
3380 skb = skb_dequeue(&wl->tx_queue);
Michael Buesch21a75d72008-04-25 19:29:08 +02003381
Michael Buesch21a75d72008-04-25 19:29:08 +02003382 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003383 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003384 else
Johannes Berge039fa42008-05-15 12:55:29 +02003385 err = b43_dma_tx(dev, skb);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003386 if (unlikely(err))
3387 dev_kfree_skb(skb); /* Drop it */
Michael Buesch21a75d72008-04-25 19:29:08 +02003388 }
3389
Michael Buesch990b86f2009-09-12 00:48:03 +02003390#if B43_DEBUG
3391 dev->tx_count++;
3392#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003393 mutex_unlock(&wl->mutex);
3394}
Michael Buesch21a75d72008-04-25 19:29:08 +02003395
Johannes Berg7bb45682011-02-24 14:42:06 +01003396static void b43_op_tx(struct ieee80211_hw *hw,
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003397 struct sk_buff *skb)
3398{
3399 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003400
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003401 if (unlikely(skb->len < 2 + 2 + 6)) {
3402 /* Too short, this can't be a valid frame. */
3403 dev_kfree_skb_any(skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003404 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003405 }
3406 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3407
3408 skb_queue_tail(&wl->tx_queue, skb);
3409 ieee80211_queue_work(wl->hw, &wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04003410}
3411
Michael Buesche6f5b932008-03-05 21:18:49 +01003412static void b43_qos_params_upload(struct b43_wldev *dev,
3413 const struct ieee80211_tx_queue_params *p,
3414 u16 shm_offset)
3415{
3416 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003417 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003418 unsigned int i;
3419
Michael Bueschb0544eb2009-09-06 15:42:45 +02003420 if (!dev->qos_enabled)
3421 return;
3422
Johannes Berg0b576642008-07-15 02:08:24 -07003423 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003424
3425 memset(&params, 0, sizeof(params));
3426
3427 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003428 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3429 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3430 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3431 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003432 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003433 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003434
3435 for (i = 0; i < ARRAY_SIZE(params); i++) {
3436 if (i == B43_QOSPARAM_STATUS) {
3437 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3438 shm_offset + (i * 2));
3439 /* Mark the parameters as updated. */
3440 tmp |= 0x100;
3441 b43_shm_write16(dev, B43_SHM_SHARED,
3442 shm_offset + (i * 2),
3443 tmp);
3444 } else {
3445 b43_shm_write16(dev, B43_SHM_SHARED,
3446 shm_offset + (i * 2),
3447 params[i]);
3448 }
3449 }
3450}
3451
Michael Bueschc40c1122008-09-06 16:21:47 +02003452/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3453static const u16 b43_qos_shm_offsets[] = {
3454 /* [mac80211-queue-nr] = SHM_OFFSET, */
3455 [0] = B43_QOS_VOICE,
3456 [1] = B43_QOS_VIDEO,
3457 [2] = B43_QOS_BESTEFFORT,
3458 [3] = B43_QOS_BACKGROUND,
3459};
3460
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003461/* Update all QOS parameters in hardware. */
3462static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003463{
3464 struct b43_wl *wl = dev->wl;
3465 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003466 unsigned int i;
3467
Michael Bueschb0544eb2009-09-06 15:42:45 +02003468 if (!dev->qos_enabled)
3469 return;
3470
Michael Bueschc40c1122008-09-06 16:21:47 +02003471 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3472 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003473
3474 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003475 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3476 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003477 b43_qos_params_upload(dev, &(params->p),
3478 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003479 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003480 b43_mac_enable(dev);
3481}
3482
3483static void b43_qos_clear(struct b43_wl *wl)
3484{
3485 struct b43_qos_params *params;
3486 unsigned int i;
3487
Michael Bueschc40c1122008-09-06 16:21:47 +02003488 /* Initialize QoS parameters to sane defaults. */
3489
3490 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3491 ARRAY_SIZE(wl->qos_params));
3492
Michael Buesche6f5b932008-03-05 21:18:49 +01003493 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3494 params = &(wl->qos_params[i]);
3495
Michael Bueschc40c1122008-09-06 16:21:47 +02003496 switch (b43_qos_shm_offsets[i]) {
3497 case B43_QOS_VOICE:
3498 params->p.txop = 0;
3499 params->p.aifs = 2;
3500 params->p.cw_min = 0x0001;
3501 params->p.cw_max = 0x0001;
3502 break;
3503 case B43_QOS_VIDEO:
3504 params->p.txop = 0;
3505 params->p.aifs = 2;
3506 params->p.cw_min = 0x0001;
3507 params->p.cw_max = 0x0001;
3508 break;
3509 case B43_QOS_BESTEFFORT:
3510 params->p.txop = 0;
3511 params->p.aifs = 3;
3512 params->p.cw_min = 0x0001;
3513 params->p.cw_max = 0x03FF;
3514 break;
3515 case B43_QOS_BACKGROUND:
3516 params->p.txop = 0;
3517 params->p.aifs = 7;
3518 params->p.cw_min = 0x0001;
3519 params->p.cw_max = 0x03FF;
3520 break;
3521 default:
3522 B43_WARN_ON(1);
3523 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003524 }
3525}
3526
3527/* Initialize the core's QOS capabilities */
3528static void b43_qos_init(struct b43_wldev *dev)
3529{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003530 if (!dev->qos_enabled) {
3531 /* Disable QOS support. */
3532 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3533 b43_write16(dev, B43_MMIO_IFSCTL,
3534 b43_read16(dev, B43_MMIO_IFSCTL)
3535 & ~B43_MMIO_IFSCTL_USE_EDCF);
3536 b43dbg(dev->wl, "QoS disabled\n");
3537 return;
3538 }
3539
Michael Buesche6f5b932008-03-05 21:18:49 +01003540 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003541 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003542
3543 /* Enable QOS support. */
3544 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3545 b43_write16(dev, B43_MMIO_IFSCTL,
3546 b43_read16(dev, B43_MMIO_IFSCTL)
3547 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003548 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003549}
3550
Johannes Berge100bb62008-04-30 18:51:21 +02003551static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003552 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003553{
Michael Buesche6f5b932008-03-05 21:18:49 +01003554 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003555 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003556 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003557 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003558
3559 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3560 /* Queue not available or don't support setting
3561 * params on this queue. Return success to not
3562 * confuse mac80211. */
3563 return 0;
3564 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003565 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3566 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003567
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003568 mutex_lock(&wl->mutex);
3569 dev = wl->current_dev;
3570 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3571 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003572
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003573 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3574 b43_mac_suspend(dev);
3575 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3576 b43_qos_shm_offsets[queue]);
3577 b43_mac_enable(dev);
3578 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003579
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003580out_unlock:
3581 mutex_unlock(&wl->mutex);
3582
3583 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003584}
3585
Michael Buesch40faacc2007-10-28 16:29:32 +01003586static int b43_op_get_stats(struct ieee80211_hw *hw,
3587 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003588{
3589 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003590
Michael Buesch36dbd952009-09-04 22:51:29 +02003591 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003592 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003593 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003594
3595 return 0;
3596}
3597
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003598static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
3599{
3600 struct b43_wl *wl = hw_to_b43_wl(hw);
3601 struct b43_wldev *dev;
3602 u64 tsf;
3603
3604 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003605 dev = wl->current_dev;
3606
3607 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3608 b43_tsf_read(dev, &tsf);
3609 else
3610 tsf = 0;
3611
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003612 mutex_unlock(&wl->mutex);
3613
3614 return tsf;
3615}
3616
3617static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3618{
3619 struct b43_wl *wl = hw_to_b43_wl(hw);
3620 struct b43_wldev *dev;
3621
3622 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003623 dev = wl->current_dev;
3624
3625 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3626 b43_tsf_write(dev, tsf);
3627
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003628 mutex_unlock(&wl->mutex);
3629}
3630
Michael Buesche4d6b792007-09-18 15:39:42 -04003631static void b43_put_phy_into_reset(struct b43_wldev *dev)
3632{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003633 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003634
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003635 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003636#ifdef CONFIG_B43_BCMA
3637 case B43_BUS_BCMA:
3638 b43err(dev->wl,
3639 "Putting PHY into reset not supported on BCMA\n");
3640 break;
3641#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003642#ifdef CONFIG_B43_SSB
3643 case B43_BUS_SSB:
3644 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3645 tmp &= ~B43_TMSLOW_GMODE;
3646 tmp |= B43_TMSLOW_PHYRESET;
3647 tmp |= SSB_TMSLOW_FGC;
3648 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3649 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003650
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003651 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3652 tmp &= ~SSB_TMSLOW_FGC;
3653 tmp |= B43_TMSLOW_PHYRESET;
3654 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3655 msleep(1);
3656
3657 break;
3658#endif
3659 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003660}
3661
John Daiker99da1852009-02-24 02:16:42 -08003662static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003663{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003664 switch (band) {
3665 case IEEE80211_BAND_5GHZ:
3666 return "5";
3667 case IEEE80211_BAND_2GHZ:
3668 return "2.4";
3669 default:
3670 break;
3671 }
3672 B43_WARN_ON(1);
3673 return "";
3674}
3675
3676/* Expects wl->mutex locked */
3677static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3678{
3679 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003680 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003681 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003682 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003683 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003684 int prev_status;
3685
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003686 /* Find a device and PHY which supports the band. */
3687 list_for_each_entry(d, &wl->devlist, list) {
3688 switch (chan->band) {
3689 case IEEE80211_BAND_5GHZ:
3690 if (d->phy.supports_5ghz) {
3691 up_dev = d;
3692 gmode = 0;
3693 }
3694 break;
3695 case IEEE80211_BAND_2GHZ:
3696 if (d->phy.supports_2ghz) {
3697 up_dev = d;
3698 gmode = 1;
3699 }
3700 break;
3701 default:
3702 B43_WARN_ON(1);
3703 return -EINVAL;
3704 }
3705 if (up_dev)
3706 break;
3707 }
3708 if (!up_dev) {
3709 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3710 band_to_string(chan->band));
3711 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003712 }
3713 if ((up_dev == wl->current_dev) &&
3714 (!!wl->current_dev->phy.gmode == !!gmode)) {
3715 /* This device is already running. */
3716 return 0;
3717 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003718 b43dbg(wl, "Switching to %s-GHz band\n",
3719 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003720 down_dev = wl->current_dev;
3721
3722 prev_status = b43_status(down_dev);
3723 /* Shutdown the currently running core. */
3724 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003725 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003726 if (prev_status >= B43_STAT_INITIALIZED)
3727 b43_wireless_core_exit(down_dev);
3728
3729 if (down_dev != up_dev) {
3730 /* We switch to a different core, so we put PHY into
3731 * RESET on the old core. */
3732 b43_put_phy_into_reset(down_dev);
3733 }
3734
3735 /* Now start the new core. */
3736 up_dev->phy.gmode = gmode;
3737 if (prev_status >= B43_STAT_INITIALIZED) {
3738 err = b43_wireless_core_init(up_dev);
3739 if (err) {
3740 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003741 "selected %s-GHz band\n",
3742 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003743 goto init_failure;
3744 }
3745 }
3746 if (prev_status >= B43_STAT_STARTED) {
3747 err = b43_wireless_core_start(up_dev);
3748 if (err) {
3749 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003750 "selected %s-GHz band\n",
3751 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003752 b43_wireless_core_exit(up_dev);
3753 goto init_failure;
3754 }
3755 }
3756 B43_WARN_ON(b43_status(up_dev) != prev_status);
3757
3758 wl->current_dev = up_dev;
3759
3760 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003761init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003762 /* Whoops, failed to init the new core. No core is operating now. */
3763 wl->current_dev = NULL;
3764 return err;
3765}
3766
Johannes Berg9124b072008-10-14 19:17:54 +02003767/* Write the short and long frame retry limit values. */
3768static void b43_set_retry_limits(struct b43_wldev *dev,
3769 unsigned int short_retry,
3770 unsigned int long_retry)
3771{
3772 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3773 * the chip-internal counter. */
3774 short_retry = min(short_retry, (unsigned int)0xF);
3775 long_retry = min(long_retry, (unsigned int)0xF);
3776
3777 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3778 short_retry);
3779 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3780 long_retry);
3781}
3782
Johannes Berge8975582008-10-09 12:18:51 +02003783static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003784{
3785 struct b43_wl *wl = hw_to_b43_wl(hw);
3786 struct b43_wldev *dev;
3787 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003788 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003789 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003790 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003791 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003792
Michael Buesche4d6b792007-09-18 15:39:42 -04003793 mutex_lock(&wl->mutex);
3794
Felix Fietkau2a190322011-08-10 13:50:30 -06003795 dev = wl->current_dev;
3796
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003797 /* Switch the band (if necessary). This might change the active core. */
3798 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003799 if (err)
3800 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003801
3802 /* Need to reload all settings if the core changed */
3803 if (dev != wl->current_dev) {
3804 dev = wl->current_dev;
3805 changed = ~0;
3806 reload_bss = true;
3807 }
3808
Michael Buesche4d6b792007-09-18 15:39:42 -04003809 phy = &dev->phy;
3810
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003811 if (conf_is_ht(conf))
3812 phy->is_40mhz =
3813 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3814 else
3815 phy->is_40mhz = false;
3816
Michael Bueschd10d0e52008-12-18 22:13:39 +01003817 b43_mac_suspend(dev);
3818
Johannes Berg9124b072008-10-14 19:17:54 +02003819 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3820 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3821 conf->long_frame_max_tx_count);
3822 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3823 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003824 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003825
3826 /* Switch to the requested channel.
3827 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003828 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003829 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003830
Johannes Berg0869aea2009-10-28 10:03:35 +01003831 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003832
Michael Buesche4d6b792007-09-18 15:39:42 -04003833 /* Adjust the desired TX power level. */
3834 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003835 if (conf->power_level != phy->desired_txpower) {
3836 phy->desired_txpower = conf->power_level;
3837 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3838 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003839 }
3840 }
3841
3842 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003843 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003844 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003845 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003846 if (phy->ops->set_rx_antenna)
3847 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003848
Larry Fingerfd4973c2009-06-20 12:58:11 -05003849 if (wl->radio_enabled != phy->radio_on) {
3850 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003851 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003852 b43info(dev->wl, "Radio turned on by software\n");
3853 if (!dev->radio_hw_enable) {
3854 b43info(dev->wl, "The hardware RF-kill button "
3855 "still turns the radio physically off. "
3856 "Press the button to turn it on.\n");
3857 }
3858 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003859 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003860 b43info(dev->wl, "Radio turned off by software\n");
3861 }
3862 }
3863
Michael Bueschd10d0e52008-12-18 22:13:39 +01003864out_mac_enable:
3865 b43_mac_enable(dev);
3866out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003867 mutex_unlock(&wl->mutex);
3868
Felix Fietkau2a190322011-08-10 13:50:30 -06003869 if (wl->vif && reload_bss)
3870 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3871
Michael Buesche4d6b792007-09-18 15:39:42 -04003872 return err;
3873}
3874
Johannes Berg881d9482009-01-21 15:13:48 +01003875static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003876{
3877 struct ieee80211_supported_band *sband =
3878 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3879 struct ieee80211_rate *rate;
3880 int i;
3881 u16 basic, direct, offset, basic_offset, rateptr;
3882
3883 for (i = 0; i < sband->n_bitrates; i++) {
3884 rate = &sband->bitrates[i];
3885
3886 if (b43_is_cck_rate(rate->hw_value)) {
3887 direct = B43_SHM_SH_CCKDIRECT;
3888 basic = B43_SHM_SH_CCKBASIC;
3889 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3890 offset &= 0xF;
3891 } else {
3892 direct = B43_SHM_SH_OFDMDIRECT;
3893 basic = B43_SHM_SH_OFDMBASIC;
3894 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3895 offset &= 0xF;
3896 }
3897
3898 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3899
3900 if (b43_is_cck_rate(rate->hw_value)) {
3901 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3902 basic_offset &= 0xF;
3903 } else {
3904 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3905 basic_offset &= 0xF;
3906 }
3907
3908 /*
3909 * Get the pointer that we need to point to
3910 * from the direct map
3911 */
3912 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3913 direct + 2 * basic_offset);
3914 /* and write it to the basic map */
3915 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3916 rateptr);
3917 }
3918}
3919
3920static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3921 struct ieee80211_vif *vif,
3922 struct ieee80211_bss_conf *conf,
3923 u32 changed)
3924{
3925 struct b43_wl *wl = hw_to_b43_wl(hw);
3926 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003927
3928 mutex_lock(&wl->mutex);
3929
3930 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003931 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003932 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003933
3934 B43_WARN_ON(wl->vif != vif);
3935
3936 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003937 if (conf->bssid)
3938 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3939 else
3940 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003941 }
3942
Johannes Berg3f0d8432009-05-18 10:53:18 +02003943 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3944 if (changed & BSS_CHANGED_BEACON &&
3945 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3946 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3947 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3948 b43_update_templates(wl);
3949
3950 if (changed & BSS_CHANGED_BSSID)
3951 b43_write_mac_bssid_templates(dev);
3952 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003953
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003954 b43_mac_suspend(dev);
3955
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003956 /* Update templates for AP/mesh mode. */
3957 if (changed & BSS_CHANGED_BEACON_INT &&
3958 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3959 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06003960 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
3961 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003962 b43_set_beacon_int(dev, conf->beacon_int);
3963
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003964 if (changed & BSS_CHANGED_BASIC_RATES)
3965 b43_update_basic_rates(dev, conf->basic_rates);
3966
3967 if (changed & BSS_CHANGED_ERP_SLOT) {
3968 if (conf->use_short_slot)
3969 b43_short_slot_timing_enable(dev);
3970 else
3971 b43_short_slot_timing_disable(dev);
3972 }
3973
3974 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003975out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003976 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003977}
3978
Michael Buesch40faacc2007-10-28 16:29:32 +01003979static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003980 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3981 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003982{
3983 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003984 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003985 u8 algorithm;
3986 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003987 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01003988 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04003989
3990 if (modparam_nohwcrypt)
3991 return -ENOSPC; /* User disabled HW-crypto */
3992
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003993 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003994
3995 dev = wl->current_dev;
3996 err = -ENODEV;
3997 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3998 goto out_unlock;
3999
Michael Buesch403a3a12009-06-08 21:04:57 +02004000 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004001 /* We don't have firmware for the crypto engine.
4002 * Must use software-crypto. */
4003 err = -EOPNOTSUPP;
4004 goto out_unlock;
4005 }
4006
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004007 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004008 switch (key->cipher) {
4009 case WLAN_CIPHER_SUITE_WEP40:
4010 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004011 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004012 case WLAN_CIPHER_SUITE_WEP104:
4013 algorithm = B43_SEC_ALGO_WEP104;
4014 break;
4015 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004016 algorithm = B43_SEC_ALGO_TKIP;
4017 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004018 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004019 algorithm = B43_SEC_ALGO_AES;
4020 break;
4021 default:
4022 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004023 goto out_unlock;
4024 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004025 index = (u8) (key->keyidx);
4026 if (index > 3)
4027 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004028
4029 switch (cmd) {
4030 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004031 if (algorithm == B43_SEC_ALGO_TKIP &&
4032 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4033 !modparam_hwtkip)) {
4034 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004035 err = -EOPNOTSUPP;
4036 goto out_unlock;
4037 }
4038
Michael Buesche808e582008-12-19 21:30:52 +01004039 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004040 if (WARN_ON(!sta)) {
4041 err = -EOPNOTSUPP;
4042 goto out_unlock;
4043 }
Michael Buesche808e582008-12-19 21:30:52 +01004044 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004045 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004046 key->key, key->keylen,
4047 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004048 } else {
4049 /* Group key */
4050 err = b43_key_write(dev, index, algorithm,
4051 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004052 }
4053 if (err)
4054 goto out_unlock;
4055
4056 if (algorithm == B43_SEC_ALGO_WEP40 ||
4057 algorithm == B43_SEC_ALGO_WEP104) {
4058 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4059 } else {
4060 b43_hf_write(dev,
4061 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4062 }
4063 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004064 if (algorithm == B43_SEC_ALGO_TKIP)
4065 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004066 break;
4067 case DISABLE_KEY: {
4068 err = b43_key_clear(dev, key->hw_key_idx);
4069 if (err)
4070 goto out_unlock;
4071 break;
4072 }
4073 default:
4074 B43_WARN_ON(1);
4075 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004076
Michael Buesche4d6b792007-09-18 15:39:42 -04004077out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004078 if (!err) {
4079 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004080 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004081 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004082 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004083 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004084 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004085 mutex_unlock(&wl->mutex);
4086
Michael Buesche4d6b792007-09-18 15:39:42 -04004087 return err;
4088}
4089
Michael Buesch40faacc2007-10-28 16:29:32 +01004090static void b43_op_configure_filter(struct ieee80211_hw *hw,
4091 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004092 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004093{
4094 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004095 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004096
Michael Buesch36dbd952009-09-04 22:51:29 +02004097 mutex_lock(&wl->mutex);
4098 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004099 if (!dev) {
4100 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004101 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004102 }
Johannes Berg4150c572007-09-17 01:29:23 -04004103
Johannes Berg4150c572007-09-17 01:29:23 -04004104 *fflags &= FIF_PROMISC_IN_BSS |
4105 FIF_ALLMULTI |
4106 FIF_FCSFAIL |
4107 FIF_PLCPFAIL |
4108 FIF_CONTROL |
4109 FIF_OTHER_BSS |
4110 FIF_BCN_PRBRESP_PROMISC;
4111
4112 changed &= FIF_PROMISC_IN_BSS |
4113 FIF_ALLMULTI |
4114 FIF_FCSFAIL |
4115 FIF_PLCPFAIL |
4116 FIF_CONTROL |
4117 FIF_OTHER_BSS |
4118 FIF_BCN_PRBRESP_PROMISC;
4119
4120 wl->filter_flags = *fflags;
4121
4122 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4123 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004124
4125out_unlock:
4126 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004127}
4128
Michael Buesch36dbd952009-09-04 22:51:29 +02004129/* Locking: wl->mutex
4130 * Returns the current dev. This might be different from the passed in dev,
4131 * because the core might be gone away while we unlocked the mutex. */
4132static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004133{
4134 struct b43_wl *wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004135 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004136 u32 mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04004137
Michael Buesch36dbd952009-09-04 22:51:29 +02004138redo:
4139 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4140 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004141
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004142 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004143 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004144 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004145 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004146 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004147 dev = wl->current_dev;
4148 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4149 /* Whoops, aliens ate up the device while we were unlocked. */
4150 return dev;
4151 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004152
Michael Buesch36dbd952009-09-04 22:51:29 +02004153 /* Disable interrupts on the device. */
4154 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004155 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004156 /* wl->mutex is locked. That is enough. */
4157 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4158 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4159 } else {
4160 spin_lock_irq(&wl->hardirq_lock);
4161 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4162 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4163 spin_unlock_irq(&wl->hardirq_lock);
4164 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004165 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004166 orig_dev = dev;
4167 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004168 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004169 b43_sdio_free_irq(dev);
4170 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004171 synchronize_irq(dev->dev->irq);
4172 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004173 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004174 mutex_lock(&wl->mutex);
4175 dev = wl->current_dev;
4176 if (!dev)
4177 return dev;
4178 if (dev != orig_dev) {
4179 if (b43_status(dev) >= B43_STAT_STARTED)
4180 goto redo;
4181 return dev;
4182 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004183 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4184 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004185
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004186 /* Drain the TX queue */
4187 while (skb_queue_len(&wl->tx_queue))
4188 dev_kfree_skb(skb_dequeue(&wl->tx_queue));
4189
Michael Buesche4d6b792007-09-18 15:39:42 -04004190 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004191 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004192 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004193
4194 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004195}
4196
4197/* Locking: wl->mutex */
4198static int b43_wireless_core_start(struct b43_wldev *dev)
4199{
4200 int err;
4201
4202 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4203
4204 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004205 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004206 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4207 if (err) {
4208 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4209 goto out;
4210 }
4211 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004212 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004213 b43_interrupt_thread_handler,
4214 IRQF_SHARED, KBUILD_MODNAME, dev);
4215 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004216 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004217 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004218 goto out;
4219 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004220 }
4221
4222 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004223 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004224 b43_set_status(dev, B43_STAT_STARTED);
4225
4226 /* Start data flow (TX/RX). */
4227 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004228 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004229
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004230 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004231 b43_periodic_tasks_setup(dev);
4232
Michael Buescha78b3bb2009-09-11 21:44:05 +02004233 b43_leds_init(dev);
4234
Michael Buesche4d6b792007-09-18 15:39:42 -04004235 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004236out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004237 return err;
4238}
4239
4240/* Get PHY and RADIO versioning numbers */
4241static int b43_phy_versioning(struct b43_wldev *dev)
4242{
4243 struct b43_phy *phy = &dev->phy;
4244 u32 tmp;
4245 u8 analog_type;
4246 u8 phy_type;
4247 u8 phy_rev;
4248 u16 radio_manuf;
4249 u16 radio_ver;
4250 u16 radio_rev;
4251 int unsupported = 0;
4252
4253 /* Get PHY versioning */
4254 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4255 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4256 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4257 phy_rev = (tmp & B43_PHYVER_VERSION);
4258 switch (phy_type) {
4259 case B43_PHYTYPE_A:
4260 if (phy_rev >= 4)
4261 unsupported = 1;
4262 break;
4263 case B43_PHYTYPE_B:
4264 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4265 && phy_rev != 7)
4266 unsupported = 1;
4267 break;
4268 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004269 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004270 unsupported = 1;
4271 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004272#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004273 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004274 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004275 unsupported = 1;
4276 break;
4277#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004278#ifdef CONFIG_B43_PHY_LP
4279 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004280 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004281 unsupported = 1;
4282 break;
4283#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004284#ifdef CONFIG_B43_PHY_HT
4285 case B43_PHYTYPE_HT:
4286 if (phy_rev > 1)
4287 unsupported = 1;
4288 break;
4289#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004290#ifdef CONFIG_B43_PHY_LCN
4291 case B43_PHYTYPE_LCN:
4292 if (phy_rev > 1)
4293 unsupported = 1;
4294 break;
4295#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004296 default:
4297 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004298 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004299 if (unsupported) {
4300 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4301 "(Analog %u, Type %u, Revision %u)\n",
4302 analog_type, phy_type, phy_rev);
4303 return -EOPNOTSUPP;
4304 }
4305 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4306 analog_type, phy_type, phy_rev);
4307
4308 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004309 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004310 u16 radio24[3];
4311
4312 for (tmp = 0; tmp < 3; tmp++) {
4313 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4314 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4315 }
4316
4317 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4318 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4319
4320 radio_manuf = 0x17F;
4321 radio_ver = (radio24[2] << 8) | radio24[1];
4322 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004323 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004324 if (dev->dev->chip_id == 0x4317) {
4325 if (dev->dev->chip_rev == 0)
4326 tmp = 0x3205017F;
4327 else if (dev->dev->chip_rev == 1)
4328 tmp = 0x4205017F;
4329 else
4330 tmp = 0x5205017F;
4331 } else {
4332 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4333 B43_RADIOCTL_ID);
4334 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4335 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4336 B43_RADIOCTL_ID);
4337 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4338 << 16;
4339 }
4340 radio_manuf = (tmp & 0x00000FFF);
4341 radio_ver = (tmp & 0x0FFFF000) >> 12;
4342 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004343 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004344
Michael Buesch96c755a2008-01-06 00:09:46 +01004345 if (radio_manuf != 0x17F /* Broadcom */)
4346 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004347 switch (phy_type) {
4348 case B43_PHYTYPE_A:
4349 if (radio_ver != 0x2060)
4350 unsupported = 1;
4351 if (radio_rev != 1)
4352 unsupported = 1;
4353 if (radio_manuf != 0x17F)
4354 unsupported = 1;
4355 break;
4356 case B43_PHYTYPE_B:
4357 if ((radio_ver & 0xFFF0) != 0x2050)
4358 unsupported = 1;
4359 break;
4360 case B43_PHYTYPE_G:
4361 if (radio_ver != 0x2050)
4362 unsupported = 1;
4363 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004364 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004365 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004366 unsupported = 1;
4367 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004368 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004369 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004370 unsupported = 1;
4371 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004372 case B43_PHYTYPE_HT:
4373 if (radio_ver != 0x2059)
4374 unsupported = 1;
4375 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004376 case B43_PHYTYPE_LCN:
4377 if (radio_ver != 0x2064)
4378 unsupported = 1;
4379 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004380 default:
4381 B43_WARN_ON(1);
4382 }
4383 if (unsupported) {
4384 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4385 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4386 radio_manuf, radio_ver, radio_rev);
4387 return -EOPNOTSUPP;
4388 }
4389 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4390 radio_manuf, radio_ver, radio_rev);
4391
4392 phy->radio_manuf = radio_manuf;
4393 phy->radio_ver = radio_ver;
4394 phy->radio_rev = radio_rev;
4395
4396 phy->analog = analog_type;
4397 phy->type = phy_type;
4398 phy->rev = phy_rev;
4399
4400 return 0;
4401}
4402
4403static void setup_struct_phy_for_init(struct b43_wldev *dev,
4404 struct b43_phy *phy)
4405{
Michael Buesche4d6b792007-09-18 15:39:42 -04004406 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004407 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004408 /* PHY TX errors counter. */
4409 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004410
4411#if B43_DEBUG
4412 phy->phy_locked = 0;
4413 phy->radio_locked = 0;
4414#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004415}
4416
4417static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4418{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004419 dev->dfq_valid = 0;
4420
Michael Buesch6a724d62007-09-20 22:12:58 +02004421 /* Assume the radio is enabled. If it's not enabled, the state will
4422 * immediately get fixed on the first periodic work run. */
4423 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004424
4425 /* Stats */
4426 memset(&dev->stats, 0, sizeof(dev->stats));
4427
4428 setup_struct_phy_for_init(dev, &dev->phy);
4429
4430 /* IRQ related flags */
4431 dev->irq_reason = 0;
4432 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004433 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004434 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004435 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004436
4437 dev->mac_suspended = 1;
4438
4439 /* Noise calculation context */
4440 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4441}
4442
4443static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4444{
Rafał Miłecki05814832011-05-18 02:06:39 +02004445 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004446 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004447
Michael Buesch1855ba72008-04-18 20:51:41 +02004448 if (!modparam_btcoex)
4449 return;
Larry Finger95de2842007-11-09 16:57:18 -06004450 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004451 return;
4452 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4453 return;
4454
4455 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004456 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004457 hf |= B43_HF_BTCOEXALT;
4458 else
4459 hf |= B43_HF_BTCOEX;
4460 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004461}
4462
4463static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004464{
4465 if (!modparam_btcoex)
4466 return;
4467 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004468}
4469
4470static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4471{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004472 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004473 u32 tmp;
4474
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004475 if (dev->dev->bus_type != B43_BUS_SSB)
4476 return;
4477
4478 bus = dev->dev->sdev->bus;
4479
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004480 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4481 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004482 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004483 tmp &= ~SSB_IMCFGLO_REQTO;
4484 tmp &= ~SSB_IMCFGLO_SERTO;
4485 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004486 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004487 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004488 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004489}
4490
Michael Bueschd59f7202008-04-03 18:56:19 +02004491static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4492{
4493 u16 pu_delay;
4494
4495 /* The time value is in microseconds. */
4496 if (dev->phy.type == B43_PHYTYPE_A)
4497 pu_delay = 3700;
4498 else
4499 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004500 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004501 pu_delay = 500;
4502 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4503 pu_delay = max(pu_delay, (u16)2400);
4504
4505 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4506}
4507
4508/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4509static void b43_set_pretbtt(struct b43_wldev *dev)
4510{
4511 u16 pretbtt;
4512
4513 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004514 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004515 pretbtt = 2;
4516 } else {
4517 if (dev->phy.type == B43_PHYTYPE_A)
4518 pretbtt = 120;
4519 else
4520 pretbtt = 250;
4521 }
4522 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4523 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4524}
4525
Michael Buesche4d6b792007-09-18 15:39:42 -04004526/* Shutdown a wireless core */
4527/* Locking: wl->mutex */
4528static void b43_wireless_core_exit(struct b43_wldev *dev)
4529{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004530 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004531
Michael Buesch36dbd952009-09-04 22:51:29 +02004532 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4533 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004534 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004535
4536 /* Unregister HW RNG driver */
4537 b43_rng_exit(dev->wl);
4538
Michael Buesche4d6b792007-09-18 15:39:42 -04004539 b43_set_status(dev, B43_STAT_UNINIT);
4540
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004541 /* Stop the microcode PSM. */
4542 macctl = b43_read32(dev, B43_MMIO_MACCTL);
4543 macctl &= ~B43_MACCTL_PSM_RUN;
4544 macctl |= B43_MACCTL_PSM_JMP0;
4545 b43_write32(dev, B43_MMIO_MACCTL, macctl);
4546
Michael Buesche4d6b792007-09-18 15:39:42 -04004547 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004548 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004549 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004550 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004551 if (dev->wl->current_beacon) {
4552 dev_kfree_skb_any(dev->wl->current_beacon);
4553 dev->wl->current_beacon = NULL;
4554 }
4555
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004556 b43_device_disable(dev, 0);
4557 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004558}
4559
4560/* Initialize a wireless core */
4561static int b43_wireless_core_init(struct b43_wldev *dev)
4562{
Rafał Miłecki05814832011-05-18 02:06:39 +02004563 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004564 struct b43_phy *phy = &dev->phy;
4565 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004566 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004567
4568 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4569
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004570 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004571 if (err)
4572 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004573 if (!b43_device_is_enabled(dev))
4574 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004575
Michael Bueschfb111372008-09-02 13:00:34 +02004576 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004577 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004578 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004579
4580 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004581 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004582#ifdef CONFIG_B43_BCMA
4583 case B43_BUS_BCMA:
4584 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
4585 dev->dev->bdev, true);
4586 break;
4587#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004588#ifdef CONFIG_B43_SSB
4589 case B43_BUS_SSB:
4590 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4591 dev->dev->sdev);
4592 break;
4593#endif
4594 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004595
4596 b43_imcfglo_timeouts_workaround(dev);
4597 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004598 if (phy->ops->prepare_hardware) {
4599 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004600 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004601 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004602 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004603 err = b43_chip_init(dev);
4604 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004605 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004606 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004607 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004608 hf = b43_hf_read(dev);
4609 if (phy->type == B43_PHYTYPE_G) {
4610 hf |= B43_HF_SYMW;
4611 if (phy->rev == 1)
4612 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004613 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004614 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004615 }
4616 if (phy->radio_ver == 0x2050) {
4617 if (phy->radio_rev == 6)
4618 hf |= B43_HF_4318TSSI;
4619 if (phy->radio_rev < 6)
4620 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004621 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004622 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4623 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004624#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004625 if (dev->dev->bus_type == B43_BUS_SSB &&
4626 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4627 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004628 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004629#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004630 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004631 b43_hf_write(dev, hf);
4632
Michael Buesch74cfdba2007-10-28 16:19:44 +01004633 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4634 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004635 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4636 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4637
4638 /* Disable sending probe responses from firmware.
4639 * Setting the MaxTime to one usec will always trigger
4640 * a timeout, so we never send any probe resp.
4641 * A timeout of zero is infinite. */
4642 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4643
4644 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004645 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004646
4647 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004648 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004649 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004650 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004651 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004652 /* Maximum Contention Window */
4653 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4654
Rafał Miłecki505fb012011-05-19 15:11:27 +02004655 if (b43_bus_host_is_pcmcia(dev->dev) ||
4656 b43_bus_host_is_sdio(dev->dev) ||
Linus Torvalds9e3bd912010-02-26 10:34:27 -08004657 dev->use_pio) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01004658 dev->__using_pio_transfers = 1;
4659 err = b43_pio_init(dev);
4660 } else {
4661 dev->__using_pio_transfers = 0;
4662 err = b43_dma_init(dev);
4663 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004664 if (err)
4665 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004666 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004667 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004668 b43_bluetooth_coext_enable(dev);
4669
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004670 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004671 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004672 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004673
Michael Buesch5ab95492009-09-10 20:31:46 +02004674 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004675
4676 b43_set_status(dev, B43_STAT_INITIALIZED);
4677
John W. Linville84c164a2010-08-06 15:31:45 -04004678 /* Register HW RNG driver */
4679 b43_rng_init(dev->wl);
4680
Larry Finger1a8d1222007-12-14 13:59:11 +01004681out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004682 return err;
4683
Michael Bueschef1a6282008-08-27 18:53:02 +02004684err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004685 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004686err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004687 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004688 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4689 return err;
4690}
4691
Michael Buesch40faacc2007-10-28 16:29:32 +01004692static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004693 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004694{
4695 struct b43_wl *wl = hw_to_b43_wl(hw);
4696 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004697 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004698
4699 /* TODO: allow WDS/AP devices to coexist */
4700
Johannes Berg1ed32e42009-12-23 13:15:45 +01004701 if (vif->type != NL80211_IFTYPE_AP &&
4702 vif->type != NL80211_IFTYPE_MESH_POINT &&
4703 vif->type != NL80211_IFTYPE_STATION &&
4704 vif->type != NL80211_IFTYPE_WDS &&
4705 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004706 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004707
4708 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004709 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004710 goto out_mutex_unlock;
4711
Johannes Berg1ed32e42009-12-23 13:15:45 +01004712 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004713
4714 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004715 wl->operating = 1;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004716 wl->vif = vif;
4717 wl->if_type = vif->type;
4718 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004719
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004721 b43_set_pretbtt(dev);
4722 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004723 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004724
4725 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004726 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004727 mutex_unlock(&wl->mutex);
4728
Felix Fietkau2a190322011-08-10 13:50:30 -06004729 if (err == 0)
4730 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4731
Michael Buesche4d6b792007-09-18 15:39:42 -04004732 return err;
4733}
4734
Michael Buesch40faacc2007-10-28 16:29:32 +01004735static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004736 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004737{
4738 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004739 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004740
Johannes Berg1ed32e42009-12-23 13:15:45 +01004741 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004742
4743 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004744
4745 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004746 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004747 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004748
4749 wl->operating = 0;
4750
Johannes Berg4150c572007-09-17 01:29:23 -04004751 b43_adjust_opmode(dev);
4752 memset(wl->mac_addr, 0, ETH_ALEN);
4753 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004754
4755 mutex_unlock(&wl->mutex);
4756}
4757
Michael Buesch40faacc2007-10-28 16:29:32 +01004758static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004759{
4760 struct b43_wl *wl = hw_to_b43_wl(hw);
4761 struct b43_wldev *dev = wl->current_dev;
4762 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004763 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004764
Michael Buesch7be1bb62008-01-23 21:10:56 +01004765 /* Kill all old instance specific information to make sure
4766 * the card won't use it in the short timeframe between start
4767 * and mac80211 reconfiguring it. */
4768 memset(wl->bssid, 0, ETH_ALEN);
4769 memset(wl->mac_addr, 0, ETH_ALEN);
4770 wl->filter_flags = 0;
4771 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004772 b43_qos_clear(wl);
Michael Buesch6b4bec012008-05-20 12:16:28 +02004773 wl->beacon0_uploaded = 0;
4774 wl->beacon1_uploaded = 0;
4775 wl->beacon_templates_virgin = 1;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004776 wl->radio_enabled = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004777
Johannes Berg4150c572007-09-17 01:29:23 -04004778 mutex_lock(&wl->mutex);
4779
4780 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4781 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004782 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004783 goto out_mutex_unlock;
4784 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004785 }
4786
Johannes Berg4150c572007-09-17 01:29:23 -04004787 if (b43_status(dev) < B43_STAT_STARTED) {
4788 err = b43_wireless_core_start(dev);
4789 if (err) {
4790 if (did_init)
4791 b43_wireless_core_exit(dev);
4792 goto out_mutex_unlock;
4793 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004794 }
Johannes Berg4150c572007-09-17 01:29:23 -04004795
Johannes Bergf41f3f32009-06-07 12:30:34 -05004796 /* XXX: only do if device doesn't support rfkill irq */
4797 wiphy_rfkill_start_polling(hw->wiphy);
4798
Johannes Berg4150c572007-09-17 01:29:23 -04004799 out_mutex_unlock:
4800 mutex_unlock(&wl->mutex);
4801
Felix Fietkau2a190322011-08-10 13:50:30 -06004802 /* reload configuration */
4803 b43_op_config(hw, ~0);
4804
Johannes Berg4150c572007-09-17 01:29:23 -04004805 return err;
4806}
4807
Michael Buesch40faacc2007-10-28 16:29:32 +01004808static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004809{
4810 struct b43_wl *wl = hw_to_b43_wl(hw);
4811 struct b43_wldev *dev = wl->current_dev;
4812
Michael Buescha82d9922008-04-04 21:40:06 +02004813 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004814
Johannes Berg4150c572007-09-17 01:29:23 -04004815 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004816 if (b43_status(dev) >= B43_STAT_STARTED) {
4817 dev = b43_wireless_core_stop(dev);
4818 if (!dev)
4819 goto out_unlock;
4820 }
Johannes Berg4150c572007-09-17 01:29:23 -04004821 b43_wireless_core_exit(dev);
Larry Fingerfd4973c2009-06-20 12:58:11 -05004822 wl->radio_enabled = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004823
4824out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004825 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004826
4827 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004828}
4829
Johannes Berg17741cd2008-09-11 00:02:02 +02004830static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4831 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004832{
4833 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004834
Felix Fietkau8f611282009-11-07 18:37:37 +01004835 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004836 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004837
4838 return 0;
4839}
4840
Johannes Berg38968d02008-02-25 16:27:50 +01004841static void b43_op_sta_notify(struct ieee80211_hw *hw,
4842 struct ieee80211_vif *vif,
4843 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004844 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004845{
4846 struct b43_wl *wl = hw_to_b43_wl(hw);
4847
4848 B43_WARN_ON(!vif || wl->vif != vif);
4849}
4850
Michael Buesch25d3ef52009-02-20 15:39:21 +01004851static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4852{
4853 struct b43_wl *wl = hw_to_b43_wl(hw);
4854 struct b43_wldev *dev;
4855
4856 mutex_lock(&wl->mutex);
4857 dev = wl->current_dev;
4858 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4859 /* Disable CFP update during scan on other channels. */
4860 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4861 }
4862 mutex_unlock(&wl->mutex);
4863}
4864
4865static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4866{
4867 struct b43_wl *wl = hw_to_b43_wl(hw);
4868 struct b43_wldev *dev;
4869
4870 mutex_lock(&wl->mutex);
4871 dev = wl->current_dev;
4872 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4873 /* Re-enable CFP update. */
4874 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4875 }
4876 mutex_unlock(&wl->mutex);
4877}
4878
John W. Linville354b4f02010-04-29 15:56:06 -04004879static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4880 struct survey_info *survey)
4881{
4882 struct b43_wl *wl = hw_to_b43_wl(hw);
4883 struct b43_wldev *dev = wl->current_dev;
4884 struct ieee80211_conf *conf = &hw->conf;
4885
4886 if (idx != 0)
4887 return -ENOENT;
4888
4889 survey->channel = conf->channel;
4890 survey->filled = SURVEY_INFO_NOISE_DBM;
4891 survey->noise = dev->stats.link_noise;
4892
4893 return 0;
4894}
4895
Michael Buesche4d6b792007-09-18 15:39:42 -04004896static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004897 .tx = b43_op_tx,
4898 .conf_tx = b43_op_conf_tx,
4899 .add_interface = b43_op_add_interface,
4900 .remove_interface = b43_op_remove_interface,
4901 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004902 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004903 .configure_filter = b43_op_configure_filter,
4904 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004905 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004906 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004907 .get_tsf = b43_op_get_tsf,
4908 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004909 .start = b43_op_start,
4910 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004911 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004912 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004913 .sw_scan_start = b43_op_sw_scan_start_notifier,
4914 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04004915 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004916 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004917};
4918
4919/* Hard-reset the chip. Do not call this directly.
4920 * Use b43_controller_restart()
4921 */
4922static void b43_chip_reset(struct work_struct *work)
4923{
4924 struct b43_wldev *dev =
4925 container_of(work, struct b43_wldev, restart_work);
4926 struct b43_wl *wl = dev->wl;
4927 int err = 0;
4928 int prev_status;
4929
4930 mutex_lock(&wl->mutex);
4931
4932 prev_status = b43_status(dev);
4933 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004934 if (prev_status >= B43_STAT_STARTED) {
4935 dev = b43_wireless_core_stop(dev);
4936 if (!dev) {
4937 err = -ENODEV;
4938 goto out;
4939 }
4940 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004941 if (prev_status >= B43_STAT_INITIALIZED)
4942 b43_wireless_core_exit(dev);
4943
4944 /* ...and up again. */
4945 if (prev_status >= B43_STAT_INITIALIZED) {
4946 err = b43_wireless_core_init(dev);
4947 if (err)
4948 goto out;
4949 }
4950 if (prev_status >= B43_STAT_STARTED) {
4951 err = b43_wireless_core_start(dev);
4952 if (err) {
4953 b43_wireless_core_exit(dev);
4954 goto out;
4955 }
4956 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004957out:
4958 if (err)
4959 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004960 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06004961
4962 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04004963 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06004964 return;
4965 }
4966
4967 /* reload configuration */
4968 b43_op_config(wl->hw, ~0);
4969 if (wl->vif)
4970 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
4971
4972 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04004973}
4974
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004975static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004976 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004977{
4978 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004979
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004980 if (have_2ghz_phy)
4981 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4982 if (dev->phy.type == B43_PHYTYPE_N) {
4983 if (have_5ghz_phy)
4984 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4985 } else {
4986 if (have_5ghz_phy)
4987 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4988 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004989
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004990 dev->phy.supports_2ghz = have_2ghz_phy;
4991 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004992
4993 return 0;
4994}
4995
4996static void b43_wireless_core_detach(struct b43_wldev *dev)
4997{
4998 /* We release firmware that late to not be required to re-request
4999 * is all the time when we reinit the core. */
5000 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005001 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005002}
5003
5004static int b43_wireless_core_attach(struct b43_wldev *dev)
5005{
5006 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005007 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005008 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005009 u32 tmp;
Michael Buesch96c755a2008-01-06 00:09:46 +01005010 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04005011
5012 /* Do NOT do any device initialization here.
5013 * Do it in wireless_core_init() instead.
5014 * This function is for gathering basic information about the HW, only.
5015 * Also some structs may be set up here. But most likely you want to have
5016 * that in core_init(), too.
5017 */
5018
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005019#ifdef CONFIG_B43_SSB
5020 if (dev->dev->bus_type == B43_BUS_SSB &&
5021 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5022 pdev = dev->dev->sdev->bus->host_pci;
5023#endif
5024
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005025 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005026 if (err) {
5027 b43err(wl, "Bus powerup failed\n");
5028 goto out;
5029 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005030
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005031 /* Get the PHY type. */
5032 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005033#ifdef CONFIG_B43_BCMA
5034 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005035 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5036 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5037 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005038 break;
5039#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005040#ifdef CONFIG_B43_SSB
5041 case B43_BUS_SSB:
5042 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005043 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5044 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5045 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005046 } else
5047 B43_WARN_ON(1);
5048 break;
5049#endif
5050 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005051
Michael Buesch96c755a2008-01-06 00:09:46 +01005052 dev->phy.gmode = have_2ghz_phy;
Larry Fingerfd4973c2009-06-20 12:58:11 -05005053 dev->phy.radio_on = 1;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005054 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005055
5056 err = b43_phy_versioning(dev);
5057 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005058 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005059 /* Check if this device supports multiband. */
5060 if (!pdev ||
5061 (pdev->device != 0x4312 &&
5062 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5063 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01005064 have_2ghz_phy = 0;
5065 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04005066 switch (dev->phy.type) {
5067 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01005068 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04005069 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005070 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005071#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005072 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005073#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005074 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005075 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005076 case B43_PHYTYPE_HT:
5077 case B43_PHYTYPE_LCN:
Michael Buesch96c755a2008-01-06 00:09:46 +01005078 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04005079 break;
5080 default:
5081 B43_WARN_ON(1);
5082 }
5083 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005084 if (dev->phy.type == B43_PHYTYPE_A) {
5085 /* FIXME */
5086 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5087 err = -EOPNOTSUPP;
5088 goto err_powerdown;
5089 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005090 if (1 /* disable A-PHY */) {
5091 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005092 if (dev->phy.type != B43_PHYTYPE_N &&
5093 dev->phy.type != B43_PHYTYPE_LP) {
Michael Buesch2e35af12008-04-27 19:06:18 +02005094 have_2ghz_phy = 1;
5095 have_5ghz_phy = 0;
5096 }
5097 }
5098
Michael Bueschfb111372008-09-02 13:00:34 +02005099 err = b43_phy_allocate(dev);
5100 if (err)
5101 goto err_powerdown;
5102
Michael Buesch96c755a2008-01-06 00:09:46 +01005103 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005104 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005105
5106 err = b43_validate_chipaccess(dev);
5107 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005108 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005109 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005110 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005111 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005112
5113 /* Now set some default "current_dev" */
5114 if (!wl->current_dev)
5115 wl->current_dev = dev;
5116 INIT_WORK(&dev->restart_work, b43_chip_reset);
5117
Michael Bueschcb24f572008-09-03 12:12:20 +02005118 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005119 b43_device_disable(dev, 0);
5120 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005121
5122out:
5123 return err;
5124
Michael Bueschfb111372008-09-02 13:00:34 +02005125err_phy_free:
5126 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005127err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005128 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005129 return err;
5130}
5131
Rafał Miłecki482f0532011-05-18 02:06:36 +02005132static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005133{
5134 struct b43_wldev *wldev;
5135 struct b43_wl *wl;
5136
Michael Buesch3bf0a322008-05-22 16:32:16 +02005137 /* Do not cancel ieee80211-workqueue based work here.
5138 * See comment in b43_remove(). */
5139
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005140 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005141 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005142 b43_debugfs_remove_device(wldev);
5143 b43_wireless_core_detach(wldev);
5144 list_del(&wldev->list);
5145 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005146 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005147 kfree(wldev);
5148}
5149
Rafał Miłecki482f0532011-05-18 02:06:36 +02005150static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005151{
5152 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005153 int err = -ENOMEM;
5154
Michael Buesche4d6b792007-09-18 15:39:42 -04005155 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5156 if (!wldev)
5157 goto out;
5158
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005159 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005160 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005161 wldev->wl = wl;
5162 b43_set_status(wldev, B43_STAT_UNINIT);
5163 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005164 INIT_LIST_HEAD(&wldev->list);
5165
5166 err = b43_wireless_core_attach(wldev);
5167 if (err)
5168 goto err_kfree_wldev;
5169
5170 list_add(&wldev->list, &wl->devlist);
5171 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005172 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005173 b43_debugfs_add_device(wldev);
5174
5175 out:
5176 return err;
5177
5178 err_kfree_wldev:
5179 kfree(wldev);
5180 return err;
5181}
5182
Michael Buesch9fc38452008-04-19 16:53:00 +02005183#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5184 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5185 (pdev->device == _device) && \
5186 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5187 (pdev->subsystem_device == _subdevice) )
5188
Michael Buesche4d6b792007-09-18 15:39:42 -04005189static void b43_sprom_fixup(struct ssb_bus *bus)
5190{
Michael Buesch1855ba72008-04-18 20:51:41 +02005191 struct pci_dev *pdev;
5192
Michael Buesche4d6b792007-09-18 15:39:42 -04005193 /* boardflags workarounds */
5194 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
5195 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005196 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005197 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
5198 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005199 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005200 if (bus->bustype == SSB_BUSTYPE_PCI) {
5201 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005202 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005203 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005204 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005205 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005206 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005207 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5208 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005209 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5210 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005211}
5212
Rafał Miłecki482f0532011-05-18 02:06:36 +02005213static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005214{
5215 struct ieee80211_hw *hw = wl->hw;
5216
Rafał Miłecki482f0532011-05-18 02:06:36 +02005217 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005218 ieee80211_free_hw(hw);
5219}
5220
Rafał Miłeckid1507052011-07-05 23:54:07 +02005221static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005222{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005223 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005224 struct ieee80211_hw *hw;
5225 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005226 char chip_name[6];
Michael Buesche4d6b792007-09-18 15:39:42 -04005227
5228 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5229 if (!hw) {
5230 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005231 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005232 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005233 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005234
5235 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005236 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005237 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005238
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005239 hw->wiphy->interface_modes =
5240 BIT(NL80211_IFTYPE_AP) |
5241 BIT(NL80211_IFTYPE_MESH_POINT) |
5242 BIT(NL80211_IFTYPE_STATION) |
5243 BIT(NL80211_IFTYPE_WDS) |
5244 BIT(NL80211_IFTYPE_ADHOC);
5245
Michael Buesch403a3a12009-06-08 21:04:57 +02005246 hw->queues = modparam_qos ? 4 : 1;
5247 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02005248 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005249 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005250 if (is_valid_ether_addr(sprom->et1mac))
5251 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005252 else
Larry Finger95de2842007-11-09 16:57:18 -06005253 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005254
Michael Buesch403a3a12009-06-08 21:04:57 +02005255 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005256 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005257 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005258 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005259 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005260 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005261 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005262 INIT_WORK(&wl->tx_work, b43_tx_work);
5263 skb_queue_head_init(&wl->tx_queue);
Michael Buesche4d6b792007-09-18 15:39:42 -04005264
Rafał Miłecki2729df22011-07-18 22:45:58 +02005265 snprintf(chip_name, ARRAY_SIZE(chip_name),
5266 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5267 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5268 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005269 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005270}
5271
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005272#ifdef CONFIG_B43_BCMA
5273static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005274{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005275 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005276 struct b43_wl *wl;
5277 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005278
5279 dev = b43_bus_dev_bcma_init(core);
5280 if (!dev)
5281 return -ENODEV;
5282
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005283 wl = b43_wireless_init(dev);
5284 if (IS_ERR(wl)) {
5285 err = PTR_ERR(wl);
5286 goto bcma_out;
5287 }
5288
5289 err = b43_one_core_attach(dev, wl);
5290 if (err)
5291 goto bcma_err_wireless_exit;
5292
5293 err = ieee80211_register_hw(wl->hw);
5294 if (err)
5295 goto bcma_err_one_core_detach;
5296 b43_leds_register(wl->current_dev);
5297
5298bcma_out:
5299 return err;
5300
5301bcma_err_one_core_detach:
5302 b43_one_core_detach(dev);
5303bcma_err_wireless_exit:
5304 ieee80211_free_hw(wl->hw);
5305 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005306}
5307
5308static void b43_bcma_remove(struct bcma_device *core)
5309{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005310 struct b43_wldev *wldev = bcma_get_drvdata(core);
5311 struct b43_wl *wl = wldev->wl;
5312
5313 /* We must cancel any work here before unregistering from ieee80211,
5314 * as the ieee80211 unreg will destroy the workqueue. */
5315 cancel_work_sync(&wldev->restart_work);
5316
5317 /* Restore the queues count before unregistering, because firmware detect
5318 * might have modified it. Restoring is important, so the networking
5319 * stack can properly free resources. */
5320 wl->hw->queues = wl->mac80211_initially_registered_queues;
5321 b43_leds_stop(wldev);
5322 ieee80211_unregister_hw(wl->hw);
5323
5324 b43_one_core_detach(wldev->dev);
5325
5326 b43_leds_unregister(wl);
5327
5328 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005329}
5330
5331static struct bcma_driver b43_bcma_driver = {
5332 .name = KBUILD_MODNAME,
5333 .id_table = b43_bcma_tbl,
5334 .probe = b43_bcma_probe,
5335 .remove = b43_bcma_remove,
5336};
5337#endif
5338
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005339#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005340static
5341int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005342{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005343 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005344 struct b43_wl *wl;
5345 int err;
5346 int first = 0;
5347
Rafał Miłecki482f0532011-05-18 02:06:36 +02005348 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005349 if (!dev)
5350 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005351
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005352 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005353 if (!wl) {
5354 /* Probing the first core. Must setup common struct b43_wl */
5355 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005356 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005357 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005358 if (IS_ERR(wl)) {
5359 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005360 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005361 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005362 ssb_set_devtypedata(sdev, wl);
5363 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005364 }
5365 err = b43_one_core_attach(dev, wl);
5366 if (err)
5367 goto err_wireless_exit;
5368
5369 if (first) {
5370 err = ieee80211_register_hw(wl->hw);
5371 if (err)
5372 goto err_one_core_detach;
Michael Buescha78b3bb2009-09-11 21:44:05 +02005373 b43_leds_register(wl->current_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005374 }
5375
5376 out:
5377 return err;
5378
5379 err_one_core_detach:
5380 b43_one_core_detach(dev);
5381 err_wireless_exit:
5382 if (first)
5383 b43_wireless_exit(dev, wl);
5384 return err;
5385}
5386
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005387static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005388{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005389 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5390 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005391 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005392
Michael Buesch3bf0a322008-05-22 16:32:16 +02005393 /* We must cancel any work here before unregistering from ieee80211,
5394 * as the ieee80211 unreg will destroy the workqueue. */
5395 cancel_work_sync(&wldev->restart_work);
5396
Michael Buesche4d6b792007-09-18 15:39:42 -04005397 B43_WARN_ON(!wl);
Michael Buesch403a3a12009-06-08 21:04:57 +02005398 if (wl->current_dev == wldev) {
5399 /* Restore the queues count before unregistering, because firmware detect
5400 * might have modified it. Restoring is important, so the networking
5401 * stack can properly free resources. */
5402 wl->hw->queues = wl->mac80211_initially_registered_queues;
Albert Herranz82905ac2009-09-16 00:26:19 +02005403 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005404 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005405 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005406
Pavel Roskine61b52d2011-07-22 18:07:13 -04005407 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005408
5409 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005410 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005411 /* Last core on the chip unregistered.
5412 * We can destroy common struct b43_wl.
5413 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005414 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005415 }
5416}
5417
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005418static struct ssb_driver b43_ssb_driver = {
5419 .name = KBUILD_MODNAME,
5420 .id_table = b43_ssb_tbl,
5421 .probe = b43_ssb_probe,
5422 .remove = b43_ssb_remove,
5423};
5424#endif /* CONFIG_B43_SSB */
5425
Michael Buesche4d6b792007-09-18 15:39:42 -04005426/* Perform a hardware reset. This can be called from any context. */
5427void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5428{
5429 /* Must avoid requeueing, if we are in shutdown. */
5430 if (b43_status(dev) < B43_STAT_INITIALIZED)
5431 return;
5432 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005433 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005434}
5435
Michael Buesch26bc7832008-02-09 00:18:35 +01005436static void b43_print_driverinfo(void)
5437{
5438 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005439 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005440
5441#ifdef CONFIG_B43_PCI_AUTOSELECT
5442 feat_pci = "P";
5443#endif
5444#ifdef CONFIG_B43_PCMCIA
5445 feat_pcmcia = "M";
5446#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005447#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005448 feat_nphy = "N";
5449#endif
5450#ifdef CONFIG_B43_LEDS
5451 feat_leds = "L";
5452#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005453#ifdef CONFIG_B43_SDIO
5454 feat_sdio = "S";
5455#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005456 printk(KERN_INFO "Broadcom 43xx driver loaded "
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005457 "[ Features: %s%s%s%s%s, Firmware-ID: "
Michael Buesch26bc7832008-02-09 00:18:35 +01005458 B43_SUPPORTED_FIRMWARE_ID " ]\n",
5459 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005460 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005461}
5462
Michael Buesche4d6b792007-09-18 15:39:42 -04005463static int __init b43_init(void)
5464{
5465 int err;
5466
5467 b43_debugfs_init();
5468 err = b43_pcmcia_init();
5469 if (err)
5470 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005471 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005472 if (err)
5473 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005474#ifdef CONFIG_B43_BCMA
5475 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005476 if (err)
5477 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005478#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005479#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005480 err = ssb_driver_register(&b43_ssb_driver);
5481 if (err)
5482 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005483#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005484 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005485
5486 return err;
5487
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005488#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005489err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005490#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005491#ifdef CONFIG_B43_BCMA
5492 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005493err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005494#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005495 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005496err_pcmcia_exit:
5497 b43_pcmcia_exit();
5498err_dfs_exit:
5499 b43_debugfs_exit();
5500 return err;
5501}
5502
5503static void __exit b43_exit(void)
5504{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005505#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005506 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005507#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005508#ifdef CONFIG_B43_BCMA
5509 bcma_driver_unregister(&b43_bcma_driver);
5510#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005511 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005512 b43_pcmcia_exit();
5513 b43_debugfs_exit();
5514}
5515
5516module_init(b43_init)
5517module_exit(b43_exit)