blob: e7a781d21486587ef4b32defc2a23646bb84f5ea [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
Mike Frysinger53f8a252007-11-15 15:48:01 +08006mainmenu "Blackfin Kernel Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07007
8config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04009 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070010
11config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -040012 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070013
14config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040015 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070016
17config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040018 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070019
20config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040021 def_bool y
Mike Frysinger1ee76d72009-06-10 04:45:29 -040022 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040023 select HAVE_FUNCTION_TRACER
Sam Ravnborgec7748b2008-02-09 10:46:40 +010024 select HAVE_IDE
Mike Frysinger538067c2009-06-07 03:47:01 -040025 select HAVE_KERNEL_GZIP
26 select HAVE_KERNEL_BZIP2
27 select HAVE_KERNEL_LZMA
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050028 select HAVE_OPROFILE
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080029 select ARCH_WANT_OPTIONAL_GPIOLIB
Bryan Wu1394f032007-05-06 14:50:22 -070030
Mike Frysinger70f12562009-06-07 17:18:25 -040031config GENERIC_BUG
32 def_bool y
33 depends on BUG
34
Aubrey Lie3defff2007-05-21 18:09:11 +080035config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040036 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080037
Bryan Wu1394f032007-05-06 14:50:22 -070038config GENERIC_FIND_NEXT_BIT
Mike Frysingerbac7d892009-06-07 03:46:06 -040039 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070040
41config GENERIC_HWEIGHT
Mike Frysingerbac7d892009-06-07 03:46:06 -040042 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070043
44config GENERIC_HARDIRQS
Mike Frysingerbac7d892009-06-07 03:46:06 -040045 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070046
47config GENERIC_IRQ_PROBE
Mike Frysingerbac7d892009-06-07 03:46:06 -040048 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070049
Michael Hennerichb2d15832007-07-24 15:46:36 +080050config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040051 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070052
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040058 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070059
Mike Frysinger6fa68e72009-06-08 18:45:01 -040060config LOCKDEP_SUPPORT
61 def_bool y
62
Mike Frysingerc7b412f2009-06-08 18:44:45 -040063config STACKTRACE_SUPPORT
64 def_bool y
65
Mike Frysinger8f860012009-06-08 12:49:48 -040066config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070068
Bryan Wu1394f032007-05-06 14:50:22 -070069source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070070
Bryan Wu1394f032007-05-06 14:50:22 -070071source "kernel/Kconfig.preempt"
72
Matt Helsleydc52ddc2008-10-18 20:27:21 -070073source "kernel/Kconfig.freezer"
74
Bryan Wu1394f032007-05-06 14:50:22 -070075menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080083config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
Michael Hennerich59003142007-10-21 16:54:27 +0800103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
Mike Frysinger1545a112007-12-24 16:54:48 +0800108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
Michael Hennerich59003142007-10-21 16:54:27 +0800118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
Mike Frysinger1545a112007-12-24 16:54:48 +0800123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
Michael Hennerich59003142007-10-21 16:54:27 +0800128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
Bryan Wu1394f032007-05-06 14:50:22 -0700133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
Roy Huang24a07a12007-07-12 22:41:45 +0800173config BF542
174 bool "BF542"
175 help
176 BF542 Processor Support.
177
Mike Frysinger2f89c062009-02-04 16:49:45 +0800178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
Roy Huang24a07a12007-07-12 22:41:45 +0800183config BF544
184 bool "BF544"
185 help
186 BF544 Processor Support.
187
Mike Frysinger2f89c062009-02-04 16:49:45 +0800188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800193config BF547
194 bool "BF547"
195 help
196 BF547 Processor Support.
197
Mike Frysinger2f89c062009-02-04 16:49:45 +0800198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
Roy Huang24a07a12007-07-12 22:41:45 +0800203config BF548
204 bool "BF548"
205 help
206 BF548 Processor Support.
207
Mike Frysinger2f89c062009-02-04 16:49:45 +0800208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
Roy Huang24a07a12007-07-12 22:41:45 +0800213config BF549
214 bool "BF549"
215 help
216 BF549 Processor Support.
217
Mike Frysinger2f89c062009-02-04 16:49:45 +0800218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
Bryan Wu1394f032007-05-06 14:50:22 -0700223config BF561
224 bool "BF561"
225 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800226 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700227
228endchoice
229
Graf Yang46fa5ee2009-01-07 23:14:39 +0800230config SMP
231 depends on BF561
Graf Yang9b9bfde2009-05-27 09:58:35 +0000232 select GENERIC_TIME
Graf Yang46fa5ee2009-01-07 23:14:39 +0800233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
246config IRQ_PER_CPU
247 bool
248 depends on SMP
249 default y
250
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800251config BF_REV_MIN
252 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800253 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800254 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800255 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800256 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800257
258config BF_REV_MAX
259 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800260 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
261 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800262 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800263 default 6 if (BF533 || BF532 || BF531)
264
Bryan Wu1394f032007-05-06 14:50:22 -0700265choice
266 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000267 default BF_REV_0_0 if (BF51x || BF52x)
268 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800269 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800270
271config BF_REV_0_0
272 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800273 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800274
275config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800276 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000277 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700278
279config BF_REV_0_2
280 bool "0.2"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800281 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700282
283config BF_REV_0_3
284 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800285 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700286
287config BF_REV_0_4
288 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800289 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700290
291config BF_REV_0_5
292 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700294
Mike Frysinger49f72532008-10-09 12:06:27 +0800295config BF_REV_0_6
296 bool "0.6"
297 depends on (BF533 || BF532 || BF531)
298
Jie Zhangde3025f2007-06-25 18:04:12 +0800299config BF_REV_ANY
300 bool "any"
301
302config BF_REV_NONE
303 bool "none"
304
Bryan Wu1394f032007-05-06 14:50:22 -0700305endchoice
306
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800307config BF51x
308 bool
309 depends on (BF512 || BF514 || BF516 || BF518)
310 default y
311
Michael Hennerich59003142007-10-21 16:54:27 +0800312config BF52x
313 bool
Mike Frysinger1545a112007-12-24 16:54:48 +0800314 depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
Michael Hennerich59003142007-10-21 16:54:27 +0800315 default y
316
Roy Huang24a07a12007-07-12 22:41:45 +0800317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
Mike Frysinger2f89c062009-02-04 16:49:45 +0800322config BF54xM
323 bool
324 depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
325 default y
326
Roy Huang24a07a12007-07-12 22:41:45 +0800327config BF54x
328 bool
Mike Frysinger2f89c062009-02-04 16:49:45 +0800329 depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
Roy Huang24a07a12007-07-12 22:41:45 +0800330 default y
331
Bryan Wu1394f032007-05-06 14:50:22 -0700332config MEM_GENERIC_BOARD
333 bool
334 depends on GENERIC_BOARD
335 default y
336
337config MEM_MT48LC64M4A2FB_7E
338 bool
339 depends on (BFIN533_STAMP)
340 default y
341
342config MEM_MT48LC16M16A2TG_75
343 bool
344 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000345 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
346 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
347 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700348 default y
349
350config MEM_MT48LC32M8A2_75
351 bool
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800352 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700353 default y
354
355config MEM_MT48LC8M32B2B5_7
356 bool
357 depends on (BFIN561_BLUETECHNIX_CM)
358 default y
359
Michael Hennerich59003142007-10-21 16:54:27 +0800360config MEM_MT48LC32M16A2TG_75
361 bool
Graf Yangee48efb2009-06-18 04:32:04 +0000362 depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP)
Michael Hennerich59003142007-10-21 16:54:27 +0800363 default y
364
Sonic Zhang49345402009-01-07 23:14:38 +0800365config MEM_MT48LC32M8A2_75
366 bool
367 depends on (BFIN518F_EZBRD)
368 default y
369
Graf Yangee48efb2009-06-18 04:32:04 +0000370config MEM_MT48H32M16LFCJ_75
371 bool
372 depends on (BFIN526_EZBRD)
373 default y
374
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800375source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800376source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700377source "arch/blackfin/mach-bf533/Kconfig"
378source "arch/blackfin/mach-bf561/Kconfig"
379source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800380source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800381source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700382
383menu "Board customizations"
384
385config CMDLINE_BOOL
386 bool "Default bootloader kernel arguments"
387
388config CMDLINE
389 string "Initial kernel command string"
390 depends on CMDLINE_BOOL
391 default "console=ttyBF0,57600"
392 help
393 If you don't have a boot loader capable of passing a command line string
394 to the kernel, you may specify one here. As a minimum, you should specify
395 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
396
Mike Frysinger5f004c22008-04-25 02:11:24 +0800397config BOOT_LOAD
398 hex "Kernel load address for booting"
399 default "0x1000"
400 range 0x1000 0x20000000
401 help
402 This option allows you to set the load address of the kernel.
403 This can be useful if you are on a board which has a small amount
404 of memory or you wish to reserve some memory at the beginning of
405 the address space.
406
407 Note that you need to keep this value above 4k (0x1000) as this
408 memory region is used to capture NULL pointer references as well
409 as some core kernel functions.
410
Michael Hennerich8cc71172008-10-13 14:45:06 +0800411config ROM_BASE
412 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800413 depends on ROMKERNEL
Michael Hennerich8cc71172008-10-13 14:45:06 +0800414 default "0x20040000"
415 range 0x20000000 0x20400000 if !(BF54x || BF561)
416 range 0x20000000 0x30000000 if (BF54x || BF561)
417 help
418
Robin Getzf16295e2007-08-03 18:07:17 +0800419comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700420
421config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800422 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800423 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000424 default "11059200" if BFIN533_STAMP
425 default "24576000" if PNAV10
426 default "25000000" # most people use this
427 default "27000000" if BFIN533_EZKIT
428 default "30000000" if BFIN561_EZKIT
Bryan Wu1394f032007-05-06 14:50:22 -0700429 help
430 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800431 Warning: This value should match the crystal on the board. Otherwise,
432 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700433
Robin Getzf16295e2007-08-03 18:07:17 +0800434config BFIN_KERNEL_CLOCK
435 bool "Re-program Clocks while Kernel boots?"
436 default n
437 help
438 This option decides if kernel clocks are re-programed from the
439 bootloader settings. If the clocks are not set, the SDRAM settings
440 are also not changed, and the Bootloader does 100% of the hardware
441 configuration.
442
443config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800444 bool "Bypass PLL"
445 depends on BFIN_KERNEL_CLOCK
446 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800447
448config CLKIN_HALF
449 bool "Half Clock In"
450 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
451 default n
452 help
453 If this is set the clock will be divided by 2, before it goes to the PLL.
454
455config VCO_MULT
456 int "VCO Multiplier"
457 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
458 range 1 64
459 default "22" if BFIN533_EZKIT
460 default "45" if BFIN533_STAMP
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800461 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800462 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000463 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800464 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800465 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Robin Getzf16295e2007-08-03 18:07:17 +0800466 help
467 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
468 PLL Frequency = (Crystal Frequency) * (this setting)
469
470choice
471 prompt "Core Clock Divider"
472 depends on BFIN_KERNEL_CLOCK
473 default CCLK_DIV_1
474 help
475 This sets the frequency of the core. It can be 1, 2, 4 or 8
476 Core Frequency = (PLL frequency) / (this setting)
477
478config CCLK_DIV_1
479 bool "1"
480
481config CCLK_DIV_2
482 bool "2"
483
484config CCLK_DIV_4
485 bool "4"
486
487config CCLK_DIV_8
488 bool "8"
489endchoice
490
491config SCLK_DIV
492 int "System Clock Divider"
493 depends on BFIN_KERNEL_CLOCK
494 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800495 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800496 help
497 This sets the frequency of the system clock (including SDRAM or DDR).
498 This can be between 1 and 15
499 System Clock = (PLL frequency) / (this setting)
500
Mike Frysinger5f004c22008-04-25 02:11:24 +0800501choice
502 prompt "DDR SDRAM Chip Type"
503 depends on BFIN_KERNEL_CLOCK
504 depends on BF54x
505 default MEM_MT46V32M16_5B
506
507config MEM_MT46V32M16_6T
508 bool "MT46V32M16_6T"
509
510config MEM_MT46V32M16_5B
511 bool "MT46V32M16_5B"
512endchoice
513
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800514choice
515 prompt "DDR/SDRAM Timing"
516 depends on BFIN_KERNEL_CLOCK
517 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
518 help
519 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
520 The calculated SDRAM timing parameters may not be 100%
521 accurate - This option is therefore marked experimental.
522
523config BFIN_KERNEL_CLOCK_MEMINIT_CALC
524 bool "Calculate Timings (EXPERIMENTAL)"
525 depends on EXPERIMENTAL
526
527config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
528 bool "Provide accurate Timings based on target SCLK"
529 help
530 Please consult the Blackfin Hardware Reference Manuals as well
531 as the memory device datasheet.
532 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
533endchoice
534
535menu "Memory Init Control"
536 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
537
538config MEM_DDRCTL0
539 depends on BF54x
540 hex "DDRCTL0"
541 default 0x0
542
543config MEM_DDRCTL1
544 depends on BF54x
545 hex "DDRCTL1"
546 default 0x0
547
548config MEM_DDRCTL2
549 depends on BF54x
550 hex "DDRCTL2"
551 default 0x0
552
553config MEM_EBIU_DDRQUE
554 depends on BF54x
555 hex "DDRQUE"
556 default 0x0
557
558config MEM_SDRRC
559 depends on !BF54x
560 hex "SDRRC"
561 default 0x0
562
563config MEM_SDGCTL
564 depends on !BF54x
565 hex "SDGCTL"
566 default 0x0
567endmenu
568
Robin Getzf16295e2007-08-03 18:07:17 +0800569#
570# Max & Min Speeds for various Chips
571#
572config MAX_VCO_HZ
573 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800574 default 400000000 if BF512
575 default 400000000 if BF514
576 default 400000000 if BF516
577 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000578 default 400000000 if BF522
579 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800580 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800581 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800582 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800583 default 600000000 if BF527
584 default 400000000 if BF531
585 default 400000000 if BF532
586 default 750000000 if BF533
587 default 500000000 if BF534
588 default 400000000 if BF536
589 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800590 default 533333333 if BF538
591 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800592 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800593 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800594 default 600000000 if BF547
595 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800596 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800597 default 600000000 if BF561
598
599config MIN_VCO_HZ
600 int
601 default 50000000
602
603config MAX_SCLK_HZ
604 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800605 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800606
607config MIN_SCLK_HZ
608 int
609 default 27000000
610
611comment "Kernel Timer/Scheduler"
612
613source kernel/Kconfig.hz
614
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800615config GENERIC_TIME
616 bool "Generic time"
617 default y
618
619config GENERIC_CLOCKEVENTS
620 bool "Generic clock events"
621 depends on GENERIC_TIME
622 default y
623
Graf Yang1fa9be72009-05-15 11:01:59 +0000624choice
625 prompt "Kernel Tick Source"
626 depends on GENERIC_CLOCKEVENTS
627 default TICKSOURCE_CORETMR
628
629config TICKSOURCE_GPTMR0
630 bool "Gptimer0 (SCLK domain)"
631 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000632
633config TICKSOURCE_CORETMR
634 bool "Core timer (CCLK domain)"
635
636endchoice
637
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800638config CYCLES_CLOCKSOURCE
Graf Yang1fa9be72009-05-15 11:01:59 +0000639 bool "Use 'CYCLES' as a clocksource"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800640 depends on GENERIC_CLOCKEVENTS
641 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000642 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800643 help
644 If you say Y here, you will enable support for using the 'cycles'
645 registers as a clock source. Doing so means you will be unable to
646 safely write to the 'cycles' register during runtime. You will
647 still be able to read it (such as for performance monitoring), but
648 writing the registers will most likely crash the kernel.
649
Graf Yang1fa9be72009-05-15 11:01:59 +0000650config GPTMR0_CLOCKSOURCE
651 bool "Use GPTimer0 as a clocksource (higher rating)"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000652 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000653 depends on GENERIC_CLOCKEVENTS
654 depends on !TICKSOURCE_GPTMR0
655
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800656source kernel/time/Kconfig
657
Mike Frysinger5f004c22008-04-25 02:11:24 +0800658comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800659
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800660choice
661 prompt "Blackfin Exception Scratch Register"
662 default BFIN_SCRATCH_REG_RETN
663 help
664 Select the resource to reserve for the Exception handler:
665 - RETN: Non-Maskable Interrupt (NMI)
666 - RETE: Exception Return (JTAG/ICE)
667 - CYCLES: Performance counter
668
669 If you are unsure, please select "RETN".
670
671config BFIN_SCRATCH_REG_RETN
672 bool "RETN"
673 help
674 Use the RETN register in the Blackfin exception handler
675 as a stack scratch register. This means you cannot
676 safely use NMI on the Blackfin while running Linux, but
677 you can debug the system with a JTAG ICE and use the
678 CYCLES performance registers.
679
680 If you are unsure, please select "RETN".
681
682config BFIN_SCRATCH_REG_RETE
683 bool "RETE"
684 help
685 Use the RETE register in the Blackfin exception handler
686 as a stack scratch register. This means you cannot
687 safely use a JTAG ICE while debugging a Blackfin board,
688 but you can safely use the CYCLES performance registers
689 and the NMI.
690
691 If you are unsure, please select "RETN".
692
693config BFIN_SCRATCH_REG_CYCLES
694 bool "CYCLES"
695 help
696 Use the CYCLES register in the Blackfin exception handler
697 as a stack scratch register. This means you cannot
698 safely use the CYCLES performance registers on a Blackfin
699 board at anytime, but you can debug the system with a JTAG
700 ICE and use the NMI.
701
702 If you are unsure, please select "RETN".
703
704endchoice
705
Bryan Wu1394f032007-05-06 14:50:22 -0700706endmenu
707
708
709menu "Blackfin Kernel Optimizations"
Graf Yang46fa5ee2009-01-07 23:14:39 +0800710 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700711
Bryan Wu1394f032007-05-06 14:50:22 -0700712comment "Memory Optimizations"
713
714config I_ENTRY_L1
715 bool "Locate interrupt entry code in L1 Memory"
716 default y
717 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200718 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
719 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700720
721config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200722 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700723 default y
724 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200725 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800726 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200727 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700728
729config DO_IRQ_L1
730 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
731 default y
732 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200733 If enabled, the frequently called do_irq dispatcher function is linked
734 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700735
736config CORE_TIMER_IRQ_L1
737 bool "Locate frequently called timer_interrupt() function in L1 Memory"
738 default y
739 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200740 If enabled, the frequently called timer_interrupt() function is linked
741 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700742
743config IDLE_L1
744 bool "Locate frequently idle function in L1 Memory"
745 default y
746 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200747 If enabled, the frequently called idle function is linked
748 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700749
750config SCHEDULE_L1
751 bool "Locate kernel schedule function in L1 Memory"
752 default y
753 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200754 If enabled, the frequently called kernel schedule is linked
755 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700756
757config ARITHMETIC_OPS_L1
758 bool "Locate kernel owned arithmetic functions in L1 Memory"
759 default y
760 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200761 If enabled, arithmetic functions are linked
762 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700763
764config ACCESS_OK_L1
765 bool "Locate access_ok function in L1 Memory"
766 default y
767 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200768 If enabled, the access_ok function is linked
769 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700770
771config MEMSET_L1
772 bool "Locate memset function in L1 Memory"
773 default y
774 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200775 If enabled, the memset function is linked
776 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700777
778config MEMCPY_L1
779 bool "Locate memcpy function in L1 Memory"
780 default y
781 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200782 If enabled, the memcpy function is linked
783 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700784
785config SYS_BFIN_SPINLOCK_L1
786 bool "Locate sys_bfin_spinlock function in L1 Memory"
787 default y
788 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200789 If enabled, sys_bfin_spinlock function is linked
790 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700791
792config IP_CHECKSUM_L1
793 bool "Locate IP Checksum function in L1 Memory"
794 default n
795 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200796 If enabled, the IP Checksum function is linked
797 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700798
799config CACHELINE_ALIGNED_L1
800 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800801 default y if !BF54x
802 default n if BF54x
Bryan Wu1394f032007-05-06 14:50:22 -0700803 depends on !BF531
804 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100805 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200806 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700807
808config SYSCALL_TAB_L1
809 bool "Locate Syscall Table L1 Data Memory"
810 default n
811 depends on !BF531
812 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200813 If enabled, the Syscall LUT is linked
814 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700815
816config CPLB_SWITCH_TAB_L1
817 bool "Locate CPLB Switch Tables L1 Data Memory"
818 default n
819 depends on !BF531
820 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200821 If enabled, the CPLB Switch Tables are linked
822 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700823
Graf Yangca87b7a2008-10-08 17:30:01 +0800824config APP_STACK_L1
825 bool "Support locating application stack in L1 Scratch Memory"
826 default y
827 help
828 If enabled the application stack can be located in L1
829 scratch memory (less latency).
830
831 Currently only works with FLAT binaries.
832
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800833config EXCEPTION_L1_SCRATCH
834 bool "Locate exception stack in L1 Scratch Memory"
835 default n
Graf Yangf82e0a02009-04-08 08:30:22 +0000836 depends on !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800837 help
838 Whenever an exception occurs, use the L1 Scratch memory for
839 stack storage. You cannot place the stacks of FLAT binaries
840 in L1 when using this option.
841
842 If you don't use L1 Scratch, then you should say Y here.
843
Robin Getz251383c2008-08-14 15:12:55 +0800844comment "Speed Optimizations"
845config BFIN_INS_LOWOVERHEAD
846 bool "ins[bwl] low overhead, higher interrupt latency"
847 default y
848 help
849 Reads on the Blackfin are speculative. In Blackfin terms, this means
850 they can be interrupted at any time (even after they have been issued
851 on to the external bus), and re-issued after the interrupt occurs.
852 For memory - this is not a big deal, since memory does not change if
853 it sees a read.
854
855 If a FIFO is sitting on the end of the read, it will see two reads,
856 when the core only sees one since the FIFO receives both the read
857 which is cancelled (and not delivered to the core) and the one which
858 is re-issued (which is delivered to the core).
859
860 To solve this, interrupts are turned off before reads occur to
861 I/O space. This option controls which the overhead/latency of
862 controlling interrupts during this time
863 "n" turns interrupts off every read
864 (higher overhead, but lower interrupt latency)
865 "y" turns interrupts off every loop
866 (low overhead, but longer interrupt latency)
867
868 default behavior is to leave this set to on (type "Y"). If you are experiencing
869 interrupt latency issues, it is safe and OK to turn this off.
870
Bryan Wu1394f032007-05-06 14:50:22 -0700871endmenu
872
Bryan Wu1394f032007-05-06 14:50:22 -0700873choice
874 prompt "Kernel executes from"
875 help
876 Choose the memory type that the kernel will be running in.
877
878config RAMKERNEL
879 bool "RAM"
880 help
881 The kernel will be resident in RAM when running.
882
883config ROMKERNEL
884 bool "ROM"
885 help
886 The kernel will be resident in FLASH/ROM when running.
887
888endchoice
889
890source "mm/Kconfig"
891
Mike Frysinger780431e2007-10-21 23:37:54 +0800892config BFIN_GPTIMERS
893 tristate "Enable Blackfin General Purpose Timers API"
894 default n
895 help
896 Enable support for the General Purpose Timers API. If you
897 are unsure, say N.
898
899 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200900 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800901
Bryan Wu1394f032007-05-06 14:50:22 -0700902choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800903 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700904 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800905config DMA_UNCACHED_4M
906 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700907config DMA_UNCACHED_2M
908 bool "Enable 2M DMA region"
909config DMA_UNCACHED_1M
910 bool "Enable 1M DMA region"
911config DMA_UNCACHED_NONE
912 bool "Disable DMA region"
913endchoice
914
915
916comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +0000917
Robin Getz3bebca22007-10-10 23:55:26 +0800918config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700919 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000920 default y
Jie Zhang41ba6532009-06-16 09:48:33 +0000921config BFIN_EXTMEM_ICACHEABLE
922 bool "Enable ICACHE for external memory"
923 depends on BFIN_ICACHE
924 default y
925config BFIN_L2_ICACHEABLE
926 bool "Enable ICACHE for L2 SRAM"
927 depends on BFIN_ICACHE
928 depends on BF54x || BF561
929 default n
930
Robin Getz3bebca22007-10-10 23:55:26 +0800931config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700932 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000933 default y
Robin Getz3bebca22007-10-10 23:55:26 +0800934config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -0700935 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +0800936 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700937 default n
Jie Zhang41ba6532009-06-16 09:48:33 +0000938config BFIN_EXTMEM_DCACHEABLE
939 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +0800940 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +0000941 default y
Graf Yang5ba76672009-05-07 04:09:15 +0000942choice
Jie Zhang41ba6532009-06-16 09:48:33 +0000943 prompt "External memory DCACHE policy"
944 depends on BFIN_EXTMEM_DCACHEABLE
945 default BFIN_EXTMEM_WRITEBACK if !SMP
946 default BFIN_EXTMEM_WRITETHROUGH if SMP
947config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +0000948 bool "Write back"
949 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +0000950 help
951 Write Back Policy:
952 Cached data will be written back to SDRAM only when needed.
953 This can give a nice increase in performance, but beware of
954 broken drivers that do not properly invalidate/flush their
955 cache.
Graf Yang5ba76672009-05-07 04:09:15 +0000956
Jie Zhang41ba6532009-06-16 09:48:33 +0000957 Write Through Policy:
958 Cached data will always be written back to SDRAM when the
959 cache is updated. This is a completely safe setting, but
960 performance is worse than Write Back.
961
962 If you are unsure of the options and you want to be safe,
963 then go with Write Through.
964
965config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +0000966 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +0000967 help
968 Write Back Policy:
969 Cached data will be written back to SDRAM only when needed.
970 This can give a nice increase in performance, but beware of
971 broken drivers that do not properly invalidate/flush their
972 cache.
Graf Yang5ba76672009-05-07 04:09:15 +0000973
Jie Zhang41ba6532009-06-16 09:48:33 +0000974 Write Through Policy:
975 Cached data will always be written back to SDRAM when the
976 cache is updated. This is a completely safe setting, but
977 performance is worse than Write Back.
978
979 If you are unsure of the options and you want to be safe,
980 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +0000981
982endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +0800983
Jie Zhang41ba6532009-06-16 09:48:33 +0000984config BFIN_L2_DCACHEABLE
985 bool "Enable DCACHE for L2 SRAM"
986 depends on BFIN_DCACHE
Sonic Zhang9c954f82009-06-30 09:48:03 +0000987 depends on (BF54x || BF561) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +0000988 default n
989choice
990 prompt "L2 SRAM DCACHE policy"
991 depends on BFIN_L2_DCACHEABLE
992 default BFIN_L2_WRITEBACK
993config BFIN_L2_WRITEBACK
994 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +0000995
996config BFIN_L2_WRITETHROUGH
997 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +0000998endchoice
999
1000
1001comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001002config MPU
1003 bool "Enable the memory protection unit (EXPERIMENTAL)"
1004 default n
1005 help
1006 Use the processor's MPU to protect applications from accessing
1007 memory they do not own. This comes at a performance penalty
1008 and is recommended only for debugging.
1009
Matt LaPlante692105b2009-01-26 11:12:25 +01001010comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001011
Mike Frysingerddf416b2007-10-10 18:06:47 +08001012menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -07001013config C_AMCKEN
1014 bool "Enable CLKOUT"
1015 default y
1016
1017config C_CDPRIO
1018 bool "DMA has priority over core for ext. accesses"
1019 default n
1020
1021config C_B0PEN
1022 depends on BF561
1023 bool "Bank 0 16 bit packing enable"
1024 default y
1025
1026config C_B1PEN
1027 depends on BF561
1028 bool "Bank 1 16 bit packing enable"
1029 default y
1030
1031config C_B2PEN
1032 depends on BF561
1033 bool "Bank 2 16 bit packing enable"
1034 default y
1035
1036config C_B3PEN
1037 depends on BF561
1038 bool "Bank 3 16 bit packing enable"
1039 default n
1040
1041choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001042 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001043 default C_AMBEN_ALL
1044
1045config C_AMBEN
1046 bool "Disable All Banks"
1047
1048config C_AMBEN_B0
1049 bool "Enable Bank 0"
1050
1051config C_AMBEN_B0_B1
1052 bool "Enable Bank 0 & 1"
1053
1054config C_AMBEN_B0_B1_B2
1055 bool "Enable Bank 0 & 1 & 2"
1056
1057config C_AMBEN_ALL
1058 bool "Enable All Banks"
1059endchoice
1060endmenu
1061
1062menu "EBIU_AMBCTL Control"
1063config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001064 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001065 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001066 help
1067 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1068 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001069
1070config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001071 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001072 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001073 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001074 help
1075 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1076 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001077
1078config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001079 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001080 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001081 help
1082 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1083 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001084
1085config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001086 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001087 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001088 help
1089 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1090 used to control the Asynchronous Memory Bank 3 settings.
1091
Bryan Wu1394f032007-05-06 14:50:22 -07001092endmenu
1093
Sonic Zhange40540b2007-11-21 23:49:52 +08001094config EBIU_MBSCTLVAL
1095 hex "EBIU Bank Select Control Register"
1096 depends on BF54x
1097 default 0
1098
1099config EBIU_MODEVAL
1100 hex "Flash Memory Mode Control Register"
1101 depends on BF54x
1102 default 1
1103
1104config EBIU_FCTLVAL
1105 hex "Flash Memory Bank Control Register"
1106 depends on BF54x
1107 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001108endmenu
1109
1110#############################################################################
1111menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1112
1113config PCI
1114 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001115 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001116 help
1117 Support for PCI bus.
1118
1119source "drivers/pci/Kconfig"
1120
1121config HOTPLUG
1122 bool "Support for hot-pluggable device"
1123 help
1124 Say Y here if you want to plug devices into your computer while
1125 the system is running, and be able to use them quickly. In many
1126 cases, the devices can likewise be unplugged at any time too.
1127
1128 One well known example of this is PCMCIA- or PC-cards, credit-card
1129 size devices such as network cards, modems or hard drives which are
1130 plugged into slots found on all modern laptop computers. Another
1131 example, used on modern desktops as well as laptops, is USB.
1132
Johannes Berga81792f2008-07-08 19:00:25 +02001133 Enable HOTPLUG and build a modular kernel. Get agent software
1134 (from <http://linux-hotplug.sourceforge.net/>) and install it.
Bryan Wu1394f032007-05-06 14:50:22 -07001135 Then your kernel will automatically call out to a user mode "policy
1136 agent" (/sbin/hotplug) to load modules and set up software needed
1137 to use devices as you hotplug them.
1138
1139source "drivers/pcmcia/Kconfig"
1140
1141source "drivers/pci/hotplug/Kconfig"
1142
1143endmenu
1144
1145menu "Executable file formats"
1146
1147source "fs/Kconfig.binfmt"
1148
1149endmenu
1150
1151menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001152 depends on !SMP
1153
Bryan Wu1394f032007-05-06 14:50:22 -07001154source "kernel/power/Kconfig"
1155
Johannes Bergf4cb5702007-12-08 02:14:00 +01001156config ARCH_SUSPEND_POSSIBLE
1157 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001158
Bryan Wu1394f032007-05-06 14:50:22 -07001159choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001160 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001161 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001162 default PM_BFIN_SLEEP_DEEPER
1163config PM_BFIN_SLEEP_DEEPER
1164 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001165 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001166 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1167 power dissipation by disabling the clock to the processor core (CCLK).
1168 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1169 to 0.85 V to provide the greatest power savings, while preserving the
1170 processor state.
1171 The PLL and system clock (SCLK) continue to operate at a very low
1172 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1173 the SDRAM is put into Self Refresh Mode. Typically an external event
1174 such as GPIO interrupt or RTC activity wakes up the processor.
1175 Various Peripherals such as UART, SPORT, PPI may not function as
1176 normal during Sleep Deeper, due to the reduced SCLK frequency.
1177 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001178
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001179 If unsure, select "Sleep Deeper".
1180
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001181config PM_BFIN_SLEEP
1182 bool "Sleep"
1183 help
1184 Sleep Mode (High Power Savings) - The sleep mode reduces power
1185 dissipation by disabling the clock to the processor core (CCLK).
1186 The PLL and system clock (SCLK), however, continue to operate in
1187 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001188 up the processor. When in the sleep mode, system DMA access to L1
1189 memory is not supported.
1190
1191 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001192endchoice
1193
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001194config PM_WAKEUP_BY_GPIO
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001195 bool "Allow Wakeup from Standby by GPIO"
Michael Hennerichff19fed2009-03-04 17:35:51 +08001196 depends on PM && !BF54x
Bryan Wu1394f032007-05-06 14:50:22 -07001197
1198config PM_WAKEUP_GPIO_NUMBER
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001199 int "GPIO number"
Bryan Wu1394f032007-05-06 14:50:22 -07001200 range 0 47
1201 depends on PM_WAKEUP_BY_GPIO
Mike Frysingerd1a33362008-11-18 17:48:22 +08001202 default 2
Bryan Wu1394f032007-05-06 14:50:22 -07001203
1204choice
1205 prompt "GPIO Polarity"
1206 depends on PM_WAKEUP_BY_GPIO
1207 default PM_WAKEUP_GPIO_POLAR_H
1208config PM_WAKEUP_GPIO_POLAR_H
1209 bool "Active High"
1210config PM_WAKEUP_GPIO_POLAR_L
1211 bool "Active Low"
1212config PM_WAKEUP_GPIO_POLAR_EDGE_F
1213 bool "Falling EDGE"
1214config PM_WAKEUP_GPIO_POLAR_EDGE_R
1215 bool "Rising EDGE"
1216config PM_WAKEUP_GPIO_POLAR_EDGE_B
1217 bool "Both EDGE"
1218endchoice
1219
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001220comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1221 depends on PM
1222
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001223config PM_BFIN_WAKE_PH6
1224 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001225 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001226 default n
1227 help
1228 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1229
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001230config PM_BFIN_WAKE_GP
1231 bool "Allow Wake-Up from GPIOs"
1232 depends on PM && BF54x
1233 default n
1234 help
1235 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001236 (all processors, except ADSP-BF549). This option sets
1237 the general-purpose wake-up enable (GPWE) control bit to enable
1238 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1239 On ADSP-BF549 this option enables the the same functionality on the
1240 /MRXON pin also PH7.
1241
Bryan Wu1394f032007-05-06 14:50:22 -07001242endmenu
1243
Bryan Wu1394f032007-05-06 14:50:22 -07001244menu "CPU Frequency scaling"
Graf Yangad461632009-08-07 03:52:54 +00001245 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -07001246
1247source "drivers/cpufreq/Kconfig"
1248
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001249config BFIN_CPU_FREQ
1250 bool
1251 depends on CPU_FREQ
1252 select CPU_FREQ_TABLE
1253 default y
1254
Michael Hennerich14b03202008-05-07 11:41:26 +08001255config CPU_VOLTAGE
1256 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001257 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001258 depends on CPU_FREQ
1259 default n
1260 help
1261 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1262 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001263 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001264 the PLL may unlock.
1265
Bryan Wu1394f032007-05-06 14:50:22 -07001266endmenu
1267
Bryan Wu1394f032007-05-06 14:50:22 -07001268source "net/Kconfig"
1269
1270source "drivers/Kconfig"
1271
1272source "fs/Kconfig"
1273
Mike Frysinger74ce8322007-11-21 23:50:49 +08001274source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001275
1276source "security/Kconfig"
1277
1278source "crypto/Kconfig"
1279
1280source "lib/Kconfig"