blob: 1ce45a0a2d3e35bed35c03386f4f63a6b9ef0f97 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
55static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
56{
57 return container_of(intel_attached_encoder(connector),
58 struct intel_crt, base);
59}
60
Daniel Vetter540a8952012-07-11 16:27:57 +020061static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080062{
Daniel Vetter540a8952012-07-11 16:27:57 +020063 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070064}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
72 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080073
Daniel Vettere403fc92012-07-02 13:41:21 +020074 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Daniel Vettere403fc92012-07-02 13:41:21 +020076 if (!(tmp & ADPA_DAC_ENABLE))
77 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070078
Daniel Vettere403fc92012-07-02 13:41:21 +020079 if (HAS_PCH_CPT(dev))
80 *pipe = PORT_TO_PIPE_CPT(tmp);
81 else
82 *pipe = PORT_TO_PIPE(tmp);
83
84 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070085}
86
Daniel Vetterb2cabb02012-07-01 22:42:24 +020087/* Note: The caller is required to filter out dpms modes not supported by the
88 * platform. */
89static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -080090{
Daniel Vetterb2cabb02012-07-01 22:42:24 +020091 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080092 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +020093 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Zhenyu Wang2c072452009-06-05 15:38:42 +080094 u32 temp;
95
Daniel Vetterb2cabb02012-07-01 22:42:24 +020096 temp = I915_READ(crt->adpa_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -080097 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
ling.ma@intel.comfebc7692009-06-25 11:55:57 +080098 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnesbd9e8412012-06-15 11:55:18 -070099
Akshay Joshi0206e352011-08-16 15:34:10 -0400100 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800101 case DRM_MODE_DPMS_ON:
102 temp |= ADPA_DAC_ENABLE;
103 break;
104 case DRM_MODE_DPMS_STANDBY:
105 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
106 break;
107 case DRM_MODE_DPMS_SUSPEND:
108 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
109 break;
110 case DRM_MODE_DPMS_OFF:
111 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
112 break;
113 }
114
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200115 I915_WRITE(crt->adpa_reg, temp);
116}
117
Adam Jackson637f44d2013-03-25 15:40:05 -0400118static void intel_disable_crt(struct intel_encoder *encoder)
119{
120 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
121}
122
123static void intel_enable_crt(struct intel_encoder *encoder)
124{
125 struct intel_crt *crt = intel_encoder_to_crt(encoder);
126
127 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
128}
129
130
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200131static void intel_crt_dpms(struct drm_connector *connector, int mode)
132{
133 struct drm_device *dev = connector->dev;
134 struct intel_encoder *encoder = intel_attached_encoder(connector);
135 struct drm_crtc *crtc;
136 int old_dpms;
137
138 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200139 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200140 mode = DRM_MODE_DPMS_OFF;
141
142 if (mode == connector->dpms)
143 return;
144
145 old_dpms = connector->dpms;
146 connector->dpms = mode;
147
148 /* Only need to change hw state when actually enabled */
149 crtc = encoder->base.crtc;
150 if (!crtc) {
151 encoder->connectors_active = false;
152 return;
153 }
154
155 /* We need the pipe to run for anything but OFF. */
156 if (mode == DRM_MODE_DPMS_OFF)
157 encoder->connectors_active = false;
158 else
159 encoder->connectors_active = true;
160
161 if (mode < old_dpms) {
162 /* From off to on, enable the pipe first. */
163 intel_crtc_update_dpms(crtc);
164
165 intel_crt_set_dpms(encoder, mode);
166 } else {
167 intel_crt_set_dpms(encoder, mode);
168
169 intel_crtc_update_dpms(crtc);
170 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200171
Daniel Vetterb9805142012-08-31 17:37:33 +0200172 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800173}
174
175static int intel_crt_mode_valid(struct drm_connector *connector,
176 struct drm_display_mode *mode)
177{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800178 struct drm_device *dev = connector->dev;
179
180 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
182 return MODE_NO_DBLESCAN;
183
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800184 if (mode->clock < 25000)
185 return MODE_CLOCK_LOW;
186
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100187 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800188 max_clock = 350000;
189 else
190 max_clock = 400000;
191 if (mode->clock > max_clock)
192 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800193
Paulo Zanonid4b19312012-11-29 11:29:32 -0200194 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
195 if (HAS_PCH_LPT(dev) &&
196 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
197 return MODE_CLOCK_HIGH;
198
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 return MODE_OK;
200}
201
202static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200203 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -0800204 struct drm_display_mode *adjusted_mode)
205{
206 return true;
207}
208
209static void intel_crt_mode_set(struct drm_encoder *encoder,
210 struct drm_display_mode *mode,
211 struct drm_display_mode *adjusted_mode)
212{
213
214 struct drm_device *dev = encoder->dev;
215 struct drm_crtc *crtc = encoder->crtc;
Daniel Vetter540a8952012-07-11 16:27:57 +0200216 struct intel_crt *crt =
217 intel_encoder_to_crt(to_intel_encoder(encoder));
Jesse Barnes79e53942008-11-07 14:24:08 -0800218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
219 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich6478d412012-10-14 16:33:11 +0200220 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800221
Daniel Vetter912d8122012-10-11 20:08:23 +0200222 if (HAS_PCH_SPLIT(dev))
223 adpa = ADPA_HOTPLUG_BITS;
224 else
225 adpa = 0;
226
Jesse Barnes79e53942008-11-07 14:24:08 -0800227 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
228 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
229 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
230 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
231
Jesse Barnes75770562011-10-12 09:01:58 -0700232 /* For CPT allow 3 pipe config, for others just use A or B */
Paulo Zanoni48378132012-10-31 18:12:20 -0200233 if (HAS_PCH_LPT(dev))
234 ; /* Those bits don't exist here */
235 else if (HAS_PCH_CPT(dev))
Jesse Barnes75770562011-10-12 09:01:58 -0700236 adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
237 else if (intel_crtc->pipe == 0)
238 adpa |= ADPA_PIPE_A_SELECT;
239 else
240 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800241
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800242 if (!HAS_PCH_SPLIT(dev))
243 I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
244
Daniel Vetter540a8952012-07-11 16:27:57 +0200245 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800246}
247
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500248static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800249{
250 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800251 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800253 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800254 bool ret;
255
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800256 /* The first time through, trigger an explicit detection cycle */
257 if (crt->force_hotplug_required) {
258 bool turn_off_dac = HAS_PCH_SPLIT(dev);
259 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800260
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800261 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000262
Ville Syrjäläca54b812013-01-25 21:44:42 +0200263 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800264 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000265
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800266 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
267 if (turn_off_dac)
268 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800269
Ville Syrjäläca54b812013-01-25 21:44:42 +0200270 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800271
Ville Syrjäläca54b812013-01-25 21:44:42 +0200272 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800273 1000))
274 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800275
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800276 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200277 I915_WRITE(crt->adpa_reg, save_adpa);
278 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800279 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800280 }
281
Zhenyu Wang2c072452009-06-05 15:38:42 +0800282 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200283 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800284 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800285 ret = true;
286 else
287 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800288 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800289
Zhenyu Wang2c072452009-06-05 15:38:42 +0800290 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800291}
292
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700293static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
294{
295 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200296 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700297 struct drm_i915_private *dev_priv = dev->dev_private;
298 u32 adpa;
299 bool ret;
300 u32 save_adpa;
301
Ville Syrjäläca54b812013-01-25 21:44:42 +0200302 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700303 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
304
305 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
306
Ville Syrjäläca54b812013-01-25 21:44:42 +0200307 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700308
Ville Syrjäläca54b812013-01-25 21:44:42 +0200309 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700310 1000)) {
311 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200312 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700313 }
314
315 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200316 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700317 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
318 ret = true;
319 else
320 ret = false;
321
322 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
323
324 /* FIXME: debug force function and remove */
325 ret = true;
326
327 return ret;
328}
329
Jesse Barnes79e53942008-11-07 14:24:08 -0800330/**
331 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
332 *
333 * Not for i915G/i915GM
334 *
335 * \return true if CRT is connected.
336 * \return false if CRT is disconnected.
337 */
338static bool intel_crt_detect_hotplug(struct drm_connector *connector)
339{
340 struct drm_device *dev = connector->dev;
341 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400342 u32 hotplug_en, orig, stat;
343 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800344 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800345
Eric Anholtbad720f2009-10-22 16:11:14 -0700346 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500347 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800348
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700349 if (IS_VALLEYVIEW(dev))
350 return valleyview_crt_detect_hotplug(connector);
351
Zhao Yakui771cb082009-03-03 18:07:52 +0800352 /*
353 * On 4 series desktop, CRT detect sequence need to be done twice
354 * to get a reliable result.
355 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800356
Zhao Yakui771cb082009-03-03 18:07:52 +0800357 if (IS_G4X(dev) && !IS_GM45(dev))
358 tries = 2;
359 else
360 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400361 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800362 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800363
Zhao Yakui771cb082009-03-03 18:07:52 +0800364 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800365 /* turn on the FORCE_DETECT */
366 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800367 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100368 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
369 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100370 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100371 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800372 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800373
Adam Jackson7a772c42010-05-24 16:46:29 -0400374 stat = I915_READ(PORT_HOTPLUG_STAT);
375 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
376 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800377
Adam Jackson7a772c42010-05-24 16:46:29 -0400378 /* clear the interrupt we just generated, if any */
379 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
380
381 /* and put the bits back */
382 I915_WRITE(PORT_HOTPLUG_EN, orig);
383
384 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800385}
386
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300387static struct edid *intel_crt_get_edid(struct drm_connector *connector,
388 struct i2c_adapter *i2c)
389{
390 struct edid *edid;
391
392 edid = drm_get_edid(connector, i2c);
393
394 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
395 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
396 intel_gmbus_force_bit(i2c, true);
397 edid = drm_get_edid(connector, i2c);
398 intel_gmbus_force_bit(i2c, false);
399 }
400
401 return edid;
402}
403
404/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
405static int intel_crt_ddc_get_modes(struct drm_connector *connector,
406 struct i2c_adapter *adapter)
407{
408 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300409 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300410
411 edid = intel_crt_get_edid(connector, adapter);
412 if (!edid)
413 return 0;
414
Jani Nikulaebda95a2012-10-19 14:51:51 +0300415 ret = intel_connector_update_modes(connector, edid);
416 kfree(edid);
417
418 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300419}
420
David Müllerf5afcd32011-01-06 12:29:32 +0000421static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800422{
David Müllerf5afcd32011-01-06 12:29:32 +0000423 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000424 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200425 struct edid *edid;
426 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800427
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200428 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800429
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200430 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300431 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000432
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200433 if (edid) {
434 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
435
David Müllerf5afcd32011-01-06 12:29:32 +0000436 /*
437 * This may be a DVI-I connector with a shared DDC
438 * link between analog and digital outputs, so we
439 * have to check the EDID input spec of the attached device.
440 */
David Müllerf5afcd32011-01-06 12:29:32 +0000441 if (!is_digital) {
442 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
443 return true;
444 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200445
446 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
447 } else {
448 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100449 }
450
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200451 kfree(edid);
452
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Ma Linge4a5d542009-05-26 11:31:00 +0800456static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100457intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800458{
Chris Wilson71731882011-04-19 23:10:58 +0100459 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800460 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100461 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800462 uint32_t save_bclrpat;
463 uint32_t save_vtotal;
464 uint32_t vtotal, vactive;
465 uint32_t vsample;
466 uint32_t vblank, vblank_start, vblank_end;
467 uint32_t dsl;
468 uint32_t bclrpat_reg;
469 uint32_t vtotal_reg;
470 uint32_t vblank_reg;
471 uint32_t vsync_reg;
472 uint32_t pipeconf_reg;
473 uint32_t pipe_dsl_reg;
474 uint8_t st00;
475 enum drm_connector_status status;
476
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100477 DRM_DEBUG_KMS("starting load-detect on CRT\n");
478
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800479 bclrpat_reg = BCLRPAT(pipe);
480 vtotal_reg = VTOTAL(pipe);
481 vblank_reg = VBLANK(pipe);
482 vsync_reg = VSYNC(pipe);
483 pipeconf_reg = PIPECONF(pipe);
484 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800485
486 save_bclrpat = I915_READ(bclrpat_reg);
487 save_vtotal = I915_READ(vtotal_reg);
488 vblank = I915_READ(vblank_reg);
489
490 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
491 vactive = (save_vtotal & 0x7ff) + 1;
492
493 vblank_start = (vblank & 0xfff) + 1;
494 vblank_end = ((vblank >> 16) & 0xfff) + 1;
495
496 /* Set the border color to purple. */
497 I915_WRITE(bclrpat_reg, 0x500050);
498
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100499 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800500 uint32_t pipeconf = I915_READ(pipeconf_reg);
501 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100502 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800503 /* Wait for next Vblank to substitue
504 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700505 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800506 st00 = I915_READ8(VGA_MSR_WRITE);
507 status = ((st00 & (1 << 4)) != 0) ?
508 connector_status_connected :
509 connector_status_disconnected;
510
511 I915_WRITE(pipeconf_reg, pipeconf);
512 } else {
513 bool restore_vblank = false;
514 int count, detect;
515
516 /*
517 * If there isn't any border, add some.
518 * Yes, this will flicker
519 */
520 if (vblank_start <= vactive && vblank_end >= vtotal) {
521 uint32_t vsync = I915_READ(vsync_reg);
522 uint32_t vsync_start = (vsync & 0xffff) + 1;
523
524 vblank_start = vsync_start;
525 I915_WRITE(vblank_reg,
526 (vblank_start - 1) |
527 ((vblank_end - 1) << 16));
528 restore_vblank = true;
529 }
530 /* sample in the vertical border, selecting the larger one */
531 if (vblank_start - vactive >= vtotal - vblank_end)
532 vsample = (vblank_start + vactive) >> 1;
533 else
534 vsample = (vtotal + vblank_end) >> 1;
535
536 /*
537 * Wait for the border to be displayed
538 */
539 while (I915_READ(pipe_dsl_reg) >= vactive)
540 ;
541 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
542 ;
543 /*
544 * Watch ST00 for an entire scanline
545 */
546 detect = 0;
547 count = 0;
548 do {
549 count++;
550 /* Read the ST00 VGA status register */
551 st00 = I915_READ8(VGA_MSR_WRITE);
552 if (st00 & (1 << 4))
553 detect++;
554 } while ((I915_READ(pipe_dsl_reg) == dsl));
555
556 /* restore vblank if necessary */
557 if (restore_vblank)
558 I915_WRITE(vblank_reg, vblank);
559 /*
560 * If more than 3/4 of the scanline detected a monitor,
561 * then it is assumed to be present. This works even on i830,
562 * where there isn't any way to force the border color across
563 * the screen
564 */
565 status = detect * 4 > count * 3 ?
566 connector_status_connected :
567 connector_status_disconnected;
568 }
569
570 /* Restore previous settings */
571 I915_WRITE(bclrpat_reg, save_bclrpat);
572
573 return status;
574}
575
Chris Wilson7b334fc2010-09-09 23:51:02 +0100576static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100577intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = connector->dev;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000580 struct intel_crt *crt = intel_attached_crt(connector);
Ma Linge4a5d542009-05-26 11:31:00 +0800581 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200582 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800583
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100584 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200585 /* We can not rely on the HPD pin always being correctly wired
586 * up, for example many KVM do not pass it through, and so
587 * only trust an assertion that the monitor is connected.
588 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100589 if (intel_crt_detect_hotplug(connector)) {
590 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 return connector_status_connected;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200592 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800593 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 }
595
David Müllerf5afcd32011-01-06 12:29:32 +0000596 if (intel_crt_detect_ddc(connector))
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 return connector_status_connected;
598
Daniel Vetteraaa37732012-06-16 15:30:32 +0200599 /* Load detection is broken on HPD capable machines. Whoever wants a
600 * broken monitor (without edid) to work behind a broken kvm (that fails
601 * to have the right resistors for HP detection) needs to fix this up.
602 * For now just bail out. */
603 if (I915_HAS_HOTPLUG(dev))
604 return connector_status_disconnected;
605
Chris Wilson930a9e22010-09-14 11:07:23 +0100606 if (!force)
Chris Wilson7b334fc2010-09-09 23:51:02 +0100607 return connector->status;
608
Ma Linge4a5d542009-05-26 11:31:00 +0800609 /* for pre-945g platforms use load detect */
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200610 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200611 if (intel_crt_detect_ddc(connector))
612 status = connector_status_connected;
613 else
614 status = intel_crt_load_detect(crt);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200615 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200616 } else
617 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800618
619 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800620}
621
622static void intel_crt_destroy(struct drm_connector *connector)
623{
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 drm_sysfs_connector_remove(connector);
625 drm_connector_cleanup(connector);
626 kfree(connector);
627}
628
629static int intel_crt_get_modes(struct drm_connector *connector)
630{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800631 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +0100633 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800634 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800635
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800636 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300637 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800638 if (ret || !IS_G4X(dev))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700639 return ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800640
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800641 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800642 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300643 return intel_crt_ddc_get_modes(connector, i2c);
Jesse Barnes79e53942008-11-07 14:24:08 -0800644}
645
646static int intel_crt_set_property(struct drm_connector *connector,
647 struct drm_property *property,
648 uint64_t value)
649{
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 return 0;
651}
652
Chris Wilsonf3269052011-01-24 15:17:08 +0000653static void intel_crt_reset(struct drm_connector *connector)
654{
655 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000657 struct intel_crt *crt = intel_attached_crt(connector);
658
Daniel Vetter2e938892012-10-11 20:08:24 +0200659 if (HAS_PCH_SPLIT(dev)) {
660 u32 adpa;
661
Ville Syrjäläca54b812013-01-25 21:44:42 +0200662 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200663 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
664 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200665 I915_WRITE(crt->adpa_reg, adpa);
666 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200667
668 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000669 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200670 }
671
Chris Wilsonf3269052011-01-24 15:17:08 +0000672}
673
Jesse Barnes79e53942008-11-07 14:24:08 -0800674/*
675 * Routines for controlling stuff on the analog port
676 */
677
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200678static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800679 .mode_fixup = intel_crt_mode_fixup,
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 .mode_set = intel_crt_mode_set,
681};
682
683static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000684 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200685 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 .detect = intel_crt_detect,
687 .fill_modes = drm_helper_probe_single_connector_modes,
688 .destroy = intel_crt_destroy,
689 .set_property = intel_crt_set_property,
690};
691
692static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
693 .mode_valid = intel_crt_mode_valid,
694 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100695 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800696};
697
Jesse Barnes79e53942008-11-07 14:24:08 -0800698static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100699 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700};
701
Duncan Laurie8ca40132011-10-25 15:42:21 -0700702static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
703{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200704 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700705 return 1;
706}
707
708static const struct dmi_system_id intel_no_crt[] = {
709 {
710 .callback = intel_no_crt_dmi_callback,
711 .ident = "ACER ZGB",
712 .matches = {
713 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
714 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
715 },
716 },
717 { }
718};
719
Jesse Barnes79e53942008-11-07 14:24:08 -0800720void intel_crt_init(struct drm_device *dev)
721{
722 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000723 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800724 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
Duncan Laurie8ca40132011-10-25 15:42:21 -0700727 /* Skip machines without VGA that falsely report hotplug events */
728 if (dmi_check_system(intel_no_crt))
729 return;
730
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000731 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
732 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800733 return;
734
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800735 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
736 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000737 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800738 return;
739 }
740
741 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400742 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800743 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800744 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
745
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000746 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 DRM_MODE_ENCODER_DAC);
748
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000749 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000751 crt->base.type = INTEL_OUTPUT_ANALOG;
Daniel Vetter66a92782012-07-12 20:08:18 +0200752 crt->base.cloneable = true;
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200753 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300754 crt->base.crtc_mask = (1 << 0);
755 else
Keith Packard08268742012-08-13 21:34:45 -0700756 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300757
Daniel Vetterdbb02572012-01-28 14:49:23 +0100758 if (IS_GEN2(dev))
759 connector->interlace_allowed = 0;
760 else
761 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762 connector->doublescan_allowed = 0;
763
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700764 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200765 crt->adpa_reg = PCH_ADPA;
766 else if (IS_VALLEYVIEW(dev))
767 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700768 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200769 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700770
Daniel Vetter21246042012-07-01 14:58:27 +0200771 crt->base.disable = intel_disable_crt;
772 crt->base.enable = intel_enable_crt;
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200773 if (HAS_DDI(dev))
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200774 crt->base.get_hw_state = intel_ddi_get_hw_state;
775 else
776 crt->base.get_hw_state = intel_crt_get_hw_state;
Daniel Vettere403fc92012-07-02 13:41:21 +0200777 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200778
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200779 drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
781
782 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800783
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000784 if (I915_HAS_HOTPLUG(dev))
785 connector->polled = DRM_CONNECTOR_POLL_HPD;
786 else
787 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
788
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800789 /*
790 * Configure the automatic hotplug detection stuff
791 */
792 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800793
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800794 dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200795
796 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000797 * TODO: find a proper way to discover whether we need to set the the
798 * polarity and link reversal bits or not, instead of relying on the
799 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200800 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000801 if (HAS_PCH_LPT(dev)) {
802 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
803 FDI_RX_LINK_REVERSAL_OVERRIDE;
804
805 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
806 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800807}