blob: feb4652ed4b2d479aa0ad0f97d1c6b5bdb21e1be [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
16
Magnus Damm0468b2d2013-03-28 00:49:34 +090017/ {
18 compatible = "renesas,r8a7790";
19 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090020 #address-cells = <2>;
21 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090022
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010023 aliases {
24 i2c0 = &i2c0;
25 i2c1 = &i2c1;
26 i2c2 = &i2c2;
27 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010028 i2c4 = &iic0;
29 i2c5 = &iic1;
30 i2c6 = &iic2;
31 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010032 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010033 spi1 = &msiof0;
34 spi2 = &msiof1;
35 spi3 = &msiof2;
36 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040037 vin0 = &vin0;
38 vin1 = &vin1;
39 vin2 = &vin2;
40 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010041 };
42
Magnus Damm0468b2d2013-03-28 00:49:34 +090043 cpus {
44 #address-cells = <1>;
45 #size-cells = <0>;
46
47 cpu0: cpu@0 {
48 device_type = "cpu";
49 compatible = "arm,cortex-a15";
50 reg = <0>;
51 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090052 voltage-tolerance = <1>; /* 1% */
53 clocks = <&cpg_clocks R8A7790_CLK_Z>;
54 clock-latency = <300000>; /* 300 us */
55
56 /* kHz - uV - OPPs unknown yet */
57 operating-points = <1400000 1000000>,
58 <1225000 1000000>,
59 <1050000 1000000>,
60 < 875000 1000000>,
61 < 700000 1000000>,
62 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090063 };
Magnus Dammc1f95972013-08-29 08:22:17 +090064
65 cpu1: cpu@1 {
66 device_type = "cpu";
67 compatible = "arm,cortex-a15";
68 reg = <1>;
69 clock-frequency = <1300000000>;
70 };
71
72 cpu2: cpu@2 {
73 device_type = "cpu";
74 compatible = "arm,cortex-a15";
75 reg = <2>;
76 clock-frequency = <1300000000>;
77 };
78
79 cpu3: cpu@3 {
80 device_type = "cpu";
81 compatible = "arm,cortex-a15";
82 reg = <3>;
83 clock-frequency = <1300000000>;
84 };
Magnus Damm2007e742013-09-15 00:28:58 +090085
86 cpu4: cpu@4 {
87 device_type = "cpu";
88 compatible = "arm,cortex-a7";
89 reg = <0x100>;
90 clock-frequency = <780000000>;
91 };
92
93 cpu5: cpu@5 {
94 device_type = "cpu";
95 compatible = "arm,cortex-a7";
96 reg = <0x101>;
97 clock-frequency = <780000000>;
98 };
99
100 cpu6: cpu@6 {
101 device_type = "cpu";
102 compatible = "arm,cortex-a7";
103 reg = <0x102>;
104 clock-frequency = <780000000>;
105 };
106
107 cpu7: cpu@7 {
108 device_type = "cpu";
109 compatible = "arm,cortex-a7";
110 reg = <0x103>;
111 clock-frequency = <780000000>;
112 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900113 };
114
115 gic: interrupt-controller@f1001000 {
116 compatible = "arm,cortex-a15-gic";
117 #interrupt-cells = <3>;
118 #address-cells = <0>;
119 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900120 reg = <0 0xf1001000 0 0x1000>,
121 <0 0xf1002000 0 0x1000>,
122 <0 0xf1004000 0 0x2000>,
123 <0 0xf1006000 0 0x2000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100124 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900125 };
126
Magnus Damm23de2272013-11-21 14:19:29 +0900127 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200128 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900129 reg = <0 0xe6050000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100130 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200131 #gpio-cells = <2>;
132 gpio-controller;
133 gpio-ranges = <&pfc 0 0 32>;
134 #interrupt-cells = <2>;
135 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200136 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200137 };
138
Magnus Damm23de2272013-11-21 14:19:29 +0900139 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200140 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900141 reg = <0 0xe6051000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100142 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200143 #gpio-cells = <2>;
144 gpio-controller;
145 gpio-ranges = <&pfc 0 32 32>;
146 #interrupt-cells = <2>;
147 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200148 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200149 };
150
Magnus Damm23de2272013-11-21 14:19:29 +0900151 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200152 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900153 reg = <0 0xe6052000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100154 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200155 #gpio-cells = <2>;
156 gpio-controller;
157 gpio-ranges = <&pfc 0 64 32>;
158 #interrupt-cells = <2>;
159 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200160 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200161 };
162
Magnus Damm23de2272013-11-21 14:19:29 +0900163 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200164 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900165 reg = <0 0xe6053000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100166 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200167 #gpio-cells = <2>;
168 gpio-controller;
169 gpio-ranges = <&pfc 0 96 32>;
170 #interrupt-cells = <2>;
171 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200172 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200173 };
174
Magnus Damm23de2272013-11-21 14:19:29 +0900175 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200176 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900177 reg = <0 0xe6054000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100178 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200179 #gpio-cells = <2>;
180 gpio-controller;
181 gpio-ranges = <&pfc 0 128 32>;
182 #interrupt-cells = <2>;
183 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200184 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200185 };
186
Magnus Damm23de2272013-11-21 14:19:29 +0900187 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200188 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900189 reg = <0 0xe6055000 0 0x50>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100190 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200191 #gpio-cells = <2>;
192 gpio-controller;
193 gpio-ranges = <&pfc 0 160 32>;
194 #interrupt-cells = <2>;
195 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200196 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200197 };
198
Magnus Damm03e2f562013-11-20 16:59:30 +0900199 thermal@e61f0000 {
200 compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
201 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900202 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100203 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900204 };
205
Magnus Damm0468b2d2013-03-28 00:49:34 +0900206 timer {
207 compatible = "arm,armv7-timer";
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100208 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
209 <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
210 <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
211 <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900212 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900213
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200214 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900215 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200216 reg = <0 0xffca0000 0 0x1004>;
217 interrupts = <0 142 IRQ_TYPE_LEVEL_HIGH>,
218 <0 143 IRQ_TYPE_LEVEL_HIGH>;
219 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
220 clock-names = "fck";
221
222 renesas,channels-mask = <0x60>;
223
224 status = "disabled";
225 };
226
227 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900228 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200229 reg = <0 0xe6130000 0 0x1004>;
230 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>,
231 <0 121 IRQ_TYPE_LEVEL_HIGH>,
232 <0 122 IRQ_TYPE_LEVEL_HIGH>,
233 <0 123 IRQ_TYPE_LEVEL_HIGH>,
234 <0 124 IRQ_TYPE_LEVEL_HIGH>,
235 <0 125 IRQ_TYPE_LEVEL_HIGH>,
236 <0 126 IRQ_TYPE_LEVEL_HIGH>,
237 <0 127 IRQ_TYPE_LEVEL_HIGH>;
238 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
239 clock-names = "fck";
240
241 renesas,channels-mask = <0xff>;
242
243 status = "disabled";
244 };
245
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900246 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900247 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900248 #interrupt-cells = <2>;
249 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900250 reg = <0 0xe61c0000 0 0x200>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100251 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
252 <0 1 IRQ_TYPE_LEVEL_HIGH>,
253 <0 2 IRQ_TYPE_LEVEL_HIGH>,
254 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100255 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900256 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200257
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200258 dmac0: dma-controller@e6700000 {
259 compatible = "renesas,rcar-dmac";
260 reg = <0 0xe6700000 0 0x20000>;
261 interrupts = <0 197 IRQ_TYPE_LEVEL_HIGH
262 0 200 IRQ_TYPE_LEVEL_HIGH
263 0 201 IRQ_TYPE_LEVEL_HIGH
264 0 202 IRQ_TYPE_LEVEL_HIGH
265 0 203 IRQ_TYPE_LEVEL_HIGH
266 0 204 IRQ_TYPE_LEVEL_HIGH
267 0 205 IRQ_TYPE_LEVEL_HIGH
268 0 206 IRQ_TYPE_LEVEL_HIGH
269 0 207 IRQ_TYPE_LEVEL_HIGH
270 0 208 IRQ_TYPE_LEVEL_HIGH
271 0 209 IRQ_TYPE_LEVEL_HIGH
272 0 210 IRQ_TYPE_LEVEL_HIGH
273 0 211 IRQ_TYPE_LEVEL_HIGH
274 0 212 IRQ_TYPE_LEVEL_HIGH
275 0 213 IRQ_TYPE_LEVEL_HIGH
276 0 214 IRQ_TYPE_LEVEL_HIGH>;
277 interrupt-names = "error",
278 "ch0", "ch1", "ch2", "ch3",
279 "ch4", "ch5", "ch6", "ch7",
280 "ch8", "ch9", "ch10", "ch11",
281 "ch12", "ch13", "ch14";
282 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
283 clock-names = "fck";
284 #dma-cells = <1>;
285 dma-channels = <15>;
286 };
287
288 dmac1: dma-controller@e6720000 {
289 compatible = "renesas,rcar-dmac";
290 reg = <0 0xe6720000 0 0x20000>;
291 interrupts = <0 220 IRQ_TYPE_LEVEL_HIGH
292 0 216 IRQ_TYPE_LEVEL_HIGH
293 0 217 IRQ_TYPE_LEVEL_HIGH
294 0 218 IRQ_TYPE_LEVEL_HIGH
295 0 219 IRQ_TYPE_LEVEL_HIGH
296 0 308 IRQ_TYPE_LEVEL_HIGH
297 0 309 IRQ_TYPE_LEVEL_HIGH
298 0 310 IRQ_TYPE_LEVEL_HIGH
299 0 311 IRQ_TYPE_LEVEL_HIGH
300 0 312 IRQ_TYPE_LEVEL_HIGH
301 0 313 IRQ_TYPE_LEVEL_HIGH
302 0 314 IRQ_TYPE_LEVEL_HIGH
303 0 315 IRQ_TYPE_LEVEL_HIGH
304 0 316 IRQ_TYPE_LEVEL_HIGH
305 0 317 IRQ_TYPE_LEVEL_HIGH
306 0 318 IRQ_TYPE_LEVEL_HIGH>;
307 interrupt-names = "error",
308 "ch0", "ch1", "ch2", "ch3",
309 "ch4", "ch5", "ch6", "ch7",
310 "ch8", "ch9", "ch10", "ch11",
311 "ch12", "ch13", "ch14";
312 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
313 clock-names = "fck";
314 #dma-cells = <1>;
315 dma-channels = <15>;
316 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800317
318 audma0: dma-controller@ec700000 {
319 compatible = "renesas,rcar-dmac";
320 reg = <0 0xec700000 0 0x10000>;
321 interrupts = <0 346 IRQ_TYPE_LEVEL_HIGH
322 0 320 IRQ_TYPE_LEVEL_HIGH
323 0 321 IRQ_TYPE_LEVEL_HIGH
324 0 322 IRQ_TYPE_LEVEL_HIGH
325 0 323 IRQ_TYPE_LEVEL_HIGH
326 0 324 IRQ_TYPE_LEVEL_HIGH
327 0 325 IRQ_TYPE_LEVEL_HIGH
328 0 326 IRQ_TYPE_LEVEL_HIGH
329 0 327 IRQ_TYPE_LEVEL_HIGH
330 0 328 IRQ_TYPE_LEVEL_HIGH
331 0 329 IRQ_TYPE_LEVEL_HIGH
332 0 330 IRQ_TYPE_LEVEL_HIGH
333 0 331 IRQ_TYPE_LEVEL_HIGH
334 0 332 IRQ_TYPE_LEVEL_HIGH>;
335 interrupt-names = "error",
336 "ch0", "ch1", "ch2", "ch3",
337 "ch4", "ch5", "ch6", "ch7",
338 "ch8", "ch9", "ch10", "ch11",
339 "ch12";
340 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
341 clock-names = "fck";
342 #dma-cells = <1>;
343 dma-channels = <13>;
344 };
345
346 audma1: dma-controller@ec720000 {
347 compatible = "renesas,rcar-dmac";
348 reg = <0 0xec720000 0 0x10000>;
349 interrupts = <0 347 IRQ_TYPE_LEVEL_HIGH
350 0 333 IRQ_TYPE_LEVEL_HIGH
351 0 334 IRQ_TYPE_LEVEL_HIGH
352 0 335 IRQ_TYPE_LEVEL_HIGH
353 0 336 IRQ_TYPE_LEVEL_HIGH
354 0 337 IRQ_TYPE_LEVEL_HIGH
355 0 338 IRQ_TYPE_LEVEL_HIGH
356 0 339 IRQ_TYPE_LEVEL_HIGH
357 0 340 IRQ_TYPE_LEVEL_HIGH
358 0 341 IRQ_TYPE_LEVEL_HIGH
359 0 342 IRQ_TYPE_LEVEL_HIGH
360 0 343 IRQ_TYPE_LEVEL_HIGH
361 0 344 IRQ_TYPE_LEVEL_HIGH
362 0 345 IRQ_TYPE_LEVEL_HIGH>;
363 interrupt-names = "error",
364 "ch0", "ch1", "ch2", "ch3",
365 "ch4", "ch5", "ch6", "ch7",
366 "ch8", "ch9", "ch10", "ch11",
367 "ch12";
368 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
369 clock-names = "fck";
370 #dma-cells = <1>;
371 dma-channels = <13>;
372 };
373
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900374 usb_dmac0: dma-controller@e65a0000 {
375 compatible = "renesas,usb-dmac";
376 reg = <0 0xe65a0000 0 0x100>;
377 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH
378 0 109 IRQ_TYPE_LEVEL_HIGH>;
379 interrupt-names = "ch0", "ch1";
380 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
381 #dma-cells = <1>;
382 dma-channels = <2>;
383 };
384
385 usb_dmac1: dma-controller@e65b0000 {
386 compatible = "renesas,usb-dmac";
387 reg = <0 0xe65b0000 0 0x100>;
388 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH
389 0 110 IRQ_TYPE_LEVEL_HIGH>;
390 interrupt-names = "ch0", "ch1";
391 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
392 #dma-cells = <1>;
393 dma-channels = <2>;
394 };
395
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200396 i2c0: i2c@e6508000 {
397 #address-cells = <1>;
398 #size-cells = <0>;
399 compatible = "renesas,i2c-r8a7790";
400 reg = <0 0xe6508000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100401 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000402 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200403 status = "disabled";
404 };
405
406 i2c1: i2c@e6518000 {
407 #address-cells = <1>;
408 #size-cells = <0>;
409 compatible = "renesas,i2c-r8a7790";
410 reg = <0 0xe6518000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100411 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000412 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200413 status = "disabled";
414 };
415
416 i2c2: i2c@e6530000 {
417 #address-cells = <1>;
418 #size-cells = <0>;
419 compatible = "renesas,i2c-r8a7790";
420 reg = <0 0xe6530000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100421 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000422 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200423 status = "disabled";
424 };
425
426 i2c3: i2c@e6540000 {
427 #address-cells = <1>;
428 #size-cells = <0>;
429 compatible = "renesas,i2c-r8a7790";
430 reg = <0 0xe6540000 0 0x40>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100431 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000432 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200433 status = "disabled";
434 };
435
Wolfram Sang05f39912014-03-25 19:56:29 +0100436 iic0: i2c@e6500000 {
437 #address-cells = <1>;
438 #size-cells = <0>;
439 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
440 reg = <0 0xe6500000 0 0x425>;
441 interrupts = <0 174 IRQ_TYPE_LEVEL_HIGH>;
442 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100443 dmas = <&dmac0 0x61>, <&dmac0 0x62>;
444 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100445 status = "disabled";
446 };
447
448 iic1: i2c@e6510000 {
449 #address-cells = <1>;
450 #size-cells = <0>;
451 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
452 reg = <0 0xe6510000 0 0x425>;
453 interrupts = <0 175 IRQ_TYPE_LEVEL_HIGH>;
454 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100455 dmas = <&dmac0 0x65>, <&dmac0 0x66>;
456 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100457 status = "disabled";
458 };
459
460 iic2: i2c@e6520000 {
461 #address-cells = <1>;
462 #size-cells = <0>;
463 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
464 reg = <0 0xe6520000 0 0x425>;
465 interrupts = <0 176 IRQ_TYPE_LEVEL_HIGH>;
466 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100467 dmas = <&dmac0 0x69>, <&dmac0 0x6a>;
468 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100469 status = "disabled";
470 };
471
472 iic3: i2c@e60b0000 {
473 #address-cells = <1>;
474 #size-cells = <0>;
475 compatible = "renesas,iic-r8a7790", "renesas,rmobile-iic";
476 reg = <0 0xe60b0000 0 0x425>;
477 interrupts = <0 173 IRQ_TYPE_LEVEL_HIGH>;
478 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Wolfram Sang0d73ca42014-11-07 11:11:43 +0100479 dmas = <&dmac0 0x77>, <&dmac0 0x78>;
480 dma-names = "tx", "rx";
Wolfram Sang05f39912014-03-25 19:56:29 +0100481 status = "disabled";
482 };
483
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200484 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900485 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200486 reg = <0 0xee200000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100487 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100488 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200489 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>;
490 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200491 reg-io-width = <4>;
492 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000493 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200494 };
495
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700496 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900497 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200498 reg = <0 0xee220000 0 0x80>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100499 interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100500 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Laurent Pinchart108216c2014-10-26 19:40:13 +0200501 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>;
502 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200503 reg-io-width = <4>;
504 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000505 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200506 };
507
Laurent Pinchart9694c772013-05-09 15:05:57 +0200508 pfc: pfc@e6060000 {
509 compatible = "renesas,pfc-r8a7790";
510 reg = <0 0xe6060000 0 0x250>;
511 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700512
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700513 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200514 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000515 reg = <0 0xee100000 0 0x328>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100516 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100517 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000518 dmas = <&dmac1 0xcd>, <&dmac1 0xce>;
519 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200520 status = "disabled";
521 };
522
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700523 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200524 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000525 reg = <0 0xee120000 0 0x328>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100526 interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100527 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000528 dmas = <&dmac1 0xc9>, <&dmac1 0xca>;
529 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200530 status = "disabled";
531 };
532
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700533 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200534 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200535 reg = <0 0xee140000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100536 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100537 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000538 dmas = <&dmac1 0xc1>, <&dmac1 0xc2>;
539 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200540 status = "disabled";
541 };
542
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700543 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200544 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200545 reg = <0 0xee160000 0 0x100>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100546 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100547 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Laurent Pinchart941fe362015-02-24 02:20:03 +0000548 dmas = <&dmac1 0xd3>, <&dmac1 0xd4>;
549 dma-names = "tx", "rx";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200550 status = "disabled";
551 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100552
Laurent Pinchart597af202013-10-29 16:23:12 +0100553 scifa0: serial@e6c40000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100554 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100555 reg = <0 0xe6c40000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100556 interrupts = <0 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100557 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
558 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200559 dmas = <&dmac0 0x21>, <&dmac0 0x22>;
560 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100561 status = "disabled";
562 };
563
564 scifa1: serial@e6c50000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100565 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100566 reg = <0 0xe6c50000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100567 interrupts = <0 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100568 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
569 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200570 dmas = <&dmac0 0x25>, <&dmac0 0x26>;
571 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100572 status = "disabled";
573 };
574
575 scifa2: serial@e6c60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100576 compatible = "renesas,scifa-r8a7790", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100577 reg = <0 0xe6c60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100578 interrupts = <0 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100579 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
580 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200581 dmas = <&dmac0 0x27>, <&dmac0 0x28>;
582 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100583 status = "disabled";
584 };
585
586 scifb0: serial@e6c20000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100587 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100588 reg = <0 0xe6c20000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100589 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100590 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
591 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200592 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>;
593 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100594 status = "disabled";
595 };
596
597 scifb1: serial@e6c30000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100598 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100599 reg = <0 0xe6c30000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100600 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100601 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
602 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200603 dmas = <&dmac0 0x19>, <&dmac0 0x1a>;
604 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100605 status = "disabled";
606 };
607
608 scifb2: serial@e6ce0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100609 compatible = "renesas,scifb-r8a7790", "renesas,scifb";
Laurent Pinchart597af202013-10-29 16:23:12 +0100610 reg = <0 0xe6ce0000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100611 interrupts = <0 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100612 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
613 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200614 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>;
615 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100616 status = "disabled";
617 };
618
619 scif0: serial@e6e60000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100620 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100621 reg = <0 0xe6e60000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100622 interrupts = <0 152 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100623 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>;
624 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200625 dmas = <&dmac0 0x29>, <&dmac0 0x2a>;
626 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100627 status = "disabled";
628 };
629
630 scif1: serial@e6e68000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100631 compatible = "renesas,scif-r8a7790", "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100632 reg = <0 0xe6e68000 0 64>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100633 interrupts = <0 153 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100634 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>;
635 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200636 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>;
637 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100638 status = "disabled";
639 };
640
641 hscif0: serial@e62c0000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100642 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100643 reg = <0 0xe62c0000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100644 interrupts = <0 154 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100645 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>;
646 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200647 dmas = <&dmac0 0x39>, <&dmac0 0x3a>;
648 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100649 status = "disabled";
650 };
651
652 hscif1: serial@e62c8000 {
Laurent Pinchart59d2b512014-01-21 13:48:38 +0100653 compatible = "renesas,hscif-r8a7790", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100654 reg = <0 0xe62c8000 0 96>;
Laurent Pinchart1f4c7452014-01-21 13:48:39 +0100655 interrupts = <0 155 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100656 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>;
657 clock-names = "sci_ick";
Geert Uytterhoevenacea43f2015-05-20 19:46:25 +0200658 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>;
659 dma-names = "tx", "rx";
Laurent Pinchart597af202013-10-29 16:23:12 +0100660 status = "disabled";
661 };
662
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300663 ether: ethernet@ee700000 {
664 compatible = "renesas,ether-r8a7790";
665 reg = <0 0xee700000 0 0x400>;
666 interrupts = <0 162 IRQ_TYPE_LEVEL_HIGH>;
667 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
668 phy-mode = "rmii";
669 #address-cells = <1>;
670 #size-cells = <0>;
671 status = "disabled";
672 };
673
Valentine Barshakcde630f2014-01-14 21:05:30 +0400674 sata0: sata@ee300000 {
675 compatible = "renesas,sata-r8a7790";
676 reg = <0 0xee300000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400677 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>;
678 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
679 status = "disabled";
680 };
681
682 sata1: sata@ee500000 {
683 compatible = "renesas,sata-r8a7790";
684 reg = <0 0xee500000 0 0x2000>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400685 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
686 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
687 status = "disabled";
688 };
689
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900690 hsusb: usb@e6590000 {
691 compatible = "renesas,usbhs-r8a7790";
692 reg = <0 0xe6590000 0 0x100>;
693 interrupts = <0 107 IRQ_TYPE_LEVEL_HIGH>;
694 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
695 renesas,buswait = <4>;
696 phys = <&usb0 1>;
697 phy-names = "usb";
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900698 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
699 <&usb_dmac1 0>, <&usb_dmac1 1>;
700 dma-names = "ch0", "ch1", "ch2", "ch3";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900701 status = "disabled";
702 };
703
Sergei Shtylyove089f652014-09-27 01:00:20 +0400704 usbphy: usb-phy@e6590100 {
705 compatible = "renesas,usb-phy-r8a7790";
706 reg = <0 0xe6590100 0 0x100>;
707 #address-cells = <1>;
708 #size-cells = <0>;
709 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
710 clock-names = "usbhs";
711 status = "disabled";
712
713 usb0: usb-channel@0 {
714 reg = <0>;
715 #phy-cells = <1>;
716 };
717 usb2: usb-channel@2 {
718 reg = <2>;
719 #phy-cells = <1>;
720 };
721 };
722
Ben Dooks9f685bf2014-08-13 00:16:18 +0400723 vin0: video@e6ef0000 {
724 compatible = "renesas,vin-r8a7790";
725 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
726 reg = <0 0xe6ef0000 0 0x1000>;
727 interrupts = <0 188 IRQ_TYPE_LEVEL_HIGH>;
728 status = "disabled";
729 };
730
731 vin1: video@e6ef1000 {
732 compatible = "renesas,vin-r8a7790";
733 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
734 reg = <0 0xe6ef1000 0 0x1000>;
735 interrupts = <0 189 IRQ_TYPE_LEVEL_HIGH>;
736 status = "disabled";
737 };
738
739 vin2: video@e6ef2000 {
740 compatible = "renesas,vin-r8a7790";
741 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
742 reg = <0 0xe6ef2000 0 0x1000>;
743 interrupts = <0 190 IRQ_TYPE_LEVEL_HIGH>;
744 status = "disabled";
745 };
746
747 vin3: video@e6ef3000 {
748 compatible = "renesas,vin-r8a7790";
749 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
750 reg = <0 0xe6ef3000 0 0x1000>;
751 interrupts = <0 191 IRQ_TYPE_LEVEL_HIGH>;
752 status = "disabled";
753 };
754
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100755 vsp1@fe920000 {
756 compatible = "renesas,vsp1";
757 reg = <0 0xfe920000 0 0x8000>;
758 interrupts = <0 266 IRQ_TYPE_LEVEL_HIGH>;
759 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
760
761 renesas,has-sru;
762 renesas,#rpf = <5>;
763 renesas,#uds = <1>;
764 renesas,#wpf = <4>;
765 };
766
767 vsp1@fe928000 {
768 compatible = "renesas,vsp1";
769 reg = <0 0xfe928000 0 0x8000>;
770 interrupts = <0 267 IRQ_TYPE_LEVEL_HIGH>;
771 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
772
773 renesas,has-lut;
774 renesas,has-sru;
775 renesas,#rpf = <5>;
776 renesas,#uds = <3>;
777 renesas,#wpf = <4>;
778 };
779
780 vsp1@fe930000 {
781 compatible = "renesas,vsp1";
782 reg = <0 0xfe930000 0 0x8000>;
783 interrupts = <0 246 IRQ_TYPE_LEVEL_HIGH>;
784 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
785
786 renesas,has-lif;
787 renesas,has-lut;
788 renesas,#rpf = <4>;
789 renesas,#uds = <1>;
790 renesas,#wpf = <4>;
791 };
792
793 vsp1@fe938000 {
794 compatible = "renesas,vsp1";
795 reg = <0 0xfe938000 0 0x8000>;
796 interrupts = <0 247 IRQ_TYPE_LEVEL_HIGH>;
797 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
798
799 renesas,has-lif;
800 renesas,has-lut;
801 renesas,#rpf = <4>;
802 renesas,#uds = <1>;
803 renesas,#wpf = <4>;
804 };
805
806 du: display@feb00000 {
807 compatible = "renesas,du-r8a7790";
808 reg = <0 0xfeb00000 0 0x70000>,
809 <0 0xfeb90000 0 0x1c>,
810 <0 0xfeb94000 0 0x1c>;
811 reg-names = "du", "lvds.0", "lvds.1";
812 interrupts = <0 256 IRQ_TYPE_LEVEL_HIGH>,
813 <0 268 IRQ_TYPE_LEVEL_HIGH>,
814 <0 269 IRQ_TYPE_LEVEL_HIGH>;
815 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
816 <&mstp7_clks R8A7790_CLK_DU1>,
817 <&mstp7_clks R8A7790_CLK_DU2>,
818 <&mstp7_clks R8A7790_CLK_LVDS0>,
819 <&mstp7_clks R8A7790_CLK_LVDS1>;
820 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
821 status = "disabled";
822
823 ports {
824 #address-cells = <1>;
825 #size-cells = <0>;
826
827 port@0 {
828 reg = <0>;
829 du_out_rgb: endpoint {
830 };
831 };
832 port@1 {
833 reg = <1>;
834 du_out_lvds0: endpoint {
835 };
836 };
837 port@2 {
838 reg = <2>;
839 du_out_lvds1: endpoint {
840 };
841 };
842 };
843 };
844
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +0300845 can0: can@e6e80000 {
846 compatible = "renesas,can-r8a7790";
847 reg = <0 0xe6e80000 0 0x1000>;
848 interrupts = <0 186 IRQ_TYPE_LEVEL_HIGH>;
849 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
850 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
851 clock-names = "clkp1", "clkp2", "can_clk";
852 status = "disabled";
853 };
854
855 can1: can@e6e88000 {
856 compatible = "renesas,can-r8a7790";
857 reg = <0 0xe6e88000 0 0x1000>;
858 interrupts = <0 187 IRQ_TYPE_LEVEL_HIGH>;
859 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
860 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
861 clock-names = "clkp1", "clkp2", "can_clk";
862 status = "disabled";
863 };
864
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100865 clocks {
866 #address-cells = <2>;
867 #size-cells = <2>;
868 ranges;
869
870 /* External root clock */
871 extal_clk: extal_clk {
872 compatible = "fixed-clock";
873 #clock-cells = <0>;
874 /* This value must be overriden by the board. */
875 clock-frequency = <0>;
876 clock-output-names = "extal";
877 };
878
Phil Edworthy51d17912014-06-13 10:37:16 +0100879 /* External PCIe clock - can be overridden by the board */
880 pcie_bus_clk: pcie_bus_clk {
881 compatible = "fixed-clock";
882 #clock-cells = <0>;
883 clock-frequency = <100000000>;
884 clock-output-names = "pcie_bus";
885 status = "disabled";
886 };
887
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -0800888 /*
889 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
890 * default. Boards that provide audio clocks should override them.
891 */
892 audio_clk_a: audio_clk_a {
893 compatible = "fixed-clock";
894 #clock-cells = <0>;
895 clock-frequency = <0>;
896 clock-output-names = "audio_clk_a";
897 };
898 audio_clk_b: audio_clk_b {
899 compatible = "fixed-clock";
900 #clock-cells = <0>;
901 clock-frequency = <0>;
902 clock-output-names = "audio_clk_b";
903 };
904 audio_clk_c: audio_clk_c {
905 compatible = "fixed-clock";
906 #clock-cells = <0>;
907 clock-frequency = <0>;
908 clock-output-names = "audio_clk_c";
909 };
910
Sergei Shtylyov41650f42015-01-06 00:33:25 +0300911 /* External USB clock - can be overridden by the board */
912 usb_extal_clk: usb_extal_clk {
913 compatible = "fixed-clock";
914 #clock-cells = <0>;
915 clock-frequency = <48000000>;
916 clock-output-names = "usb_extal";
917 };
918
919 /* External CAN clock */
920 can_clk: can_clk {
921 compatible = "fixed-clock";
922 #clock-cells = <0>;
923 /* This value must be overridden by the board. */
924 clock-frequency = <0>;
925 clock-output-names = "can_clk";
926 status = "disabled";
927 };
928
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100929 /* Special CPG clocks */
930 cpg_clocks: cpg_clocks@e6150000 {
931 compatible = "renesas,r8a7790-cpg-clocks",
932 "renesas,rcar-gen2-cpg-clocks";
933 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +0300934 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100935 #clock-cells = <1>;
936 clock-output-names = "main", "pll0", "pll1", "pll3",
937 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +0300938 "z", "rcan", "adsp";
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100939 };
940
941 /* Variable factor clocks */
942 sd2_clk: sd2_clk@e6150078 {
943 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
944 reg = <0 0xe6150078 0 4>;
945 clocks = <&pll1_div2_clk>;
946 #clock-cells = <0>;
947 clock-output-names = "sd2";
948 };
Shinobu Ueharaedd7b932014-10-30 14:57:57 +0900949 sd3_clk: sd3_clk@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100950 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +0900951 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100952 clocks = <&pll1_div2_clk>;
953 #clock-cells = <0>;
954 clock-output-names = "sd3";
955 };
956 mmc0_clk: mmc0_clk@e6150240 {
957 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
958 reg = <0 0xe6150240 0 4>;
959 clocks = <&pll1_div2_clk>;
960 #clock-cells = <0>;
961 clock-output-names = "mmc0";
962 };
963 mmc1_clk: mmc1_clk@e6150244 {
964 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
965 reg = <0 0xe6150244 0 4>;
966 clocks = <&pll1_div2_clk>;
967 #clock-cells = <0>;
968 clock-output-names = "mmc1";
969 };
970 ssp_clk: ssp_clk@e6150248 {
971 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
972 reg = <0 0xe6150248 0 4>;
973 clocks = <&pll1_div2_clk>;
974 #clock-cells = <0>;
975 clock-output-names = "ssp";
976 };
977 ssprs_clk: ssprs_clk@e615024c {
978 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
979 reg = <0 0xe615024c 0 4>;
980 clocks = <&pll1_div2_clk>;
981 #clock-cells = <0>;
982 clock-output-names = "ssprs";
983 };
984
985 /* Fixed factor clocks */
986 pll1_div2_clk: pll1_div2_clk {
987 compatible = "fixed-factor-clock";
988 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
989 #clock-cells = <0>;
990 clock-div = <2>;
991 clock-mult = <1>;
992 clock-output-names = "pll1_div2";
993 };
994 z2_clk: z2_clk {
995 compatible = "fixed-factor-clock";
996 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
997 #clock-cells = <0>;
998 clock-div = <2>;
999 clock-mult = <1>;
1000 clock-output-names = "z2";
1001 };
1002 zg_clk: zg_clk {
1003 compatible = "fixed-factor-clock";
1004 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1005 #clock-cells = <0>;
1006 clock-div = <3>;
1007 clock-mult = <1>;
1008 clock-output-names = "zg";
1009 };
1010 zx_clk: zx_clk {
1011 compatible = "fixed-factor-clock";
1012 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1013 #clock-cells = <0>;
1014 clock-div = <3>;
1015 clock-mult = <1>;
1016 clock-output-names = "zx";
1017 };
1018 zs_clk: zs_clk {
1019 compatible = "fixed-factor-clock";
1020 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1021 #clock-cells = <0>;
1022 clock-div = <6>;
1023 clock-mult = <1>;
1024 clock-output-names = "zs";
1025 };
1026 hp_clk: hp_clk {
1027 compatible = "fixed-factor-clock";
1028 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1029 #clock-cells = <0>;
1030 clock-div = <12>;
1031 clock-mult = <1>;
1032 clock-output-names = "hp";
1033 };
1034 i_clk: i_clk {
1035 compatible = "fixed-factor-clock";
1036 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1037 #clock-cells = <0>;
1038 clock-div = <2>;
1039 clock-mult = <1>;
1040 clock-output-names = "i";
1041 };
1042 b_clk: b_clk {
1043 compatible = "fixed-factor-clock";
1044 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1045 #clock-cells = <0>;
1046 clock-div = <12>;
1047 clock-mult = <1>;
1048 clock-output-names = "b";
1049 };
1050 p_clk: p_clk {
1051 compatible = "fixed-factor-clock";
1052 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1053 #clock-cells = <0>;
1054 clock-div = <24>;
1055 clock-mult = <1>;
1056 clock-output-names = "p";
1057 };
1058 cl_clk: cl_clk {
1059 compatible = "fixed-factor-clock";
1060 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1061 #clock-cells = <0>;
1062 clock-div = <48>;
1063 clock-mult = <1>;
1064 clock-output-names = "cl";
1065 };
1066 m2_clk: m2_clk {
1067 compatible = "fixed-factor-clock";
1068 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1069 #clock-cells = <0>;
1070 clock-div = <8>;
1071 clock-mult = <1>;
1072 clock-output-names = "m2";
1073 };
1074 imp_clk: imp_clk {
1075 compatible = "fixed-factor-clock";
1076 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1077 #clock-cells = <0>;
1078 clock-div = <4>;
1079 clock-mult = <1>;
1080 clock-output-names = "imp";
1081 };
1082 rclk_clk: rclk_clk {
1083 compatible = "fixed-factor-clock";
1084 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1085 #clock-cells = <0>;
1086 clock-div = <(48 * 1024)>;
1087 clock-mult = <1>;
1088 clock-output-names = "rclk";
1089 };
1090 oscclk_clk: oscclk_clk {
1091 compatible = "fixed-factor-clock";
1092 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1093 #clock-cells = <0>;
1094 clock-div = <(12 * 1024)>;
1095 clock-mult = <1>;
1096 clock-output-names = "oscclk";
1097 };
1098 zb3_clk: zb3_clk {
1099 compatible = "fixed-factor-clock";
1100 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1101 #clock-cells = <0>;
1102 clock-div = <4>;
1103 clock-mult = <1>;
1104 clock-output-names = "zb3";
1105 };
1106 zb3d2_clk: zb3d2_clk {
1107 compatible = "fixed-factor-clock";
1108 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1109 #clock-cells = <0>;
1110 clock-div = <8>;
1111 clock-mult = <1>;
1112 clock-output-names = "zb3d2";
1113 };
1114 ddr_clk: ddr_clk {
1115 compatible = "fixed-factor-clock";
1116 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1117 #clock-cells = <0>;
1118 clock-div = <8>;
1119 clock-mult = <1>;
1120 clock-output-names = "ddr";
1121 };
1122 mp_clk: mp_clk {
1123 compatible = "fixed-factor-clock";
1124 clocks = <&pll1_div2_clk>;
1125 #clock-cells = <0>;
1126 clock-div = <15>;
1127 clock-mult = <1>;
1128 clock-output-names = "mp";
1129 };
1130 cp_clk: cp_clk {
1131 compatible = "fixed-factor-clock";
1132 clocks = <&extal_clk>;
1133 #clock-cells = <0>;
1134 clock-div = <2>;
1135 clock-mult = <1>;
1136 clock-output-names = "cp";
1137 };
1138
1139 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001140 mstp0_clks: mstp0_clks@e6150130 {
1141 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1142 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1143 clocks = <&mp_clk>;
1144 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001145 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001146 clock-output-names = "msiof0";
1147 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001148 mstp1_clks: mstp1_clks@e6150134 {
1149 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1150 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001151 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1152 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1153 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1154 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001155 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001156 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001157 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1158 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1159 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1160 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1161 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1162 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1163 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001164 >;
1165 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001166 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1167 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1168 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001169 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001170 };
1171 mstp2_clks: mstp2_clks@e6150138 {
1172 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1173 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1174 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001175 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1176 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001177 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001178 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001179 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001180 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1181 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001182 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001183 >;
1184 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001185 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001186 "scifb1", "msiof1", "msiof3", "scifb2",
1187 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001188 };
1189 mstp3_clks: mstp3_clks@e615013c {
1190 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1191 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Wolfram Sang17465142014-03-11 22:24:37 +01001192 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&sd3_clk>,
1193 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001194 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1195 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001196 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001197 clock-indices = <
Wolfram Sang17465142014-03-11 22:24:37 +01001198 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
1199 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001200 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001201 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001202 >;
1203 clock-output-names =
Wolfram Sang17465142014-03-11 22:24:37 +01001204 "iic2", "tpu0", "mmcif1", "sdhi3",
1205 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001206 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1207 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001208 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001209 mstp4_clks: mstp4_clks@e6150140 {
1210 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1211 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1212 clocks = <&cp_clk>;
1213 #clock-cells = <1>;
1214 clock-indices = <R8A7790_CLK_IRQC>;
1215 clock-output-names = "irqc";
1216 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001217 mstp5_clks: mstp5_clks@e6150144 {
1218 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1219 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001220 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1221 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001222 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001223 clock-indices = <
1224 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001225 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1226 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001227 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001228 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1229 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001230 };
1231 mstp7_clks: mstp7_clks@e615014c {
1232 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1233 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001234 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001235 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1236 <&zx_clk>;
1237 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001238 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001239 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1240 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1241 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1242 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1243 >;
1244 clock-output-names =
1245 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1246 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1247 };
1248 mstp8_clks: mstp8_clks@e6150990 {
1249 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1250 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001251 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001252 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1253 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001254 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001255 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001256 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001257 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1258 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001259 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001260 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001261 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001262 "mlb", "vin3", "vin2", "vin1", "vin0",
1263 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001264 };
1265 mstp9_clks: mstp9_clks@e6150994 {
1266 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1267 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001268 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1269 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1270 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001271 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001272 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001273 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001274 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1275 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001276 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1277 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001278 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001279 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001280 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001281 "rcan1", "rcan0", "qspi_mod", "iic3",
1282 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001283 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001284 mstp10_clks: mstp10_clks@e6150998 {
1285 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1286 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1287 clocks = <&p_clk>,
1288 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1289 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1290 <&p_clk>,
1291 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1292 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1293 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1294 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1295 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1296 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1297
1298 #clock-cells = <1>;
1299 clock-indices = <
1300 R8A7790_CLK_SSI_ALL
1301 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1302 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1303 R8A7790_CLK_SCU_ALL
1304 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
1305 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1306 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1307 >;
1308 clock-output-names =
1309 "ssi-all",
1310 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1311 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1312 "scu-all",
1313 "scu-dvc1", "scu-dvc0",
1314 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1315 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1316 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001317 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001318
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001319 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001320 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1321 reg = <0 0xe6b10000 0 0x2c>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001322 interrupts = <0 184 IRQ_TYPE_LEVEL_HIGH>;
1323 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Geert Uytterhoeven37cf3d62014-08-06 14:59:08 +02001324 dmas = <&dmac0 0x17>, <&dmac0 0x18>;
1325 dma-names = "tx", "rx";
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001326 num-cs = <1>;
1327 #address-cells = <1>;
1328 #size-cells = <0>;
1329 status = "disabled";
1330 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001331
1332 msiof0: spi@e6e20000 {
1333 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001334 reg = <0 0xe6e20000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001335 interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
1336 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001337 dmas = <&dmac0 0x51>, <&dmac0 0x52>;
1338 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001339 #address-cells = <1>;
1340 #size-cells = <0>;
1341 status = "disabled";
1342 };
1343
1344 msiof1: spi@e6e10000 {
1345 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001346 reg = <0 0xe6e10000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001347 interrupts = <0 157 IRQ_TYPE_LEVEL_HIGH>;
1348 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001349 dmas = <&dmac0 0x55>, <&dmac0 0x56>;
1350 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001351 #address-cells = <1>;
1352 #size-cells = <0>;
1353 status = "disabled";
1354 };
1355
1356 msiof2: spi@e6e00000 {
1357 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001358 reg = <0 0xe6e00000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001359 interrupts = <0 158 IRQ_TYPE_LEVEL_HIGH>;
1360 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001361 dmas = <&dmac0 0x41>, <&dmac0 0x42>;
1362 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001363 #address-cells = <1>;
1364 #size-cells = <0>;
1365 status = "disabled";
1366 };
1367
1368 msiof3: spi@e6c90000 {
1369 compatible = "renesas,msiof-r8a7790";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001370 reg = <0 0xe6c90000 0 0x0064>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001371 interrupts = <0 159 IRQ_TYPE_LEVEL_HIGH>;
1372 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Geert Uytterhoevenfbff6682014-08-06 14:59:09 +02001373 dmas = <&dmac0 0x45>, <&dmac0 0x46>;
1374 dma-names = "tx", "rx";
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001375 #address-cells = <1>;
1376 #size-cells = <0>;
1377 status = "disabled";
1378 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001379
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001380 xhci: usb@ee000000 {
1381 compatible = "renesas,xhci-r8a7790";
1382 reg = <0 0xee000000 0 0xc00>;
1383 interrupts = <0 101 IRQ_TYPE_LEVEL_HIGH>;
1384 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
1385 phys = <&usb2 1>;
1386 phy-names = "usb";
1387 status = "disabled";
1388 };
1389
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001390 pci0: pci@ee090000 {
1391 compatible = "renesas,pci-r8a7790";
1392 device_type = "pci";
1393 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1394 reg = <0 0xee090000 0 0xc00>,
1395 <0 0xee080000 0 0x1100>;
1396 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
1397 status = "disabled";
1398
1399 bus-range = <0 0>;
1400 #address-cells = <3>;
1401 #size-cells = <2>;
1402 #interrupt-cells = <1>;
1403 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1404 interrupt-map-mask = <0xff00 0 0 0x7>;
1405 interrupt-map = <0x0000 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001406 0x0800 0 0 1 &gic 0 108 IRQ_TYPE_LEVEL_HIGH
1407 0x1000 0 0 2 &gic 0 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001408
1409 usb@0,1 {
1410 reg = <0x800 0 0 0 0>;
1411 device_type = "pci";
1412 phys = <&usb0 0>;
1413 phy-names = "usb";
1414 };
1415
1416 usb@0,2 {
1417 reg = <0x1000 0 0 0 0>;
1418 device_type = "pci";
1419 phys = <&usb0 0>;
1420 phy-names = "usb";
1421 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001422 };
1423
1424 pci1: pci@ee0b0000 {
1425 compatible = "renesas,pci-r8a7790";
1426 device_type = "pci";
1427 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1428 reg = <0 0xee0b0000 0 0xc00>,
1429 <0 0xee0a0000 0 0x1100>;
1430 interrupts = <0 112 IRQ_TYPE_LEVEL_HIGH>;
1431 status = "disabled";
1432
1433 bus-range = <1 1>;
1434 #address-cells = <3>;
1435 #size-cells = <2>;
1436 #interrupt-cells = <1>;
1437 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1438 interrupt-map-mask = <0xff00 0 0 0x7>;
1439 interrupt-map = <0x0000 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001440 0x0800 0 0 1 &gic 0 112 IRQ_TYPE_LEVEL_HIGH
1441 0x1000 0 0 2 &gic 0 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001442 };
1443
1444 pci2: pci@ee0d0000 {
1445 compatible = "renesas,pci-r8a7790";
1446 device_type = "pci";
1447 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
1448 reg = <0 0xee0d0000 0 0xc00>,
1449 <0 0xee0c0000 0 0x1100>;
1450 interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>;
1451 status = "disabled";
1452
1453 bus-range = <2 2>;
1454 #address-cells = <3>;
1455 #size-cells = <2>;
1456 #interrupt-cells = <1>;
1457 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1458 interrupt-map-mask = <0xff00 0 0 0x7>;
1459 interrupt-map = <0x0000 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
Geert Uytterhoeven517ec802014-06-30 11:49:53 +02001460 0x0800 0 0 1 &gic 0 113 IRQ_TYPE_LEVEL_HIGH
1461 0x1000 0 0 2 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001462
1463 usb@0,1 {
1464 reg = <0x800 0 0 0 0>;
1465 device_type = "pci";
1466 phys = <&usb2 0>;
1467 phy-names = "usb";
1468 };
1469
1470 usb@0,2 {
1471 reg = <0x1000 0 0 0 0>;
1472 device_type = "pci";
1473 phys = <&usb2 0>;
1474 phy-names = "usb";
1475 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001476 };
1477
Phil Edworthy745329d2014-06-13 10:37:17 +01001478 pciec: pcie@fe000000 {
1479 compatible = "renesas,pcie-r8a7790";
1480 reg = <0 0xfe000000 0 0x80000>;
1481 #address-cells = <3>;
1482 #size-cells = <2>;
1483 bus-range = <0x00 0xff>;
1484 device_type = "pci";
1485 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1486 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1487 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1488 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1489 /* Map all possible DDR as inbound ranges */
1490 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1491 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
1492 interrupts = <0 116 IRQ_TYPE_LEVEL_HIGH>,
1493 <0 117 IRQ_TYPE_LEVEL_HIGH>,
1494 <0 118 IRQ_TYPE_LEVEL_HIGH>;
1495 #interrupt-cells = <1>;
1496 interrupt-map-mask = <0 0 0 0>;
1497 interrupt-map = <0 0 0 0 &gic 0 116 IRQ_TYPE_LEVEL_HIGH>;
1498 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1499 clock-names = "pcie", "pcie_bus";
1500 status = "disabled";
1501 };
1502
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001503 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001504 /*
1505 * #sound-dai-cells is required
1506 *
1507 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1508 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1509 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001510 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001511 reg = <0 0xec500000 0 0x1000>, /* SCU */
1512 <0 0xec5a0000 0 0x100>, /* ADG */
1513 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001514 <0 0xec541000 0 0x1280>, /* SSI */
1515 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1516 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001517
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001518 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1519 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1520 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1521 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1522 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1523 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1524 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1525 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1526 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1527 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1528 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001529 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001530 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1531 clock-names = "ssi-all",
1532 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1533 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1534 "src.9", "src.8", "src.7", "src.6", "src.5",
1535 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001536 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001537 "clk_a", "clk_b", "clk_c", "clk_i";
1538
1539 status = "disabled";
1540
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001541 rcar_sound,dvc {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001542 dvc0: dvc@0 {
1543 dmas = <&audma0 0xbc>;
1544 dma-names = "tx";
1545 };
1546 dvc1: dvc@1 {
1547 dmas = <&audma0 0xbe>;
1548 dma-names = "tx";
1549 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001550 };
1551
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001552 rcar_sound,src {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001553 src0: src@0 {
1554 interrupts = <0 352 IRQ_TYPE_LEVEL_HIGH>;
1555 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1556 dma-names = "rx", "tx";
1557 };
1558 src1: src@1 {
1559 interrupts = <0 353 IRQ_TYPE_LEVEL_HIGH>;
1560 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1561 dma-names = "rx", "tx";
1562 };
1563 src2: src@2 {
1564 interrupts = <0 354 IRQ_TYPE_LEVEL_HIGH>;
1565 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1566 dma-names = "rx", "tx";
1567 };
1568 src3: src@3 {
1569 interrupts = <0 355 IRQ_TYPE_LEVEL_HIGH>;
1570 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1571 dma-names = "rx", "tx";
1572 };
1573 src4: src@4 {
1574 interrupts = <0 356 IRQ_TYPE_LEVEL_HIGH>;
1575 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1576 dma-names = "rx", "tx";
1577 };
1578 src5: src@5 {
1579 interrupts = <0 357 IRQ_TYPE_LEVEL_HIGH>;
1580 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1581 dma-names = "rx", "tx";
1582 };
1583 src6: src@6 {
1584 interrupts = <0 358 IRQ_TYPE_LEVEL_HIGH>;
1585 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1586 dma-names = "rx", "tx";
1587 };
1588 src7: src@7 {
1589 interrupts = <0 359 IRQ_TYPE_LEVEL_HIGH>;
1590 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1591 dma-names = "rx", "tx";
1592 };
1593 src8: src@8 {
1594 interrupts = <0 360 IRQ_TYPE_LEVEL_HIGH>;
1595 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1596 dma-names = "rx", "tx";
1597 };
1598 src9: src@9 {
1599 interrupts = <0 361 IRQ_TYPE_LEVEL_HIGH>;
1600 dmas = <&audma0 0x97>, <&audma1 0xba>;
1601 dma-names = "rx", "tx";
1602 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001603 };
1604
1605 rcar_sound,ssi {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001606 ssi0: ssi@0 {
1607 interrupts = <0 370 IRQ_TYPE_LEVEL_HIGH>;
1608 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1609 dma-names = "rx", "tx", "rxu", "txu";
1610 };
1611 ssi1: ssi@1 {
1612 interrupts = <0 371 IRQ_TYPE_LEVEL_HIGH>;
1613 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1614 dma-names = "rx", "tx", "rxu", "txu";
1615 };
1616 ssi2: ssi@2 {
1617 interrupts = <0 372 IRQ_TYPE_LEVEL_HIGH>;
1618 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1619 dma-names = "rx", "tx", "rxu", "txu";
1620 };
1621 ssi3: ssi@3 {
1622 interrupts = <0 373 IRQ_TYPE_LEVEL_HIGH>;
1623 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1624 dma-names = "rx", "tx", "rxu", "txu";
1625 };
1626 ssi4: ssi@4 {
1627 interrupts = <0 374 IRQ_TYPE_LEVEL_HIGH>;
1628 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1629 dma-names = "rx", "tx", "rxu", "txu";
1630 };
1631 ssi5: ssi@5 {
1632 interrupts = <0 375 IRQ_TYPE_LEVEL_HIGH>;
1633 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1634 dma-names = "rx", "tx", "rxu", "txu";
1635 };
1636 ssi6: ssi@6 {
1637 interrupts = <0 376 IRQ_TYPE_LEVEL_HIGH>;
1638 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1639 dma-names = "rx", "tx", "rxu", "txu";
1640 };
1641 ssi7: ssi@7 {
1642 interrupts = <0 377 IRQ_TYPE_LEVEL_HIGH>;
1643 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1644 dma-names = "rx", "tx", "rxu", "txu";
1645 };
1646 ssi8: ssi@8 {
1647 interrupts = <0 378 IRQ_TYPE_LEVEL_HIGH>;
1648 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1649 dma-names = "rx", "tx", "rxu", "txu";
1650 };
1651 ssi9: ssi@9 {
1652 interrupts = <0 379 IRQ_TYPE_LEVEL_HIGH>;
1653 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1654 dma-names = "rx", "tx", "rxu", "txu";
1655 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001656 };
1657 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001658
1659 ipmmu_sy0: mmu@e6280000 {
1660 compatible = "renesas,ipmmu-vmsa";
1661 reg = <0 0xe6280000 0 0x1000>;
1662 interrupts = <0 223 IRQ_TYPE_LEVEL_HIGH>,
1663 <0 224 IRQ_TYPE_LEVEL_HIGH>;
1664 #iommu-cells = <1>;
1665 status = "disabled";
1666 };
1667
1668 ipmmu_sy1: mmu@e6290000 {
1669 compatible = "renesas,ipmmu-vmsa";
1670 reg = <0 0xe6290000 0 0x1000>;
1671 interrupts = <0 225 IRQ_TYPE_LEVEL_HIGH>;
1672 #iommu-cells = <1>;
1673 status = "disabled";
1674 };
1675
1676 ipmmu_ds: mmu@e6740000 {
1677 compatible = "renesas,ipmmu-vmsa";
1678 reg = <0 0xe6740000 0 0x1000>;
1679 interrupts = <0 198 IRQ_TYPE_LEVEL_HIGH>,
1680 <0 199 IRQ_TYPE_LEVEL_HIGH>;
1681 #iommu-cells = <1>;
1682 status = "disabled";
1683 };
1684
1685 ipmmu_mp: mmu@ec680000 {
1686 compatible = "renesas,ipmmu-vmsa";
1687 reg = <0 0xec680000 0 0x1000>;
1688 interrupts = <0 226 IRQ_TYPE_LEVEL_HIGH>;
1689 #iommu-cells = <1>;
1690 status = "disabled";
1691 };
1692
1693 ipmmu_mx: mmu@fe951000 {
1694 compatible = "renesas,ipmmu-vmsa";
1695 reg = <0 0xfe951000 0 0x1000>;
1696 interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>,
1697 <0 221 IRQ_TYPE_LEVEL_HIGH>;
1698 #iommu-cells = <1>;
1699 status = "disabled";
1700 };
1701
1702 ipmmu_rt: mmu@ffc80000 {
1703 compatible = "renesas,ipmmu-vmsa";
1704 reg = <0 0xffc80000 0 0x1000>;
1705 interrupts = <0 307 IRQ_TYPE_LEVEL_HIGH>;
1706 #iommu-cells = <1>;
1707 status = "disabled";
1708 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001709};