blob: ff3ae48aa1a7816d0c01dfe13c4fcd50304e8358 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050050#define CAYMAN_RLC_UCODE_SIZE 1024
Jerome Glisse3ce0a232009-09-08 10:10:24 +100051
52/* Firmware Names */
53MODULE_FIRMWARE("radeon/R600_pfp.bin");
54MODULE_FIRMWARE("radeon/R600_me.bin");
55MODULE_FIRMWARE("radeon/RV610_pfp.bin");
56MODULE_FIRMWARE("radeon/RV610_me.bin");
57MODULE_FIRMWARE("radeon/RV630_pfp.bin");
58MODULE_FIRMWARE("radeon/RV630_me.bin");
59MODULE_FIRMWARE("radeon/RV620_pfp.bin");
60MODULE_FIRMWARE("radeon/RV620_me.bin");
61MODULE_FIRMWARE("radeon/RV635_pfp.bin");
62MODULE_FIRMWARE("radeon/RV635_me.bin");
63MODULE_FIRMWARE("radeon/RV670_pfp.bin");
64MODULE_FIRMWARE("radeon/RV670_me.bin");
65MODULE_FIRMWARE("radeon/RS780_pfp.bin");
66MODULE_FIRMWARE("radeon/RS780_me.bin");
67MODULE_FIRMWARE("radeon/RV770_pfp.bin");
68MODULE_FIRMWARE("radeon/RV770_me.bin");
69MODULE_FIRMWARE("radeon/RV730_pfp.bin");
70MODULE_FIRMWARE("radeon/RV730_me.bin");
71MODULE_FIRMWARE("radeon/RV710_pfp.bin");
72MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050073MODULE_FIRMWARE("radeon/R600_rlc.bin");
74MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040075MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
76MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040077MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040078MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
79MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040080MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040081MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
82MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100084MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040085MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040086MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050087MODULE_FIRMWARE("radeon/PALM_pfp.bin");
88MODULE_FIRMWARE("radeon/PALM_me.bin");
89MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040090MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
91MODULE_FIRMWARE("radeon/SUMO_me.bin");
92MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100094
95int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096
Jerome Glisse1a029b72009-10-06 19:04:30 +020097/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098int r600_mc_wait_for_idle(struct radeon_device *rdev);
99void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000100void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400101void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500102static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103
Alex Deucher21a81222010-07-02 12:58:16 -0400104/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500105int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400106{
107 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
108 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500109 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400110
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 if (temp & 0x100)
112 actual_temp -= 256;
113
114 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400115}
116
Alex Deucherce8f5372010-05-07 15:10:16 -0400117void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400118{
119 int i;
120
Alex Deucherce8f5372010-05-07 15:10:16 -0400121 rdev->pm.dynpm_can_upclock = true;
122 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400123
124 /* power state array is low to high, default is first */
125 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
126 int min_power_state_index = 0;
127
128 if (rdev->pm.num_power_states > 2)
129 min_power_state_index = 1;
130
Alex Deucherce8f5372010-05-07 15:10:16 -0400131 switch (rdev->pm.dynpm_planned_action) {
132 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400133 rdev->pm.requested_power_state_index = min_power_state_index;
134 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400135 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400136 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 if (rdev->pm.current_power_state_index == min_power_state_index) {
139 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400140 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400141 } else {
142 if (rdev->pm.active_crtc_count > 1) {
143 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400144 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400145 continue;
146 else if (i >= rdev->pm.current_power_state_index) {
147 rdev->pm.requested_power_state_index =
148 rdev->pm.current_power_state_index;
149 break;
150 } else {
151 rdev->pm.requested_power_state_index = i;
152 break;
153 }
154 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400155 } else {
156 if (rdev->pm.current_power_state_index == 0)
157 rdev->pm.requested_power_state_index =
158 rdev->pm.num_power_states - 1;
159 else
160 rdev->pm.requested_power_state_index =
161 rdev->pm.current_power_state_index - 1;
162 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400163 }
164 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400165 /* don't use the power state if crtcs are active and no display flag is set */
166 if ((rdev->pm.active_crtc_count > 0) &&
167 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
168 clock_info[rdev->pm.requested_clock_mode_index].flags &
169 RADEON_PM_MODE_NO_DISPLAY)) {
170 rdev->pm.requested_power_state_index++;
171 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400172 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400173 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
175 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400176 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400177 } else {
178 if (rdev->pm.active_crtc_count > 1) {
179 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400180 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400181 continue;
182 else if (i <= rdev->pm.current_power_state_index) {
183 rdev->pm.requested_power_state_index =
184 rdev->pm.current_power_state_index;
185 break;
186 } else {
187 rdev->pm.requested_power_state_index = i;
188 break;
189 }
190 }
191 } else
192 rdev->pm.requested_power_state_index =
193 rdev->pm.current_power_state_index + 1;
194 }
195 rdev->pm.requested_clock_mode_index = 0;
196 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400197 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400198 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
199 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400200 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400201 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400203 default:
204 DRM_ERROR("Requested mode for not defined action\n");
205 return;
206 }
207 } else {
208 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
209 /* for now just select the first power state and switch between clock modes */
210 /* power state array is low to high, default is first (0) */
211 if (rdev->pm.active_crtc_count > 1) {
212 rdev->pm.requested_power_state_index = -1;
213 /* start at 1 as we don't want the default mode */
214 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400215 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400216 continue;
217 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
218 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
219 rdev->pm.requested_power_state_index = i;
220 break;
221 }
222 }
223 /* if nothing selected, grab the default state. */
224 if (rdev->pm.requested_power_state_index == -1)
225 rdev->pm.requested_power_state_index = 0;
226 } else
227 rdev->pm.requested_power_state_index = 1;
228
Alex Deucherce8f5372010-05-07 15:10:16 -0400229 switch (rdev->pm.dynpm_planned_action) {
230 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400231 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400232 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
236 if (rdev->pm.current_clock_mode_index == 0) {
237 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400238 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400239 } else
240 rdev->pm.requested_clock_mode_index =
241 rdev->pm.current_clock_mode_index - 1;
242 } else {
243 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400244 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400245 }
Alex Deucherd7311172010-05-03 01:13:14 -0400246 /* don't use the power state if crtcs are active and no display flag is set */
247 if ((rdev->pm.active_crtc_count > 0) &&
248 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
249 clock_info[rdev->pm.requested_clock_mode_index].flags &
250 RADEON_PM_MODE_NO_DISPLAY)) {
251 rdev->pm.requested_clock_mode_index++;
252 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400253 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400254 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
256 if (rdev->pm.current_clock_mode_index ==
257 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
258 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 } else
261 rdev->pm.requested_clock_mode_index =
262 rdev->pm.current_clock_mode_index + 1;
263 } else {
264 rdev->pm.requested_clock_mode_index =
265 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400266 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400267 }
268 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400269 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400270 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
271 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400272 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400273 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400275 default:
276 DRM_ERROR("Requested mode for not defined action\n");
277 return;
278 }
279 }
280
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000281 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400282 rdev->pm.power_state[rdev->pm.requested_power_state_index].
283 clock_info[rdev->pm.requested_clock_mode_index].sclk,
284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].mclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400288}
289
Alex Deucherce8f5372010-05-07 15:10:16 -0400290static int r600_pm_get_type_index(struct radeon_device *rdev,
291 enum radeon_pm_state_type ps_type,
292 int instance)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400293{
Alex Deucherce8f5372010-05-07 15:10:16 -0400294 int i;
295 int found_instance = -1;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400296
Alex Deucherce8f5372010-05-07 15:10:16 -0400297 for (i = 0; i < rdev->pm.num_power_states; i++) {
298 if (rdev->pm.power_state[i].type == ps_type) {
299 found_instance++;
300 if (found_instance == instance)
301 return i;
Alex Deuchera4248162010-04-24 14:50:23 -0400302 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400303 }
304 /* return default if no match */
305 return rdev->pm.default_power_state_index;
306}
Alex Deucherbae6b5622010-04-22 13:38:05 -0400307
Alex Deucherce8f5372010-05-07 15:10:16 -0400308void rs780_pm_init_profile(struct radeon_device *rdev)
309{
310 if (rdev->pm.num_power_states == 2) {
311 /* default */
312 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
313 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
314 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
316 /* low sh */
317 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400321 /* mid sh */
322 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400326 /* high sh */
327 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
329 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
331 /* low mh */
332 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400336 /* mid mh */
337 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
339 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400341 /* high mh */
342 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
346 } else if (rdev->pm.num_power_states == 3) {
347 /* default */
348 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
349 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
350 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
351 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
352 /* low sh */
353 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
355 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400357 /* mid sh */
358 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
360 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400362 /* high sh */
363 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
364 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
365 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
367 /* low mh */
368 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
369 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
370 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400372 /* mid mh */
373 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
374 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
375 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400377 /* high mh */
378 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
379 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
382 } else {
383 /* default */
384 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
385 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
386 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
388 /* low sh */
389 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
390 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
391 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400393 /* mid sh */
394 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
395 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
396 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400398 /* high sh */
399 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
400 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
401 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
403 /* low mh */
404 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
405 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
406 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400408 /* mid mh */
409 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
410 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
411 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
412 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400413 /* high mh */
414 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
415 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
416 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
417 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
418 }
419}
420
421void r600_pm_init_profile(struct radeon_device *rdev)
422{
423 if (rdev->family == CHIP_R600) {
424 /* XXX */
425 /* default */
426 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
427 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400429 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400430 /* low sh */
431 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
432 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400434 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400435 /* mid sh */
436 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
437 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
439 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400440 /* high sh */
441 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
442 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400444 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400445 /* low mh */
446 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
447 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
448 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400449 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400450 /* mid mh */
451 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
452 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
453 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
454 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400455 /* high mh */
456 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
457 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
458 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400459 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400460 } else {
461 if (rdev->pm.num_power_states < 4) {
462 /* default */
463 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
464 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
465 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
466 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
467 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400468 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
469 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
470 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
472 /* mid sh */
473 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
474 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
475 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
476 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400477 /* high sh */
478 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
479 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
480 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
481 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
482 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400483 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
484 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400485 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400486 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
487 /* low mh */
488 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
489 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
490 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
491 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400492 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400493 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
494 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
495 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
496 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
497 } else {
498 /* default */
499 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
500 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
501 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
503 /* low sh */
504 if (rdev->flags & RADEON_IS_MOBILITY) {
505 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
506 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
507 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
508 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
509 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400510 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400511 } else {
512 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
513 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
514 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
515 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
516 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400517 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
518 }
519 /* mid sh */
520 if (rdev->flags & RADEON_IS_MOBILITY) {
521 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
522 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
523 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
524 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
525 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
526 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
527 } else {
528 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
529 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
530 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
531 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
532 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
533 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400534 }
535 /* high sh */
536 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
537 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
538 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
539 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
540 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
542 /* low mh */
543 if (rdev->flags & RADEON_IS_MOBILITY) {
544 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
545 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
546 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
547 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
548 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400549 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400550 } else {
551 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
552 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
553 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
554 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
555 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400556 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
557 }
558 /* mid mh */
559 if (rdev->flags & RADEON_IS_MOBILITY) {
560 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
561 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
562 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
563 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
564 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
565 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
566 } else {
567 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
568 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
569 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
570 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
571 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
572 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400573 }
574 /* high mh */
575 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
576 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
577 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
578 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
Alex Deucherce8f5372010-05-07 15:10:16 -0400579 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
580 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
581 }
582 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400583}
584
Alex Deucher49e02b72010-04-23 17:57:27 -0400585void r600_pm_misc(struct radeon_device *rdev)
586{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400587 int req_ps_idx = rdev->pm.requested_power_state_index;
588 int req_cm_idx = rdev->pm.requested_clock_mode_index;
589 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
590 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400591
Alex Deucher4d601732010-06-07 18:15:18 -0400592 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400593 /* 0xff01 is a flag rather then an actual voltage */
594 if (voltage->voltage == 0xff01)
595 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400596 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400597 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400598 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000599 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400600 }
601 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400602}
603
Alex Deucherdef9ba92010-04-22 12:39:58 -0400604bool r600_gui_idle(struct radeon_device *rdev)
605{
606 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
607 return false;
608 else
609 return true;
610}
611
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500612/* hpd for digital panel detect/disconnect */
613bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
614{
615 bool connected = false;
616
617 if (ASIC_IS_DCE3(rdev)) {
618 switch (hpd) {
619 case RADEON_HPD_1:
620 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
621 connected = true;
622 break;
623 case RADEON_HPD_2:
624 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
625 connected = true;
626 break;
627 case RADEON_HPD_3:
628 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
629 connected = true;
630 break;
631 case RADEON_HPD_4:
632 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
633 connected = true;
634 break;
635 /* DCE 3.2 */
636 case RADEON_HPD_5:
637 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
638 connected = true;
639 break;
640 case RADEON_HPD_6:
641 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
642 connected = true;
643 break;
644 default:
645 break;
646 }
647 } else {
648 switch (hpd) {
649 case RADEON_HPD_1:
650 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
651 connected = true;
652 break;
653 case RADEON_HPD_2:
654 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
655 connected = true;
656 break;
657 case RADEON_HPD_3:
658 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
659 connected = true;
660 break;
661 default:
662 break;
663 }
664 }
665 return connected;
666}
667
668void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500669 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500670{
671 u32 tmp;
672 bool connected = r600_hpd_sense(rdev, hpd);
673
674 if (ASIC_IS_DCE3(rdev)) {
675 switch (hpd) {
676 case RADEON_HPD_1:
677 tmp = RREG32(DC_HPD1_INT_CONTROL);
678 if (connected)
679 tmp &= ~DC_HPDx_INT_POLARITY;
680 else
681 tmp |= DC_HPDx_INT_POLARITY;
682 WREG32(DC_HPD1_INT_CONTROL, tmp);
683 break;
684 case RADEON_HPD_2:
685 tmp = RREG32(DC_HPD2_INT_CONTROL);
686 if (connected)
687 tmp &= ~DC_HPDx_INT_POLARITY;
688 else
689 tmp |= DC_HPDx_INT_POLARITY;
690 WREG32(DC_HPD2_INT_CONTROL, tmp);
691 break;
692 case RADEON_HPD_3:
693 tmp = RREG32(DC_HPD3_INT_CONTROL);
694 if (connected)
695 tmp &= ~DC_HPDx_INT_POLARITY;
696 else
697 tmp |= DC_HPDx_INT_POLARITY;
698 WREG32(DC_HPD3_INT_CONTROL, tmp);
699 break;
700 case RADEON_HPD_4:
701 tmp = RREG32(DC_HPD4_INT_CONTROL);
702 if (connected)
703 tmp &= ~DC_HPDx_INT_POLARITY;
704 else
705 tmp |= DC_HPDx_INT_POLARITY;
706 WREG32(DC_HPD4_INT_CONTROL, tmp);
707 break;
708 case RADEON_HPD_5:
709 tmp = RREG32(DC_HPD5_INT_CONTROL);
710 if (connected)
711 tmp &= ~DC_HPDx_INT_POLARITY;
712 else
713 tmp |= DC_HPDx_INT_POLARITY;
714 WREG32(DC_HPD5_INT_CONTROL, tmp);
715 break;
716 /* DCE 3.2 */
717 case RADEON_HPD_6:
718 tmp = RREG32(DC_HPD6_INT_CONTROL);
719 if (connected)
720 tmp &= ~DC_HPDx_INT_POLARITY;
721 else
722 tmp |= DC_HPDx_INT_POLARITY;
723 WREG32(DC_HPD6_INT_CONTROL, tmp);
724 break;
725 default:
726 break;
727 }
728 } else {
729 switch (hpd) {
730 case RADEON_HPD_1:
731 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
732 if (connected)
733 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
734 else
735 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
736 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
737 break;
738 case RADEON_HPD_2:
739 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
740 if (connected)
741 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
742 else
743 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
744 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
745 break;
746 case RADEON_HPD_3:
747 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
748 if (connected)
749 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
750 else
751 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
752 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
753 break;
754 default:
755 break;
756 }
757 }
758}
759
760void r600_hpd_init(struct radeon_device *rdev)
761{
762 struct drm_device *dev = rdev->ddev;
763 struct drm_connector *connector;
764
Alex Deucher64912e92011-11-03 11:21:39 -0400765 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
766 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500767
Alex Deucher64912e92011-11-03 11:21:39 -0400768 if (ASIC_IS_DCE3(rdev)) {
769 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
770 if (ASIC_IS_DCE32(rdev))
771 tmp |= DC_HPDx_EN;
772
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500773 switch (radeon_connector->hpd.hpd) {
774 case RADEON_HPD_1:
775 WREG32(DC_HPD1_CONTROL, tmp);
776 rdev->irq.hpd[0] = true;
777 break;
778 case RADEON_HPD_2:
779 WREG32(DC_HPD2_CONTROL, tmp);
780 rdev->irq.hpd[1] = true;
781 break;
782 case RADEON_HPD_3:
783 WREG32(DC_HPD3_CONTROL, tmp);
784 rdev->irq.hpd[2] = true;
785 break;
786 case RADEON_HPD_4:
787 WREG32(DC_HPD4_CONTROL, tmp);
788 rdev->irq.hpd[3] = true;
789 break;
790 /* DCE 3.2 */
791 case RADEON_HPD_5:
792 WREG32(DC_HPD5_CONTROL, tmp);
793 rdev->irq.hpd[4] = true;
794 break;
795 case RADEON_HPD_6:
796 WREG32(DC_HPD6_CONTROL, tmp);
797 rdev->irq.hpd[5] = true;
798 break;
799 default:
800 break;
801 }
Alex Deucher64912e92011-11-03 11:21:39 -0400802 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500803 switch (radeon_connector->hpd.hpd) {
804 case RADEON_HPD_1:
805 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
806 rdev->irq.hpd[0] = true;
807 break;
808 case RADEON_HPD_2:
809 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
810 rdev->irq.hpd[1] = true;
811 break;
812 case RADEON_HPD_3:
813 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
814 rdev->irq.hpd[2] = true;
815 break;
816 default:
817 break;
818 }
819 }
Alex Deucher64912e92011-11-03 11:21:39 -0400820 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500821 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100822 if (rdev->irq.installed)
823 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824}
825
826void r600_hpd_fini(struct radeon_device *rdev)
827{
828 struct drm_device *dev = rdev->ddev;
829 struct drm_connector *connector;
830
831 if (ASIC_IS_DCE3(rdev)) {
832 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
833 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
834 switch (radeon_connector->hpd.hpd) {
835 case RADEON_HPD_1:
836 WREG32(DC_HPD1_CONTROL, 0);
837 rdev->irq.hpd[0] = false;
838 break;
839 case RADEON_HPD_2:
840 WREG32(DC_HPD2_CONTROL, 0);
841 rdev->irq.hpd[1] = false;
842 break;
843 case RADEON_HPD_3:
844 WREG32(DC_HPD3_CONTROL, 0);
845 rdev->irq.hpd[2] = false;
846 break;
847 case RADEON_HPD_4:
848 WREG32(DC_HPD4_CONTROL, 0);
849 rdev->irq.hpd[3] = false;
850 break;
851 /* DCE 3.2 */
852 case RADEON_HPD_5:
853 WREG32(DC_HPD5_CONTROL, 0);
854 rdev->irq.hpd[4] = false;
855 break;
856 case RADEON_HPD_6:
857 WREG32(DC_HPD6_CONTROL, 0);
858 rdev->irq.hpd[5] = false;
859 break;
860 default:
861 break;
862 }
863 }
864 } else {
865 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
866 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
867 switch (radeon_connector->hpd.hpd) {
868 case RADEON_HPD_1:
869 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
870 rdev->irq.hpd[0] = false;
871 break;
872 case RADEON_HPD_2:
873 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
874 rdev->irq.hpd[1] = false;
875 break;
876 case RADEON_HPD_3:
877 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
878 rdev->irq.hpd[2] = false;
879 break;
880 default:
881 break;
882 }
883 }
884 }
885}
886
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000888 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000890void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000892 unsigned i;
893 u32 tmp;
894
Dave Airlie2e98f102010-02-15 15:54:45 +1000895 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500896 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
897 !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher812d0462010-07-26 18:51:53 -0400898 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
899 u32 tmp;
900
901 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
902 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500903 * This seems to cause problems on some AGP cards. Just use the old
904 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400905 */
906 WREG32(HDP_DEBUG1, 0);
907 tmp = readl((void __iomem *)ptr);
908 } else
909 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000910
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000911 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
912 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
913 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
914 for (i = 0; i < rdev->usec_timeout; i++) {
915 /* read MC_STATUS */
916 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
917 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
918 if (tmp == 2) {
919 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
920 return;
921 }
922 if (tmp) {
923 return;
924 }
925 udelay(1);
926 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927}
928
Jerome Glisse4aac0472009-09-14 18:29:49 +0200929int r600_pcie_gart_init(struct radeon_device *rdev)
930{
931 int r;
932
933 if (rdev->gart.table.vram.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000934 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200935 return 0;
936 }
937 /* Initialize common gart structure */
938 r = radeon_gart_init(rdev);
939 if (r)
940 return r;
941 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
942 return radeon_gart_table_vram_alloc(rdev);
943}
944
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000945int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000947 u32 tmp;
948 int r, i;
949
Jerome Glisse4aac0472009-09-14 18:29:49 +0200950 if (rdev->gart.table.vram.robj == NULL) {
951 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
952 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000953 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200954 r = radeon_gart_table_vram_pin(rdev);
955 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000956 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000957 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000958
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000959 /* Setup L2 cache */
960 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
961 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
962 EFFECTIVE_L2_QUEUE_SIZE(7));
963 WREG32(VM_L2_CNTL2, 0);
964 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
965 /* Setup TLB control */
966 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
967 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
968 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
969 ENABLE_WAIT_L2_QUERY;
970 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
971 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
972 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
973 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
983 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
984 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200985 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000986 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
987 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
988 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
989 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
990 (u32)(rdev->dummy_page.addr >> 12));
991 for (i = 1; i < 7; i++)
992 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
993
994 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000995 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
996 (unsigned)(rdev->mc.gtt_size >> 20),
997 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000998 rdev->gart.ready = true;
999 return 0;
1000}
1001
1002void r600_pcie_gart_disable(struct radeon_device *rdev)
1003{
1004 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +01001005 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001006
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001007 /* Disable all tables */
1008 for (i = 0; i < 7; i++)
1009 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1010
1011 /* Disable L2 cache */
1012 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1013 EFFECTIVE_L2_QUEUE_SIZE(7));
1014 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1015 /* Setup L1 TLB control */
1016 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1017 ENABLE_WAIT_L2_QUERY;
1018 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1027 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1028 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1029 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1030 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1031 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001032 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001033 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
1034 if (likely(r == 0)) {
1035 radeon_bo_kunmap(rdev->gart.table.vram.robj);
1036 radeon_bo_unpin(rdev->gart.table.vram.robj);
1037 radeon_bo_unreserve(rdev->gart.table.vram.robj);
1038 }
Jerome Glisse4aac0472009-09-14 18:29:49 +02001039 }
1040}
1041
1042void r600_pcie_gart_fini(struct radeon_device *rdev)
1043{
Jerome Glissef9274562010-03-17 14:44:29 +00001044 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001045 r600_pcie_gart_disable(rdev);
1046 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047}
1048
Jerome Glisse1a029b72009-10-06 19:04:30 +02001049void r600_agp_enable(struct radeon_device *rdev)
1050{
1051 u32 tmp;
1052 int i;
1053
1054 /* Setup L2 cache */
1055 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1056 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1057 EFFECTIVE_L2_QUEUE_SIZE(7));
1058 WREG32(VM_L2_CNTL2, 0);
1059 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1060 /* Setup TLB control */
1061 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1062 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1063 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1064 ENABLE_WAIT_L2_QUERY;
1065 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1066 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1067 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1068 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1069 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1070 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1071 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1072 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1073 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1074 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1075 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1076 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1077 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1078 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1079 for (i = 0; i < 7; i++)
1080 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1081}
1082
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083int r600_mc_wait_for_idle(struct radeon_device *rdev)
1084{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001085 unsigned i;
1086 u32 tmp;
1087
1088 for (i = 0; i < rdev->usec_timeout; i++) {
1089 /* read MC_STATUS */
1090 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1091 if (!tmp)
1092 return 0;
1093 udelay(1);
1094 }
1095 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096}
1097
Jerome Glissea3c19452009-10-01 18:02:13 +02001098static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001099{
Jerome Glissea3c19452009-10-01 18:02:13 +02001100 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001101 u32 tmp;
1102 int i, j;
1103
1104 /* Initialize HDP */
1105 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1106 WREG32((0x2c14 + j), 0x00000000);
1107 WREG32((0x2c18 + j), 0x00000000);
1108 WREG32((0x2c1c + j), 0x00000000);
1109 WREG32((0x2c20 + j), 0x00000000);
1110 WREG32((0x2c24 + j), 0x00000000);
1111 }
1112 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1113
Jerome Glissea3c19452009-10-01 18:02:13 +02001114 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001115 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001116 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001117 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001118 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001119 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001120 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001121 if (rdev->flags & RADEON_IS_AGP) {
1122 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1123 /* VRAM before AGP */
1124 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1125 rdev->mc.vram_start >> 12);
1126 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1127 rdev->mc.gtt_end >> 12);
1128 } else {
1129 /* VRAM after AGP */
1130 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1131 rdev->mc.gtt_start >> 12);
1132 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1133 rdev->mc.vram_end >> 12);
1134 }
1135 } else {
1136 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1137 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1138 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001139 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001140 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001141 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1142 WREG32(MC_VM_FB_LOCATION, tmp);
1143 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1144 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001145 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001146 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001147 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1148 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001149 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1150 } else {
1151 WREG32(MC_VM_AGP_BASE, 0);
1152 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1153 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1154 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001155 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001156 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001157 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001158 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001159 /* we need to own VRAM, so turn off the VGA renderer here
1160 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001161 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162}
1163
Jerome Glissed594e462010-02-17 21:54:29 +00001164/**
1165 * r600_vram_gtt_location - try to find VRAM & GTT location
1166 * @rdev: radeon device structure holding all necessary informations
1167 * @mc: memory controller structure holding memory informations
1168 *
1169 * Function will place try to place VRAM at same place as in CPU (PCI)
1170 * address space as some GPU seems to have issue when we reprogram at
1171 * different address space.
1172 *
1173 * If there is not enough space to fit the unvisible VRAM after the
1174 * aperture then we limit the VRAM size to the aperture.
1175 *
1176 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1177 * them to be in one from GPU point of view so that we can program GPU to
1178 * catch access outside them (weird GPU policy see ??).
1179 *
1180 * This function will never fails, worst case are limiting VRAM or GTT.
1181 *
1182 * Note: GTT start, end, size should be initialized before calling this
1183 * function on AGP platform.
1184 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001185static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001186{
1187 u64 size_bf, size_af;
1188
1189 if (mc->mc_vram_size > 0xE0000000) {
1190 /* leave room for at least 512M GTT */
1191 dev_warn(rdev->dev, "limiting VRAM\n");
1192 mc->real_vram_size = 0xE0000000;
1193 mc->mc_vram_size = 0xE0000000;
1194 }
1195 if (rdev->flags & RADEON_IS_AGP) {
1196 size_bf = mc->gtt_start;
1197 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1198 if (size_bf > size_af) {
1199 if (mc->mc_vram_size > size_bf) {
1200 dev_warn(rdev->dev, "limiting VRAM\n");
1201 mc->real_vram_size = size_bf;
1202 mc->mc_vram_size = size_bf;
1203 }
1204 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1205 } else {
1206 if (mc->mc_vram_size > size_af) {
1207 dev_warn(rdev->dev, "limiting VRAM\n");
1208 mc->real_vram_size = size_af;
1209 mc->mc_vram_size = size_af;
1210 }
1211 mc->vram_start = mc->gtt_end;
1212 }
1213 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1214 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1215 mc->mc_vram_size >> 20, mc->vram_start,
1216 mc->vram_end, mc->real_vram_size >> 20);
1217 } else {
1218 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001219 if (rdev->flags & RADEON_IS_IGP) {
1220 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1221 base <<= 24;
1222 }
Jerome Glissed594e462010-02-17 21:54:29 +00001223 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001224 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001225 radeon_gtt_location(rdev, mc);
1226 }
1227}
1228
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001229int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001230{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001231 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001232 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001233
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001234 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001235 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001236 tmp = RREG32(RAMCFG);
1237 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001238 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001239 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 chansize = 64;
1241 } else {
1242 chansize = 32;
1243 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001244 tmp = RREG32(CHMAP);
1245 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1246 case 0:
1247 default:
1248 numchan = 1;
1249 break;
1250 case 1:
1251 numchan = 2;
1252 break;
1253 case 2:
1254 numchan = 4;
1255 break;
1256 case 3:
1257 numchan = 8;
1258 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001260 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001262 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1263 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001264 /* Setup GPU memory space */
1265 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1266 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001267 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001268 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001269
Alex Deucherf8920342010-06-30 12:02:03 -04001270 if (rdev->flags & RADEON_IS_IGP) {
1271 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001272 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001273 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001274 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001275 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276}
1277
Alex Deucher16cdf042011-10-28 10:30:02 -04001278int r600_vram_scratch_init(struct radeon_device *rdev)
1279{
1280 int r;
1281
1282 if (rdev->vram_scratch.robj == NULL) {
1283 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1284 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
1285 &rdev->vram_scratch.robj);
1286 if (r) {
1287 return r;
1288 }
1289 }
1290
1291 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1292 if (unlikely(r != 0))
1293 return r;
1294 r = radeon_bo_pin(rdev->vram_scratch.robj,
1295 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1296 if (r) {
1297 radeon_bo_unreserve(rdev->vram_scratch.robj);
1298 return r;
1299 }
1300 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1301 (void **)&rdev->vram_scratch.ptr);
1302 if (r)
1303 radeon_bo_unpin(rdev->vram_scratch.robj);
1304 radeon_bo_unreserve(rdev->vram_scratch.robj);
1305
1306 return r;
1307}
1308
1309void r600_vram_scratch_fini(struct radeon_device *rdev)
1310{
1311 int r;
1312
1313 if (rdev->vram_scratch.robj == NULL) {
1314 return;
1315 }
1316 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1317 if (likely(r == 0)) {
1318 radeon_bo_kunmap(rdev->vram_scratch.robj);
1319 radeon_bo_unpin(rdev->vram_scratch.robj);
1320 radeon_bo_unreserve(rdev->vram_scratch.robj);
1321 }
1322 radeon_bo_unref(&rdev->vram_scratch.robj);
1323}
1324
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001325/* We doesn't check that the GPU really needs a reset we simply do the
1326 * reset, it's up to the caller to determine if the GPU needs one. We
1327 * might add an helper function to check that.
1328 */
1329int r600_gpu_soft_reset(struct radeon_device *rdev)
1330{
Jerome Glissea3c19452009-10-01 18:02:13 +02001331 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001332 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1333 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1334 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1335 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1336 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1337 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1338 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1339 S_008010_GUI_ACTIVE(1);
1340 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1341 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1342 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1343 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1344 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1345 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1346 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1347 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001348 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001349
Alex Deucher8d96fe92011-01-21 15:38:22 +00001350 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1351 return 0;
1352
Jerome Glisse1a029b72009-10-06 19:04:30 +02001353 dev_info(rdev->dev, "GPU softreset \n");
1354 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1355 RREG32(R_008010_GRBM_STATUS));
1356 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001357 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001358 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1359 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001360 rv515_mc_stop(rdev, &save);
1361 if (r600_mc_wait_for_idle(rdev)) {
1362 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1363 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001364 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001365 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001366 /* Check if any of the rendering block is busy and reset it */
1367 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1368 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001369 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001370 S_008020_SOFT_RESET_DB(1) |
1371 S_008020_SOFT_RESET_CB(1) |
1372 S_008020_SOFT_RESET_PA(1) |
1373 S_008020_SOFT_RESET_SC(1) |
1374 S_008020_SOFT_RESET_SMX(1) |
1375 S_008020_SOFT_RESET_SPI(1) |
1376 S_008020_SOFT_RESET_SX(1) |
1377 S_008020_SOFT_RESET_SH(1) |
1378 S_008020_SOFT_RESET_TC(1) |
1379 S_008020_SOFT_RESET_TA(1) |
1380 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001381 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001382 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001383 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001384 RREG32(R_008020_GRBM_SOFT_RESET);
1385 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001386 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001387 }
1388 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001389 tmp = S_008020_SOFT_RESET_CP(1);
1390 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1391 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001392 RREG32(R_008020_GRBM_SOFT_RESET);
1393 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001394 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001395 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001396 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001397 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1398 RREG32(R_008010_GRBM_STATUS));
1399 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1400 RREG32(R_008014_GRBM_STATUS2));
1401 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1402 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001403 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001404 return 0;
1405}
1406
Jerome Glisse225758d2010-03-09 14:45:10 +00001407bool r600_gpu_is_lockup(struct radeon_device *rdev)
1408{
1409 u32 srbm_status;
1410 u32 grbm_status;
1411 u32 grbm_status2;
Alex Deuchere29ff722010-12-21 16:05:38 -05001412 struct r100_gpu_lockup *lockup;
Jerome Glisse225758d2010-03-09 14:45:10 +00001413 int r;
1414
Alex Deuchere29ff722010-12-21 16:05:38 -05001415 if (rdev->family >= CHIP_RV770)
1416 lockup = &rdev->config.rv770.lockup;
1417 else
1418 lockup = &rdev->config.r600.lockup;
1419
Jerome Glisse225758d2010-03-09 14:45:10 +00001420 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1421 grbm_status = RREG32(R_008010_GRBM_STATUS);
1422 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1423 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Alex Deuchere29ff722010-12-21 16:05:38 -05001424 r100_gpu_lockup_update(lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00001425 return false;
1426 }
1427 /* force CP activities */
1428 r = radeon_ring_lock(rdev, 2);
1429 if (!r) {
1430 /* PACKET2 NOP */
1431 radeon_ring_write(rdev, 0x80000000);
1432 radeon_ring_write(rdev, 0x80000000);
1433 radeon_ring_unlock_commit(rdev);
1434 }
1435 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
Alex Deuchere29ff722010-12-21 16:05:38 -05001436 return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
Jerome Glisse225758d2010-03-09 14:45:10 +00001437}
1438
Jerome Glissea2d07b72010-03-09 14:45:11 +00001439int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001440{
1441 return r600_gpu_soft_reset(rdev);
1442}
1443
1444static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1445 u32 num_backends,
1446 u32 backend_disable_mask)
1447{
1448 u32 backend_map = 0;
1449 u32 enabled_backends_mask;
1450 u32 enabled_backends_count;
1451 u32 cur_pipe;
1452 u32 swizzle_pipe[R6XX_MAX_PIPES];
1453 u32 cur_backend;
1454 u32 i;
1455
1456 if (num_tile_pipes > R6XX_MAX_PIPES)
1457 num_tile_pipes = R6XX_MAX_PIPES;
1458 if (num_tile_pipes < 1)
1459 num_tile_pipes = 1;
1460 if (num_backends > R6XX_MAX_BACKENDS)
1461 num_backends = R6XX_MAX_BACKENDS;
1462 if (num_backends < 1)
1463 num_backends = 1;
1464
1465 enabled_backends_mask = 0;
1466 enabled_backends_count = 0;
1467 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1468 if (((backend_disable_mask >> i) & 1) == 0) {
1469 enabled_backends_mask |= (1 << i);
1470 ++enabled_backends_count;
1471 }
1472 if (enabled_backends_count == num_backends)
1473 break;
1474 }
1475
1476 if (enabled_backends_count == 0) {
1477 enabled_backends_mask = 1;
1478 enabled_backends_count = 1;
1479 }
1480
1481 if (enabled_backends_count != num_backends)
1482 num_backends = enabled_backends_count;
1483
1484 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1485 switch (num_tile_pipes) {
1486 case 1:
1487 swizzle_pipe[0] = 0;
1488 break;
1489 case 2:
1490 swizzle_pipe[0] = 0;
1491 swizzle_pipe[1] = 1;
1492 break;
1493 case 3:
1494 swizzle_pipe[0] = 0;
1495 swizzle_pipe[1] = 1;
1496 swizzle_pipe[2] = 2;
1497 break;
1498 case 4:
1499 swizzle_pipe[0] = 0;
1500 swizzle_pipe[1] = 1;
1501 swizzle_pipe[2] = 2;
1502 swizzle_pipe[3] = 3;
1503 break;
1504 case 5:
1505 swizzle_pipe[0] = 0;
1506 swizzle_pipe[1] = 1;
1507 swizzle_pipe[2] = 2;
1508 swizzle_pipe[3] = 3;
1509 swizzle_pipe[4] = 4;
1510 break;
1511 case 6:
1512 swizzle_pipe[0] = 0;
1513 swizzle_pipe[1] = 2;
1514 swizzle_pipe[2] = 4;
1515 swizzle_pipe[3] = 5;
1516 swizzle_pipe[4] = 1;
1517 swizzle_pipe[5] = 3;
1518 break;
1519 case 7:
1520 swizzle_pipe[0] = 0;
1521 swizzle_pipe[1] = 2;
1522 swizzle_pipe[2] = 4;
1523 swizzle_pipe[3] = 6;
1524 swizzle_pipe[4] = 1;
1525 swizzle_pipe[5] = 3;
1526 swizzle_pipe[6] = 5;
1527 break;
1528 case 8:
1529 swizzle_pipe[0] = 0;
1530 swizzle_pipe[1] = 2;
1531 swizzle_pipe[2] = 4;
1532 swizzle_pipe[3] = 6;
1533 swizzle_pipe[4] = 1;
1534 swizzle_pipe[5] = 3;
1535 swizzle_pipe[6] = 5;
1536 swizzle_pipe[7] = 7;
1537 break;
1538 }
1539
1540 cur_backend = 0;
1541 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1542 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1543 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1544
1545 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1546
1547 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1548 }
1549
1550 return backend_map;
1551}
1552
1553int r600_count_pipe_bits(uint32_t val)
1554{
1555 int i, ret = 0;
1556
1557 for (i = 0; i < 32; i++) {
1558 ret += val & 1;
1559 val >>= 1;
1560 }
1561 return ret;
1562}
1563
1564void r600_gpu_init(struct radeon_device *rdev)
1565{
1566 u32 tiling_config;
1567 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001568 u32 backend_map;
1569 u32 cc_rb_backend_disable;
1570 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001571 u32 tmp;
1572 int i, j;
1573 u32 sq_config;
1574 u32 sq_gpr_resource_mgmt_1 = 0;
1575 u32 sq_gpr_resource_mgmt_2 = 0;
1576 u32 sq_thread_resource_mgmt = 0;
1577 u32 sq_stack_resource_mgmt_1 = 0;
1578 u32 sq_stack_resource_mgmt_2 = 0;
1579
1580 /* FIXME: implement */
1581 switch (rdev->family) {
1582 case CHIP_R600:
1583 rdev->config.r600.max_pipes = 4;
1584 rdev->config.r600.max_tile_pipes = 8;
1585 rdev->config.r600.max_simds = 4;
1586 rdev->config.r600.max_backends = 4;
1587 rdev->config.r600.max_gprs = 256;
1588 rdev->config.r600.max_threads = 192;
1589 rdev->config.r600.max_stack_entries = 256;
1590 rdev->config.r600.max_hw_contexts = 8;
1591 rdev->config.r600.max_gs_threads = 16;
1592 rdev->config.r600.sx_max_export_size = 128;
1593 rdev->config.r600.sx_max_export_pos_size = 16;
1594 rdev->config.r600.sx_max_export_smx_size = 128;
1595 rdev->config.r600.sq_num_cf_insts = 2;
1596 break;
1597 case CHIP_RV630:
1598 case CHIP_RV635:
1599 rdev->config.r600.max_pipes = 2;
1600 rdev->config.r600.max_tile_pipes = 2;
1601 rdev->config.r600.max_simds = 3;
1602 rdev->config.r600.max_backends = 1;
1603 rdev->config.r600.max_gprs = 128;
1604 rdev->config.r600.max_threads = 192;
1605 rdev->config.r600.max_stack_entries = 128;
1606 rdev->config.r600.max_hw_contexts = 8;
1607 rdev->config.r600.max_gs_threads = 4;
1608 rdev->config.r600.sx_max_export_size = 128;
1609 rdev->config.r600.sx_max_export_pos_size = 16;
1610 rdev->config.r600.sx_max_export_smx_size = 128;
1611 rdev->config.r600.sq_num_cf_insts = 2;
1612 break;
1613 case CHIP_RV610:
1614 case CHIP_RV620:
1615 case CHIP_RS780:
1616 case CHIP_RS880:
1617 rdev->config.r600.max_pipes = 1;
1618 rdev->config.r600.max_tile_pipes = 1;
1619 rdev->config.r600.max_simds = 2;
1620 rdev->config.r600.max_backends = 1;
1621 rdev->config.r600.max_gprs = 128;
1622 rdev->config.r600.max_threads = 192;
1623 rdev->config.r600.max_stack_entries = 128;
1624 rdev->config.r600.max_hw_contexts = 4;
1625 rdev->config.r600.max_gs_threads = 4;
1626 rdev->config.r600.sx_max_export_size = 128;
1627 rdev->config.r600.sx_max_export_pos_size = 16;
1628 rdev->config.r600.sx_max_export_smx_size = 128;
1629 rdev->config.r600.sq_num_cf_insts = 1;
1630 break;
1631 case CHIP_RV670:
1632 rdev->config.r600.max_pipes = 4;
1633 rdev->config.r600.max_tile_pipes = 4;
1634 rdev->config.r600.max_simds = 4;
1635 rdev->config.r600.max_backends = 4;
1636 rdev->config.r600.max_gprs = 192;
1637 rdev->config.r600.max_threads = 192;
1638 rdev->config.r600.max_stack_entries = 256;
1639 rdev->config.r600.max_hw_contexts = 8;
1640 rdev->config.r600.max_gs_threads = 16;
1641 rdev->config.r600.sx_max_export_size = 128;
1642 rdev->config.r600.sx_max_export_pos_size = 16;
1643 rdev->config.r600.sx_max_export_smx_size = 128;
1644 rdev->config.r600.sq_num_cf_insts = 2;
1645 break;
1646 default:
1647 break;
1648 }
1649
1650 /* Initialize HDP */
1651 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1652 WREG32((0x2c14 + j), 0x00000000);
1653 WREG32((0x2c18 + j), 0x00000000);
1654 WREG32((0x2c1c + j), 0x00000000);
1655 WREG32((0x2c20 + j), 0x00000000);
1656 WREG32((0x2c24 + j), 0x00000000);
1657 }
1658
1659 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1660
1661 /* Setup tiling */
1662 tiling_config = 0;
1663 ramcfg = RREG32(RAMCFG);
1664 switch (rdev->config.r600.max_tile_pipes) {
1665 case 1:
1666 tiling_config |= PIPE_TILING(0);
1667 break;
1668 case 2:
1669 tiling_config |= PIPE_TILING(1);
1670 break;
1671 case 4:
1672 tiling_config |= PIPE_TILING(2);
1673 break;
1674 case 8:
1675 tiling_config |= PIPE_TILING(3);
1676 break;
1677 default:
1678 break;
1679 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001680 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001681 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001682 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001683 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1684 if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
1685 rdev->config.r600.tiling_group_size = 512;
1686 else
1687 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001688 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1689 if (tmp > 3) {
1690 tiling_config |= ROW_TILING(3);
1691 tiling_config |= SAMPLE_SPLIT(3);
1692 } else {
1693 tiling_config |= ROW_TILING(tmp);
1694 tiling_config |= SAMPLE_SPLIT(tmp);
1695 }
1696 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001697
1698 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1699 cc_rb_backend_disable |=
1700 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1701
1702 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1703 cc_gc_shader_pipe_config |=
1704 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1705 cc_gc_shader_pipe_config |=
1706 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1707
1708 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1709 (R6XX_MAX_BACKENDS -
1710 r600_count_pipe_bits((cc_rb_backend_disable &
1711 R6XX_MAX_BACKENDS_MASK) >> 16)),
1712 (cc_rb_backend_disable >> 16));
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001713 rdev->config.r600.tile_config = tiling_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001714 rdev->config.r600.backend_map = backend_map;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001715 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001716 WREG32(GB_TILING_CONFIG, tiling_config);
1717 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1718 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1719
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001720 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001721 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1722 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001723 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001724
Alex Deucherd03f5d52010-02-19 16:22:31 -05001725 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001726 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1727 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1728
1729 /* Setup some CP states */
1730 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1731 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1732
1733 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1734 SYNC_WALKER | SYNC_ALIGNER));
1735 /* Setup various GPU states */
1736 if (rdev->family == CHIP_RV670)
1737 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1738
1739 tmp = RREG32(SX_DEBUG_1);
1740 tmp |= SMX_EVENT_RELEASE;
1741 if ((rdev->family > CHIP_R600))
1742 tmp |= ENABLE_NEW_SMX_ADDRESS;
1743 WREG32(SX_DEBUG_1, tmp);
1744
1745 if (((rdev->family) == CHIP_R600) ||
1746 ((rdev->family) == CHIP_RV630) ||
1747 ((rdev->family) == CHIP_RV610) ||
1748 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001749 ((rdev->family) == CHIP_RS780) ||
1750 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001751 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1752 } else {
1753 WREG32(DB_DEBUG, 0);
1754 }
1755 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1756 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1757
1758 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1759 WREG32(VGT_NUM_INSTANCES, 0);
1760
1761 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1762 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1763
1764 tmp = RREG32(SQ_MS_FIFO_SIZES);
1765 if (((rdev->family) == CHIP_RV610) ||
1766 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001767 ((rdev->family) == CHIP_RS780) ||
1768 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001769 tmp = (CACHE_FIFO_SIZE(0xa) |
1770 FETCH_FIFO_HIWATER(0xa) |
1771 DONE_FIFO_HIWATER(0xe0) |
1772 ALU_UPDATE_FIFO_HIWATER(0x8));
1773 } else if (((rdev->family) == CHIP_R600) ||
1774 ((rdev->family) == CHIP_RV630)) {
1775 tmp &= ~DONE_FIFO_HIWATER(0xff);
1776 tmp |= DONE_FIFO_HIWATER(0x4);
1777 }
1778 WREG32(SQ_MS_FIFO_SIZES, tmp);
1779
1780 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1781 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1782 */
1783 sq_config = RREG32(SQ_CONFIG);
1784 sq_config &= ~(PS_PRIO(3) |
1785 VS_PRIO(3) |
1786 GS_PRIO(3) |
1787 ES_PRIO(3));
1788 sq_config |= (DX9_CONSTS |
1789 VC_ENABLE |
1790 PS_PRIO(0) |
1791 VS_PRIO(1) |
1792 GS_PRIO(2) |
1793 ES_PRIO(3));
1794
1795 if ((rdev->family) == CHIP_R600) {
1796 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1797 NUM_VS_GPRS(124) |
1798 NUM_CLAUSE_TEMP_GPRS(4));
1799 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1800 NUM_ES_GPRS(0));
1801 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1802 NUM_VS_THREADS(48) |
1803 NUM_GS_THREADS(4) |
1804 NUM_ES_THREADS(4));
1805 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1806 NUM_VS_STACK_ENTRIES(128));
1807 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1808 NUM_ES_STACK_ENTRIES(0));
1809 } else if (((rdev->family) == CHIP_RV610) ||
1810 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001811 ((rdev->family) == CHIP_RS780) ||
1812 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813 /* no vertex cache */
1814 sq_config &= ~VC_ENABLE;
1815
1816 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1817 NUM_VS_GPRS(44) |
1818 NUM_CLAUSE_TEMP_GPRS(2));
1819 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1820 NUM_ES_GPRS(17));
1821 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1822 NUM_VS_THREADS(78) |
1823 NUM_GS_THREADS(4) |
1824 NUM_ES_THREADS(31));
1825 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1826 NUM_VS_STACK_ENTRIES(40));
1827 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1828 NUM_ES_STACK_ENTRIES(16));
1829 } else if (((rdev->family) == CHIP_RV630) ||
1830 ((rdev->family) == CHIP_RV635)) {
1831 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1832 NUM_VS_GPRS(44) |
1833 NUM_CLAUSE_TEMP_GPRS(2));
1834 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1835 NUM_ES_GPRS(18));
1836 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1837 NUM_VS_THREADS(78) |
1838 NUM_GS_THREADS(4) |
1839 NUM_ES_THREADS(31));
1840 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1841 NUM_VS_STACK_ENTRIES(40));
1842 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1843 NUM_ES_STACK_ENTRIES(16));
1844 } else if ((rdev->family) == CHIP_RV670) {
1845 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1846 NUM_VS_GPRS(44) |
1847 NUM_CLAUSE_TEMP_GPRS(2));
1848 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1849 NUM_ES_GPRS(17));
1850 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1851 NUM_VS_THREADS(78) |
1852 NUM_GS_THREADS(4) |
1853 NUM_ES_THREADS(31));
1854 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1855 NUM_VS_STACK_ENTRIES(64));
1856 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1857 NUM_ES_STACK_ENTRIES(64));
1858 }
1859
1860 WREG32(SQ_CONFIG, sq_config);
1861 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1862 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1863 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1864 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1865 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1866
1867 if (((rdev->family) == CHIP_RV610) ||
1868 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001869 ((rdev->family) == CHIP_RS780) ||
1870 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001871 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1872 } else {
1873 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1874 }
1875
1876 /* More default values. 2D/3D driver should adjust as needed */
1877 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1878 S1_X(0x4) | S1_Y(0xc)));
1879 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1880 S1_X(0x2) | S1_Y(0x2) |
1881 S2_X(0xa) | S2_Y(0x6) |
1882 S3_X(0x6) | S3_Y(0xa)));
1883 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1884 S1_X(0x4) | S1_Y(0xc) |
1885 S2_X(0x1) | S2_Y(0x6) |
1886 S3_X(0xa) | S3_Y(0xe)));
1887 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1888 S5_X(0x0) | S5_Y(0x0) |
1889 S6_X(0xb) | S6_Y(0x4) |
1890 S7_X(0x7) | S7_Y(0x8)));
1891
1892 WREG32(VGT_STRMOUT_EN, 0);
1893 tmp = rdev->config.r600.max_pipes * 16;
1894 switch (rdev->family) {
1895 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001896 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001897 case CHIP_RS780:
1898 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001899 tmp += 32;
1900 break;
1901 case CHIP_RV670:
1902 tmp += 128;
1903 break;
1904 default:
1905 break;
1906 }
1907 if (tmp > 256) {
1908 tmp = 256;
1909 }
1910 WREG32(VGT_ES_PER_GS, 128);
1911 WREG32(VGT_GS_PER_ES, tmp);
1912 WREG32(VGT_GS_PER_VS, 2);
1913 WREG32(VGT_GS_VERTEX_REUSE, 16);
1914
1915 /* more default values. 2D/3D driver should adjust as needed */
1916 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1917 WREG32(VGT_STRMOUT_EN, 0);
1918 WREG32(SX_MISC, 0);
1919 WREG32(PA_SC_MODE_CNTL, 0);
1920 WREG32(PA_SC_AA_CONFIG, 0);
1921 WREG32(PA_SC_LINE_STIPPLE, 0);
1922 WREG32(SPI_INPUT_Z, 0);
1923 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1924 WREG32(CB_COLOR7_FRAG, 0);
1925
1926 /* Clear render buffer base addresses */
1927 WREG32(CB_COLOR0_BASE, 0);
1928 WREG32(CB_COLOR1_BASE, 0);
1929 WREG32(CB_COLOR2_BASE, 0);
1930 WREG32(CB_COLOR3_BASE, 0);
1931 WREG32(CB_COLOR4_BASE, 0);
1932 WREG32(CB_COLOR5_BASE, 0);
1933 WREG32(CB_COLOR6_BASE, 0);
1934 WREG32(CB_COLOR7_BASE, 0);
1935 WREG32(CB_COLOR7_FRAG, 0);
1936
1937 switch (rdev->family) {
1938 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001939 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001940 case CHIP_RS780:
1941 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001942 tmp = TC_L2_SIZE(8);
1943 break;
1944 case CHIP_RV630:
1945 case CHIP_RV635:
1946 tmp = TC_L2_SIZE(4);
1947 break;
1948 case CHIP_R600:
1949 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1950 break;
1951 default:
1952 tmp = TC_L2_SIZE(0);
1953 break;
1954 }
1955 WREG32(TC_CNTL, tmp);
1956
1957 tmp = RREG32(HDP_HOST_PATH_CNTL);
1958 WREG32(HDP_HOST_PATH_CNTL, tmp);
1959
1960 tmp = RREG32(ARB_POP);
1961 tmp |= ENABLE_TC128;
1962 WREG32(ARB_POP, tmp);
1963
1964 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1965 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1966 NUM_CLIP_SEQ(3)));
1967 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1968}
1969
1970
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001971/*
1972 * Indirect registers accessor
1973 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001974u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001975{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001976 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001977
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001978 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1979 (void)RREG32(PCIE_PORT_INDEX);
1980 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001981 return r;
1982}
1983
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001984void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001985{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001986 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1987 (void)RREG32(PCIE_PORT_INDEX);
1988 WREG32(PCIE_PORT_DATA, (v));
1989 (void)RREG32(PCIE_PORT_DATA);
1990}
1991
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001992/*
1993 * CP & Ring
1994 */
1995void r600_cp_stop(struct radeon_device *rdev)
1996{
Dave Airlie53595332011-03-14 09:47:24 +10001997 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001998 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001999 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002000}
2001
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002002int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002003{
2004 struct platform_device *pdev;
2005 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002006 const char *rlc_chip_name;
2007 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002008 char fw_name[30];
2009 int err;
2010
2011 DRM_DEBUG("\n");
2012
2013 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
2014 err = IS_ERR(pdev);
2015 if (err) {
2016 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
2017 return -EINVAL;
2018 }
2019
2020 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002021 case CHIP_R600:
2022 chip_name = "R600";
2023 rlc_chip_name = "R600";
2024 break;
2025 case CHIP_RV610:
2026 chip_name = "RV610";
2027 rlc_chip_name = "R600";
2028 break;
2029 case CHIP_RV630:
2030 chip_name = "RV630";
2031 rlc_chip_name = "R600";
2032 break;
2033 case CHIP_RV620:
2034 chip_name = "RV620";
2035 rlc_chip_name = "R600";
2036 break;
2037 case CHIP_RV635:
2038 chip_name = "RV635";
2039 rlc_chip_name = "R600";
2040 break;
2041 case CHIP_RV670:
2042 chip_name = "RV670";
2043 rlc_chip_name = "R600";
2044 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002045 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002046 case CHIP_RS880:
2047 chip_name = "RS780";
2048 rlc_chip_name = "R600";
2049 break;
2050 case CHIP_RV770:
2051 chip_name = "RV770";
2052 rlc_chip_name = "R700";
2053 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002054 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002055 case CHIP_RV740:
2056 chip_name = "RV730";
2057 rlc_chip_name = "R700";
2058 break;
2059 case CHIP_RV710:
2060 chip_name = "RV710";
2061 rlc_chip_name = "R700";
2062 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002063 case CHIP_CEDAR:
2064 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002065 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002066 break;
2067 case CHIP_REDWOOD:
2068 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002069 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002070 break;
2071 case CHIP_JUNIPER:
2072 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002073 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002074 break;
2075 case CHIP_CYPRESS:
2076 case CHIP_HEMLOCK:
2077 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002078 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002079 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002080 case CHIP_PALM:
2081 chip_name = "PALM";
2082 rlc_chip_name = "SUMO";
2083 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002084 case CHIP_SUMO:
2085 chip_name = "SUMO";
2086 rlc_chip_name = "SUMO";
2087 break;
2088 case CHIP_SUMO2:
2089 chip_name = "SUMO2";
2090 rlc_chip_name = "SUMO";
2091 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002092 default: BUG();
2093 }
2094
Alex Deucherfe251e22010-03-24 13:36:43 -04002095 if (rdev->family >= CHIP_CEDAR) {
2096 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2097 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002098 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002099 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002100 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2101 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002102 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002103 } else {
2104 pfp_req_size = PFP_UCODE_SIZE * 4;
2105 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002106 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002107 }
2108
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002109 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002110
2111 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2112 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2113 if (err)
2114 goto out;
2115 if (rdev->pfp_fw->size != pfp_req_size) {
2116 printk(KERN_ERR
2117 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2118 rdev->pfp_fw->size, fw_name);
2119 err = -EINVAL;
2120 goto out;
2121 }
2122
2123 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2124 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2125 if (err)
2126 goto out;
2127 if (rdev->me_fw->size != me_req_size) {
2128 printk(KERN_ERR
2129 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2130 rdev->me_fw->size, fw_name);
2131 err = -EINVAL;
2132 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002133
2134 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2135 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2136 if (err)
2137 goto out;
2138 if (rdev->rlc_fw->size != rlc_req_size) {
2139 printk(KERN_ERR
2140 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2141 rdev->rlc_fw->size, fw_name);
2142 err = -EINVAL;
2143 }
2144
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002145out:
2146 platform_device_unregister(pdev);
2147
2148 if (err) {
2149 if (err != -EINVAL)
2150 printk(KERN_ERR
2151 "r600_cp: Failed to load firmware \"%s\"\n",
2152 fw_name);
2153 release_firmware(rdev->pfp_fw);
2154 rdev->pfp_fw = NULL;
2155 release_firmware(rdev->me_fw);
2156 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002157 release_firmware(rdev->rlc_fw);
2158 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002159 }
2160 return err;
2161}
2162
2163static int r600_cp_load_microcode(struct radeon_device *rdev)
2164{
2165 const __be32 *fw_data;
2166 int i;
2167
2168 if (!rdev->me_fw || !rdev->pfp_fw)
2169 return -EINVAL;
2170
2171 r600_cp_stop(rdev);
2172
Cédric Cano4eace7f2011-02-11 19:45:38 -05002173 WREG32(CP_RB_CNTL,
2174#ifdef __BIG_ENDIAN
2175 BUF_SWAP_32BIT |
2176#endif
2177 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002178
2179 /* Reset cp */
2180 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2181 RREG32(GRBM_SOFT_RESET);
2182 mdelay(15);
2183 WREG32(GRBM_SOFT_RESET, 0);
2184
2185 WREG32(CP_ME_RAM_WADDR, 0);
2186
2187 fw_data = (const __be32 *)rdev->me_fw->data;
2188 WREG32(CP_ME_RAM_WADDR, 0);
2189 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2190 WREG32(CP_ME_RAM_DATA,
2191 be32_to_cpup(fw_data++));
2192
2193 fw_data = (const __be32 *)rdev->pfp_fw->data;
2194 WREG32(CP_PFP_UCODE_ADDR, 0);
2195 for (i = 0; i < PFP_UCODE_SIZE; i++)
2196 WREG32(CP_PFP_UCODE_DATA,
2197 be32_to_cpup(fw_data++));
2198
2199 WREG32(CP_PFP_UCODE_ADDR, 0);
2200 WREG32(CP_ME_RAM_WADDR, 0);
2201 WREG32(CP_ME_RAM_RADDR, 0);
2202 return 0;
2203}
2204
2205int r600_cp_start(struct radeon_device *rdev)
2206{
2207 int r;
2208 uint32_t cp_me;
2209
2210 r = radeon_ring_lock(rdev, 7);
2211 if (r) {
2212 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2213 return r;
2214 }
2215 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
2216 radeon_ring_write(rdev, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002217 if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002218 radeon_ring_write(rdev, 0x0);
2219 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002220 } else {
2221 radeon_ring_write(rdev, 0x3);
2222 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002223 }
2224 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2225 radeon_ring_write(rdev, 0);
2226 radeon_ring_write(rdev, 0);
2227 radeon_ring_unlock_commit(rdev);
2228
2229 cp_me = 0xff;
2230 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2231 return 0;
2232}
2233
2234int r600_cp_resume(struct radeon_device *rdev)
2235{
2236 u32 tmp;
2237 u32 rb_bufsz;
2238 int r;
2239
2240 /* Reset cp */
2241 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2242 RREG32(GRBM_SOFT_RESET);
2243 mdelay(15);
2244 WREG32(GRBM_SOFT_RESET, 0);
2245
2246 /* Set ring buffer size */
2247 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002248 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002249#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002250 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002251#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002252 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002253 WREG32(CP_SEM_WAIT_TIMER, 0x4);
2254
2255 /* Set the write pointer delay */
2256 WREG32(CP_RB_WPTR_DELAY, 0);
2257
2258 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002259 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2260 WREG32(CP_RB_RPTR_WR, 0);
Michel Dänzer87463ff2011-09-13 11:27:35 +02002261 rdev->cp.wptr = 0;
2262 WREG32(CP_RB_WPTR, rdev->cp.wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002263
2264 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002265 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002266 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002267 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2268 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2269
2270 if (rdev->wb.enabled)
2271 WREG32(SCRATCH_UMSK, 0xff);
2272 else {
2273 tmp |= RB_NO_UPDATE;
2274 WREG32(SCRATCH_UMSK, 0);
2275 }
2276
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002277 mdelay(1);
2278 WREG32(CP_RB_CNTL, tmp);
2279
2280 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
2281 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2282
2283 rdev->cp.rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002284
2285 r600_cp_start(rdev);
2286 rdev->cp.ready = true;
2287 r = radeon_ring_test(rdev);
2288 if (r) {
2289 rdev->cp.ready = false;
2290 return r;
2291 }
2292 return 0;
2293}
2294
2295void r600_cp_commit(struct radeon_device *rdev)
2296{
2297 WREG32(CP_RB_WPTR, rdev->cp.wptr);
2298 (void)RREG32(CP_RB_WPTR);
2299}
2300
2301void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
2302{
2303 u32 rb_bufsz;
2304
2305 /* Align ring size */
2306 rb_bufsz = drm_order(ring_size / 8);
2307 ring_size = (1 << (rb_bufsz + 1)) * 4;
2308 rdev->cp.ring_size = ring_size;
2309 rdev->cp.align_mask = 16 - 1;
2310}
2311
Jerome Glisse655efd32010-02-02 11:51:45 +01002312void r600_cp_fini(struct radeon_device *rdev)
2313{
2314 r600_cp_stop(rdev);
2315 radeon_ring_fini(rdev);
2316}
2317
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002318
2319/*
2320 * GPU scratch registers helpers function.
2321 */
2322void r600_scratch_init(struct radeon_device *rdev)
2323{
2324 int i;
2325
2326 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002327 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002328 for (i = 0; i < rdev->scratch.num_reg; i++) {
2329 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002330 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002331 }
2332}
2333
2334int r600_ring_test(struct radeon_device *rdev)
2335{
2336 uint32_t scratch;
2337 uint32_t tmp = 0;
2338 unsigned i;
2339 int r;
2340
2341 r = radeon_scratch_get(rdev, &scratch);
2342 if (r) {
2343 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2344 return r;
2345 }
2346 WREG32(scratch, 0xCAFEDEAD);
2347 r = radeon_ring_lock(rdev, 3);
2348 if (r) {
2349 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2350 radeon_scratch_free(rdev, scratch);
2351 return r;
2352 }
2353 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2354 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2355 radeon_ring_write(rdev, 0xDEADBEEF);
2356 radeon_ring_unlock_commit(rdev);
2357 for (i = 0; i < rdev->usec_timeout; i++) {
2358 tmp = RREG32(scratch);
2359 if (tmp == 0xDEADBEEF)
2360 break;
2361 DRM_UDELAY(1);
2362 }
2363 if (i < rdev->usec_timeout) {
2364 DRM_INFO("ring test succeeded in %d usecs\n", i);
2365 } else {
2366 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
2367 scratch, tmp);
2368 r = -EINVAL;
2369 }
2370 radeon_scratch_free(rdev, scratch);
2371 return r;
2372}
2373
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002374void r600_fence_ring_emit(struct radeon_device *rdev,
2375 struct radeon_fence *fence)
2376{
Alex Deucherd0f8a852010-09-04 05:04:34 -04002377 if (rdev->wb.use_event) {
2378 u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
2379 (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002380 /* flush read cache over gart */
2381 radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
2382 radeon_ring_write(rdev, PACKET3_TC_ACTION_ENA |
2383 PACKET3_VC_ACTION_ENA |
2384 PACKET3_SH_ACTION_ENA);
2385 radeon_ring_write(rdev, 0xFFFFFFFF);
2386 radeon_ring_write(rdev, 0);
2387 radeon_ring_write(rdev, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002388 /* EVENT_WRITE_EOP - flush caches, send int */
2389 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2390 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2391 radeon_ring_write(rdev, addr & 0xffffffff);
2392 radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2393 radeon_ring_write(rdev, fence->seq);
2394 radeon_ring_write(rdev, 0);
2395 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002396 /* flush read cache over gart */
2397 radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
2398 radeon_ring_write(rdev, PACKET3_TC_ACTION_ENA |
2399 PACKET3_VC_ACTION_ENA |
2400 PACKET3_SH_ACTION_ENA);
2401 radeon_ring_write(rdev, 0xFFFFFFFF);
2402 radeon_ring_write(rdev, 0);
2403 radeon_ring_write(rdev, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002404 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
2405 radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2406 /* wait for 3D idle clean */
2407 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2408 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2409 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2410 /* Emit fence sequence & fire IRQ */
2411 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2412 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2413 radeon_ring_write(rdev, fence->seq);
2414 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2415 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
2416 radeon_ring_write(rdev, RB_INT_STAT);
2417 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002418}
2419
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002420int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002421 uint64_t src_offset,
2422 uint64_t dst_offset,
2423 unsigned num_gpu_pages,
2424 struct radeon_fence *fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002425{
Jerome Glisseff82f052010-01-22 15:19:00 +01002426 int r;
2427
2428 mutex_lock(&rdev->r600_blit.mutex);
2429 rdev->r600_blit.vb_ib = NULL;
Dave Airlie017ed802011-10-18 10:54:30 +01002430 r = r600_blit_prepare_copy(rdev, num_gpu_pages);
Jerome Glisseff82f052010-01-22 15:19:00 +01002431 if (r) {
2432 if (rdev->r600_blit.vb_ib)
2433 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2434 mutex_unlock(&rdev->r600_blit.mutex);
2435 return r;
2436 }
Dave Airlie017ed802011-10-18 10:54:30 +01002437 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002438 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002439 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002440 return 0;
2441}
2442
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002443void r600_blit_suspend(struct radeon_device *rdev)
2444{
2445 int r;
2446
2447 /* unpin shaders bo */
2448 if (rdev->r600_blit.shader_obj) {
2449 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2450 if (!r) {
2451 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2452 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2453 }
2454 }
2455}
2456
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002457int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2458 uint32_t tiling_flags, uint32_t pitch,
2459 uint32_t offset, uint32_t obj_size)
2460{
2461 /* FIXME: implement */
2462 return 0;
2463}
2464
2465void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2466{
2467 /* FIXME: implement */
2468}
2469
Dave Airliefc30b8e2009-09-18 15:19:37 +10002470int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002471{
2472 int r;
2473
Alex Deucher9e46a482011-01-06 18:49:35 -05002474 /* enable pcie gen2 link */
2475 r600_pcie_gen2_enable(rdev);
2476
Alex Deucher779720a2009-12-09 19:31:44 -05002477 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2478 r = r600_init_microcode(rdev);
2479 if (r) {
2480 DRM_ERROR("Failed to load firmware!\n");
2481 return r;
2482 }
2483 }
2484
Alex Deucher16cdf042011-10-28 10:30:02 -04002485 r = r600_vram_scratch_init(rdev);
2486 if (r)
2487 return r;
2488
Jerome Glissea3c19452009-10-01 18:02:13 +02002489 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002490 if (rdev->flags & RADEON_IS_AGP) {
2491 r600_agp_enable(rdev);
2492 } else {
2493 r = r600_pcie_gart_enable(rdev);
2494 if (r)
2495 return r;
2496 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002497 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002498 r = r600_blit_init(rdev);
2499 if (r) {
2500 r600_blit_fini(rdev);
2501 rdev->asic->copy = NULL;
2502 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2503 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002504
Alex Deucher724c80e2010-08-27 18:25:25 -04002505 /* allocate wb buffer */
2506 r = radeon_wb_init(rdev);
2507 if (r)
2508 return r;
2509
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002510 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002511 r = r600_irq_init(rdev);
2512 if (r) {
2513 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2514 radeon_irq_kms_fini(rdev);
2515 return r;
2516 }
2517 r600_irq_set(rdev);
2518
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002519 r = radeon_ring_init(rdev, rdev->cp.ring_size);
2520 if (r)
2521 return r;
2522 r = r600_cp_load_microcode(rdev);
2523 if (r)
2524 return r;
2525 r = r600_cp_resume(rdev);
2526 if (r)
2527 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002528
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002529 return 0;
2530}
2531
Dave Airlie28d52042009-09-21 14:33:58 +10002532void r600_vga_set_state(struct radeon_device *rdev, bool state)
2533{
2534 uint32_t temp;
2535
2536 temp = RREG32(CONFIG_CNTL);
2537 if (state == false) {
2538 temp &= ~(1<<0);
2539 temp |= (1<<1);
2540 } else {
2541 temp &= ~(1<<1);
2542 }
2543 WREG32(CONFIG_CNTL, temp);
2544}
2545
Dave Airliefc30b8e2009-09-18 15:19:37 +10002546int r600_resume(struct radeon_device *rdev)
2547{
2548 int r;
2549
Jerome Glisse1a029b72009-10-06 19:04:30 +02002550 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2551 * posting will perform necessary task to bring back GPU into good
2552 * shape.
2553 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002554 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002555 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002556
2557 r = r600_startup(rdev);
2558 if (r) {
2559 DRM_ERROR("r600 startup failed on resume\n");
2560 return r;
2561 }
2562
Jerome Glisse62a8ea32009-10-01 18:02:11 +02002563 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002564 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01002565 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002566 return r;
2567 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002568
2569 r = r600_audio_init(rdev);
2570 if (r) {
2571 DRM_ERROR("radeon: audio resume failed\n");
2572 return r;
2573 }
2574
Dave Airliefc30b8e2009-09-18 15:19:37 +10002575 return r;
2576}
2577
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002578int r600_suspend(struct radeon_device *rdev)
2579{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002580 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002581 /* FIXME: we should wait for ring to be empty */
2582 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002583 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002584 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002585 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002586 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002587 r600_blit_suspend(rdev);
2588
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002589 return 0;
2590}
2591
2592/* Plan is to move initialization in that function and use
2593 * helper function so that radeon_device_init pretty much
2594 * do nothing more than calling asic specific function. This
2595 * should also allow to remove a bunch of callback function
2596 * like vram_info.
2597 */
2598int r600_init(struct radeon_device *rdev)
2599{
2600 int r;
2601
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002602 if (r600_debugfs_mc_info_init(rdev)) {
2603 DRM_ERROR("Failed to register debugfs file for mc !\n");
2604 }
2605 /* This don't do much */
2606 r = radeon_gem_init(rdev);
2607 if (r)
2608 return r;
2609 /* Read BIOS */
2610 if (!radeon_get_bios(rdev)) {
2611 if (ASIC_IS_AVIVO(rdev))
2612 return -EINVAL;
2613 }
2614 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002615 if (!rdev->is_atom_bios) {
2616 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002617 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002618 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002619 r = radeon_atombios_init(rdev);
2620 if (r)
2621 return r;
2622 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002623 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002624 if (!rdev->bios) {
2625 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2626 return -EINVAL;
2627 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002628 DRM_INFO("GPU not posted. posting now...\n");
2629 atom_asic_init(rdev->mode_info.atom_context);
2630 }
2631 /* Initialize scratch registers */
2632 r600_scratch_init(rdev);
2633 /* Initialize surface registers */
2634 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002635 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002636 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002637 /* Fence driver */
2638 r = radeon_fence_driver_init(rdev);
2639 if (r)
2640 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002641 if (rdev->flags & RADEON_IS_AGP) {
2642 r = radeon_agp_init(rdev);
2643 if (r)
2644 radeon_agp_disable(rdev);
2645 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002646 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002647 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002648 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002649 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002650 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002651 if (r)
2652 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002653
2654 r = radeon_irq_kms_init(rdev);
2655 if (r)
2656 return r;
2657
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002658 rdev->cp.ring_obj = NULL;
2659 r600_ring_init(rdev, 1024 * 1024);
2660
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002661 rdev->ih.ring_obj = NULL;
2662 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002663
Jerome Glisse4aac0472009-09-14 18:29:49 +02002664 r = r600_pcie_gart_init(rdev);
2665 if (r)
2666 return r;
2667
Alex Deucher779720a2009-12-09 19:31:44 -05002668 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002669 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002670 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002671 dev_err(rdev->dev, "disabling GPU acceleration\n");
2672 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002673 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002674 radeon_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002675 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002676 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002677 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002678 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002679 if (rdev->accel_working) {
2680 r = radeon_ib_pool_init(rdev);
2681 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002682 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002683 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002684 } else {
2685 r = r600_ib_test(rdev);
2686 if (r) {
2687 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2688 rdev->accel_working = false;
2689 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002690 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002691 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002692
2693 r = r600_audio_init(rdev);
2694 if (r)
2695 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002696 return 0;
2697}
2698
2699void r600_fini(struct radeon_device *rdev)
2700{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002701 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002702 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002703 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002704 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002705 radeon_wb_fini(rdev);
Jerome Glisseccd68952011-07-06 18:30:09 +00002706 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002707 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002708 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002709 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002710 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002711 radeon_gem_fini(rdev);
2712 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002713 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002714 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002715 kfree(rdev->bios);
2716 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002717}
2718
2719
2720/*
2721 * CS stuff
2722 */
2723void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2724{
2725 /* FIXME: implement */
2726 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
Cédric Cano4eace7f2011-02-11 19:45:38 -05002727 radeon_ring_write(rdev,
2728#ifdef __BIG_ENDIAN
2729 (2 << 0) |
2730#endif
2731 (ib->gpu_addr & 0xFFFFFFFC));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002732 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2733 radeon_ring_write(rdev, ib->length_dw);
2734}
2735
2736int r600_ib_test(struct radeon_device *rdev)
2737{
2738 struct radeon_ib *ib;
2739 uint32_t scratch;
2740 uint32_t tmp = 0;
2741 unsigned i;
2742 int r;
2743
2744 r = radeon_scratch_get(rdev, &scratch);
2745 if (r) {
2746 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2747 return r;
2748 }
2749 WREG32(scratch, 0xCAFEDEAD);
2750 r = radeon_ib_get(rdev, &ib);
2751 if (r) {
2752 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2753 return r;
2754 }
2755 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2756 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2757 ib->ptr[2] = 0xDEADBEEF;
2758 ib->ptr[3] = PACKET2(0);
2759 ib->ptr[4] = PACKET2(0);
2760 ib->ptr[5] = PACKET2(0);
2761 ib->ptr[6] = PACKET2(0);
2762 ib->ptr[7] = PACKET2(0);
2763 ib->ptr[8] = PACKET2(0);
2764 ib->ptr[9] = PACKET2(0);
2765 ib->ptr[10] = PACKET2(0);
2766 ib->ptr[11] = PACKET2(0);
2767 ib->ptr[12] = PACKET2(0);
2768 ib->ptr[13] = PACKET2(0);
2769 ib->ptr[14] = PACKET2(0);
2770 ib->ptr[15] = PACKET2(0);
2771 ib->length_dw = 16;
2772 r = radeon_ib_schedule(rdev, ib);
2773 if (r) {
2774 radeon_scratch_free(rdev, scratch);
2775 radeon_ib_free(rdev, &ib);
2776 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2777 return r;
2778 }
2779 r = radeon_fence_wait(ib->fence, false);
2780 if (r) {
2781 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2782 return r;
2783 }
2784 for (i = 0; i < rdev->usec_timeout; i++) {
2785 tmp = RREG32(scratch);
2786 if (tmp == 0xDEADBEEF)
2787 break;
2788 DRM_UDELAY(1);
2789 }
2790 if (i < rdev->usec_timeout) {
2791 DRM_INFO("ib test succeeded in %u usecs\n", i);
2792 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01002793 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002794 scratch, tmp);
2795 r = -EINVAL;
2796 }
2797 radeon_scratch_free(rdev, scratch);
2798 radeon_ib_free(rdev, &ib);
2799 return r;
2800}
2801
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002802/*
2803 * Interrupts
2804 *
2805 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2806 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2807 * writing to the ring and the GPU consuming, the GPU writes to the ring
2808 * and host consumes. As the host irq handler processes interrupts, it
2809 * increments the rptr. When the rptr catches up with the wptr, all the
2810 * current interrupts have been processed.
2811 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002812
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002813void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2814{
2815 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002816
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002817 /* Align ring size */
2818 rb_bufsz = drm_order(ring_size / 4);
2819 ring_size = (1 << rb_bufsz) * 4;
2820 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002821 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2822 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002823}
2824
Jerome Glisse0c452492010-01-15 14:44:37 +01002825static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002826{
2827 int r;
2828
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002829 /* Allocate ring buffer */
2830 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01002831 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05002832 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01002833 RADEON_GEM_DOMAIN_GTT,
2834 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002835 if (r) {
2836 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2837 return r;
2838 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002839 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2840 if (unlikely(r != 0))
2841 return r;
2842 r = radeon_bo_pin(rdev->ih.ring_obj,
2843 RADEON_GEM_DOMAIN_GTT,
2844 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002845 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002846 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002847 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2848 return r;
2849 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002850 r = radeon_bo_kmap(rdev->ih.ring_obj,
2851 (void **)&rdev->ih.ring);
2852 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002853 if (r) {
2854 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2855 return r;
2856 }
2857 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002858 return 0;
2859}
2860
2861static void r600_ih_ring_fini(struct radeon_device *rdev)
2862{
Jerome Glisse4c788672009-11-20 14:29:23 +01002863 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002864 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002865 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2866 if (likely(r == 0)) {
2867 radeon_bo_kunmap(rdev->ih.ring_obj);
2868 radeon_bo_unpin(rdev->ih.ring_obj);
2869 radeon_bo_unreserve(rdev->ih.ring_obj);
2870 }
2871 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002872 rdev->ih.ring = NULL;
2873 rdev->ih.ring_obj = NULL;
2874 }
2875}
2876
Alex Deucher45f9a392010-03-24 13:55:51 -04002877void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002878{
2879
Alex Deucher45f9a392010-03-24 13:55:51 -04002880 if ((rdev->family >= CHIP_RV770) &&
2881 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002882 /* r7xx asics need to soft reset RLC before halting */
2883 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2884 RREG32(SRBM_SOFT_RESET);
2885 udelay(15000);
2886 WREG32(SRBM_SOFT_RESET, 0);
2887 RREG32(SRBM_SOFT_RESET);
2888 }
2889
2890 WREG32(RLC_CNTL, 0);
2891}
2892
2893static void r600_rlc_start(struct radeon_device *rdev)
2894{
2895 WREG32(RLC_CNTL, RLC_ENABLE);
2896}
2897
2898static int r600_rlc_init(struct radeon_device *rdev)
2899{
2900 u32 i;
2901 const __be32 *fw_data;
2902
2903 if (!rdev->rlc_fw)
2904 return -EINVAL;
2905
2906 r600_rlc_stop(rdev);
2907
2908 WREG32(RLC_HB_BASE, 0);
2909 WREG32(RLC_HB_CNTL, 0);
2910 WREG32(RLC_HB_RPTR, 0);
2911 WREG32(RLC_HB_WPTR, 0);
Alex Deucher12727802011-03-02 20:07:32 -05002912 if (rdev->family <= CHIP_CAICOS) {
2913 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2914 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2915 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002916 WREG32(RLC_MC_CNTL, 0);
2917 WREG32(RLC_UCODE_CNTL, 0);
2918
2919 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher12727802011-03-02 20:07:32 -05002920 if (rdev->family >= CHIP_CAYMAN) {
2921 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
2922 WREG32(RLC_UCODE_ADDR, i);
2923 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2924 }
2925 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002926 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2927 WREG32(RLC_UCODE_ADDR, i);
2928 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2929 }
2930 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002931 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2932 WREG32(RLC_UCODE_ADDR, i);
2933 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2934 }
2935 } else {
2936 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2937 WREG32(RLC_UCODE_ADDR, i);
2938 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2939 }
2940 }
2941 WREG32(RLC_UCODE_ADDR, 0);
2942
2943 r600_rlc_start(rdev);
2944
2945 return 0;
2946}
2947
2948static void r600_enable_interrupts(struct radeon_device *rdev)
2949{
2950 u32 ih_cntl = RREG32(IH_CNTL);
2951 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2952
2953 ih_cntl |= ENABLE_INTR;
2954 ih_rb_cntl |= IH_RB_ENABLE;
2955 WREG32(IH_CNTL, ih_cntl);
2956 WREG32(IH_RB_CNTL, ih_rb_cntl);
2957 rdev->ih.enabled = true;
2958}
2959
Alex Deucher45f9a392010-03-24 13:55:51 -04002960void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002961{
2962 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2963 u32 ih_cntl = RREG32(IH_CNTL);
2964
2965 ih_rb_cntl &= ~IH_RB_ENABLE;
2966 ih_cntl &= ~ENABLE_INTR;
2967 WREG32(IH_RB_CNTL, ih_rb_cntl);
2968 WREG32(IH_CNTL, ih_cntl);
2969 /* set rptr, wptr to 0 */
2970 WREG32(IH_RB_RPTR, 0);
2971 WREG32(IH_RB_WPTR, 0);
2972 rdev->ih.enabled = false;
2973 rdev->ih.wptr = 0;
2974 rdev->ih.rptr = 0;
2975}
2976
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002977static void r600_disable_interrupt_state(struct radeon_device *rdev)
2978{
2979 u32 tmp;
2980
Alex Deucher3555e532010-10-08 12:09:12 -04002981 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002982 WREG32(GRBM_INT_CNTL, 0);
2983 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002984 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
2985 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002986 if (ASIC_IS_DCE3(rdev)) {
2987 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2988 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2989 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2990 WREG32(DC_HPD1_INT_CONTROL, tmp);
2991 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2992 WREG32(DC_HPD2_INT_CONTROL, tmp);
2993 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2994 WREG32(DC_HPD3_INT_CONTROL, tmp);
2995 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2996 WREG32(DC_HPD4_INT_CONTROL, tmp);
2997 if (ASIC_IS_DCE32(rdev)) {
2998 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002999 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003000 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003001 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003002 }
3003 } else {
3004 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3005 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3006 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003007 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003008 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003009 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003010 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003011 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003012 }
3013}
3014
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003015int r600_irq_init(struct radeon_device *rdev)
3016{
3017 int ret = 0;
3018 int rb_bufsz;
3019 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3020
3021 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003022 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003023 if (ret)
3024 return ret;
3025
3026 /* disable irqs */
3027 r600_disable_interrupts(rdev);
3028
3029 /* init rlc */
3030 ret = r600_rlc_init(rdev);
3031 if (ret) {
3032 r600_ih_ring_fini(rdev);
3033 return ret;
3034 }
3035
3036 /* setup interrupt control */
3037 /* set dummy read address to ring address */
3038 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3039 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3040 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3041 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3042 */
3043 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3044 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3045 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3046 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3047
3048 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3049 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3050
3051 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3052 IH_WPTR_OVERFLOW_CLEAR |
3053 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003054
3055 if (rdev->wb.enabled)
3056 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3057
3058 /* set the writeback address whether it's enabled or not */
3059 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3060 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003061
3062 WREG32(IH_RB_CNTL, ih_rb_cntl);
3063
3064 /* set rptr, wptr to 0 */
3065 WREG32(IH_RB_RPTR, 0);
3066 WREG32(IH_RB_WPTR, 0);
3067
3068 /* Default settings for IH_CNTL (disabled at first) */
3069 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3070 /* RPTR_REARM only works if msi's are enabled */
3071 if (rdev->msi_enabled)
3072 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003073 WREG32(IH_CNTL, ih_cntl);
3074
3075 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003076 if (rdev->family >= CHIP_CEDAR)
3077 evergreen_disable_interrupt_state(rdev);
3078 else
3079 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003080
3081 /* enable irqs */
3082 r600_enable_interrupts(rdev);
3083
3084 return ret;
3085}
3086
Jerome Glisse0c452492010-01-15 14:44:37 +01003087void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003088{
Alex Deucher45f9a392010-03-24 13:55:51 -04003089 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003090 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003091}
3092
3093void r600_irq_fini(struct radeon_device *rdev)
3094{
3095 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003096 r600_ih_ring_fini(rdev);
3097}
3098
3099int r600_irq_set(struct radeon_device *rdev)
3100{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003101 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3102 u32 mode_int = 0;
3103 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003104 u32 grbm_int_cntl = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02003105 u32 hdmi1, hdmi2;
Alex Deucher6f34be52010-11-21 10:59:01 -05003106 u32 d1grph = 0, d2grph = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003107
Jerome Glisse003e69f2010-01-07 15:39:14 +01003108 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003109 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003110 return -EINVAL;
3111 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003112 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003113 if (!rdev->ih.enabled) {
3114 r600_disable_interrupts(rdev);
3115 /* force the active interrupt state to all disabled */
3116 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003117 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003118 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003119
Christian Koenigf2594932010-04-10 03:13:16 +02003120 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003121 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003122 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003123 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3124 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3125 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3126 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3127 if (ASIC_IS_DCE32(rdev)) {
3128 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3129 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3130 }
3131 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003132 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003133 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3134 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3135 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3136 }
3137
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003138 if (rdev->irq.sw_int) {
3139 DRM_DEBUG("r600_irq_set: sw int\n");
3140 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003141 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003142 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003143 if (rdev->irq.crtc_vblank_int[0] ||
3144 rdev->irq.pflip[0]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003145 DRM_DEBUG("r600_irq_set: vblank 0\n");
3146 mode_int |= D1MODE_VBLANK_INT_MASK;
3147 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003148 if (rdev->irq.crtc_vblank_int[1] ||
3149 rdev->irq.pflip[1]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003150 DRM_DEBUG("r600_irq_set: vblank 1\n");
3151 mode_int |= D2MODE_VBLANK_INT_MASK;
3152 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003153 if (rdev->irq.hpd[0]) {
3154 DRM_DEBUG("r600_irq_set: hpd 1\n");
3155 hpd1 |= DC_HPDx_INT_EN;
3156 }
3157 if (rdev->irq.hpd[1]) {
3158 DRM_DEBUG("r600_irq_set: hpd 2\n");
3159 hpd2 |= DC_HPDx_INT_EN;
3160 }
3161 if (rdev->irq.hpd[2]) {
3162 DRM_DEBUG("r600_irq_set: hpd 3\n");
3163 hpd3 |= DC_HPDx_INT_EN;
3164 }
3165 if (rdev->irq.hpd[3]) {
3166 DRM_DEBUG("r600_irq_set: hpd 4\n");
3167 hpd4 |= DC_HPDx_INT_EN;
3168 }
3169 if (rdev->irq.hpd[4]) {
3170 DRM_DEBUG("r600_irq_set: hpd 5\n");
3171 hpd5 |= DC_HPDx_INT_EN;
3172 }
3173 if (rdev->irq.hpd[5]) {
3174 DRM_DEBUG("r600_irq_set: hpd 6\n");
3175 hpd6 |= DC_HPDx_INT_EN;
3176 }
Christian Koenigf2594932010-04-10 03:13:16 +02003177 if (rdev->irq.hdmi[0]) {
3178 DRM_DEBUG("r600_irq_set: hdmi 1\n");
3179 hdmi1 |= R600_HDMI_INT_EN;
3180 }
3181 if (rdev->irq.hdmi[1]) {
3182 DRM_DEBUG("r600_irq_set: hdmi 2\n");
3183 hdmi2 |= R600_HDMI_INT_EN;
3184 }
Alex Deucher2031f772010-04-22 12:52:11 -04003185 if (rdev->irq.gui_idle) {
3186 DRM_DEBUG("gui idle\n");
3187 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3188 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003189
3190 WREG32(CP_INT_CNTL, cp_int_cntl);
3191 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003192 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3193 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003194 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Christian Koenigf2594932010-04-10 03:13:16 +02003195 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003196 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003197 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003198 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3199 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3200 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3201 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3202 if (ASIC_IS_DCE32(rdev)) {
3203 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3204 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3205 }
3206 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003207 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003208 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3209 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3210 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3211 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003212
3213 return 0;
3214}
3215
Andi Kleence580fa2011-10-13 16:08:47 -07003216static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003217{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003218 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003219
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003220 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003221 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3222 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3223 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003224 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003225 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3226 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3227 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003228 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003229 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3230 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003231
Alex Deucher6f34be52010-11-21 10:59:01 -05003232 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3233 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3234 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3235 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3236 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003237 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003238 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003239 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003240 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003241 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003242 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003243 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003244 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003245 if (ASIC_IS_DCE3(rdev)) {
3246 tmp = RREG32(DC_HPD1_INT_CONTROL);
3247 tmp |= DC_HPDx_INT_ACK;
3248 WREG32(DC_HPD1_INT_CONTROL, tmp);
3249 } else {
3250 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3251 tmp |= DC_HPDx_INT_ACK;
3252 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3253 }
3254 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003255 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003256 if (ASIC_IS_DCE3(rdev)) {
3257 tmp = RREG32(DC_HPD2_INT_CONTROL);
3258 tmp |= DC_HPDx_INT_ACK;
3259 WREG32(DC_HPD2_INT_CONTROL, tmp);
3260 } else {
3261 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3262 tmp |= DC_HPDx_INT_ACK;
3263 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3264 }
3265 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003266 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003267 if (ASIC_IS_DCE3(rdev)) {
3268 tmp = RREG32(DC_HPD3_INT_CONTROL);
3269 tmp |= DC_HPDx_INT_ACK;
3270 WREG32(DC_HPD3_INT_CONTROL, tmp);
3271 } else {
3272 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3273 tmp |= DC_HPDx_INT_ACK;
3274 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3275 }
3276 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003277 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003278 tmp = RREG32(DC_HPD4_INT_CONTROL);
3279 tmp |= DC_HPDx_INT_ACK;
3280 WREG32(DC_HPD4_INT_CONTROL, tmp);
3281 }
3282 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003283 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003284 tmp = RREG32(DC_HPD5_INT_CONTROL);
3285 tmp |= DC_HPDx_INT_ACK;
3286 WREG32(DC_HPD5_INT_CONTROL, tmp);
3287 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003288 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003289 tmp = RREG32(DC_HPD5_INT_CONTROL);
3290 tmp |= DC_HPDx_INT_ACK;
3291 WREG32(DC_HPD6_INT_CONTROL, tmp);
3292 }
3293 }
Christian Koenigf2594932010-04-10 03:13:16 +02003294 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3295 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3296 }
3297 if (ASIC_IS_DCE3(rdev)) {
3298 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3299 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3300 }
3301 } else {
3302 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3303 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3304 }
3305 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003306}
3307
3308void r600_irq_disable(struct radeon_device *rdev)
3309{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003310 r600_disable_interrupts(rdev);
3311 /* Wait and acknowledge irq */
3312 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003313 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003314 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003315}
3316
Andi Kleence580fa2011-10-13 16:08:47 -07003317static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003318{
3319 u32 wptr, tmp;
3320
Alex Deucher724c80e2010-08-27 18:25:25 -04003321 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003322 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003323 else
3324 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003325
3326 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003327 /* When a ring buffer overflow happen start parsing interrupt
3328 * from the last not overwritten vector (wptr + 16). Hopefully
3329 * this should allow us to catchup.
3330 */
3331 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3332 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3333 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003334 tmp = RREG32(IH_RB_CNTL);
3335 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3336 WREG32(IH_RB_CNTL, tmp);
3337 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003338 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003339}
3340
3341/* r600 IV Ring
3342 * Each IV ring entry is 128 bits:
3343 * [7:0] - interrupt source id
3344 * [31:8] - reserved
3345 * [59:32] - interrupt source data
3346 * [127:60] - reserved
3347 *
3348 * The basic interrupt vector entries
3349 * are decoded as follows:
3350 * src_id src_data description
3351 * 1 0 D1 Vblank
3352 * 1 1 D1 Vline
3353 * 5 0 D2 Vblank
3354 * 5 1 D2 Vline
3355 * 19 0 FP Hot plug detection A
3356 * 19 1 FP Hot plug detection B
3357 * 19 2 DAC A auto-detection
3358 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003359 * 21 4 HDMI block A
3360 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003361 * 176 - CP_INT RB
3362 * 177 - CP_INT IB1
3363 * 178 - CP_INT IB2
3364 * 181 - EOP Interrupt
3365 * 233 - GUI Idle
3366 *
3367 * Note, these are based on r600 and may need to be
3368 * adjusted or added to on newer asics
3369 */
3370
3371int r600_irq_process(struct radeon_device *rdev)
3372{
Dave Airlie682f1a52011-06-18 03:59:51 +00003373 u32 wptr;
3374 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003375 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003376 u32 ring_index;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003377 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003378 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003379
Dave Airlie682f1a52011-06-18 03:59:51 +00003380 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003381 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003382
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003383 /* No MSIs, need a dummy read to flush PCI DMAs */
3384 if (!rdev->msi_enabled)
3385 RREG32(IH_RB_WPTR);
3386
Dave Airlie682f1a52011-06-18 03:59:51 +00003387 wptr = r600_get_ih_wptr(rdev);
3388 rptr = rdev->ih.rptr;
3389 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3390
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003391 spin_lock_irqsave(&rdev->ih.lock, flags);
3392
3393 if (rptr == wptr) {
3394 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3395 return IRQ_NONE;
3396 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003397
3398restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003399 /* Order reading of wptr vs. reading of IH ring data */
3400 rmb();
3401
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003402 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003403 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003404
3405 rdev->ih.wptr = wptr;
3406 while (rptr != wptr) {
3407 /* wptr/rptr are in bytes! */
3408 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003409 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3410 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003411
3412 switch (src_id) {
3413 case 1: /* D1 vblank/vline */
3414 switch (src_data) {
3415 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003416 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003417 if (rdev->irq.crtc_vblank_int[0]) {
3418 drm_handle_vblank(rdev->ddev, 0);
3419 rdev->pm.vblank_sync = true;
3420 wake_up(&rdev->irq.vblank_queue);
3421 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003422 if (rdev->irq.pflip[0])
3423 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003424 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003425 DRM_DEBUG("IH: D1 vblank\n");
3426 }
3427 break;
3428 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003429 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3430 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003431 DRM_DEBUG("IH: D1 vline\n");
3432 }
3433 break;
3434 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003435 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003436 break;
3437 }
3438 break;
3439 case 5: /* D2 vblank/vline */
3440 switch (src_data) {
3441 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003442 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003443 if (rdev->irq.crtc_vblank_int[1]) {
3444 drm_handle_vblank(rdev->ddev, 1);
3445 rdev->pm.vblank_sync = true;
3446 wake_up(&rdev->irq.vblank_queue);
3447 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003448 if (rdev->irq.pflip[1])
3449 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003450 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003451 DRM_DEBUG("IH: D2 vblank\n");
3452 }
3453 break;
3454 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003455 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3456 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003457 DRM_DEBUG("IH: D2 vline\n");
3458 }
3459 break;
3460 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003461 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003462 break;
3463 }
3464 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003465 case 19: /* HPD/DAC hotplug */
3466 switch (src_data) {
3467 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003468 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3469 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003470 queue_hotplug = true;
3471 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003472 }
3473 break;
3474 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003475 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3476 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003477 queue_hotplug = true;
3478 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003479 }
3480 break;
3481 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003482 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3483 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003484 queue_hotplug = true;
3485 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003486 }
3487 break;
3488 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003489 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3490 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003491 queue_hotplug = true;
3492 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003493 }
3494 break;
3495 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003496 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3497 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003498 queue_hotplug = true;
3499 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003500 }
3501 break;
3502 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003503 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3504 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003505 queue_hotplug = true;
3506 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003507 }
3508 break;
3509 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003510 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003511 break;
3512 }
3513 break;
Christian Koenigf2594932010-04-10 03:13:16 +02003514 case 21: /* HDMI */
3515 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
3516 r600_audio_schedule_polling(rdev);
3517 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003518 case 176: /* CP_INT in ring buffer */
3519 case 177: /* CP_INT in IB1 */
3520 case 178: /* CP_INT in IB2 */
3521 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3522 radeon_fence_process(rdev);
3523 break;
3524 case 181: /* CP EOP event */
3525 DRM_DEBUG("IH: CP EOP\n");
Alex Deucherd0f8a852010-09-04 05:04:34 -04003526 radeon_fence_process(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003527 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003528 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003529 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003530 rdev->pm.gui_idle = true;
3531 wake_up(&rdev->irq.idle_queue);
3532 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003533 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003534 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003535 break;
3536 }
3537
3538 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003539 rptr += 16;
3540 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003541 }
3542 /* make sure wptr hasn't changed while processing */
3543 wptr = r600_get_ih_wptr(rdev);
3544 if (wptr != rdev->ih.wptr)
3545 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003546 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003547 schedule_work(&rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003548 rdev->ih.rptr = rptr;
3549 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3550 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3551 return IRQ_HANDLED;
3552}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003553
3554/*
3555 * Debugfs info
3556 */
3557#if defined(CONFIG_DEBUG_FS)
3558
3559static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
3560{
3561 struct drm_info_node *node = (struct drm_info_node *) m->private;
3562 struct drm_device *dev = node->minor->dev;
3563 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003564 unsigned count, i, j;
3565
3566 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003567 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003568 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01003569 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
3570 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
3571 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
3572 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003573 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
3574 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003575 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003576 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003577 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003578 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003579 }
3580 return 0;
3581}
3582
3583static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3584{
3585 struct drm_info_node *node = (struct drm_info_node *) m->private;
3586 struct drm_device *dev = node->minor->dev;
3587 struct radeon_device *rdev = dev->dev_private;
3588
3589 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3590 DREG32_SYS(m, rdev, VM_L2_STATUS);
3591 return 0;
3592}
3593
3594static struct drm_info_list r600_mc_info_list[] = {
3595 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3596 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
3597};
3598#endif
3599
3600int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3601{
3602#if defined(CONFIG_DEBUG_FS)
3603 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3604#else
3605 return 0;
3606#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003607}
Jerome Glisse062b3892010-02-04 20:36:39 +01003608
3609/**
3610 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3611 * rdev: radeon device structure
3612 * bo: buffer object struct which userspace is waiting for idle
3613 *
3614 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3615 * through ring buffer, this leads to corruption in rendering, see
3616 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3617 * directly perform HDP flush by writing register through MMIO.
3618 */
3619void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3620{
Alex Deucher812d0462010-07-26 18:51:53 -04003621 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05003622 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3623 * This seems to cause problems on some AGP cards. Just use the old
3624 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04003625 */
Alex Deuchere4884592010-09-27 10:57:10 -04003626 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05003627 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003628 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003629 u32 tmp;
3630
3631 WREG32(HDP_DEBUG1, 0);
3632 tmp = readl((void __iomem *)ptr);
3633 } else
3634 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003635}
Alex Deucher3313e3d2011-01-06 18:49:34 -05003636
3637void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3638{
3639 u32 link_width_cntl, mask, target_reg;
3640
3641 if (rdev->flags & RADEON_IS_IGP)
3642 return;
3643
3644 if (!(rdev->flags & RADEON_IS_PCIE))
3645 return;
3646
3647 /* x2 cards have a special sequence */
3648 if (ASIC_IS_X2(rdev))
3649 return;
3650
3651 /* FIXME wait for idle */
3652
3653 switch (lanes) {
3654 case 0:
3655 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3656 break;
3657 case 1:
3658 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3659 break;
3660 case 2:
3661 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3662 break;
3663 case 4:
3664 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3665 break;
3666 case 8:
3667 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3668 break;
3669 case 12:
3670 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
3671 break;
3672 case 16:
3673 default:
3674 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
3675 break;
3676 }
3677
3678 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3679
3680 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
3681 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
3682 return;
3683
3684 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
3685 return;
3686
3687 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
3688 RADEON_PCIE_LC_RECONFIG_NOW |
3689 R600_PCIE_LC_RENEGOTIATE_EN |
3690 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
3691 link_width_cntl |= mask;
3692
3693 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3694
3695 /* some northbridges can renegotiate the link rather than requiring
3696 * a complete re-config.
3697 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
3698 */
3699 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
3700 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
3701 else
3702 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
3703
3704 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
3705 RADEON_PCIE_LC_RECONFIG_NOW));
3706
3707 if (rdev->family >= CHIP_RV770)
3708 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
3709 else
3710 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
3711
3712 /* wait for lane set to complete */
3713 link_width_cntl = RREG32(target_reg);
3714 while (link_width_cntl == 0xffffffff)
3715 link_width_cntl = RREG32(target_reg);
3716
3717}
3718
3719int r600_get_pcie_lanes(struct radeon_device *rdev)
3720{
3721 u32 link_width_cntl;
3722
3723 if (rdev->flags & RADEON_IS_IGP)
3724 return 0;
3725
3726 if (!(rdev->flags & RADEON_IS_PCIE))
3727 return 0;
3728
3729 /* x2 cards have a special sequence */
3730 if (ASIC_IS_X2(rdev))
3731 return 0;
3732
3733 /* FIXME wait for idle */
3734
3735 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3736
3737 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
3738 case RADEON_PCIE_LC_LINK_WIDTH_X0:
3739 return 0;
3740 case RADEON_PCIE_LC_LINK_WIDTH_X1:
3741 return 1;
3742 case RADEON_PCIE_LC_LINK_WIDTH_X2:
3743 return 2;
3744 case RADEON_PCIE_LC_LINK_WIDTH_X4:
3745 return 4;
3746 case RADEON_PCIE_LC_LINK_WIDTH_X8:
3747 return 8;
3748 case RADEON_PCIE_LC_LINK_WIDTH_X16:
3749 default:
3750 return 16;
3751 }
3752}
3753
Alex Deucher9e46a482011-01-06 18:49:35 -05003754static void r600_pcie_gen2_enable(struct radeon_device *rdev)
3755{
3756 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
3757 u16 link_cntl2;
3758
Alex Deucherd42dd572011-01-12 20:05:11 -05003759 if (radeon_pcie_gen2 == 0)
3760 return;
3761
Alex Deucher9e46a482011-01-06 18:49:35 -05003762 if (rdev->flags & RADEON_IS_IGP)
3763 return;
3764
3765 if (!(rdev->flags & RADEON_IS_PCIE))
3766 return;
3767
3768 /* x2 cards have a special sequence */
3769 if (ASIC_IS_X2(rdev))
3770 return;
3771
3772 /* only RV6xx+ chips are supported */
3773 if (rdev->family <= CHIP_R600)
3774 return;
3775
3776 /* 55 nm r6xx asics */
3777 if ((rdev->family == CHIP_RV670) ||
3778 (rdev->family == CHIP_RV620) ||
3779 (rdev->family == CHIP_RV635)) {
3780 /* advertise upconfig capability */
3781 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3782 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3783 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3784 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3785 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
3786 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
3787 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
3788 LC_RECONFIG_ARC_MISSING_ESCAPE);
3789 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
3790 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3791 } else {
3792 link_width_cntl |= LC_UPCONFIGURE_DIS;
3793 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3794 }
3795 }
3796
3797 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3798 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3799 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3800
3801 /* 55 nm r6xx asics */
3802 if ((rdev->family == CHIP_RV670) ||
3803 (rdev->family == CHIP_RV620) ||
3804 (rdev->family == CHIP_RV635)) {
3805 WREG32(MM_CFGREGS_CNTL, 0x8);
3806 link_cntl2 = RREG32(0x4088);
3807 WREG32(MM_CFGREGS_CNTL, 0);
3808 /* not supported yet */
3809 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
3810 return;
3811 }
3812
3813 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
3814 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
3815 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
3816 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
3817 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
3818 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3819
3820 tmp = RREG32(0x541c);
3821 WREG32(0x541c, tmp | 0x8);
3822 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
3823 link_cntl2 = RREG16(0x4088);
3824 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
3825 link_cntl2 |= 0x2;
3826 WREG16(0x4088, link_cntl2);
3827 WREG32(MM_CFGREGS_CNTL, 0);
3828
3829 if ((rdev->family == CHIP_RV670) ||
3830 (rdev->family == CHIP_RV620) ||
3831 (rdev->family == CHIP_RV635)) {
3832 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
3833 training_cntl &= ~LC_POINT_7_PLUS_EN;
3834 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
3835 } else {
3836 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3837 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3838 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3839 }
3840
3841 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3842 speed_cntl |= LC_GEN2_EN_STRAP;
3843 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3844
3845 } else {
3846 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3847 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3848 if (1)
3849 link_width_cntl |= LC_UPCONFIGURE_DIS;
3850 else
3851 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3852 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3853 }
3854}