blob: 40a548b203e35bcde7f2bc4190c6973f4366804d [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
19
Tony Lindgren1dbae812005-11-10 14:26:51 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060024#include <linux/clk.h>
Tomi Valkeinen91773a02009-08-03 15:06:36 +030025#include <linux/omapfb.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000026
Tony Lindgren120db2c2006-04-02 17:46:27 +010027#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010028
29#include <asm/mach/map.h>
30
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/sram.h>
32#include <plat/sdrc.h>
33#include <plat/gpmc.h>
34#include <plat/serial.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030035
Paul Walmsleye80a9722010-01-26 20:13:12 -070036#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070037#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock44xx.h"
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070039#include "io.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000040
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/omap-pm.h>
42#include <plat/powerdomain.h>
Paul Walmsley97171002008-08-19 11:08:40 +030043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/clockdomain.h>
Paul Walmsley801954d2008-08-19 11:08:44 +030045#include "clockdomains.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060046
Tony Lindgrence491cf2009-10-20 09:40:47 -070047#include <plat/omap_hwmod.h>
Tony Lindgren5d190c42010-12-09 15:49:23 -080048#include <plat/multi.h>
Paul Walmsley02bfc032009-09-03 20:14:05 +030049
Tony Lindgren1dbae812005-11-10 14:26:51 +000050/*
51 * The machine specific code may provide the extra mapping besides the
52 * default mapping provided here.
53 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030054
Tony Lindgren088ef952010-02-12 12:26:47 -080055#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030056static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000057 {
58 .virtual = L3_24XX_VIRT,
59 .pfn = __phys_to_pfn(L3_24XX_PHYS),
60 .length = L3_24XX_SIZE,
61 .type = MT_DEVICE
62 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080063 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030064 .virtual = L4_24XX_VIRT,
65 .pfn = __phys_to_pfn(L4_24XX_PHYS),
66 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080067 .type = MT_DEVICE
68 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030069};
70
71#ifdef CONFIG_ARCH_OMAP2420
72static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000073 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070074 .virtual = DSP_MEM_2420_VIRT,
75 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
76 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080077 .type = MT_DEVICE
78 },
79 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070080 .virtual = DSP_IPI_2420_VIRT,
81 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
82 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080083 .type = MT_DEVICE
84 },
85 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070086 .virtual = DSP_MMU_2420_VIRT,
87 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
88 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000089 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030090 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000091};
92
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030093#endif
94
95#ifdef CONFIG_ARCH_OMAP2430
96static struct map_desc omap243x_io_desc[] __initdata = {
97 {
98 .virtual = L4_WK_243X_VIRT,
99 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
100 .length = L4_WK_243X_SIZE,
101 .type = MT_DEVICE
102 },
103 {
104 .virtual = OMAP243X_GPMC_VIRT,
105 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
106 .length = OMAP243X_GPMC_SIZE,
107 .type = MT_DEVICE
108 },
109 {
110 .virtual = OMAP243X_SDRC_VIRT,
111 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
112 .length = OMAP243X_SDRC_SIZE,
113 .type = MT_DEVICE
114 },
115 {
116 .virtual = OMAP243X_SMS_VIRT,
117 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
118 .length = OMAP243X_SMS_SIZE,
119 .type = MT_DEVICE
120 },
121};
122#endif
123#endif
124
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800125#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300126static struct map_desc omap34xx_io_desc[] __initdata = {
127 {
128 .virtual = L3_34XX_VIRT,
129 .pfn = __phys_to_pfn(L3_34XX_PHYS),
130 .length = L3_34XX_SIZE,
131 .type = MT_DEVICE
132 },
133 {
134 .virtual = L4_34XX_VIRT,
135 .pfn = __phys_to_pfn(L4_34XX_PHYS),
136 .length = L4_34XX_SIZE,
137 .type = MT_DEVICE
138 },
139 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300140 .virtual = OMAP34XX_GPMC_VIRT,
141 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
142 .length = OMAP34XX_GPMC_SIZE,
143 .type = MT_DEVICE
144 },
145 {
146 .virtual = OMAP343X_SMS_VIRT,
147 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
148 .length = OMAP343X_SMS_SIZE,
149 .type = MT_DEVICE
150 },
151 {
152 .virtual = OMAP343X_SDRC_VIRT,
153 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
154 .length = OMAP343X_SDRC_SIZE,
155 .type = MT_DEVICE
156 },
157 {
158 .virtual = L4_PER_34XX_VIRT,
159 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
160 .length = L4_PER_34XX_SIZE,
161 .type = MT_DEVICE
162 },
163 {
164 .virtual = L4_EMU_34XX_VIRT,
165 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
166 .length = L4_EMU_34XX_SIZE,
167 .type = MT_DEVICE
168 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700169#if defined(CONFIG_DEBUG_LL) && \
170 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
171 {
172 .virtual = ZOOM_UART_VIRT,
173 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
174 .length = SZ_1M,
175 .type = MT_DEVICE
176 },
177#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300178};
179#endif
Santosh Shilimkar44169072009-05-28 14:16:04 -0700180#ifdef CONFIG_ARCH_OMAP4
181static struct map_desc omap44xx_io_desc[] __initdata = {
182 {
183 .virtual = L3_44XX_VIRT,
184 .pfn = __phys_to_pfn(L3_44XX_PHYS),
185 .length = L3_44XX_SIZE,
186 .type = MT_DEVICE,
187 },
188 {
189 .virtual = L4_44XX_VIRT,
190 .pfn = __phys_to_pfn(L4_44XX_PHYS),
191 .length = L4_44XX_SIZE,
192 .type = MT_DEVICE,
193 },
194 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700195 .virtual = OMAP44XX_GPMC_VIRT,
196 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
197 .length = OMAP44XX_GPMC_SIZE,
198 .type = MT_DEVICE,
199 },
200 {
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700201 .virtual = OMAP44XX_EMIF1_VIRT,
202 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
203 .length = OMAP44XX_EMIF1_SIZE,
204 .type = MT_DEVICE,
205 },
206 {
207 .virtual = OMAP44XX_EMIF2_VIRT,
208 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
209 .length = OMAP44XX_EMIF2_SIZE,
210 .type = MT_DEVICE,
211 },
212 {
213 .virtual = OMAP44XX_DMM_VIRT,
214 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
215 .length = OMAP44XX_DMM_SIZE,
216 .type = MT_DEVICE,
217 },
218 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700219 .virtual = L4_PER_44XX_VIRT,
220 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
221 .length = L4_PER_44XX_SIZE,
222 .type = MT_DEVICE,
223 },
224 {
225 .virtual = L4_EMU_44XX_VIRT,
226 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
227 .length = L4_EMU_44XX_SIZE,
228 .type = MT_DEVICE,
229 },
230};
231#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300232
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800233static void __init _omap2_map_common_io(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000234{
Tony Lindgren120db2c2006-04-02 17:46:27 +0100235 /* Normally devicemaps_init() would flush caches and tlb after
236 * mdesc->map_io(), but we must also do it here because of the CPU
237 * revision check below.
238 */
239 local_flush_tlb_all();
240 flush_cache_all();
241
Tony Lindgren1dbae812005-11-10 14:26:51 +0000242 omap2_check_revision();
243 omap_sram_init();
Tony Lindgren120db2c2006-04-02 17:46:27 +0100244}
245
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800246#ifdef CONFIG_ARCH_OMAP2420
Aaro Koskinen8185e462010-03-03 16:24:53 +0000247void __init omap242x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800248{
249 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
250 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
251 _omap2_map_common_io();
252}
253#endif
254
255#ifdef CONFIG_ARCH_OMAP2430
Aaro Koskinen8185e462010-03-03 16:24:53 +0000256void __init omap243x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800257{
258 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
259 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
260 _omap2_map_common_io();
261}
262#endif
263
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800264#ifdef CONFIG_ARCH_OMAP3
Aaro Koskinen8185e462010-03-03 16:24:53 +0000265void __init omap34xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800266{
267 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
268 _omap2_map_common_io();
269}
270#endif
271
272#ifdef CONFIG_ARCH_OMAP4
Aaro Koskinen8185e462010-03-03 16:24:53 +0000273void __init omap44xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800274{
275 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
276 _omap2_map_common_io();
277}
278#endif
279
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600280/*
281 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
282 *
283 * Sets the CORE DPLL3 M2 divider to the same value that it's at
284 * currently. This has the effect of setting the SDRC SDRAM AC timing
285 * registers to the values currently defined by the kernel. Currently
286 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
287 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
288 * or passes along the return value of clk_set_rate().
289 */
290static int __init _omap2_init_reprogram_sdrc(void)
291{
292 struct clk *dpll3_m2_ck;
293 int v = -EINVAL;
294 long rate;
295
296 if (!cpu_is_omap34xx())
297 return 0;
298
299 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000300 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600301 return -EINVAL;
302
303 rate = clk_get_rate(dpll3_m2_ck);
304 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
305 v = clk_set_rate(dpll3_m2_ck, rate);
306 if (v)
307 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
308
309 clk_put(dpll3_m2_ck);
310
311 return v;
312}
313
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700314static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
315{
316 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
317}
318
Tony Lindgren5d190c42010-12-09 15:49:23 -0800319/*
320 * Initialize asm_irq_base for entry-macro.S
321 */
322static inline void omap_irq_base_init(void)
323{
324 extern void __iomem *omap_irq_base;
325
326#ifdef MULTI_OMAP2
Tony Lindgrendf127ee2010-12-14 19:17:31 -0800327 if (cpu_is_omap24xx())
Tony Lindgren5d190c42010-12-09 15:49:23 -0800328 omap_irq_base = OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE);
329 else if (cpu_is_omap34xx())
330 omap_irq_base = OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE);
331 else if (cpu_is_omap44xx())
332 omap_irq_base = OMAP2_L4_IO_ADDRESS(OMAP44XX_GIC_CPU_BASE);
333 else
334 pr_err("Could not initialize omap_irq_base\n");
335#endif
336}
337
Paul Walmsley48057342010-12-21 15:25:10 -0700338void __init omap2_init_common_infrastructure(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100339{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700340 u8 postsetup_state;
341
Paul Walmsley6e014782010-12-21 20:01:20 -0700342 if (cpu_is_omap242x()) {
343 omap2xxx_powerdomains_init();
344 clkdm_init(clockdomains_omap, clkdm_autodeps);
Paul Walmsley73591542010-02-22 22:09:32 -0700345 omap2420_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700346 } else if (cpu_is_omap243x()) {
347 omap2xxx_powerdomains_init();
348 clkdm_init(clockdomains_omap, clkdm_autodeps);
Paul Walmsley73591542010-02-22 22:09:32 -0700349 omap2430_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700350 } else if (cpu_is_omap34xx()) {
351 omap3xxx_powerdomains_init();
352 clkdm_init(clockdomains_omap, clkdm_autodeps);
Paul Walmsley73591542010-02-22 22:09:32 -0700353 omap3xxx_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700354 } else if (cpu_is_omap44xx()) {
355 omap44xx_powerdomains_init();
356 clkdm_init(clockdomains_omap, clkdm_autodeps);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200357 omap44xx_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700358 } else {
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700359 pr_err("Could not init hwmod data - unknown SoC\n");
Paul Walmsley6e014782010-12-21 20:01:20 -0700360 }
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700361
362 /* Set the default postsetup state for all hwmods */
363#ifdef CONFIG_PM_RUNTIME
364 postsetup_state = _HWMOD_STATE_IDLE;
365#else
366 postsetup_state = _HWMOD_STATE_ENABLED;
367#endif
368 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200369
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700370 /*
371 * Set the default postsetup state for unusual modules (like
372 * MPU WDT).
373 *
374 * The postsetup_state is not actually used until
375 * omap_hwmod_late_init(), so boards that desire full watchdog
376 * coverage of kernel initialization can reprogram the
377 * postsetup_state between the calls to
378 * omap2_init_common_infra() and omap2_init_common_devices().
379 *
380 * XXX ideally we could detect whether the MPU WDT was currently
381 * enabled here and make this conditional
382 */
383 postsetup_state = _HWMOD_STATE_DISABLED;
384 omap_hwmod_for_each_by_class("wd_timer",
385 _set_hwmod_postsetup_state,
386 &postsetup_state);
387
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600388 omap_pm_if_early_init();
Paul Walmsleye80a9722010-01-26 20:13:12 -0700389
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700390 if (cpu_is_omap2420())
391 omap2420_clk_init();
392 else if (cpu_is_omap2430())
393 omap2430_clk_init();
Paul Walmsleye80a9722010-01-26 20:13:12 -0700394 else if (cpu_is_omap34xx())
395 omap3xxx_clk_init();
396 else if (cpu_is_omap44xx())
397 omap4xxx_clk_init();
398 else
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700399 pr_err("Could not init clock framework - unknown SoC\n");
Paul Walmsley48057342010-12-21 15:25:10 -0700400}
401
Paul Walmsley48057342010-12-21 15:25:10 -0700402void __init omap2_init_common_devices(struct omap_sdrc_params *sdrc_cs0,
403 struct omap_sdrc_params *sdrc_cs1)
404{
Paul Walmsleyb3c6df32009-09-03 20:14:02 +0300405 omap_serial_early_init();
Paul Walmsley97d60162010-07-26 16:34:30 -0600406
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700407 omap_hwmod_late_init();
408
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000409 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
410 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
411 _omap2_init_reprogram_sdrc();
412 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700413 gpmc_init();
Tony Lindgren5d190c42010-12-09 15:49:23 -0800414
415 omap_irq_base_init();
Tony Lindgren1dbae812005-11-10 14:26:51 +0000416}
Tony Lindgrendf1e9d12010-12-10 09:46:24 -0800417
418/*
419 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
420 */
421
422u8 omap_readb(u32 pa)
423{
424 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
425}
426EXPORT_SYMBOL(omap_readb);
427
428u16 omap_readw(u32 pa)
429{
430 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
431}
432EXPORT_SYMBOL(omap_readw);
433
434u32 omap_readl(u32 pa)
435{
436 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
437}
438EXPORT_SYMBOL(omap_readl);
439
440void omap_writeb(u8 v, u32 pa)
441{
442 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
443}
444EXPORT_SYMBOL(omap_writeb);
445
446void omap_writew(u16 v, u32 pa)
447{
448 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
449}
450EXPORT_SYMBOL(omap_writew);
451
452void omap_writel(u32 v, u32 pa)
453{
454 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
455}
456EXPORT_SYMBOL(omap_writel);