blob: 641d3f45aa1e215aaa9d5ce1d195d6139bad9850 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
96
Ville Syrjäläee0ce472014-04-09 13:28:01 +030097static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
98static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070099
Daniel Vettercfa7c862014-04-29 11:53:58 +0200100static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
101{
Chris Wilson1893a712014-09-19 11:56:27 +0100102 bool has_aliasing_ppgtt;
103 bool has_full_ppgtt;
104
105 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
106 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100107
Yu Zhang71ba2d62015-02-10 19:05:54 +0800108 if (intel_vgpu_active(dev))
109 has_full_ppgtt = false; /* emulation is too hard */
110
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000111 /*
112 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
113 * execlists, the sole mechanism available to submit work.
114 */
115 if (INTEL_INFO(dev)->gen < 9 &&
116 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117 return 0;
118
119 if (enable_ppgtt == 1)
120 return 1;
121
Chris Wilson1893a712014-09-19 11:56:27 +0100122 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200123 return 2;
124
Daniel Vetter93a25a92014-03-06 09:40:43 +0100125#ifdef CONFIG_INTEL_IOMMU
126 /* Disable ppgtt on SNB if VT-d is on. */
127 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
128 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200129 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100130 }
131#endif
132
Jesse Barnes62942ed2014-06-13 09:28:33 -0700133 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300134 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
135 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
137 return 0;
138 }
139
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000140 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
141 return 2;
142 else
143 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100144}
145
Ben Widawsky6f65e292013-12-06 14:10:56 -0800146static void ppgtt_bind_vma(struct i915_vma *vma,
147 enum i915_cache_level cache_level,
148 u32 flags);
149static void ppgtt_unbind_vma(struct i915_vma *vma);
150
Michel Thierry07749ef2015-03-16 16:00:54 +0000151static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
152 enum i915_cache_level level,
153 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700154{
Michel Thierry07749ef2015-03-16 16:00:54 +0000155 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700156 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300157
158 switch (level) {
159 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800160 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300161 break;
162 case I915_CACHE_WT:
163 pte |= PPAT_DISPLAY_ELLC_INDEX;
164 break;
165 default:
166 pte |= PPAT_CACHED_INDEX;
167 break;
168 }
169
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700170 return pte;
171}
172
Michel Thierry07749ef2015-03-16 16:00:54 +0000173static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
174 dma_addr_t addr,
175 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800178 pde |= addr;
179 if (level != I915_CACHE_NONE)
180 pde |= PPAT_CACHED_PDE_INDEX;
181 else
182 pde |= PPAT_UNCACHED_INDEX;
183 return pde;
184}
185
Michel Thierry07749ef2015-03-16 16:00:54 +0000186static gen6_pte_t snb_pte_encode(dma_addr_t addr,
187 enum i915_cache_level level,
188 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700189{
Michel Thierry07749ef2015-03-16 16:00:54 +0000190 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700191 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700192
193 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100194 case I915_CACHE_L3_LLC:
195 case I915_CACHE_LLC:
196 pte |= GEN6_PTE_CACHE_LLC;
197 break;
198 case I915_CACHE_NONE:
199 pte |= GEN6_PTE_UNCACHED;
200 break;
201 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100202 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100203 }
204
205 return pte;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
214
215 switch (level) {
216 case I915_CACHE_L3_LLC:
217 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700218 break;
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700223 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 }
228
Ben Widawsky54d12522012-09-24 16:44:32 -0700229 return pte;
230}
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t byt_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
Akash Goel24f3a8c2014-06-17 10:59:42 +0530239 if (!(flags & PTE_READ_ONLY))
240 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700241
242 if (level != I915_CACHE_NONE)
243 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
244
245 return pte;
246}
247
Michel Thierry07749ef2015-03-16 16:00:54 +0000248static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
249 enum i915_cache_level level,
250 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700251{
Michel Thierry07749ef2015-03-16 16:00:54 +0000252 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700253 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700254
255 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700256 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 return pte;
259}
260
Michel Thierry07749ef2015-03-16 16:00:54 +0000261static gen6_pte_t iris_pte_encode(dma_addr_t addr,
262 enum i915_cache_level level,
263 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700264{
Michel Thierry07749ef2015-03-16 16:00:54 +0000265 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700266 pte |= HSW_PTE_ADDR_ENCODE(addr);
267
Chris Wilson651d7942013-08-08 14:41:10 +0100268 switch (level) {
269 case I915_CACHE_NONE:
270 break;
271 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000272 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100273 break;
274 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700278
279 return pte;
280}
281
Ben Widawsky678d96f2015-03-16 16:00:56 +0000282#define i915_dma_unmap_single(px, dev) \
283 __i915_dma_unmap_single((px)->daddr, dev)
284
285static inline void __i915_dma_unmap_single(dma_addr_t daddr,
286 struct drm_device *dev)
287{
288 struct device *device = &dev->pdev->dev;
289
290 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
291}
292
293/**
294 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
295 * @px: Page table/dir/etc to get a DMA map for
296 * @dev: drm device
297 *
298 * Page table allocations are unified across all gens. They always require a
299 * single 4k allocation, as well as a DMA mapping. If we keep the structs
300 * symmetric here, the simple macro covers us for every page table type.
301 *
302 * Return: 0 if success.
303 */
304#define i915_dma_map_single(px, dev) \
305 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
306
307static inline int i915_dma_map_page_single(struct page *page,
308 struct drm_device *dev,
309 dma_addr_t *daddr)
310{
311 struct device *device = &dev->pdev->dev;
312
313 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000314 if (dma_mapping_error(device, *daddr))
315 return -ENOMEM;
316
317 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000318}
319
320static void unmap_and_free_pt(struct i915_page_table_entry *pt,
321 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000322{
323 if (WARN_ON(!pt->page))
324 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000325
326 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000327 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000329 kfree(pt);
330}
331
Michel Thierry06dc68d2015-02-24 16:22:37 +0000332static struct i915_page_table_entry *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000333{
334 struct i915_page_table_entry *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000335 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
336 GEN8_PTES : GEN6_PTES;
337 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000338
339 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
340 if (!pt)
341 return ERR_PTR(-ENOMEM);
342
Ben Widawsky678d96f2015-03-16 16:00:56 +0000343 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
344 GFP_KERNEL);
345
346 if (!pt->used_ptes)
347 goto fail_bitmap;
348
Michel Thierry4933d512015-03-24 15:46:22 +0000349 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000350 if (!pt->page)
351 goto fail_page;
352
353 ret = i915_dma_map_single(pt, dev);
354 if (ret)
355 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000356
357 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000358
359fail_dma:
360 __free_page(pt->page);
361fail_page:
362 kfree(pt->used_ptes);
363fail_bitmap:
364 kfree(pt);
365
366 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000367}
368
369/**
370 * alloc_pt_range() - Allocate a multiple page tables
371 * @pd: The page directory which will have at least @count entries
372 * available to point to the allocated page tables.
373 * @pde: First page directory entry for which we are allocating.
374 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000375 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000376 *
377 * Allocates multiple page table pages and sets the appropriate entries in the
378 * page table structure within the page directory. Function cleans up after
379 * itself on any failures.
380 *
381 * Return: 0 if allocation succeeded.
382 */
Michel Thierry06dc68d2015-02-24 16:22:37 +0000383static int alloc_pt_range(struct i915_page_directory_entry *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000384 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000385{
386 int i, ret;
387
388 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000389 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000390 return -EINVAL;
391
392 for (i = pde; i < pde + count; i++) {
Michel Thierry06dc68d2015-02-24 16:22:37 +0000393 struct i915_page_table_entry *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000394
395 if (IS_ERR(pt)) {
396 ret = PTR_ERR(pt);
397 goto err_out;
398 }
399 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300400 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000401 i, pd->page_table[i]);
402 pd->page_table[i] = pt;
403 }
404
405 return 0;
406
407err_out:
408 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000409 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000410 return ret;
411}
412
413static void unmap_and_free_pd(struct i915_page_directory_entry *pd)
414{
415 if (pd->page) {
416 __free_page(pd->page);
417 kfree(pd);
418 }
419}
420
421static struct i915_page_directory_entry *alloc_pd_single(void)
422{
423 struct i915_page_directory_entry *pd;
424
425 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
426 if (!pd)
427 return ERR_PTR(-ENOMEM);
428
429 pd->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
430 if (!pd->page) {
431 kfree(pd);
432 return ERR_PTR(-ENOMEM);
433 }
434
435 return pd;
436}
437
Ben Widawsky94e409c2013-11-04 22:29:36 -0800438/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100439static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100440 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800441{
442 int ret;
443
444 BUG_ON(entry >= 4);
445
446 ret = intel_ring_begin(ring, 6);
447 if (ret)
448 return ret;
449
450 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
451 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
452 intel_ring_emit(ring, (u32)(val >> 32));
453 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
454 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
455 intel_ring_emit(ring, (u32)(val));
456 intel_ring_advance(ring);
457
458 return 0;
459}
460
Ben Widawskyeeb94882013-12-06 14:11:10 -0800461static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100462 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800463{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800464 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800465
466 /* bit of a hack to find the actual last used pd */
Michel Thierry07749ef2015-03-16 16:00:54 +0000467 int used_pd = ppgtt->num_pd_entries / I915_PDES;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800468
Ben Widawsky94e409c2013-11-04 22:29:36 -0800469 for (i = used_pd - 1; i >= 0; i--) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000470 dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100471 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800472 if (ret)
473 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800474 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800475
Ben Widawskyeeb94882013-12-06 14:11:10 -0800476 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800477}
478
Ben Widawsky459108b2013-11-02 21:07:23 -0700479static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800480 uint64_t start,
481 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700482 bool use_scratch)
483{
484 struct i915_hw_ppgtt *ppgtt =
485 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000486 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800487 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
488 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
489 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800490 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700491 unsigned last_pte, i;
492
493 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
494 I915_CACHE_LLC, use_scratch);
495
496 while (num_entries) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000497 struct i915_page_directory_entry *pd;
498 struct i915_page_table_entry *pt;
499 struct page *page_table;
500
501 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
502 continue;
503
504 pd = ppgtt->pdp.page_directory[pdpe];
505
506 if (WARN_ON(!pd->page_table[pde]))
507 continue;
508
509 pt = pd->page_table[pde];
510
511 if (WARN_ON(!pt->page))
512 continue;
513
514 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700515
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800516 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000517 if (last_pte > GEN8_PTES)
518 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700519
520 pt_vaddr = kmap_atomic(page_table);
521
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800522 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700523 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800524 num_entries--;
525 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700526
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300527 if (!HAS_LLC(ppgtt->base.dev))
528 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700529 kunmap_atomic(pt_vaddr);
530
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800531 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000532 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800533 pdpe++;
534 pde = 0;
535 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700536 }
537}
538
Ben Widawsky9df15b42013-11-02 21:07:24 -0700539static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
540 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800541 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530542 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700543{
544 struct i915_hw_ppgtt *ppgtt =
545 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000546 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800547 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
548 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
549 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700550 struct sg_page_iter sg_iter;
551
Chris Wilson6f1cc992013-12-31 15:50:31 +0000552 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700553
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800554 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000555 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800556 break;
557
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000558 if (pt_vaddr == NULL) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000559 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[pdpe];
560 struct i915_page_table_entry *pt = pd->page_table[pde];
561 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000562
563 pt_vaddr = kmap_atomic(page_table);
564 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800565
566 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000567 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
568 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000569 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300570 if (!HAS_LLC(ppgtt->base.dev))
571 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700572 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000573 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000574 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800575 pdpe++;
576 pde = 0;
577 }
578 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700579 }
580 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300581 if (pt_vaddr) {
582 if (!HAS_LLC(ppgtt->base.dev))
583 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000584 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300585 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700586}
587
Michel Thierry06dc68d2015-02-24 16:22:37 +0000588static void gen8_free_page_tables(struct i915_page_directory_entry *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800589{
590 int i;
591
Ben Widawsky06fda602015-02-24 16:22:36 +0000592 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800593 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800594
Michel Thierry07749ef2015-03-16 16:00:54 +0000595 for (i = 0; i < I915_PDES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000596 if (WARN_ON(!pd->page_table[i]))
597 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800598
Michel Thierry06dc68d2015-02-24 16:22:37 +0000599 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000600 pd->page_table[i] = NULL;
601 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000602}
603
604static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800605{
606 int i;
607
608 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000609 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
610 continue;
611
Michel Thierry06dc68d2015-02-24 16:22:37 +0000612 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000613 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800614 }
Ben Widawskyb45a6712014-02-12 14:28:44 -0800615}
616
617static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
618{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800619 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800620 int i, j;
621
622 for (i = 0; i < ppgtt->num_pd_pages; i++) {
623 /* TODO: In the future we'll support sparse mappings, so this
624 * will have to change. */
Ben Widawsky06fda602015-02-24 16:22:36 +0000625 if (!ppgtt->pdp.page_directory[i]->daddr)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800626 continue;
627
Ben Widawsky06fda602015-02-24 16:22:36 +0000628 pci_unmap_page(hwdev, ppgtt->pdp.page_directory[i]->daddr, PAGE_SIZE,
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800629 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800630
Michel Thierry07749ef2015-03-16 16:00:54 +0000631 for (j = 0; j < I915_PDES; j++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000632 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
633 struct i915_page_table_entry *pt;
634 dma_addr_t addr;
635
636 if (WARN_ON(!pd->page_table[j]))
637 continue;
638
639 pt = pd->page_table[j];
640 addr = pt->daddr;
641
Ben Widawskyb45a6712014-02-12 14:28:44 -0800642 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800643 pci_unmap_page(hwdev, addr, PAGE_SIZE,
644 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800645 }
646 }
647}
648
Ben Widawsky37aca442013-11-04 20:47:32 -0800649static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
650{
651 struct i915_hw_ppgtt *ppgtt =
652 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800653
Ben Widawskyb45a6712014-02-12 14:28:44 -0800654 gen8_ppgtt_unmap_pages(ppgtt);
655 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800656}
657
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000658static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
659{
Ben Widawsky06fda602015-02-24 16:22:36 +0000660 int i, ret;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000661
662 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000663 ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
Michel Thierry07749ef2015-03-16 16:00:54 +0000664 0, I915_PDES, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000665 if (ret)
666 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000667 }
668
669 return 0;
670
671unwind_out:
672 while (i--)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000673 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000674
675 return -ENOMEM;
676}
677
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800678static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
679 const int max_pdp)
680{
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000681 int i;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800682
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000683 for (i = 0; i < max_pdp; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000684 ppgtt->pdp.page_directory[i] = alloc_pd_single();
685 if (IS_ERR(ppgtt->pdp.page_directory[i]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000686 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000687 }
688
689 ppgtt->num_pd_pages = max_pdp;
Ben Widawsky76643602015-01-22 17:01:24 +0000690 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800691
692 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000693
694unwind_out:
Ben Widawsky06fda602015-02-24 16:22:36 +0000695 while (i--)
696 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000697
698 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800699}
700
701static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
702 const int max_pdp)
703{
704 int ret;
705
706 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
707 if (ret)
708 return ret;
709
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000710 ret = gen8_ppgtt_allocate_page_tables(ppgtt);
711 if (ret)
712 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800713
Michel Thierry07749ef2015-03-16 16:00:54 +0000714 ppgtt->num_pd_entries = max_pdp * I915_PDES;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800715
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000716 return 0;
717
718err_out:
719 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800720 return ret;
721}
722
723static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
724 const int pd)
725{
726 dma_addr_t pd_addr;
727 int ret;
728
729 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000730 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800731 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
732
733 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
734 if (ret)
735 return ret;
736
Ben Widawsky06fda602015-02-24 16:22:36 +0000737 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800738
739 return 0;
740}
741
742static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
743 const int pd,
744 const int pt)
745{
746 dma_addr_t pt_addr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000747 struct i915_page_directory_entry *pdir = ppgtt->pdp.page_directory[pd];
748 struct i915_page_table_entry *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000749 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800750 int ret;
751
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800752 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
753 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
754 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
755 if (ret)
756 return ret;
757
Ben Widawsky7324cc02015-02-24 16:22:35 +0000758 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800759
760 return 0;
761}
762
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100763/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800764 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
765 * with a net effect resembling a 2-level page table in normal x86 terms. Each
766 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
767 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800768 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800769 * FIXME: split allocation into smaller pieces. For now we only ever do this
770 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800771 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800772 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800773static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
774{
Ben Widawsky37aca442013-11-04 20:47:32 -0800775 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Michel Thierry07749ef2015-03-16 16:00:54 +0000776 const int min_pt_pages = I915_PDES * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800777 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800778
779 if (size % (1<<30))
780 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
781
Mika Kuoppala29343682015-03-04 14:55:17 +0200782 /* 1. Do all our allocations for page directories and page tables.
783 * We allocate more than was asked so that we can point the unused parts
784 * to valid entries that point to scratch page. Dynamic page tables
785 * will fix this eventually.
786 */
787 ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800788 if (ret)
789 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800790
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800791 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800792 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800793 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200794 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800795 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800796 if (ret)
797 goto bail;
798
Michel Thierry07749ef2015-03-16 16:00:54 +0000799 for (j = 0; j < I915_PDES; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800800 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800801 if (ret)
802 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800803 }
804 }
805
806 /*
807 * 3. Map all the page directory entires to point to the page tables
808 * we've allocated.
809 *
810 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800811 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800812 * will never need to touch the PDEs again.
813 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200814 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000815 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
Michel Thierry07749ef2015-03-16 16:00:54 +0000816 gen8_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000817 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000818 for (j = 0; j < I915_PDES; j++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000819 struct i915_page_table_entry *pt = pd->page_table[j];
820 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800821 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
822 I915_CACHE_LLC);
823 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300824 if (!HAS_LLC(ppgtt->base.dev))
825 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800826 kunmap_atomic(pd_vaddr);
827 }
828
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800829 ppgtt->switch_mm = gen8_mm_switch;
830 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
831 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
832 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
833 ppgtt->base.start = 0;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800834
Mika Kuoppala29343682015-03-04 14:55:17 +0200835 /* This is the area that we advertise as usable for the caller */
Michel Thierry07749ef2015-03-16 16:00:54 +0000836 ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
Mika Kuoppala29343682015-03-04 14:55:17 +0200837
838 /* Set all ptes to a valid scratch page. Also above requested space */
839 ppgtt->base.clear_range(&ppgtt->base, 0,
Michel Thierry07749ef2015-03-16 16:00:54 +0000840 ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
Mika Kuoppala29343682015-03-04 14:55:17 +0200841 true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700842
Ben Widawsky37aca442013-11-04 20:47:32 -0800843 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
844 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
845 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800846 ppgtt->num_pd_entries,
847 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700848 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800849
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800850bail:
851 gen8_ppgtt_unmap_pages(ppgtt);
852 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800853 return ret;
854}
855
Ben Widawsky87d60b62013-12-06 14:11:29 -0800856static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
857{
858 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
859 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry07749ef2015-03-16 16:00:54 +0000860 gen6_pte_t __iomem *pd_addr;
861 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800862 uint32_t pd_entry;
863 int pte, pde;
864
Akash Goel24f3a8c2014-06-17 10:59:42 +0530865 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800866
Michel Thierry07749ef2015-03-16 16:00:54 +0000867 pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
868 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800869
870 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
Ben Widawsky7324cc02015-02-24 16:22:35 +0000871 ppgtt->pd.pd_offset,
872 ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800873 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
874 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000875 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000876 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800877 pd_entry = readl(pd_addr + pde);
878 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
879
880 if (pd_entry != expected)
881 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
882 pde,
883 pd_entry,
884 expected);
885 seq_printf(m, "\tPDE: %x\n", pd_entry);
886
Ben Widawsky06fda602015-02-24 16:22:36 +0000887 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000888 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800889 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000890 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800891 (pte * PAGE_SIZE);
892 int i;
893 bool found = false;
894 for (i = 0; i < 4; i++)
895 if (pt_vaddr[pte + i] != scratch_pte)
896 found = true;
897 if (!found)
898 continue;
899
900 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
901 for (i = 0; i < 4; i++) {
902 if (pt_vaddr[pte + i] != scratch_pte)
903 seq_printf(m, " %08x", pt_vaddr[pte + i]);
904 else
905 seq_puts(m, " SCRATCH ");
906 }
907 seq_puts(m, "\n");
908 }
909 kunmap_atomic(pt_vaddr);
910 }
911}
912
Ben Widawsky678d96f2015-03-16 16:00:56 +0000913/* Write pde (index) from the page directory @pd to the page table @pt */
914static void gen6_write_pde(struct i915_page_directory_entry *pd,
915 const int pde, struct i915_page_table_entry *pt)
Ben Widawsky61973492013-04-08 18:43:54 -0700916{
Ben Widawsky678d96f2015-03-16 16:00:56 +0000917 /* Caller needs to make sure the write completes if necessary */
918 struct i915_hw_ppgtt *ppgtt =
919 container_of(pd, struct i915_hw_ppgtt, pd);
920 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -0700921
Ben Widawsky678d96f2015-03-16 16:00:56 +0000922 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
923 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -0700924
Ben Widawsky678d96f2015-03-16 16:00:56 +0000925 writel(pd_entry, ppgtt->pd_addr + pde);
926}
Ben Widawsky61973492013-04-08 18:43:54 -0700927
Ben Widawsky678d96f2015-03-16 16:00:56 +0000928/* Write all the page tables found in the ppgtt structure to incrementing page
929 * directories. */
930static void gen6_write_page_range(struct drm_i915_private *dev_priv,
931 struct i915_page_directory_entry *pd,
932 uint32_t start, uint32_t length)
933{
934 struct i915_page_table_entry *pt;
935 uint32_t pde, temp;
936
937 gen6_for_each_pde(pt, pd, start, length, temp, pde)
938 gen6_write_pde(pd, pde, pt);
939
940 /* Make sure write is complete before other code can use this page
941 * table. Also require for WC mapped PTEs */
942 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -0700943}
944
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800945static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700946{
Ben Widawsky7324cc02015-02-24 16:22:35 +0000947 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -0700948
Ben Widawsky7324cc02015-02-24 16:22:35 +0000949 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800950}
Ben Widawsky61973492013-04-08 18:43:54 -0700951
Ben Widawsky90252e52013-12-06 14:11:12 -0800952static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100953 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800954{
Ben Widawsky90252e52013-12-06 14:11:12 -0800955 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700956
Ben Widawsky90252e52013-12-06 14:11:12 -0800957 /* NB: TLBs must be flushed and invalidated before a switch */
958 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
959 if (ret)
960 return ret;
961
962 ret = intel_ring_begin(ring, 6);
963 if (ret)
964 return ret;
965
966 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
967 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
968 intel_ring_emit(ring, PP_DIR_DCLV_2G);
969 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
970 intel_ring_emit(ring, get_pd_offset(ppgtt));
971 intel_ring_emit(ring, MI_NOOP);
972 intel_ring_advance(ring);
973
974 return 0;
975}
976
Yu Zhang71ba2d62015-02-10 19:05:54 +0800977static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
978 struct intel_engine_cs *ring)
979{
980 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
981
982 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
983 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
984 return 0;
985}
986
Ben Widawsky48a10382013-12-06 14:11:11 -0800987static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100988 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800989{
Ben Widawsky48a10382013-12-06 14:11:11 -0800990 int ret;
991
Ben Widawsky48a10382013-12-06 14:11:11 -0800992 /* NB: TLBs must be flushed and invalidated before a switch */
993 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
994 if (ret)
995 return ret;
996
997 ret = intel_ring_begin(ring, 6);
998 if (ret)
999 return ret;
1000
1001 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1002 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1003 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1004 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1005 intel_ring_emit(ring, get_pd_offset(ppgtt));
1006 intel_ring_emit(ring, MI_NOOP);
1007 intel_ring_advance(ring);
1008
Ben Widawsky90252e52013-12-06 14:11:12 -08001009 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1010 if (ring->id != RCS) {
1011 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1012 if (ret)
1013 return ret;
1014 }
1015
Ben Widawsky48a10382013-12-06 14:11:11 -08001016 return 0;
1017}
1018
Ben Widawskyeeb94882013-12-06 14:11:10 -08001019static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001020 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001021{
1022 struct drm_device *dev = ppgtt->base.dev;
1023 struct drm_i915_private *dev_priv = dev->dev_private;
1024
Ben Widawsky48a10382013-12-06 14:11:11 -08001025
Ben Widawskyeeb94882013-12-06 14:11:10 -08001026 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1027 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1028
1029 POSTING_READ(RING_PP_DIR_DCLV(ring));
1030
1031 return 0;
1032}
1033
Daniel Vetter82460d92014-08-06 20:19:53 +02001034static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001035{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001036 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001037 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001038 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001039
1040 for_each_ring(ring, dev_priv, j) {
1041 I915_WRITE(RING_MODE_GEN7(ring),
1042 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001043 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001044}
1045
Daniel Vetter82460d92014-08-06 20:19:53 +02001046static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001047{
Jani Nikula50227e12014-03-31 14:27:21 +03001048 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001049 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001050 uint32_t ecochk, ecobits;
1051 int i;
1052
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001053 ecobits = I915_READ(GAC_ECO_BITS);
1054 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1055
1056 ecochk = I915_READ(GAM_ECOCHK);
1057 if (IS_HASWELL(dev)) {
1058 ecochk |= ECOCHK_PPGTT_WB_HSW;
1059 } else {
1060 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1061 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1062 }
1063 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001064
Ben Widawsky61973492013-04-08 18:43:54 -07001065 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001066 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001067 I915_WRITE(RING_MODE_GEN7(ring),
1068 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001069 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001070}
1071
Daniel Vetter82460d92014-08-06 20:19:53 +02001072static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001073{
Jani Nikula50227e12014-03-31 14:27:21 +03001074 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001075 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001076
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001077 ecobits = I915_READ(GAC_ECO_BITS);
1078 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1079 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001080
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001081 gab_ctl = I915_READ(GAB_CTL);
1082 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001083
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001084 ecochk = I915_READ(GAM_ECOCHK);
1085 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001086
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001087 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001088}
1089
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001090/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001091static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001092 uint64_t start,
1093 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001094 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001095{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001096 struct i915_hw_ppgtt *ppgtt =
1097 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001098 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001099 unsigned first_entry = start >> PAGE_SHIFT;
1100 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001101 unsigned act_pt = first_entry / GEN6_PTES;
1102 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001103 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001104
Akash Goel24f3a8c2014-06-17 10:59:42 +05301105 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001106
Daniel Vetter7bddb012012-02-09 17:15:47 +01001107 while (num_entries) {
1108 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001109 if (last_pte > GEN6_PTES)
1110 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001111
Ben Widawsky06fda602015-02-24 16:22:36 +00001112 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001113
1114 for (i = first_pte; i < last_pte; i++)
1115 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001116
1117 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001118
Daniel Vetter7bddb012012-02-09 17:15:47 +01001119 num_entries -= last_pte - first_pte;
1120 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001121 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001122 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001123}
1124
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001125static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001126 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001127 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301128 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001129{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001130 struct i915_hw_ppgtt *ppgtt =
1131 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001132 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001133 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001134 unsigned act_pt = first_entry / GEN6_PTES;
1135 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001136 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001137
Chris Wilsoncc797142013-12-31 15:50:30 +00001138 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001139 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001140 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001141 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001142
Chris Wilsoncc797142013-12-31 15:50:30 +00001143 pt_vaddr[act_pte] =
1144 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301145 cache_level, true, flags);
1146
Michel Thierry07749ef2015-03-16 16:00:54 +00001147 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001148 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001149 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001150 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001151 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001152 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001153 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001154 if (pt_vaddr)
1155 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001156}
1157
Ben Widawsky563222a2015-03-19 12:53:28 +00001158/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1159 * are switching between contexts with the same LRCA, we also must do a force
1160 * restore.
1161 */
1162static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1163{
1164 /* If current vm != vm, */
1165 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1166}
1167
Michel Thierry4933d512015-03-24 15:46:22 +00001168static void gen6_initialize_pt(struct i915_address_space *vm,
1169 struct i915_page_table_entry *pt)
1170{
1171 gen6_pte_t *pt_vaddr, scratch_pte;
1172 int i;
1173
1174 WARN_ON(vm->scratch.addr == 0);
1175
1176 scratch_pte = vm->pte_encode(vm->scratch.addr,
1177 I915_CACHE_LLC, true, 0);
1178
1179 pt_vaddr = kmap_atomic(pt->page);
1180
1181 for (i = 0; i < GEN6_PTES; i++)
1182 pt_vaddr[i] = scratch_pte;
1183
1184 kunmap_atomic(pt_vaddr);
1185}
1186
Ben Widawsky678d96f2015-03-16 16:00:56 +00001187static int gen6_alloc_va_range(struct i915_address_space *vm,
1188 uint64_t start, uint64_t length)
1189{
Michel Thierry4933d512015-03-24 15:46:22 +00001190 DECLARE_BITMAP(new_page_tables, I915_PDES);
1191 struct drm_device *dev = vm->dev;
1192 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001193 struct i915_hw_ppgtt *ppgtt =
1194 container_of(vm, struct i915_hw_ppgtt, base);
1195 struct i915_page_table_entry *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001196 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001197 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001198 int ret;
1199
1200 WARN_ON(upper_32_bits(start));
1201
1202 bitmap_zero(new_page_tables, I915_PDES);
1203
1204 /* The allocation is done in two stages so that we can bail out with
1205 * minimal amount of pain. The first stage finds new page tables that
1206 * need allocation. The second stage marks use ptes within the page
1207 * tables.
1208 */
1209 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1210 if (pt != ppgtt->scratch_pt) {
1211 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1212 continue;
1213 }
1214
1215 /* We've already allocated a page table */
1216 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1217
1218 pt = alloc_pt_single(dev);
1219 if (IS_ERR(pt)) {
1220 ret = PTR_ERR(pt);
1221 goto unwind_out;
1222 }
1223
1224 gen6_initialize_pt(vm, pt);
1225
1226 ppgtt->pd.page_table[pde] = pt;
1227 set_bit(pde, new_page_tables);
1228 }
1229
1230 start = start_save;
1231 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001232
1233 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1234 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1235
1236 bitmap_zero(tmp_bitmap, GEN6_PTES);
1237 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1238 gen6_pte_count(start, length));
1239
Michel Thierry4933d512015-03-24 15:46:22 +00001240 if (test_and_clear_bit(pde, new_page_tables))
1241 gen6_write_pde(&ppgtt->pd, pde, pt);
1242
1243 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001244 GEN6_PTES);
1245 }
1246
Michel Thierry4933d512015-03-24 15:46:22 +00001247 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1248
1249 /* Make sure write is complete before other code can use this page
1250 * table. Also require for WC mapped PTEs */
1251 readl(dev_priv->gtt.gsm);
1252
Ben Widawsky563222a2015-03-19 12:53:28 +00001253 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001254 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001255
1256unwind_out:
1257 for_each_set_bit(pde, new_page_tables, I915_PDES) {
1258 struct i915_page_table_entry *pt = ppgtt->pd.page_table[pde];
1259
1260 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1261 unmap_and_free_pt(pt, vm->dev);
1262 }
1263
1264 mark_tlbs_dirty(ppgtt);
1265 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001266}
1267
Ben Widawskya00d8252014-02-19 22:05:48 -08001268static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1269{
1270 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001271
Michel Thierry4933d512015-03-24 15:46:22 +00001272 for (i = 0; i < ppgtt->num_pd_entries; i++) {
1273 struct i915_page_table_entry *pt = ppgtt->pd.page_table[i];
Ben Widawsky06fda602015-02-24 16:22:36 +00001274
Michel Thierry4933d512015-03-24 15:46:22 +00001275 if (pt != ppgtt->scratch_pt)
1276 unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
1277 }
1278
1279 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001280 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001281}
1282
Ben Widawskya00d8252014-02-19 22:05:48 -08001283static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1284{
1285 struct i915_hw_ppgtt *ppgtt =
1286 container_of(vm, struct i915_hw_ppgtt, base);
1287
Ben Widawskya00d8252014-02-19 22:05:48 -08001288 drm_mm_remove_node(&ppgtt->node);
1289
Ben Widawskya00d8252014-02-19 22:05:48 -08001290 gen6_ppgtt_free(ppgtt);
1291}
1292
Ben Widawskyb1465202014-02-19 22:05:49 -08001293static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001294{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001295 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001296 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001297 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001298 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001299
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001300 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1301 * allocator works in address space sizes, so it's multiplied by page
1302 * size. We allocate at the top of the GTT to avoid fragmentation.
1303 */
1304 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001305 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1306 if (IS_ERR(ppgtt->scratch_pt))
1307 return PTR_ERR(ppgtt->scratch_pt);
1308
1309 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1310
Ben Widawskye3cc1992013-12-06 14:11:08 -08001311alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001312 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1313 &ppgtt->node, GEN6_PD_SIZE,
1314 GEN6_PD_ALIGN, 0,
1315 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001316 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001317 if (ret == -ENOSPC && !retried) {
1318 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1319 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001320 I915_CACHE_NONE,
1321 0, dev_priv->gtt.base.total,
1322 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001323 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001324 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001325
1326 retried = true;
1327 goto alloc;
1328 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001329
Ben Widawskyc8c26622015-01-22 17:01:25 +00001330 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001331 goto err_out;
1332
Ben Widawskyc8c26622015-01-22 17:01:25 +00001333
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001334 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1335 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001336
Michel Thierry07749ef2015-03-16 16:00:54 +00001337 ppgtt->num_pd_entries = I915_PDES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001338 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001339
1340err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001341 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001342 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001343}
1344
Ben Widawskyb1465202014-02-19 22:05:49 -08001345static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1346{
1347 int ret;
1348
1349 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1350 if (ret)
1351 return ret;
1352
Ben Widawskyb1465202014-02-19 22:05:49 -08001353 return 0;
1354}
1355
Michel Thierry4933d512015-03-24 15:46:22 +00001356static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1357 uint64_t start, uint64_t length)
1358{
1359 struct i915_page_table_entry *unused;
1360 uint32_t pde, temp;
1361
1362 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1363 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1364}
1365
1366static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001367{
1368 struct drm_device *dev = ppgtt->base.dev;
1369 struct drm_i915_private *dev_priv = dev->dev_private;
1370 int ret;
1371
1372 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001373 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001374 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001375 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001376 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001377 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001378 ppgtt->switch_mm = gen7_mm_switch;
1379 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001380 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001381
Yu Zhang71ba2d62015-02-10 19:05:54 +08001382 if (intel_vgpu_active(dev))
1383 ppgtt->switch_mm = vgpu_mm_switch;
1384
Ben Widawskyb1465202014-02-19 22:05:49 -08001385 ret = gen6_ppgtt_alloc(ppgtt);
1386 if (ret)
1387 return ret;
1388
Michel Thierry4933d512015-03-24 15:46:22 +00001389 if (aliasing) {
1390 /* preallocate all pts */
1391 ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
1392 ppgtt->base.dev);
1393
1394 if (ret) {
1395 gen6_ppgtt_cleanup(&ppgtt->base);
1396 return ret;
1397 }
1398 }
1399
Ben Widawsky678d96f2015-03-16 16:00:56 +00001400 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001401 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1402 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1403 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001404 ppgtt->base.start = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +00001405 ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001406 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001407
Ben Widawsky7324cc02015-02-24 16:22:35 +00001408 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001409 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001410
Ben Widawsky678d96f2015-03-16 16:00:56 +00001411 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1412 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1413
Michel Thierry4933d512015-03-24 15:46:22 +00001414 if (aliasing)
1415 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1416 else
1417 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001418
Ben Widawsky678d96f2015-03-16 16:00:56 +00001419 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1420
Thierry Reding440fd522015-01-23 09:05:06 +01001421 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001422 ppgtt->node.size >> 20,
1423 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001424
Daniel Vetterfa76da32014-08-06 20:19:54 +02001425 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001426 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001427
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001428 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001429}
1430
Michel Thierry4933d512015-03-24 15:46:22 +00001431static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1432 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001433{
1434 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001435
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001436 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001437 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001438
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001439 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001440 return gen6_ppgtt_init(ppgtt, aliasing);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001441 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001442 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001443}
1444int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1445{
1446 struct drm_i915_private *dev_priv = dev->dev_private;
1447 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001448
Michel Thierry4933d512015-03-24 15:46:22 +00001449 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001450 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001451 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001452 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1453 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001454 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001455 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001456
1457 return ret;
1458}
1459
Daniel Vetter82460d92014-08-06 20:19:53 +02001460int i915_ppgtt_init_hw(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 struct intel_engine_cs *ring;
1464 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1465 int i, ret = 0;
1466
Thomas Daniel671b50132014-08-20 16:24:50 +01001467 /* In the case of execlists, PPGTT is enabled by the context descriptor
1468 * and the PDPs are contained within the context itself. We don't
1469 * need to do anything here. */
1470 if (i915.enable_execlists)
1471 return 0;
1472
Daniel Vetter82460d92014-08-06 20:19:53 +02001473 if (!USES_PPGTT(dev))
1474 return 0;
1475
1476 if (IS_GEN6(dev))
1477 gen6_ppgtt_enable(dev);
1478 else if (IS_GEN7(dev))
1479 gen7_ppgtt_enable(dev);
1480 else if (INTEL_INFO(dev)->gen >= 8)
1481 gen8_ppgtt_enable(dev);
1482 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001483 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001484
1485 if (ppgtt) {
1486 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001487 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001488 if (ret != 0)
1489 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001490 }
1491 }
1492
1493 return ret;
1494}
Daniel Vetter4d884702014-08-06 15:04:47 +02001495struct i915_hw_ppgtt *
1496i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1497{
1498 struct i915_hw_ppgtt *ppgtt;
1499 int ret;
1500
1501 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1502 if (!ppgtt)
1503 return ERR_PTR(-ENOMEM);
1504
1505 ret = i915_ppgtt_init(dev, ppgtt);
1506 if (ret) {
1507 kfree(ppgtt);
1508 return ERR_PTR(ret);
1509 }
1510
1511 ppgtt->file_priv = fpriv;
1512
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001513 trace_i915_ppgtt_create(&ppgtt->base);
1514
Daniel Vetter4d884702014-08-06 15:04:47 +02001515 return ppgtt;
1516}
1517
Daniel Vetteree960be2014-08-06 15:04:45 +02001518void i915_ppgtt_release(struct kref *kref)
1519{
1520 struct i915_hw_ppgtt *ppgtt =
1521 container_of(kref, struct i915_hw_ppgtt, ref);
1522
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001523 trace_i915_ppgtt_release(&ppgtt->base);
1524
Daniel Vetteree960be2014-08-06 15:04:45 +02001525 /* vmas should already be unbound */
1526 WARN_ON(!list_empty(&ppgtt->base.active_list));
1527 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1528
Daniel Vetter19dd1202014-08-06 15:04:55 +02001529 list_del(&ppgtt->base.global_link);
1530 drm_mm_takedown(&ppgtt->base.mm);
1531
Daniel Vetteree960be2014-08-06 15:04:45 +02001532 ppgtt->base.cleanup(&ppgtt->base);
1533 kfree(ppgtt);
1534}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001535
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001536static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001537ppgtt_bind_vma(struct i915_vma *vma,
1538 enum i915_cache_level cache_level,
1539 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001540{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301541 /* Currently applicable only to VLV */
1542 if (vma->obj->gt_ro)
1543 flags |= PTE_READ_ONLY;
1544
Ben Widawsky782f1492014-02-20 11:50:33 -08001545 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301546 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001547}
1548
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001549static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001550{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001551 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001552 vma->node.start,
1553 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001554 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001555}
1556
Ben Widawskya81cc002013-01-18 12:30:31 -08001557extern int intel_iommu_gfx_mapped;
1558/* Certain Gen5 chipsets require require idling the GPU before
1559 * unmapping anything from the GTT when VT-d is enabled.
1560 */
1561static inline bool needs_idle_maps(struct drm_device *dev)
1562{
1563#ifdef CONFIG_INTEL_IOMMU
1564 /* Query intel_iommu to see if we need the workaround. Presumably that
1565 * was loaded first.
1566 */
1567 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1568 return true;
1569#endif
1570 return false;
1571}
1572
Ben Widawsky5c042282011-10-17 15:51:55 -07001573static bool do_idling(struct drm_i915_private *dev_priv)
1574{
1575 bool ret = dev_priv->mm.interruptible;
1576
Ben Widawskya81cc002013-01-18 12:30:31 -08001577 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001578 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001579 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001580 DRM_ERROR("Couldn't idle GPU\n");
1581 /* Wait a bit, in hopes it avoids the hang */
1582 udelay(10);
1583 }
1584 }
1585
1586 return ret;
1587}
1588
1589static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1590{
Ben Widawskya81cc002013-01-18 12:30:31 -08001591 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001592 dev_priv->mm.interruptible = interruptible;
1593}
1594
Ben Widawsky828c7902013-10-16 09:21:30 -07001595void i915_check_and_clear_faults(struct drm_device *dev)
1596{
1597 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001598 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001599 int i;
1600
1601 if (INTEL_INFO(dev)->gen < 6)
1602 return;
1603
1604 for_each_ring(ring, dev_priv, i) {
1605 u32 fault_reg;
1606 fault_reg = I915_READ(RING_FAULT_REG(ring));
1607 if (fault_reg & RING_FAULT_VALID) {
1608 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001609 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001610 "\tAddress space: %s\n"
1611 "\tSource ID: %d\n"
1612 "\tType: %d\n",
1613 fault_reg & PAGE_MASK,
1614 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1615 RING_FAULT_SRCID(fault_reg),
1616 RING_FAULT_FAULT_TYPE(fault_reg));
1617 I915_WRITE(RING_FAULT_REG(ring),
1618 fault_reg & ~RING_FAULT_VALID);
1619 }
1620 }
1621 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1622}
1623
Chris Wilson91e56492014-09-25 10:13:12 +01001624static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1625{
1626 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1627 intel_gtt_chipset_flush();
1628 } else {
1629 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1630 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1631 }
1632}
1633
Ben Widawsky828c7902013-10-16 09:21:30 -07001634void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1635{
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637
1638 /* Don't bother messing with faults pre GEN6 as we have little
1639 * documentation supporting that it's a good idea.
1640 */
1641 if (INTEL_INFO(dev)->gen < 6)
1642 return;
1643
1644 i915_check_and_clear_faults(dev);
1645
1646 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001647 dev_priv->gtt.base.start,
1648 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001649 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001650
1651 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001652}
1653
Daniel Vetter76aaf222010-11-05 22:23:30 +01001654void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001657 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001658 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001659
Ben Widawsky828c7902013-10-16 09:21:30 -07001660 i915_check_and_clear_faults(dev);
1661
Chris Wilsonbee4a182011-01-21 10:54:32 +00001662 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001663 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001664 dev_priv->gtt.base.start,
1665 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001666 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001667
Ben Widawsky35c20a62013-05-31 11:28:48 -07001668 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001669 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1670 &dev_priv->gtt.base);
1671 if (!vma)
1672 continue;
1673
Chris Wilson2c225692013-08-09 12:26:45 +01001674 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001675 /* The bind_vma code tries to be smart about tracking mappings.
1676 * Unfortunately above, we've just wiped out the mappings
1677 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001678 *
1679 * Bind is not expected to fail since this is only called on
1680 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001681 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001682 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001683 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001684 }
1685
Ben Widawsky80da2162013-12-06 14:11:17 -08001686
Ben Widawskya2319c02014-03-18 16:09:37 -07001687 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001688 if (IS_CHERRYVIEW(dev))
1689 chv_setup_private_ppat(dev_priv);
1690 else
1691 bdw_setup_private_ppat(dev_priv);
1692
Ben Widawsky80da2162013-12-06 14:11:17 -08001693 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001694 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001695
Ben Widawsky678d96f2015-03-16 16:00:56 +00001696 if (USES_PPGTT(dev)) {
1697 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1698 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001699
Ben Widawsky678d96f2015-03-16 16:00:56 +00001700 struct i915_hw_ppgtt *ppgtt =
1701 container_of(vm, struct i915_hw_ppgtt,
1702 base);
1703
1704 if (i915_is_ggtt(vm))
1705 ppgtt = dev_priv->mm.aliasing_ppgtt;
1706
1707 gen6_write_page_range(dev_priv, &ppgtt->pd,
1708 0, ppgtt->base.total);
1709 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001710 }
1711
Chris Wilson91e56492014-09-25 10:13:12 +01001712 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001713}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001714
Daniel Vetter74163902012-02-15 23:50:21 +01001715int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001716{
Chris Wilson9da3da62012-06-01 15:20:22 +01001717 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001718 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001719
1720 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1721 obj->pages->sgl, obj->pages->nents,
1722 PCI_DMA_BIDIRECTIONAL))
1723 return -ENOSPC;
1724
1725 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001726}
1727
Michel Thierry07749ef2015-03-16 16:00:54 +00001728static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001729{
1730#ifdef writeq
1731 writeq(pte, addr);
1732#else
1733 iowrite32((u32)pte, addr);
1734 iowrite32(pte >> 32, addr + 4);
1735#endif
1736}
1737
1738static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1739 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001740 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301741 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001742{
1743 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001744 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001745 gen8_pte_t __iomem *gtt_entries =
1746 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001747 int i = 0;
1748 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001749 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001750
1751 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1752 addr = sg_dma_address(sg_iter.sg) +
1753 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1754 gen8_set_pte(&gtt_entries[i],
1755 gen8_pte_encode(addr, level, true));
1756 i++;
1757 }
1758
1759 /*
1760 * XXX: This serves as a posting read to make sure that the PTE has
1761 * actually been updated. There is some concern that even though
1762 * registers and PTEs are within the same BAR that they are potentially
1763 * of NUMA access patterns. Therefore, even with the way we assume
1764 * hardware should work, we must keep this posting read for paranoia.
1765 */
1766 if (i != 0)
1767 WARN_ON(readq(&gtt_entries[i-1])
1768 != gen8_pte_encode(addr, level, true));
1769
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001770 /* This next bit makes the above posting read even more important. We
1771 * want to flush the TLBs only after we're certain all the PTE updates
1772 * have finished.
1773 */
1774 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1775 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001776}
1777
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001778/*
1779 * Binds an object into the global gtt with the specified cache level. The object
1780 * will be accessible to the GPU via commands whose operands reference offsets
1781 * within the global GTT as well as accessible by the GPU through the GMADR
1782 * mapped BAR (dev_priv->mm.gtt->gtt).
1783 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001784static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001785 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001786 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301787 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001788{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001789 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001790 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001791 gen6_pte_t __iomem *gtt_entries =
1792 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001793 int i = 0;
1794 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001795 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001796
Imre Deak6e995e22013-02-18 19:28:04 +02001797 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001798 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301799 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001800 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001801 }
1802
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001803 /* XXX: This serves as a posting read to make sure that the PTE has
1804 * actually been updated. There is some concern that even though
1805 * registers and PTEs are within the same BAR that they are potentially
1806 * of NUMA access patterns. Therefore, even with the way we assume
1807 * hardware should work, we must keep this posting read for paranoia.
1808 */
Pavel Machek57007df2014-07-28 13:20:58 +02001809 if (i != 0) {
1810 unsigned long gtt = readl(&gtt_entries[i-1]);
1811 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1812 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001813
1814 /* This next bit makes the above posting read even more important. We
1815 * want to flush the TLBs only after we're certain all the PTE updates
1816 * have finished.
1817 */
1818 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1819 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001820}
1821
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001822static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001823 uint64_t start,
1824 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001825 bool use_scratch)
1826{
1827 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001828 unsigned first_entry = start >> PAGE_SHIFT;
1829 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001830 gen8_pte_t scratch_pte, __iomem *gtt_base =
1831 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001832 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1833 int i;
1834
1835 if (WARN(num_entries > max_entries,
1836 "First entry = %d; Num entries = %d (max=%d)\n",
1837 first_entry, num_entries, max_entries))
1838 num_entries = max_entries;
1839
1840 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1841 I915_CACHE_LLC,
1842 use_scratch);
1843 for (i = 0; i < num_entries; i++)
1844 gen8_set_pte(&gtt_base[i], scratch_pte);
1845 readl(gtt_base);
1846}
1847
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001848static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001849 uint64_t start,
1850 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001851 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001852{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001853 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001854 unsigned first_entry = start >> PAGE_SHIFT;
1855 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001856 gen6_pte_t scratch_pte, __iomem *gtt_base =
1857 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001858 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001859 int i;
1860
1861 if (WARN(num_entries > max_entries,
1862 "First entry = %d; Num entries = %d (max=%d)\n",
1863 first_entry, num_entries, max_entries))
1864 num_entries = max_entries;
1865
Akash Goel24f3a8c2014-06-17 10:59:42 +05301866 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001867
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001868 for (i = 0; i < num_entries; i++)
1869 iowrite32(scratch_pte, &gtt_base[i]);
1870 readl(gtt_base);
1871}
1872
Ben Widawsky6f65e292013-12-06 14:10:56 -08001873
1874static void i915_ggtt_bind_vma(struct i915_vma *vma,
1875 enum i915_cache_level cache_level,
1876 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001877{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001878 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001879 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1880 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1881
Ben Widawsky6f65e292013-12-06 14:10:56 -08001882 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001883 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001884 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001885}
1886
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001887static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001888 uint64_t start,
1889 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001890 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001891{
Ben Widawsky782f1492014-02-20 11:50:33 -08001892 unsigned first_entry = start >> PAGE_SHIFT;
1893 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001894 intel_gtt_clear_range(first_entry, num_entries);
1895}
1896
Ben Widawsky6f65e292013-12-06 14:10:56 -08001897static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001898{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001899 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1900 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001901
Ben Widawsky6f65e292013-12-06 14:10:56 -08001902 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001903 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001904 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001905}
1906
Ben Widawsky6f65e292013-12-06 14:10:56 -08001907static void ggtt_bind_vma(struct i915_vma *vma,
1908 enum i915_cache_level cache_level,
1909 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001910{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001911 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001912 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001913 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001914 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001915
Akash Goel24f3a8c2014-06-17 10:59:42 +05301916 /* Currently applicable only to VLV */
1917 if (obj->gt_ro)
1918 flags |= PTE_READ_ONLY;
1919
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001920 if (i915_is_ggtt(vma->vm))
1921 pages = vma->ggtt_view.pages;
1922
Ben Widawsky6f65e292013-12-06 14:10:56 -08001923 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1924 * or we have a global mapping already but the cacheability flags have
1925 * changed, set the global PTEs.
1926 *
1927 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1928 * instead if none of the above hold true.
1929 *
1930 * NB: A global mapping should only be needed for special regions like
1931 * "gtt mappable", SNB errata, or if specified via special execbuf
1932 * flags. At all other times, the GPU will use the aliasing PPGTT.
1933 */
1934 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001935 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001936 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001937 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001938 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301939 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001940 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001941 }
1942 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001943
Ben Widawsky6f65e292013-12-06 14:10:56 -08001944 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001945 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001946 (cache_level != obj->cache_level))) {
1947 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001948 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001949 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301950 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001951 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001952 }
1953}
1954
1955static void ggtt_unbind_vma(struct i915_vma *vma)
1956{
1957 struct drm_device *dev = vma->vm->dev;
1958 struct drm_i915_private *dev_priv = dev->dev_private;
1959 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001960
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001961 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001962 vma->vm->clear_range(vma->vm,
1963 vma->node.start,
1964 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001965 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001966 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001967 }
1968
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001969 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001970 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1971 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001972 vma->node.start,
1973 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001974 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001975 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001976 }
Daniel Vetter74163902012-02-15 23:50:21 +01001977}
1978
1979void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1980{
Ben Widawsky5c042282011-10-17 15:51:55 -07001981 struct drm_device *dev = obj->base.dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 bool interruptible;
1984
1985 interruptible = do_idling(dev_priv);
1986
Chris Wilson9da3da62012-06-01 15:20:22 +01001987 if (!obj->has_dma_mapping)
1988 dma_unmap_sg(&dev->pdev->dev,
1989 obj->pages->sgl, obj->pages->nents,
1990 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001991
1992 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001993}
Daniel Vetter644ec022012-03-26 09:45:40 +02001994
Chris Wilson42d6ab42012-07-26 11:49:32 +01001995static void i915_gtt_color_adjust(struct drm_mm_node *node,
1996 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001997 u64 *start,
1998 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001999{
2000 if (node->color != color)
2001 *start += 4096;
2002
2003 if (!list_empty(&node->node_list)) {
2004 node = list_entry(node->node_list.next,
2005 struct drm_mm_node,
2006 node_list);
2007 if (node->allocated && node->color != color)
2008 *end -= 4096;
2009 }
2010}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002011
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002012static int i915_gem_setup_global_gtt(struct drm_device *dev,
2013 unsigned long start,
2014 unsigned long mappable_end,
2015 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002016{
Ben Widawskye78891c2013-01-25 16:41:04 -08002017 /* Let GEM Manage all of the aperture.
2018 *
2019 * However, leave one page at the end still bound to the scratch page.
2020 * There are a number of places where the hardware apparently prefetches
2021 * past the end of the object, and we've seen multiple hangs with the
2022 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2023 * aperture. One page should be enough to keep any prefetching inside
2024 * of the aperture.
2025 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002026 struct drm_i915_private *dev_priv = dev->dev_private;
2027 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002028 struct drm_mm_node *entry;
2029 struct drm_i915_gem_object *obj;
2030 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002031 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002032
Ben Widawsky35451cb2013-01-17 12:45:13 -08002033 BUG_ON(mappable_end > end);
2034
Chris Wilsoned2f3452012-11-15 11:32:19 +00002035 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002036 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002037
2038 dev_priv->gtt.base.start = start;
2039 dev_priv->gtt.base.total = end - start;
2040
2041 if (intel_vgpu_active(dev)) {
2042 ret = intel_vgt_balloon(dev);
2043 if (ret)
2044 return ret;
2045 }
2046
Chris Wilson42d6ab42012-07-26 11:49:32 +01002047 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002048 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002049
Chris Wilsoned2f3452012-11-15 11:32:19 +00002050 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002051 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002052 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002053
Ben Widawskyedd41a82013-07-05 14:41:05 -07002054 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002055 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002056
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002057 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002058 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002059 if (ret) {
2060 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2061 return ret;
2062 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002063 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002064 }
2065
Chris Wilsoned2f3452012-11-15 11:32:19 +00002066 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002067 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002068 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2069 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002070 ggtt_vm->clear_range(ggtt_vm, hole_start,
2071 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002072 }
2073
2074 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002075 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002076
Daniel Vetterfa76da32014-08-06 20:19:54 +02002077 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2078 struct i915_hw_ppgtt *ppgtt;
2079
2080 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2081 if (!ppgtt)
2082 return -ENOMEM;
2083
Michel Thierry4933d512015-03-24 15:46:22 +00002084 ret = __hw_ppgtt_init(dev, ppgtt, true);
2085 if (ret) {
2086 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002087 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002088 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002089
2090 dev_priv->mm.aliasing_ppgtt = ppgtt;
2091 }
2092
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002093 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002094}
2095
Ben Widawskyd7e50082012-12-18 10:31:25 -08002096void i915_gem_init_global_gtt(struct drm_device *dev)
2097{
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002100
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002101 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002102 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002103
Ben Widawskye78891c2013-01-25 16:41:04 -08002104 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002105}
2106
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002107void i915_global_gtt_cleanup(struct drm_device *dev)
2108{
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 struct i915_address_space *vm = &dev_priv->gtt.base;
2111
Daniel Vetter70e32542014-08-06 15:04:57 +02002112 if (dev_priv->mm.aliasing_ppgtt) {
2113 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2114
2115 ppgtt->base.cleanup(&ppgtt->base);
2116 }
2117
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002118 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002119 if (intel_vgpu_active(dev))
2120 intel_vgt_deballoon();
2121
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002122 drm_mm_takedown(&vm->mm);
2123 list_del(&vm->global_link);
2124 }
2125
2126 vm->cleanup(vm);
2127}
Daniel Vetter70e32542014-08-06 15:04:57 +02002128
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002129static int setup_scratch_page(struct drm_device *dev)
2130{
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct page *page;
2133 dma_addr_t dma_addr;
2134
2135 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2136 if (page == NULL)
2137 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002138 set_pages_uc(page, 1);
2139
2140#ifdef CONFIG_INTEL_IOMMU
2141 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2142 PCI_DMA_BIDIRECTIONAL);
2143 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2144 return -EINVAL;
2145#else
2146 dma_addr = page_to_phys(page);
2147#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002148 dev_priv->gtt.base.scratch.page = page;
2149 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002150
2151 return 0;
2152}
2153
2154static void teardown_scratch_page(struct drm_device *dev)
2155{
2156 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002157 struct page *page = dev_priv->gtt.base.scratch.page;
2158
2159 set_pages_wb(page, 1);
2160 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002161 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002162 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002163}
2164
2165static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2166{
2167 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2168 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2169 return snb_gmch_ctl << 20;
2170}
2171
Ben Widawsky9459d252013-11-03 16:53:55 -08002172static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2173{
2174 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2175 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2176 if (bdw_gmch_ctl)
2177 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002178
2179#ifdef CONFIG_X86_32
2180 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2181 if (bdw_gmch_ctl > 4)
2182 bdw_gmch_ctl = 4;
2183#endif
2184
Ben Widawsky9459d252013-11-03 16:53:55 -08002185 return bdw_gmch_ctl << 20;
2186}
2187
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002188static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2189{
2190 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2191 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2192
2193 if (gmch_ctrl)
2194 return 1 << (20 + gmch_ctrl);
2195
2196 return 0;
2197}
2198
Ben Widawskybaa09f52013-01-24 13:49:57 -08002199static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002200{
2201 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2202 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2203 return snb_gmch_ctl << 25; /* 32 MB units */
2204}
2205
Ben Widawsky9459d252013-11-03 16:53:55 -08002206static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2207{
2208 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2209 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2210 return bdw_gmch_ctl << 25; /* 32 MB units */
2211}
2212
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002213static size_t chv_get_stolen_size(u16 gmch_ctrl)
2214{
2215 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2216 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2217
2218 /*
2219 * 0x0 to 0x10: 32MB increments starting at 0MB
2220 * 0x11 to 0x16: 4MB increments starting at 8MB
2221 * 0x17 to 0x1d: 4MB increments start at 36MB
2222 */
2223 if (gmch_ctrl < 0x11)
2224 return gmch_ctrl << 25;
2225 else if (gmch_ctrl < 0x17)
2226 return (gmch_ctrl - 0x11 + 2) << 22;
2227 else
2228 return (gmch_ctrl - 0x17 + 9) << 22;
2229}
2230
Damien Lespiau66375012014-01-09 18:02:46 +00002231static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2232{
2233 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2234 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2235
2236 if (gen9_gmch_ctl < 0xf0)
2237 return gen9_gmch_ctl << 25; /* 32 MB units */
2238 else
2239 /* 4MB increments starting at 0xf0 for 4MB */
2240 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2241}
2242
Ben Widawsky63340132013-11-04 19:32:22 -08002243static int ggtt_probe_common(struct drm_device *dev,
2244 size_t gtt_size)
2245{
2246 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002247 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002248 int ret;
2249
2250 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002251 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002252 (pci_resource_len(dev->pdev, 0) / 2);
2253
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002254 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002255 if (!dev_priv->gtt.gsm) {
2256 DRM_ERROR("Failed to map the gtt page table\n");
2257 return -ENOMEM;
2258 }
2259
2260 ret = setup_scratch_page(dev);
2261 if (ret) {
2262 DRM_ERROR("Scratch setup failed\n");
2263 /* iounmap will also get called at remove, but meh */
2264 iounmap(dev_priv->gtt.gsm);
2265 }
2266
2267 return ret;
2268}
2269
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002270/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2271 * bits. When using advanced contexts each context stores its own PAT, but
2272 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002273static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002274{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002275 uint64_t pat;
2276
2277 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2278 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2279 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2280 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2281 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2282 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2283 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2284 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2285
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002286 if (!USES_PPGTT(dev_priv->dev))
2287 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2288 * so RTL will always use the value corresponding to
2289 * pat_sel = 000".
2290 * So let's disable cache for GGTT to avoid screen corruptions.
2291 * MOCS still can be used though.
2292 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2293 * before this patch, i.e. the same uncached + snooping access
2294 * like on gen6/7 seems to be in effect.
2295 * - So this just fixes blitter/render access. Again it looks
2296 * like it's not just uncached access, but uncached + snooping.
2297 * So we can still hold onto all our assumptions wrt cpu
2298 * clflushing on LLC machines.
2299 */
2300 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2301
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002302 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2303 * write would work. */
2304 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2305 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2306}
2307
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002308static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2309{
2310 uint64_t pat;
2311
2312 /*
2313 * Map WB on BDW to snooped on CHV.
2314 *
2315 * Only the snoop bit has meaning for CHV, the rest is
2316 * ignored.
2317 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002318 * The hardware will never snoop for certain types of accesses:
2319 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2320 * - PPGTT page tables
2321 * - some other special cycles
2322 *
2323 * As with BDW, we also need to consider the following for GT accesses:
2324 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2325 * so RTL will always use the value corresponding to
2326 * pat_sel = 000".
2327 * Which means we must set the snoop bit in PAT entry 0
2328 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002329 */
2330 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2331 GEN8_PPAT(1, 0) |
2332 GEN8_PPAT(2, 0) |
2333 GEN8_PPAT(3, 0) |
2334 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2335 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2336 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2337 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2338
2339 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2340 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2341}
2342
Ben Widawsky63340132013-11-04 19:32:22 -08002343static int gen8_gmch_probe(struct drm_device *dev,
2344 size_t *gtt_total,
2345 size_t *stolen,
2346 phys_addr_t *mappable_base,
2347 unsigned long *mappable_end)
2348{
2349 struct drm_i915_private *dev_priv = dev->dev_private;
2350 unsigned int gtt_size;
2351 u16 snb_gmch_ctl;
2352 int ret;
2353
2354 /* TODO: We're not aware of mappable constraints on gen8 yet */
2355 *mappable_base = pci_resource_start(dev->pdev, 2);
2356 *mappable_end = pci_resource_len(dev->pdev, 2);
2357
2358 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2359 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2360
2361 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2362
Damien Lespiau66375012014-01-09 18:02:46 +00002363 if (INTEL_INFO(dev)->gen >= 9) {
2364 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2365 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2366 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002367 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2368 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2369 } else {
2370 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2371 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2372 }
Ben Widawsky63340132013-11-04 19:32:22 -08002373
Michel Thierry07749ef2015-03-16 16:00:54 +00002374 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002375
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002376 if (IS_CHERRYVIEW(dev))
2377 chv_setup_private_ppat(dev_priv);
2378 else
2379 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002380
Ben Widawsky63340132013-11-04 19:32:22 -08002381 ret = ggtt_probe_common(dev, gtt_size);
2382
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002383 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2384 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002385
2386 return ret;
2387}
2388
Ben Widawskybaa09f52013-01-24 13:49:57 -08002389static int gen6_gmch_probe(struct drm_device *dev,
2390 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002391 size_t *stolen,
2392 phys_addr_t *mappable_base,
2393 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002394{
2395 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002396 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002397 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002398 int ret;
2399
Ben Widawsky41907dd2013-02-08 11:32:47 -08002400 *mappable_base = pci_resource_start(dev->pdev, 2);
2401 *mappable_end = pci_resource_len(dev->pdev, 2);
2402
Ben Widawskybaa09f52013-01-24 13:49:57 -08002403 /* 64/512MB is the current min/max we actually know of, but this is just
2404 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002405 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002406 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002407 DRM_ERROR("Unknown GMADR size (%lx)\n",
2408 dev_priv->gtt.mappable_end);
2409 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002410 }
2411
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002412 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2413 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002414 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002415
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002416 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002417
Ben Widawsky63340132013-11-04 19:32:22 -08002418 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002419 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002420
Ben Widawsky63340132013-11-04 19:32:22 -08002421 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002422
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002423 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2424 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002425
2426 return ret;
2427}
2428
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002429static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002430{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002431
2432 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002433
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002434 iounmap(gtt->gsm);
2435 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002436}
2437
2438static int i915_gmch_probe(struct drm_device *dev,
2439 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002440 size_t *stolen,
2441 phys_addr_t *mappable_base,
2442 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002443{
2444 struct drm_i915_private *dev_priv = dev->dev_private;
2445 int ret;
2446
Ben Widawskybaa09f52013-01-24 13:49:57 -08002447 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2448 if (!ret) {
2449 DRM_ERROR("failed to set up gmch\n");
2450 return -EIO;
2451 }
2452
Ben Widawsky41907dd2013-02-08 11:32:47 -08002453 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002454
2455 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002456 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002457
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002458 if (unlikely(dev_priv->gtt.do_idle_maps))
2459 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2460
Ben Widawskybaa09f52013-01-24 13:49:57 -08002461 return 0;
2462}
2463
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002464static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002465{
2466 intel_gmch_remove();
2467}
2468
2469int i915_gem_gtt_init(struct drm_device *dev)
2470{
2471 struct drm_i915_private *dev_priv = dev->dev_private;
2472 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002473 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002474
Ben Widawskybaa09f52013-01-24 13:49:57 -08002475 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002476 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002477 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002478 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002479 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002480 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002481 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002482 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002483 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002484 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002485 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002486 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002487 else if (INTEL_INFO(dev)->gen >= 7)
2488 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002489 else
Chris Wilson350ec882013-08-06 13:17:02 +01002490 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002491 } else {
2492 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2493 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002494 }
2495
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002496 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002497 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002498 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002499 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002500
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002501 gtt->base.dev = dev;
2502
Ben Widawskybaa09f52013-01-24 13:49:57 -08002503 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002504 DRM_INFO("Memory usable by graphics device = %zdM\n",
2505 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002506 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2507 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002508#ifdef CONFIG_INTEL_IOMMU
2509 if (intel_iommu_gfx_mapped)
2510 DRM_INFO("VT-d active for gfx access\n");
2511#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002512 /*
2513 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2514 * user's requested state against the hardware/driver capabilities. We
2515 * do this now so that we can print out any log messages once rather
2516 * than every time we check intel_enable_ppgtt().
2517 */
2518 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2519 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002520
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002521 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002522}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002523
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002524static struct i915_vma *
2525__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2526 struct i915_address_space *vm,
2527 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002528{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002529 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002530
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002531 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2532 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002533 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2534 if (vma == NULL)
2535 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002536
Ben Widawsky6f65e292013-12-06 14:10:56 -08002537 INIT_LIST_HEAD(&vma->vma_link);
2538 INIT_LIST_HEAD(&vma->mm_list);
2539 INIT_LIST_HEAD(&vma->exec_list);
2540 vma->vm = vm;
2541 vma->obj = obj;
2542
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002543 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002544 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002545 vma->ggtt_view = *ggtt_view;
2546
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002547 vma->unbind_vma = ggtt_unbind_vma;
2548 vma->bind_vma = ggtt_bind_vma;
2549 } else {
2550 vma->unbind_vma = ppgtt_unbind_vma;
2551 vma->bind_vma = ppgtt_bind_vma;
2552 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002553 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002554 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002555 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002556 vma->unbind_vma = i915_ggtt_unbind_vma;
2557 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002558 }
2559
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002560 list_add_tail(&vma->vma_link, &obj->vma_list);
2561 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002562 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002563
2564 return vma;
2565}
2566
2567struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002568i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2569 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002570{
2571 struct i915_vma *vma;
2572
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002573 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002574 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002575 vma = __i915_gem_vma_create(obj, vm,
2576 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002577
2578 return vma;
2579}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002580
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002581struct i915_vma *
2582i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2583 const struct i915_ggtt_view *view)
2584{
2585 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2586 struct i915_vma *vma;
2587
2588 if (WARN_ON(!view))
2589 return ERR_PTR(-EINVAL);
2590
2591 vma = i915_gem_obj_to_ggtt_view(obj, view);
2592
2593 if (IS_ERR(vma))
2594 return vma;
2595
2596 if (!vma)
2597 vma = __i915_gem_vma_create(obj, ggtt, view);
2598
2599 return vma;
2600
2601}
2602
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002603static void
2604rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2605 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002606{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002607 unsigned int column, row;
2608 unsigned int src_idx;
2609 struct scatterlist *sg = st->sgl;
2610
2611 st->nents = 0;
2612
2613 for (column = 0; column < width; column++) {
2614 src_idx = width * (height - 1) + column;
2615 for (row = 0; row < height; row++) {
2616 st->nents++;
2617 /* We don't need the pages, but need to initialize
2618 * the entries so the sg list can be happily traversed.
2619 * The only thing we need are DMA addresses.
2620 */
2621 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2622 sg_dma_address(sg) = in[src_idx];
2623 sg_dma_len(sg) = PAGE_SIZE;
2624 sg = sg_next(sg);
2625 src_idx -= width;
2626 }
2627 }
2628}
2629
2630static struct sg_table *
2631intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2632 struct drm_i915_gem_object *obj)
2633{
2634 struct drm_device *dev = obj->base.dev;
2635 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2636 unsigned long size, pages, rot_pages;
2637 struct sg_page_iter sg_iter;
2638 unsigned long i;
2639 dma_addr_t *page_addr_list;
2640 struct sg_table *st;
2641 unsigned int tile_pitch, tile_height;
2642 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002643 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002644
2645 pages = obj->base.size / PAGE_SIZE;
2646
2647 /* Calculate tiling geometry. */
2648 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2649 rot_info->fb_modifier);
2650 tile_pitch = PAGE_SIZE / tile_height;
2651 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2652 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2653 rot_pages = width_pages * height_pages;
2654 size = rot_pages * PAGE_SIZE;
2655
2656 /* Allocate a temporary list of source pages for random access. */
2657 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2658 if (!page_addr_list)
2659 return ERR_PTR(ret);
2660
2661 /* Allocate target SG list. */
2662 st = kmalloc(sizeof(*st), GFP_KERNEL);
2663 if (!st)
2664 goto err_st_alloc;
2665
2666 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2667 if (ret)
2668 goto err_sg_alloc;
2669
2670 /* Populate source page list from the object. */
2671 i = 0;
2672 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2673 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2674 i++;
2675 }
2676
2677 /* Rotate the pages. */
2678 rotate_pages(page_addr_list, width_pages, height_pages, st);
2679
2680 DRM_DEBUG_KMS(
2681 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2682 size, rot_info->pitch, rot_info->height,
2683 rot_info->pixel_format, width_pages, height_pages,
2684 rot_pages);
2685
2686 drm_free_large(page_addr_list);
2687
2688 return st;
2689
2690err_sg_alloc:
2691 kfree(st);
2692err_st_alloc:
2693 drm_free_large(page_addr_list);
2694
2695 DRM_DEBUG_KMS(
2696 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2697 size, ret, rot_info->pitch, rot_info->height,
2698 rot_info->pixel_format, width_pages, height_pages,
2699 rot_pages);
2700 return ERR_PTR(ret);
2701}
2702
2703static inline int
2704i915_get_ggtt_vma_pages(struct i915_vma *vma)
2705{
2706 int ret = 0;
2707
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002708 if (vma->ggtt_view.pages)
2709 return 0;
2710
2711 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2712 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002713 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2714 vma->ggtt_view.pages =
2715 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002716 else
2717 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2718 vma->ggtt_view.type);
2719
2720 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002721 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002722 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002723 ret = -EINVAL;
2724 } else if (IS_ERR(vma->ggtt_view.pages)) {
2725 ret = PTR_ERR(vma->ggtt_view.pages);
2726 vma->ggtt_view.pages = NULL;
2727 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2728 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002729 }
2730
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002731 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002732}
2733
2734/**
2735 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2736 * @vma: VMA to map
2737 * @cache_level: mapping cache level
2738 * @flags: flags like global or local mapping
2739 *
2740 * DMA addresses are taken from the scatter-gather table of this object (or of
2741 * this VMA in case of non-default GGTT views) and PTE entries set up.
2742 * Note that DMA addresses are also the only part of the SG table we care about.
2743 */
2744int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2745 u32 flags)
2746{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002747 if (i915_is_ggtt(vma->vm)) {
2748 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002749
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002750 if (ret)
2751 return ret;
2752 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002753
2754 vma->bind_vma(vma, cache_level, flags);
2755
2756 return 0;
2757}