blob: bb9afc3f043be1b6da862585868a9654d81eec5a [file] [log] [blame]
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05306 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/module.h>
28#include <linux/device.h>
29#include <linux/delay.h>
30#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010031#include <linux/dmaengine.h>
32#include <linux/omap-dma.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070033#include <linux/platform_device.h>
34#include <linux/err.h>
35#include <linux/clk.h>
36#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053038#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010039#include <linux/of.h>
40#include <linux/of_device.h>
Illia Smyrnovd33f4732013-06-17 16:31:06 +030041#include <linux/gcd.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070042
43#include <linux/spi/spi.h>
44
Arnd Bergmann22037472012-08-24 15:21:06 +020045#include <linux/platform_data/spi-omap2-mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070046
47#define OMAP2_MCSPI_MAX_FREQ 48000000
Illia Smyrnovd33f4732013-06-17 16:31:06 +030048#define OMAP2_MCSPI_MAX_FIFODEPTH 64
49#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
Shubhrajyoti D27b52842012-03-26 17:04:22 +053050#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070051
52#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070053#define OMAP2_MCSPI_SYSSTATUS 0x14
54#define OMAP2_MCSPI_IRQSTATUS 0x18
55#define OMAP2_MCSPI_IRQENABLE 0x1c
56#define OMAP2_MCSPI_WAKEUPENABLE 0x20
57#define OMAP2_MCSPI_SYST 0x24
58#define OMAP2_MCSPI_MODULCTRL 0x28
Illia Smyrnovd33f4732013-06-17 16:31:06 +030059#define OMAP2_MCSPI_XFERLEVEL 0x7c
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070060
61/* per-channel banks, 0x14 bytes each, first is: */
62#define OMAP2_MCSPI_CHCONF0 0x2c
63#define OMAP2_MCSPI_CHSTAT0 0x30
64#define OMAP2_MCSPI_CHCTRL0 0x34
65#define OMAP2_MCSPI_TX0 0x38
66#define OMAP2_MCSPI_RX0 0x3c
67
68/* per-register bitmasks: */
Illia Smyrnovd33f4732013-06-17 16:31:06 +030069#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070070
Jouni Hogander7a8fa722009-09-22 16:45:58 -070071#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
72#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
73#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070074
Jouni Hogander7a8fa722009-09-22 16:45:58 -070075#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
76#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070077#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070078#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070079#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070080#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
81#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070082#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070083#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
84#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
85#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
86#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
87#define OMAP2_MCSPI_CHCONF_IS BIT(18)
88#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
89#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030090#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
91#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070092
Jouni Hogander7a8fa722009-09-22 16:45:58 -070093#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
94#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
95#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030096#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070097
Jouni Hogander7a8fa722009-09-22 16:45:58 -070098#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070099
Jouni Hogander7a8fa722009-09-22 16:45:58 -0700100#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700101
102/* We have 2 DMA channels per CS, one for RX and one for TX */
103struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +0100104 struct dma_chan *dma_tx;
105 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700106
107 int dma_tx_sync_dev;
108 int dma_rx_sync_dev;
109
110 struct completion dma_tx_completion;
111 struct completion dma_rx_completion;
Matt Porter74f3aaa2013-06-22 23:07:38 +0530112
113 char dma_rx_ch_name[14];
114 char dma_tx_ch_name[14];
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700115};
116
117/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
118 * cache operations; better heuristics consider wordsize and bitrate.
119 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000120#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700121
122
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530123/*
124 * Used for context save and restore, structure members to be updated whenever
125 * corresponding registers are modified.
126 */
127struct omap2_mcspi_regs {
128 u32 modulctrl;
129 u32 wakeupenable;
130 struct list_head cs;
131};
132
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700133struct omap2_mcspi {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700134 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700135 /* Virtual base address of the controller */
136 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100137 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700138 /* SPI1 has 4 channels, while SPI2 has 2 */
139 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530140 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530141 struct omap2_mcspi_regs ctx;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300142 int fifo_depth;
Daniel Mack0384e902012-10-07 18:19:44 +0200143 unsigned int pin_dir:1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700144};
145
146struct omap2_mcspi_cs {
147 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100148 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700149 int word_len;
Tero Kristo89c05372009-09-22 16:46:17 -0700150 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700151 /* Context save and restore shadow register */
152 u32 chconf0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700153};
154
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700155static inline void mcspi_write_reg(struct spi_master *master,
156 int idx, u32 val)
157{
158 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
159
160 __raw_writel(val, mcspi->base + idx);
161}
162
163static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
164{
165 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
166
167 return __raw_readl(mcspi->base + idx);
168}
169
170static inline void mcspi_write_cs_reg(const struct spi_device *spi,
171 int idx, u32 val)
172{
173 struct omap2_mcspi_cs *cs = spi->controller_state;
174
175 __raw_writel(val, cs->base + idx);
176}
177
178static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
179{
180 struct omap2_mcspi_cs *cs = spi->controller_state;
181
182 return __raw_readl(cs->base + idx);
183}
184
Hemanth Va41ae1a2009-09-22 16:46:16 -0700185static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
186{
187 struct omap2_mcspi_cs *cs = spi->controller_state;
188
189 return cs->chconf0;
190}
191
192static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
193{
194 struct omap2_mcspi_cs *cs = spi->controller_state;
195
196 cs->chconf0 = val;
197 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000198 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700199}
200
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300201static inline int mcspi_bytes_per_word(int word_len)
202{
203 if (word_len <= 8)
204 return 1;
205 else if (word_len <= 16)
206 return 2;
207 else /* word_len <= 32 */
208 return 4;
209}
210
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700211static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
212 int is_read, int enable)
213{
214 u32 l, rw;
215
Hemanth Va41ae1a2009-09-22 16:46:16 -0700216 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700217
218 if (is_read) /* 1 is read, 0 write */
219 rw = OMAP2_MCSPI_CHCONF_DMAR;
220 else
221 rw = OMAP2_MCSPI_CHCONF_DMAW;
222
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530223 if (enable)
224 l |= rw;
225 else
226 l &= ~rw;
227
Hemanth Va41ae1a2009-09-22 16:46:16 -0700228 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700229}
230
231static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
232{
233 u32 l;
234
235 l = enable ? OMAP2_MCSPI_CHCTRL_EN : 0;
236 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, l);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000237 /* Flash post-writes */
238 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700239}
240
241static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
242{
243 u32 l;
244
Hemanth Va41ae1a2009-09-22 16:46:16 -0700245 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530246 if (cs_active)
247 l |= OMAP2_MCSPI_CHCONF_FORCE;
248 else
249 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
250
Hemanth Va41ae1a2009-09-22 16:46:16 -0700251 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700252}
253
254static void omap2_mcspi_set_master_mode(struct spi_master *master)
255{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530256 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
257 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700258 u32 l;
259
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530260 /*
261 * Setup when switching from (reset default) slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700262 * to single-channel master mode
263 */
264 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530265 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
266 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700267 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700268
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530269 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700270}
271
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300272static void omap2_mcspi_set_fifo(const struct spi_device *spi,
273 struct spi_transfer *t, int enable)
274{
275 struct spi_master *master = spi->master;
276 struct omap2_mcspi_cs *cs = spi->controller_state;
277 struct omap2_mcspi *mcspi;
278 unsigned int wcnt;
279 int fifo_depth, bytes_per_word;
280 u32 chconf, xferlevel;
281
282 mcspi = spi_master_get_devdata(master);
283
284 chconf = mcspi_cached_chconf0(spi);
285 if (enable) {
286 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
287 if (t->len % bytes_per_word != 0)
288 goto disable_fifo;
289
290 fifo_depth = gcd(t->len, OMAP2_MCSPI_MAX_FIFODEPTH);
291 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
292 goto disable_fifo;
293
294 wcnt = t->len / bytes_per_word;
295 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
296 goto disable_fifo;
297
298 xferlevel = wcnt << 16;
299 if (t->rx_buf != NULL) {
300 chconf |= OMAP2_MCSPI_CHCONF_FFER;
301 xferlevel |= (fifo_depth - 1) << 8;
302 } else {
303 chconf |= OMAP2_MCSPI_CHCONF_FFET;
304 xferlevel |= fifo_depth - 1;
305 }
306
307 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
308 mcspi_write_chconf0(spi, chconf);
309 mcspi->fifo_depth = fifo_depth;
310
311 return;
312 }
313
314disable_fifo:
315 if (t->rx_buf != NULL)
316 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
317 else
318 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
319
320 mcspi_write_chconf0(spi, chconf);
321 mcspi->fifo_depth = 0;
322}
323
Hemanth Va41ae1a2009-09-22 16:46:16 -0700324static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
325{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530326 struct spi_master *spi_cntrl = mcspi->master;
327 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
328 struct omap2_mcspi_cs *cs;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700329
330 /* McSPI: context restore */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530331 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
332 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700333
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530334 list_for_each_entry(cs, &ctx->cs, node)
Tero Kristo89c05372009-09-22 16:46:17 -0700335 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700336}
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700337
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +0530338static int omap2_prepare_transfer(struct spi_master *master)
339{
340 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
341
342 pm_runtime_get_sync(mcspi->dev);
343 return 0;
344}
345
346static int omap2_unprepare_transfer(struct spi_master *master)
347{
348 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
349
350 pm_runtime_mark_last_busy(mcspi->dev);
351 pm_runtime_put_autosuspend(mcspi->dev);
352 return 0;
353}
354
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300355static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
356{
357 unsigned long timeout;
358
359 timeout = jiffies + msecs_to_jiffies(1000);
360 while (!(__raw_readl(reg) & bit)) {
Sebastian Andrzej Siewiorff23fa32013-03-21 13:22:48 +0100361 if (time_after(jiffies, timeout)) {
362 if (!(__raw_readl(reg) & bit))
363 return -ETIMEDOUT;
364 else
365 return 0;
366 }
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300367 cpu_relax();
368 }
369 return 0;
370}
371
Russell King53741ed2012-04-23 13:51:48 +0100372static void omap2_mcspi_rx_callback(void *data)
373{
374 struct spi_device *spi = data;
375 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
376 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
377
Russell King53741ed2012-04-23 13:51:48 +0100378 /* We must disable the DMA RX request */
379 omap2_mcspi_set_dma_req(spi, 1, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200380
381 complete(&mcspi_dma->dma_rx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100382}
383
384static void omap2_mcspi_tx_callback(void *data)
385{
386 struct spi_device *spi = data;
387 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
388 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
389
Russell King53741ed2012-04-23 13:51:48 +0100390 /* We must disable the DMA TX request */
391 omap2_mcspi_set_dma_req(spi, 0, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200392
393 complete(&mcspi_dma->dma_tx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100394}
395
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530396static void omap2_mcspi_tx_dma(struct spi_device *spi,
397 struct spi_transfer *xfer,
398 struct dma_slave_config cfg)
399{
400 struct omap2_mcspi *mcspi;
401 struct omap2_mcspi_dma *mcspi_dma;
402 unsigned int count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530403
404 mcspi = spi_master_get_devdata(spi->master);
405 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
406 count = xfer->len;
407
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530408 if (mcspi_dma->dma_tx) {
409 struct dma_async_tx_descriptor *tx;
410 struct scatterlist sg;
411
412 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
413
414 sg_init_table(&sg, 1);
415 sg_dma_address(&sg) = xfer->tx_dma;
416 sg_dma_len(&sg) = xfer->len;
417
418 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
419 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
420 if (tx) {
421 tx->callback = omap2_mcspi_tx_callback;
422 tx->callback_param = spi;
423 dmaengine_submit(tx);
424 } else {
425 /* FIXME: fall back to PIO? */
426 }
427 }
428 dma_async_issue_pending(mcspi_dma->dma_tx);
429 omap2_mcspi_set_dma_req(spi, 0, 1);
430
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530431}
432
433static unsigned
434omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
435 struct dma_slave_config cfg,
436 unsigned es)
437{
438 struct omap2_mcspi *mcspi;
439 struct omap2_mcspi_dma *mcspi_dma;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300440 unsigned int count, dma_count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530441 u32 l;
442 int elements = 0;
443 int word_len, element_count;
444 struct omap2_mcspi_cs *cs = spi->controller_state;
445 mcspi = spi_master_get_devdata(spi->master);
446 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
447 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300448 dma_count = xfer->len;
449
450 if (mcspi->fifo_depth == 0)
451 dma_count -= es;
452
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530453 word_len = cs->word_len;
454 l = mcspi_cached_chconf0(spi);
455
456 if (word_len <= 8)
457 element_count = count;
458 else if (word_len <= 16)
459 element_count = count >> 1;
460 else /* word_len <= 32 */
461 element_count = count >> 2;
462
463 if (mcspi_dma->dma_rx) {
464 struct dma_async_tx_descriptor *tx;
465 struct scatterlist sg;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530466
467 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
468
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300469 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
470 dma_count -= es;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530471
472 sg_init_table(&sg, 1);
473 sg_dma_address(&sg) = xfer->rx_dma;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300474 sg_dma_len(&sg) = dma_count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530475
476 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
477 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
478 DMA_CTRL_ACK);
479 if (tx) {
480 tx->callback = omap2_mcspi_rx_callback;
481 tx->callback_param = spi;
482 dmaengine_submit(tx);
483 } else {
484 /* FIXME: fall back to PIO? */
485 }
486 }
487
488 dma_async_issue_pending(mcspi_dma->dma_rx);
489 omap2_mcspi_set_dma_req(spi, 1, 1);
490
491 wait_for_completion(&mcspi_dma->dma_rx_completion);
492 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
493 DMA_FROM_DEVICE);
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300494
495 if (mcspi->fifo_depth > 0)
496 return count;
497
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530498 omap2_mcspi_set_enable(spi, 0);
499
500 elements = element_count - 1;
501
502 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
503 elements--;
504
505 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
506 & OMAP2_MCSPI_CHSTAT_RXS)) {
507 u32 w;
508
509 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
510 if (word_len <= 8)
511 ((u8 *)xfer->rx_buf)[elements++] = w;
512 else if (word_len <= 16)
513 ((u16 *)xfer->rx_buf)[elements++] = w;
514 else /* word_len <= 32 */
515 ((u32 *)xfer->rx_buf)[elements++] = w;
516 } else {
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300517 int bytes_per_word = mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530518 dev_err(&spi->dev, "DMA RX penultimate word empty");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300519 count -= (bytes_per_word << 1);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530520 omap2_mcspi_set_enable(spi, 1);
521 return count;
522 }
523 }
524 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
525 & OMAP2_MCSPI_CHSTAT_RXS)) {
526 u32 w;
527
528 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
529 if (word_len <= 8)
530 ((u8 *)xfer->rx_buf)[elements] = w;
531 else if (word_len <= 16)
532 ((u16 *)xfer->rx_buf)[elements] = w;
533 else /* word_len <= 32 */
534 ((u32 *)xfer->rx_buf)[elements] = w;
535 } else {
536 dev_err(&spi->dev, "DMA RX last word empty");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300537 count -= mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530538 }
539 omap2_mcspi_set_enable(spi, 1);
540 return count;
541}
542
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700543static unsigned
544omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
545{
546 struct omap2_mcspi *mcspi;
547 struct omap2_mcspi_cs *cs = spi->controller_state;
548 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100549 unsigned int count;
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000550 u32 l;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530551 u8 *rx;
552 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100553 struct dma_slave_config cfg;
554 enum dma_slave_buswidth width;
555 unsigned es;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300556 u32 burst;
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530557 void __iomem *chstat_reg;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300558 void __iomem *irqstat_reg;
559 int wait_res;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700560
561 mcspi = spi_master_get_devdata(spi->master);
562 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000563 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700564
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300565
Russell King53741ed2012-04-23 13:51:48 +0100566 if (cs->word_len <= 8) {
567 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
568 es = 1;
569 } else if (cs->word_len <= 16) {
570 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
571 es = 2;
572 } else {
573 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
574 es = 4;
575 }
576
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300577 count = xfer->len;
578 burst = 1;
579
580 if (mcspi->fifo_depth > 0) {
581 if (count > mcspi->fifo_depth)
582 burst = mcspi->fifo_depth / es;
583 else
584 burst = count / es;
585 }
586
Russell King53741ed2012-04-23 13:51:48 +0100587 memset(&cfg, 0, sizeof(cfg));
588 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
589 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
590 cfg.src_addr_width = width;
591 cfg.dst_addr_width = width;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300592 cfg.src_maxburst = burst;
593 cfg.dst_maxburst = burst;
Russell King53741ed2012-04-23 13:51:48 +0100594
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700595 rx = xfer->rx_buf;
596 tx = xfer->tx_buf;
597
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530598 if (tx != NULL)
599 omap2_mcspi_tx_dma(spi, xfer, cfg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700600
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530601 if (rx != NULL)
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530602 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700603
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530604 if (tx != NULL) {
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530605 wait_for_completion(&mcspi_dma->dma_tx_completion);
606 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
607 DMA_TO_DEVICE);
608
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300609 if (mcspi->fifo_depth > 0) {
610 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
611
612 if (mcspi_wait_for_reg_bit(irqstat_reg,
613 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
614 dev_err(&spi->dev, "EOW timed out\n");
615
616 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
617 OMAP2_MCSPI_IRQSTATUS_EOW);
618 }
619
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530620 /* for TX_ONLY mode, be sure all words have shifted out */
621 if (rx == NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300622 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
623 if (mcspi->fifo_depth > 0) {
624 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
625 OMAP2_MCSPI_CHSTAT_TXFFE);
626 if (wait_res < 0)
627 dev_err(&spi->dev, "TXFFE timed out\n");
628 } else {
629 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
630 OMAP2_MCSPI_CHSTAT_TXS);
631 if (wait_res < 0)
632 dev_err(&spi->dev, "TXS timed out\n");
633 }
634 if (wait_res >= 0 &&
635 (mcspi_wait_for_reg_bit(chstat_reg,
636 OMAP2_MCSPI_CHSTAT_EOT) < 0))
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530637 dev_err(&spi->dev, "EOT timed out\n");
638 }
639 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700640 return count;
641}
642
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700643static unsigned
644omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
645{
646 struct omap2_mcspi *mcspi;
647 struct omap2_mcspi_cs *cs = spi->controller_state;
648 unsigned int count, c;
649 u32 l;
650 void __iomem *base = cs->base;
651 void __iomem *tx_reg;
652 void __iomem *rx_reg;
653 void __iomem *chstat_reg;
654 int word_len;
655
656 mcspi = spi_master_get_devdata(spi->master);
657 count = xfer->len;
658 c = count;
659 word_len = cs->word_len;
660
Hemanth Va41ae1a2009-09-22 16:46:16 -0700661 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700662
663 /* We store the pre-calculated register addresses on stack to speed
664 * up the transfer loop. */
665 tx_reg = base + OMAP2_MCSPI_TX0;
666 rx_reg = base + OMAP2_MCSPI_RX0;
667 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
668
Michael Jonesadef6582011-02-25 16:55:11 +0100669 if (c < (word_len>>3))
670 return 0;
671
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700672 if (word_len <= 8) {
673 u8 *rx;
674 const u8 *tx;
675
676 rx = xfer->rx_buf;
677 tx = xfer->tx_buf;
678
679 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800680 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700681 if (tx != NULL) {
682 if (mcspi_wait_for_reg_bit(chstat_reg,
683 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
684 dev_err(&spi->dev, "TXS timed out\n");
685 goto out;
686 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900687 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700688 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700689 __raw_writel(*tx++, tx_reg);
690 }
691 if (rx != NULL) {
692 if (mcspi_wait_for_reg_bit(chstat_reg,
693 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
694 dev_err(&spi->dev, "RXS timed out\n");
695 goto out;
696 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000697
698 if (c == 1 && tx == NULL &&
699 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
700 omap2_mcspi_set_enable(spi, 0);
701 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900702 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000703 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000704 if (mcspi_wait_for_reg_bit(chstat_reg,
705 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
706 dev_err(&spi->dev,
707 "RXS timed out\n");
708 goto out;
709 }
710 c = 0;
711 } else if (c == 0 && tx == NULL) {
712 omap2_mcspi_set_enable(spi, 0);
713 }
714
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700715 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900716 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700717 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700718 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200719 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700720 } else if (word_len <= 16) {
721 u16 *rx;
722 const u16 *tx;
723
724 rx = xfer->rx_buf;
725 tx = xfer->tx_buf;
726 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800727 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700728 if (tx != NULL) {
729 if (mcspi_wait_for_reg_bit(chstat_reg,
730 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
731 dev_err(&spi->dev, "TXS timed out\n");
732 goto out;
733 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900734 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700735 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700736 __raw_writel(*tx++, tx_reg);
737 }
738 if (rx != NULL) {
739 if (mcspi_wait_for_reg_bit(chstat_reg,
740 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
741 dev_err(&spi->dev, "RXS timed out\n");
742 goto out;
743 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000744
745 if (c == 2 && tx == NULL &&
746 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
747 omap2_mcspi_set_enable(spi, 0);
748 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900749 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000750 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000751 if (mcspi_wait_for_reg_bit(chstat_reg,
752 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
753 dev_err(&spi->dev,
754 "RXS timed out\n");
755 goto out;
756 }
757 c = 0;
758 } else if (c == 0 && tx == NULL) {
759 omap2_mcspi_set_enable(spi, 0);
760 }
761
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700762 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900763 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700764 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700765 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200766 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700767 } else if (word_len <= 32) {
768 u32 *rx;
769 const u32 *tx;
770
771 rx = xfer->rx_buf;
772 tx = xfer->tx_buf;
773 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800774 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700775 if (tx != NULL) {
776 if (mcspi_wait_for_reg_bit(chstat_reg,
777 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
778 dev_err(&spi->dev, "TXS timed out\n");
779 goto out;
780 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900781 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700782 word_len, *tx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700783 __raw_writel(*tx++, tx_reg);
784 }
785 if (rx != NULL) {
786 if (mcspi_wait_for_reg_bit(chstat_reg,
787 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
788 dev_err(&spi->dev, "RXS timed out\n");
789 goto out;
790 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000791
792 if (c == 4 && tx == NULL &&
793 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
794 omap2_mcspi_set_enable(spi, 0);
795 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900796 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000797 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000798 if (mcspi_wait_for_reg_bit(chstat_reg,
799 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
800 dev_err(&spi->dev,
801 "RXS timed out\n");
802 goto out;
803 }
804 c = 0;
805 } else if (c == 0 && tx == NULL) {
806 omap2_mcspi_set_enable(spi, 0);
807 }
808
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700809 *rx++ = __raw_readl(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900810 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700811 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700812 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200813 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700814 }
815
816 /* for TX_ONLY mode, be sure all words have shifted out */
817 if (xfer->rx_buf == NULL) {
818 if (mcspi_wait_for_reg_bit(chstat_reg,
819 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
820 dev_err(&spi->dev, "TXS timed out\n");
821 } else if (mcspi_wait_for_reg_bit(chstat_reg,
822 OMAP2_MCSPI_CHSTAT_EOT) < 0)
823 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed2010-10-19 18:03:27 +0800824
825 /* disable chan to purge rx datas received in TX_ONLY transfer,
826 * otherwise these rx datas will affect the direct following
827 * RX_ONLY transfer.
828 */
829 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700830 }
831out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000832 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700833 return count - c;
834}
835
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200836static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
837{
838 u32 div;
839
840 for (div = 0; div < 15; div++)
841 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
842 return div;
843
844 return 15;
845}
846
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700847/* called only when no transfer is active to this device */
848static int omap2_mcspi_setup_transfer(struct spi_device *spi,
849 struct spi_transfer *t)
850{
851 struct omap2_mcspi_cs *cs = spi->controller_state;
852 struct omap2_mcspi *mcspi;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700853 struct spi_master *spi_cntrl;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700854 u32 l = 0, div = 0;
855 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700856 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700857
858 mcspi = spi_master_get_devdata(spi->master);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700859 spi_cntrl = mcspi->master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700860
861 if (t != NULL && t->bits_per_word)
862 word_len = t->bits_per_word;
863
864 cs->word_len = word_len;
865
Scott Ellis9bd45172010-03-10 14:23:13 -0700866 if (t && t->speed_hz)
867 speed_hz = t->speed_hz;
868
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200869 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
870 div = omap2_mcspi_calc_divisor(speed_hz);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700871
Hemanth Va41ae1a2009-09-22 16:46:16 -0700872 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700873
874 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
875 * REVISIT: this controller could support SPI_3WIRE mode.
876 */
Daniel Mack2cd45172012-11-14 11:14:26 +0800877 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
Daniel Mack0384e902012-10-07 18:19:44 +0200878 l &= ~OMAP2_MCSPI_CHCONF_IS;
879 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
880 l |= OMAP2_MCSPI_CHCONF_DPE0;
881 } else {
882 l |= OMAP2_MCSPI_CHCONF_IS;
883 l |= OMAP2_MCSPI_CHCONF_DPE1;
884 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
885 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700886
887 /* wordlength */
888 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
889 l |= (word_len - 1) << 7;
890
891 /* set chipselect polarity; manage with FORCE */
892 if (!(spi->mode & SPI_CS_HIGH))
893 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
894 else
895 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
896
897 /* set clock divisor */
898 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
899 l |= div << 2;
900
901 /* set SPI mode 0..3 */
902 if (spi->mode & SPI_CPOL)
903 l |= OMAP2_MCSPI_CHCONF_POL;
904 else
905 l &= ~OMAP2_MCSPI_CHCONF_POL;
906 if (spi->mode & SPI_CPHA)
907 l |= OMAP2_MCSPI_CHCONF_PHA;
908 else
909 l &= ~OMAP2_MCSPI_CHCONF_PHA;
910
Hemanth Va41ae1a2009-09-22 16:46:16 -0700911 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700912
913 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200914 OMAP2_MCSPI_MAX_FREQ >> div,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700915 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
916 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
917
918 return 0;
919}
920
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700921/*
922 * Note that we currently allow DMA only if we get a channel
923 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
924 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700925static int omap2_mcspi_request_dma(struct spi_device *spi)
926{
927 struct spi_master *master = spi->master;
928 struct omap2_mcspi *mcspi;
929 struct omap2_mcspi_dma *mcspi_dma;
Russell King53741ed2012-04-23 13:51:48 +0100930 dma_cap_mask_t mask;
931 unsigned sig;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700932
933 mcspi = spi_master_get_devdata(master);
934 mcspi_dma = mcspi->dma_channels + spi->chip_select;
935
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700936 init_completion(&mcspi_dma->dma_rx_completion);
937 init_completion(&mcspi_dma->dma_tx_completion);
938
Russell King53741ed2012-04-23 13:51:48 +0100939 dma_cap_zero(mask);
940 dma_cap_set(DMA_SLAVE, mask);
Russell King53741ed2012-04-23 13:51:48 +0100941 sig = mcspi_dma->dma_rx_sync_dev;
Matt Porter74f3aaa2013-06-22 23:07:38 +0530942
943 mcspi_dma->dma_rx =
944 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
945 &sig, &master->dev,
946 mcspi_dma->dma_rx_ch_name);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700947 if (!mcspi_dma->dma_rx)
948 goto no_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700949
Russell King53741ed2012-04-23 13:51:48 +0100950 sig = mcspi_dma->dma_tx_sync_dev;
Matt Porter74f3aaa2013-06-22 23:07:38 +0530951 mcspi_dma->dma_tx =
952 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
953 &sig, &master->dev,
954 mcspi_dma->dma_tx_ch_name);
955
Russell King53741ed2012-04-23 13:51:48 +0100956 if (!mcspi_dma->dma_tx) {
Russell King53741ed2012-04-23 13:51:48 +0100957 dma_release_channel(mcspi_dma->dma_rx);
958 mcspi_dma->dma_rx = NULL;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700959 goto no_dma;
Russell King53741ed2012-04-23 13:51:48 +0100960 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700961
962 return 0;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700963
964no_dma:
965 dev_warn(&spi->dev, "not using DMA for McSPI\n");
966 return -EAGAIN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700967}
968
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700969static int omap2_mcspi_setup(struct spi_device *spi)
970{
971 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530972 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
973 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700974 struct omap2_mcspi_dma *mcspi_dma;
975 struct omap2_mcspi_cs *cs = spi->controller_state;
976
David Brownell7d077192009-06-17 16:26:03 -0700977 if (spi->bits_per_word < 4 || spi->bits_per_word > 32) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700978 dev_dbg(&spi->dev, "setup: unsupported %d bit words\n",
979 spi->bits_per_word);
980 return -EINVAL;
981 }
982
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700983 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
984
985 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +0100986 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700987 if (!cs)
988 return -ENOMEM;
989 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +0100990 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700991 cs->chconf0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700992 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -0700993 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530994 list_add_tail(&cs->node, &ctx->cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700995 }
996
Russell King8c7494a2012-04-23 13:56:25 +0100997 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700998 ret = omap2_mcspi_request_dma(spi);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700999 if (ret < 0 && ret != -EAGAIN)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001000 return ret;
1001 }
1002
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301003 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301004 if (ret < 0)
1005 return ret;
Hemanth Va41ae1a2009-09-22 16:46:16 -07001006
Kyungmin Park86eeb6f2007-10-16 01:27:45 -07001007 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301008 pm_runtime_mark_last_busy(mcspi->dev);
1009 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001010
1011 return ret;
1012}
1013
1014static void omap2_mcspi_cleanup(struct spi_device *spi)
1015{
1016 struct omap2_mcspi *mcspi;
1017 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -07001018 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001019
1020 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001021
Scott Ellis5e774942010-03-10 14:22:45 -07001022 if (spi->controller_state) {
1023 /* Unlink controller state from context save list */
1024 cs = spi->controller_state;
1025 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -07001026
Russell King10aa5a32012-06-18 11:27:04 +01001027 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -07001028 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001029
Scott Ellis99f1a432010-05-24 14:20:27 +00001030 if (spi->chip_select < spi->master->num_chipselect) {
1031 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1032
Russell King53741ed2012-04-23 13:51:48 +01001033 if (mcspi_dma->dma_rx) {
1034 dma_release_channel(mcspi_dma->dma_rx);
1035 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001036 }
Russell King53741ed2012-04-23 13:51:48 +01001037 if (mcspi_dma->dma_tx) {
1038 dma_release_channel(mcspi_dma->dma_tx);
1039 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001040 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001041 }
1042}
1043
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301044static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001045{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001046
1047 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301048 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001049 * arbitrate among multiple channels. This corresponds to "single
1050 * channel" master mode. As a side effect, we need to manage the
1051 * chipselect with the FORCE bit ... CS != channel enable.
1052 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001053
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301054 struct spi_device *spi;
1055 struct spi_transfer *t = NULL;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001056 struct spi_master *master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001057 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301058 int cs_active = 0;
1059 struct omap2_mcspi_cs *cs;
1060 struct omap2_mcspi_device_config *cd;
1061 int par_override = 0;
1062 int status = 0;
1063 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001064
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301065 spi = m->spi;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001066 master = spi->master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001067 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301068 cs = spi->controller_state;
1069 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001070
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001071 omap2_mcspi_set_enable(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301072 list_for_each_entry(t, &m->transfers, transfer_list) {
1073 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
1074 status = -EINVAL;
1075 break;
1076 }
1077 if (par_override || t->speed_hz || t->bits_per_word) {
1078 par_override = 1;
1079 status = omap2_mcspi_setup_transfer(spi, t);
1080 if (status < 0)
1081 break;
1082 if (!t->speed_hz && !t->bits_per_word)
1083 par_override = 0;
1084 }
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001085 if (cd && cd->cs_per_word) {
1086 chconf = mcspi->ctx.modulctrl;
1087 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1088 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1089 mcspi->ctx.modulctrl =
1090 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1091 }
1092
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001093
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301094 if (!cs_active) {
1095 omap2_mcspi_force_cs(spi, 1);
1096 cs_active = 1;
1097 }
1098
1099 chconf = mcspi_cached_chconf0(spi);
1100 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1101 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1102
1103 if (t->tx_buf == NULL)
1104 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1105 else if (t->rx_buf == NULL)
1106 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1107
1108 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1109 /* Turbo mode is for more than one word */
1110 if (t->len > ((cs->word_len + 7) >> 3))
1111 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1112 }
1113
1114 mcspi_write_chconf0(spi, chconf);
1115
1116 if (t->len) {
1117 unsigned count;
1118
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001119 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1120 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
1121 omap2_mcspi_set_fifo(spi, t, 1);
1122
1123 omap2_mcspi_set_enable(spi, 1);
1124
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301125 /* RX_ONLY mode needs dummy data in TX reg */
1126 if (t->tx_buf == NULL)
1127 __raw_writel(0, cs->base
1128 + OMAP2_MCSPI_TX0);
1129
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001130 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1131 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301132 count = omap2_mcspi_txrx_dma(spi, t);
1133 else
1134 count = omap2_mcspi_txrx_pio(spi, t);
1135 m->actual_length += count;
1136
1137 if (count != t->len) {
1138 status = -EIO;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001139 break;
1140 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001141 }
1142
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301143 if (t->delay_usecs)
1144 udelay(t->delay_usecs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001145
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301146 /* ignore the "leave it on after last xfer" hint */
1147 if (t->cs_change) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001148 omap2_mcspi_force_cs(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301149 cs_active = 0;
1150 }
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001151
1152 omap2_mcspi_set_enable(spi, 0);
1153
1154 if (mcspi->fifo_depth > 0)
1155 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301156 }
1157 /* Restore defaults if they were overriden */
1158 if (par_override) {
1159 par_override = 0;
1160 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001161 }
1162
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301163 if (cs_active)
1164 omap2_mcspi_force_cs(spi, 0);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301165
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001166 if (cd && cd->cs_per_word) {
1167 chconf = mcspi->ctx.modulctrl;
1168 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1169 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1170 mcspi->ctx.modulctrl =
1171 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1172 }
1173
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301174 omap2_mcspi_set_enable(spi, 0);
1175
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001176 if (mcspi->fifo_depth > 0 && t)
1177 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301178
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001179 m->status = status;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001180}
1181
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301182static int omap2_mcspi_transfer_one_message(struct spi_master *master,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001183 struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001184{
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001185 struct spi_device *spi;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001186 struct omap2_mcspi *mcspi;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001187 struct omap2_mcspi_dma *mcspi_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001188 struct spi_transfer *t;
1189
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001190 spi = m->spi;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301191 mcspi = spi_master_get_devdata(master);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001192 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001193 m->actual_length = 0;
1194 m->status = 0;
1195
1196 /* reject invalid messages and transfers */
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301197 if (list_empty(&m->transfers))
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001198 return -EINVAL;
1199 list_for_each_entry(t, &m->transfers, transfer_list) {
1200 const void *tx_buf = t->tx_buf;
1201 void *rx_buf = t->rx_buf;
1202 unsigned len = t->len;
1203
1204 if (t->speed_hz > OMAP2_MCSPI_MAX_FREQ
1205 || (len && !(rx_buf || tx_buf))
1206 || (t->bits_per_word &&
1207 ( t->bits_per_word < 4
Matthias Brugger18dd6192013-01-24 13:28:58 +01001208 || t->bits_per_word > 32))) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301209 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001210 t->speed_hz,
1211 len,
1212 tx_buf ? "tx" : "",
1213 rx_buf ? "rx" : "",
1214 t->bits_per_word);
1215 return -EINVAL;
1216 }
Hannu Heikkinen57d9c102011-02-24 21:31:33 +02001217 if (t->speed_hz && t->speed_hz < (OMAP2_MCSPI_MAX_FREQ >> 15)) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301218 dev_dbg(mcspi->dev, "speed_hz %d below minimum %d Hz\n",
Matthias Brugger18dd6192013-01-24 13:28:58 +01001219 t->speed_hz,
1220 OMAP2_MCSPI_MAX_FREQ >> 15);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001221 return -EINVAL;
1222 }
1223
1224 if (m->is_dma_mapped || len < DMA_MIN_BYTES)
1225 continue;
1226
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001227 if (mcspi_dma->dma_tx && tx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301228 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001229 len, DMA_TO_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301230 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1231 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001232 'T', len);
1233 return -EINVAL;
1234 }
1235 }
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001236 if (mcspi_dma->dma_rx && rx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301237 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001238 DMA_FROM_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301239 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1240 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001241 'R', len);
1242 if (tx_buf != NULL)
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301243 dma_unmap_single(mcspi->dev, t->tx_dma,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001244 len, DMA_TO_DEVICE);
1245 return -EINVAL;
1246 }
1247 }
1248 }
1249
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301250 omap2_mcspi_work(mcspi, m);
1251 spi_finalize_current_message(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001252 return 0;
1253}
1254
Grant Likelyfd4a3192012-12-07 16:57:14 +00001255static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001256{
1257 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301258 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301259 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001260
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301261 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301262 if (ret < 0)
1263 return ret;
Jouni Hoganderddb22192009-07-29 15:02:11 -07001264
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301265 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001266 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301267 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001268
1269 omap2_mcspi_set_master_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301270 pm_runtime_mark_last_busy(mcspi->dev);
1271 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001272 return 0;
1273}
1274
Govindraj.R1f1a4382011-02-02 17:52:15 +05301275static int omap_mcspi_runtime_resume(struct device *dev)
1276{
1277 struct omap2_mcspi *mcspi;
1278 struct spi_master *master;
1279
1280 master = dev_get_drvdata(dev);
1281 mcspi = spi_master_get_devdata(master);
1282 omap2_mcspi_restore_ctx(mcspi);
1283
1284 return 0;
1285}
1286
Benoit Coussond5a80032012-02-15 18:37:34 +01001287static struct omap2_mcspi_platform_config omap2_pdata = {
1288 .regs_offset = 0,
1289};
1290
1291static struct omap2_mcspi_platform_config omap4_pdata = {
1292 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1293};
1294
1295static const struct of_device_id omap_mcspi_of_match[] = {
1296 {
1297 .compatible = "ti,omap2-mcspi",
1298 .data = &omap2_pdata,
1299 },
1300 {
1301 .compatible = "ti,omap4-mcspi",
1302 .data = &omap4_pdata,
1303 },
1304 { },
1305};
1306MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001307
Grant Likelyfd4a3192012-12-07 16:57:14 +00001308static int omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001309{
1310 struct spi_master *master;
Uwe Kleine-König83a01e72012-05-21 21:57:39 +02001311 const struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001312 struct omap2_mcspi *mcspi;
1313 struct resource *r;
1314 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001315 u32 regs_offset = 0;
1316 static int bus_num = 1;
1317 struct device_node *node = pdev->dev.of_node;
1318 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001319
1320 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1321 if (master == NULL) {
1322 dev_dbg(&pdev->dev, "master allocation failed\n");
1323 return -ENOMEM;
1324 }
1325
David Brownelle7db06b2009-06-17 16:26:04 -07001326 /* the spi->mode bits understood by this driver: */
1327 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1328
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001329 master->setup = omap2_mcspi_setup;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301330 master->prepare_transfer_hardware = omap2_prepare_transfer;
1331 master->unprepare_transfer_hardware = omap2_unprepare_transfer;
1332 master->transfer_one_message = omap2_mcspi_transfer_one_message;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001333 master->cleanup = omap2_mcspi_cleanup;
Benoit Coussond5a80032012-02-15 18:37:34 +01001334 master->dev.of_node = node;
1335
Daniel Mack0384e902012-10-07 18:19:44 +02001336 dev_set_drvdata(&pdev->dev, master);
1337
1338 mcspi = spi_master_get_devdata(master);
1339 mcspi->master = master;
1340
Benoit Coussond5a80032012-02-15 18:37:34 +01001341 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1342 if (match) {
1343 u32 num_cs = 1; /* default number of chipselect */
1344 pdata = match->data;
1345
1346 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1347 master->num_chipselect = num_cs;
1348 master->bus_num = bus_num++;
Daniel Mack2cd45172012-11-14 11:14:26 +08001349 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1350 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
Benoit Coussond5a80032012-02-15 18:37:34 +01001351 } else {
1352 pdata = pdev->dev.platform_data;
1353 master->num_chipselect = pdata->num_cs;
1354 if (pdev->id != -1)
1355 master->bus_num = pdev->id;
Daniel Mack0384e902012-10-07 18:19:44 +02001356 mcspi->pin_dir = pdata->pin_dir;
Benoit Coussond5a80032012-02-15 18:37:34 +01001357 }
1358 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001359
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001360 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1361 if (r == NULL) {
1362 status = -ENODEV;
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301363 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001364 }
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301365
Benoit Coussond5a80032012-02-15 18:37:34 +01001366 r->start += regs_offset;
1367 r->end += regs_offset;
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301368 mcspi->phys = r->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001369
Thierry Redingb0ee5602013-01-21 11:09:18 +01001370 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1371 if (IS_ERR(mcspi->base)) {
1372 status = PTR_ERR(mcspi->base);
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301373 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001374 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001375
Govindraj.R1f1a4382011-02-02 17:52:15 +05301376 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001377
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301378 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001379
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001380 mcspi->dma_channels = kcalloc(master->num_chipselect,
1381 sizeof(struct omap2_mcspi_dma),
1382 GFP_KERNEL);
1383
1384 if (mcspi->dma_channels == NULL)
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301385 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001386
Charulatha V1a5d8192011-02-02 17:52:14 +05301387 for (i = 0; i < master->num_chipselect; i++) {
Matt Porter74f3aaa2013-06-22 23:07:38 +05301388 char *dma_rx_ch_name = mcspi->dma_channels[i].dma_rx_ch_name;
1389 char *dma_tx_ch_name = mcspi->dma_channels[i].dma_tx_ch_name;
Charulatha V1a5d8192011-02-02 17:52:14 +05301390 struct resource *dma_res;
1391
Matt Porter74f3aaa2013-06-22 23:07:38 +05301392 sprintf(dma_rx_ch_name, "rx%d", i);
1393 if (!pdev->dev.of_node) {
1394 dma_res =
1395 platform_get_resource_byname(pdev,
1396 IORESOURCE_DMA,
1397 dma_rx_ch_name);
1398 if (!dma_res) {
1399 dev_dbg(&pdev->dev,
1400 "cannot get DMA RX channel\n");
1401 status = -ENODEV;
1402 break;
1403 }
Charulatha V1a5d8192011-02-02 17:52:14 +05301404
Matt Porter74f3aaa2013-06-22 23:07:38 +05301405 mcspi->dma_channels[i].dma_rx_sync_dev =
1406 dma_res->start;
Charulatha V1a5d8192011-02-02 17:52:14 +05301407 }
Matt Porter74f3aaa2013-06-22 23:07:38 +05301408 sprintf(dma_tx_ch_name, "tx%d", i);
1409 if (!pdev->dev.of_node) {
1410 dma_res =
1411 platform_get_resource_byname(pdev,
1412 IORESOURCE_DMA,
1413 dma_tx_ch_name);
1414 if (!dma_res) {
1415 dev_dbg(&pdev->dev,
1416 "cannot get DMA TX channel\n");
1417 status = -ENODEV;
1418 break;
1419 }
Charulatha V1a5d8192011-02-02 17:52:14 +05301420
Matt Porter74f3aaa2013-06-22 23:07:38 +05301421 mcspi->dma_channels[i].dma_tx_sync_dev =
1422 dma_res->start;
1423 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001424 }
1425
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301426 if (status < 0)
1427 goto dma_chnl_free;
1428
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301429 pm_runtime_use_autosuspend(&pdev->dev);
1430 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301431 pm_runtime_enable(&pdev->dev);
1432
Wei Yongjun142e07b2013-04-18 11:14:59 +08001433 status = omap2_mcspi_master_setup(mcspi);
1434 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301435 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001436
1437 status = spi_register_master(master);
1438 if (status < 0)
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301439 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001440
1441 return status;
1442
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301443disable_pm:
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301444 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301445dma_chnl_free:
Govindraj.R1f1a4382011-02-02 17:52:15 +05301446 kfree(mcspi->dma_channels);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301447free_master:
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301448 spi_master_put(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001449 return status;
1450}
1451
Grant Likelyfd4a3192012-12-07 16:57:14 +00001452static int omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001453{
1454 struct spi_master *master;
1455 struct omap2_mcspi *mcspi;
1456 struct omap2_mcspi_dma *dma_channels;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001457
1458 master = dev_get_drvdata(&pdev->dev);
1459 mcspi = spi_master_get_devdata(master);
1460 dma_channels = mcspi->dma_channels;
1461
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301462 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301463 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001464
1465 spi_unregister_master(master);
1466 kfree(dma_channels);
1467
1468 return 0;
1469}
1470
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001471/* work with hotplug and coldplug */
1472MODULE_ALIAS("platform:omap2_mcspi");
1473
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001474#ifdef CONFIG_SUSPEND
1475/*
1476 * When SPI wake up from off-mode, CS is in activate state. If it was in
1477 * unactive state when driver was suspend, then force it to unactive state at
1478 * wake up.
1479 */
1480static int omap2_mcspi_resume(struct device *dev)
1481{
1482 struct spi_master *master = dev_get_drvdata(dev);
1483 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301484 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1485 struct omap2_mcspi_cs *cs;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001486
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301487 pm_runtime_get_sync(mcspi->dev);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301488 list_for_each_entry(cs, &ctx->cs, node) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001489 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001490 /*
1491 * We need to toggle CS state for OMAP take this
1492 * change in account.
1493 */
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301494 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001495 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301496 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001497 __raw_writel(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
1498 }
1499 }
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301500 pm_runtime_mark_last_busy(mcspi->dev);
1501 pm_runtime_put_autosuspend(mcspi->dev);
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001502 return 0;
1503}
1504#else
1505#define omap2_mcspi_resume NULL
1506#endif
1507
1508static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1509 .resume = omap2_mcspi_resume,
Govindraj.R1f1a4382011-02-02 17:52:15 +05301510 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001511};
1512
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001513static struct platform_driver omap2_mcspi_driver = {
1514 .driver = {
1515 .name = "omap2_mcspi",
1516 .owner = THIS_MODULE,
Benoit Coussond5a80032012-02-15 18:37:34 +01001517 .pm = &omap2_mcspi_pm_ops,
1518 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001519 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001520 .probe = omap2_mcspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001521 .remove = omap2_mcspi_remove,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001522};
1523
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001524module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001525MODULE_LICENSE("GPL");