blob: b6f82ebc30aa0b27dda65ab91e137d0d5e594d38 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020026#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/skbuff.h>
32#include <linux/dma-mapping.h>
33#include <linux/bitops.h>
34#include <linux/irq.h>
35#include <linux/delay.h>
36#include <asm/byteorder.h>
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080040#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030042#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000057#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000058#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000059#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include <linux/firmware.h>
62#include "bnx2x_fw_file_hdr.h"
63/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000064#define FW_FILE_VERSION \
65 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
66 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
67 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
68 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000069#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
70#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000071#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070072
Eilon Greenstein34f80b02008-06-23 20:33:01 -070073/* Time in jiffies before concluding the transmitter is hung */
74#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Andrew Morton53a10562008-02-09 23:16:41 -080076static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030077 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
79
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070080MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000081MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "BCM57710/57711/57711E/"
83 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
84 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085MODULE_LICENSE("GPL");
86MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000087MODULE_FIRMWARE(FW_FILE_NAME_E1);
88MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000089MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090
Eilon Greenstein555f6c72009-02-12 08:36:11 +000091static int multi_mode = 1;
92module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070093MODULE_PARM_DESC(multi_mode, " Multi queue mode "
94 "(0 Disable; 1 Enable (default))");
95
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
98MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
99 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein9898f862009-02-12 08:38:27 +0000116static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200117module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000119
120static int mrrs = -1;
121module_param(mrrs, int, 0);
122MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
123
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000126MODULE_PARM_DESC(debug, " Default debug msglevel");
127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300129
130struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132enum bnx2x_board_type {
133 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300134 BCM57711,
135 BCM57711E,
136 BCM57712,
137 BCM57712_MF,
138 BCM57800,
139 BCM57800_MF,
140 BCM57810,
141 BCM57810_MF,
142 BCM57840,
143 BCM57840_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200144};
145
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800147static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148 char *name;
149} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
151 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
152 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
153 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
158 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
159 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
160 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit "
161 "Ethernet Multi Function"}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300164#ifndef PCI_DEVICE_ID_NX2_57710
165#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
166#endif
167#ifndef PCI_DEVICE_ID_NX2_57711
168#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
169#endif
170#ifndef PCI_DEVICE_ID_NX2_57711E
171#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
172#endif
173#ifndef PCI_DEVICE_ID_NX2_57712
174#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
175#endif
176#ifndef PCI_DEVICE_ID_NX2_57712_MF
177#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
178#endif
179#ifndef PCI_DEVICE_ID_NX2_57800
180#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
181#endif
182#ifndef PCI_DEVICE_ID_NX2_57800_MF
183#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
184#endif
185#ifndef PCI_DEVICE_ID_NX2_57810
186#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
187#endif
188#ifndef PCI_DEVICE_ID_NX2_57810_MF
189#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57840
192#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57840_MF
195#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
196#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000197static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000198 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
199 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
200 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000201 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300202 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200209 { 0 }
210};
211
212MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
213
214/****************************************************************************
215* General service functions
216****************************************************************************/
217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300218static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
219 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000220{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300221 REG_WR(bp, addr, U64_LO(mapping));
222 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000223}
224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300225static inline void storm_memset_spq_addr(struct bnx2x *bp,
226 dma_addr_t mapping, u16 abs_fid)
227{
228 u32 addr = XSEM_REG_FAST_MEMORY +
229 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
230
231 __storm_memset_dma_mapping(bp, addr, mapping);
232}
233
234static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
235 u16 pf_id)
236{
237 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
238 pf_id);
239 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
240 pf_id);
241 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
242 pf_id);
243 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
244 pf_id);
245}
246
247static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
248 u8 enable)
249{
250 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
251 enable);
252 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
253 enable);
254 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
255 enable);
256 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
257 enable);
258}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000259
260static inline void storm_memset_eq_data(struct bnx2x *bp,
261 struct event_ring_data *eq_data,
262 u16 pfid)
263{
264 size_t size = sizeof(struct event_ring_data);
265
266 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
267
268 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
269}
270
271static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
272 u16 pfid)
273{
274 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
275 REG_WR16(bp, addr, eq_prod);
276}
277
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200278/* used only at init
279 * locking is done by mcp
280 */
stephen hemminger8d962862010-10-21 07:50:56 +0000281static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282{
283 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
284 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
285 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
286 PCICFG_VENDOR_ID_OFFSET);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
290{
291 u32 val;
292
293 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
294 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
296 PCICFG_VENDOR_ID_OFFSET);
297
298 return val;
299}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000301#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
302#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
303#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
304#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
305#define DMAE_DP_DST_NONE "dst_addr [none]"
306
stephen hemminger8d962862010-10-21 07:50:56 +0000307static void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae,
308 int msglvl)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000309{
310 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
311
312 switch (dmae->opcode & DMAE_COMMAND_DST) {
313 case DMAE_CMD_DST_PCI:
314 if (src_type == DMAE_CMD_SRC_PCI)
315 DP(msglvl, "DMAE: opcode 0x%08x\n"
316 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
317 "comp_addr [%x:%08x], comp_val 0x%08x\n",
318 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
319 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
320 dmae->comp_addr_hi, dmae->comp_addr_lo,
321 dmae->comp_val);
322 else
323 DP(msglvl, "DMAE: opcode 0x%08x\n"
324 "src [%08x], len [%d*4], dst [%x:%08x]\n"
325 "comp_addr [%x:%08x], comp_val 0x%08x\n",
326 dmae->opcode, dmae->src_addr_lo >> 2,
327 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
328 dmae->comp_addr_hi, dmae->comp_addr_lo,
329 dmae->comp_val);
330 break;
331 case DMAE_CMD_DST_GRC:
332 if (src_type == DMAE_CMD_SRC_PCI)
333 DP(msglvl, "DMAE: opcode 0x%08x\n"
334 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
335 "comp_addr [%x:%08x], comp_val 0x%08x\n",
336 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
337 dmae->len, dmae->dst_addr_lo >> 2,
338 dmae->comp_addr_hi, dmae->comp_addr_lo,
339 dmae->comp_val);
340 else
341 DP(msglvl, "DMAE: opcode 0x%08x\n"
342 "src [%08x], len [%d*4], dst [%08x]\n"
343 "comp_addr [%x:%08x], comp_val 0x%08x\n",
344 dmae->opcode, dmae->src_addr_lo >> 2,
345 dmae->len, dmae->dst_addr_lo >> 2,
346 dmae->comp_addr_hi, dmae->comp_addr_lo,
347 dmae->comp_val);
348 break;
349 default:
350 if (src_type == DMAE_CMD_SRC_PCI)
351 DP(msglvl, "DMAE: opcode 0x%08x\n"
352 DP_LEVEL "src_addr [%x:%08x] len [%d * 4] "
353 "dst_addr [none]\n"
354 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
355 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
356 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
357 dmae->comp_val);
358 else
359 DP(msglvl, "DMAE: opcode 0x%08x\n"
360 DP_LEVEL "src_addr [%08x] len [%d * 4] "
361 "dst_addr [none]\n"
362 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
363 dmae->opcode, dmae->src_addr_lo >> 2,
364 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
365 dmae->comp_val);
366 break;
367 }
368
369}
370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200371/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000372void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200373{
374 u32 cmd_offset;
375 int i;
376
377 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
378 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
379 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
380
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700381 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
382 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200383 }
384 REG_WR(bp, dmae_reg_go_c[idx], 1);
385}
386
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
388{
389 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
390 DMAE_CMD_C_ENABLE);
391}
392
393u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
394{
395 return opcode & ~DMAE_CMD_SRC_RESET;
396}
397
398u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
399 bool with_comp, u8 comp_type)
400{
401 u32 opcode = 0;
402
403 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
404 (dst_type << DMAE_COMMAND_DST_SHIFT));
405
406 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
407
408 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
409 opcode |= ((BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT) |
410 (BP_E1HVN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
411 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
412
413#ifdef __BIG_ENDIAN
414 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
415#else
416 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
417#endif
418 if (with_comp)
419 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
420 return opcode;
421}
422
stephen hemminger8d962862010-10-21 07:50:56 +0000423static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
424 struct dmae_command *dmae,
425 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426{
427 memset(dmae, 0, sizeof(struct dmae_command));
428
429 /* set the opcode */
430 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
431 true, DMAE_COMP_PCI);
432
433 /* fill in the completion parameters */
434 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
435 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
436 dmae->comp_val = DMAE_COMP_VAL;
437}
438
439/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000440static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
441 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000442{
443 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000444 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000445 int rc = 0;
446
447 DP(BNX2X_MSG_OFF, "data before [0x%08x 0x%08x 0x%08x 0x%08x]\n",
448 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
449 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
450
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300451 /*
452 * Lock the dmae channel. Disable BHs to prevent a dead-lock
453 * as long as this code is called both from syscall context and
454 * from ndo_set_rx_mode() flow that may be called from BH.
455 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800456 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000457
458 /* reset completion */
459 *wb_comp = 0;
460
461 /* post the command on the channel used for initializations */
462 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
463
464 /* wait for completion */
465 udelay(5);
466 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
467 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
468
469 if (!cnt) {
470 BNX2X_ERR("DMAE timeout!\n");
471 rc = DMAE_TIMEOUT;
472 goto unlock;
473 }
474 cnt--;
475 udelay(50);
476 }
477 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
478 BNX2X_ERR("DMAE PCI error!\n");
479 rc = DMAE_PCI_ERROR;
480 }
481
482 DP(BNX2X_MSG_OFF, "data after [0x%08x 0x%08x 0x%08x 0x%08x]\n",
483 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
484 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
485
486unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800487 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000488 return rc;
489}
490
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700491void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
492 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200493{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000494 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700495
496 if (!bp->dmae_ready) {
497 u32 *data = bnx2x_sp(bp, wb_data[0]);
498
499 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
500 " using indirect\n", dst_addr, len32);
501 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
502 return;
503 }
504
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000505 /* set opcode and fixed command fields */
506 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200507
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000508 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000509 dmae.src_addr_lo = U64_LO(dma_addr);
510 dmae.src_addr_hi = U64_HI(dma_addr);
511 dmae.dst_addr_lo = dst_addr >> 2;
512 dmae.dst_addr_hi = 0;
513 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200514
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000515 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200516
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517 /* issue the command and wait for completion */
518 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200519}
520
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700521void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200522{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000523 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700524
525 if (!bp->dmae_ready) {
526 u32 *data = bnx2x_sp(bp, wb_data[0]);
527 int i;
528
529 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
530 " using indirect\n", src_addr, len32);
531 for (i = 0; i < len32; i++)
532 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
533 return;
534 }
535
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000536 /* set opcode and fixed command fields */
537 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000539 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000540 dmae.src_addr_lo = src_addr >> 2;
541 dmae.src_addr_hi = 0;
542 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
543 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
544 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200545
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000546 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200547
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000548 /* issue the command and wait for completion */
549 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200551
stephen hemminger8d962862010-10-21 07:50:56 +0000552static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
553 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000554{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000555 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000556 int offset = 0;
557
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000558 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000559 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000560 addr + offset, dmae_wr_max);
561 offset += dmae_wr_max * 4;
562 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000563 }
564
565 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
566}
567
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700568/* used only for slowpath so not inlined */
569static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
570{
571 u32 wb_write[2];
572
573 wb_write[0] = val_hi;
574 wb_write[1] = val_lo;
575 REG_WR_DMAE(bp, reg, wb_write, 2);
576}
577
578#ifdef USE_WB_RD
579static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
580{
581 u32 wb_data[2];
582
583 REG_RD_DMAE(bp, reg, wb_data, 2);
584
585 return HILO_U64(wb_data[0], wb_data[1]);
586}
587#endif
588
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200589static int bnx2x_mc_assert(struct bnx2x *bp)
590{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700592 int i, rc = 0;
593 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700595 /* XSTORM */
596 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
597 XSTORM_ASSERT_LIST_INDEX_OFFSET);
598 if (last_idx)
599 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700601 /* print the asserts */
602 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700604 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
605 XSTORM_ASSERT_LIST_OFFSET(i));
606 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
607 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
608 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
609 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
610 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
611 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200612
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
614 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
615 " 0x%08x 0x%08x 0x%08x\n",
616 i, row3, row2, row1, row0);
617 rc++;
618 } else {
619 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 }
621 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700622
623 /* TSTORM */
624 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
625 TSTORM_ASSERT_LIST_INDEX_OFFSET);
626 if (last_idx)
627 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
628
629 /* print the asserts */
630 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
631
632 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
633 TSTORM_ASSERT_LIST_OFFSET(i));
634 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
635 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
636 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
637 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
638 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
639 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
640
641 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
642 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
643 " 0x%08x 0x%08x 0x%08x\n",
644 i, row3, row2, row1, row0);
645 rc++;
646 } else {
647 break;
648 }
649 }
650
651 /* CSTORM */
652 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
653 CSTORM_ASSERT_LIST_INDEX_OFFSET);
654 if (last_idx)
655 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
656
657 /* print the asserts */
658 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
659
660 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
661 CSTORM_ASSERT_LIST_OFFSET(i));
662 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
663 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
664 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
665 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
666 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
667 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
668
669 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
670 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
671 " 0x%08x 0x%08x 0x%08x\n",
672 i, row3, row2, row1, row0);
673 rc++;
674 } else {
675 break;
676 }
677 }
678
679 /* USTORM */
680 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
681 USTORM_ASSERT_LIST_INDEX_OFFSET);
682 if (last_idx)
683 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
684
685 /* print the asserts */
686 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
687
688 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
689 USTORM_ASSERT_LIST_OFFSET(i));
690 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
691 USTORM_ASSERT_LIST_OFFSET(i) + 4);
692 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
693 USTORM_ASSERT_LIST_OFFSET(i) + 8);
694 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
695 USTORM_ASSERT_LIST_OFFSET(i) + 12);
696
697 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
698 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
699 " 0x%08x 0x%08x 0x%08x\n",
700 i, row3, row2, row1, row0);
701 rc++;
702 } else {
703 break;
704 }
705 }
706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200707 return rc;
708}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800709
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000710void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200711{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000712 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200713 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000714 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200715 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000716 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000717 if (BP_NOMCP(bp)) {
718 BNX2X_ERR("NO MCP - can not dump\n");
719 return;
720 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000721 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
722 (bp->common.bc_ver & 0xff0000) >> 16,
723 (bp->common.bc_ver & 0xff00) >> 8,
724 (bp->common.bc_ver & 0xff));
725
726 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
727 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
728 printk("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000729
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000730 if (BP_PATH(bp) == 0)
731 trace_shmem_base = bp->common.shmem_base;
732 else
733 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
734 addr = trace_shmem_base - 0x0800 + 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000735 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000736 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
737 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000738 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000740 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000741 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200742 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000743 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200744 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000745 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200746 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000747 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200748 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000749 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200750 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000751 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200752 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000753 printk("%s" "end of fw dump\n", lvl);
754}
755
756static inline void bnx2x_fw_dump(struct bnx2x *bp)
757{
758 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759}
760
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000761void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762{
763 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000764 u16 j;
765 struct hc_sp_status_block_data sp_sb_data;
766 int func = BP_FUNC(bp);
767#ifdef BNX2X_STOP_ON_ERROR
768 u16 start = 0, end = 0;
769#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200770
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700771 bp->stats_state = STATS_STATE_DISABLED;
772 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
773
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200774 BNX2X_ERR("begin crash dump -----------------\n");
775
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000776 /* Indices */
777 /* Common */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300779 " spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
780 bp->def_idx, bp->def_att_idx, bp->attn_state,
781 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000782 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
783 bp->def_status_blk->atten_status_block.attn_bits,
784 bp->def_status_blk->atten_status_block.attn_bits_ack,
785 bp->def_status_blk->atten_status_block.status_block_id,
786 bp->def_status_blk->atten_status_block.attn_bits_index);
787 BNX2X_ERR(" def (");
788 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
789 pr_cont("0x%x%s",
790 bp->def_status_blk->sp_sb.index_values[i],
791 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000792
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
794 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
795 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
796 i*sizeof(u32));
797
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300798 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) "
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000799 "pf_id(0x%x) vnic_id(0x%x) "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300800 "vf_id(0x%x) vf_valid (0x%x) "
801 "state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000802 sp_sb_data.igu_sb_id,
803 sp_sb_data.igu_seg_id,
804 sp_sb_data.p_func.pf_id,
805 sp_sb_data.p_func.vnic_id,
806 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300807 sp_sb_data.p_func.vf_valid,
808 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000809
810
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000811 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000812 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000813 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000814 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000815 struct hc_status_block_data_e1x sb_data_e1x;
816 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 CHIP_IS_E1x(bp) ?
818 sb_data_e1x.common.state_machine :
819 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300821 CHIP_IS_E1x(bp) ?
822 sb_data_e1x.index_data :
823 sb_data_e2.index_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000824 int data_size;
825 u32 *sb_data_p;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000826
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000827 /* Rx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000828 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 " rx_comp_prod(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000830 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000831 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000832 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000833 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000834 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000835 " fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000836 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000837 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839 /* Tx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000840 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
841 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
842 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700844 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300846 loop = CHIP_IS_E1x(bp) ?
847 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000848
849 /* host sb data */
850
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000851#ifdef BCM_CNIC
852 if (IS_FCOE_FP(fp))
853 continue;
854#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000855 BNX2X_ERR(" run indexes (");
856 for (j = 0; j < HC_SB_MAX_SM; j++)
857 pr_cont("0x%x%s",
858 fp->sb_running_index[j],
859 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
860
861 BNX2X_ERR(" indexes (");
862 for (j = 0; j < loop; j++)
863 pr_cont("0x%x%s",
864 fp->sb_index_values[j],
865 (j == loop - 1) ? ")" : " ");
866 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300867 data_size = CHIP_IS_E1x(bp) ?
868 sizeof(struct hc_status_block_data_e1x) :
869 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000870 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300871 sb_data_p = CHIP_IS_E1x(bp) ?
872 (u32 *)&sb_data_e1x :
873 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000874 /* copy sb data in here */
875 for (j = 0; j < data_size; j++)
876 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
877 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
878 j * sizeof(u32));
879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300880 if (!CHIP_IS_E1x(bp)) {
881 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
882 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
883 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000884 sb_data_e2.common.p_func.pf_id,
885 sb_data_e2.common.p_func.vf_id,
886 sb_data_e2.common.p_func.vf_valid,
887 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300888 sb_data_e2.common.same_igu_sb_1b,
889 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000890 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300891 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
892 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
893 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000894 sb_data_e1x.common.p_func.pf_id,
895 sb_data_e1x.common.p_func.vf_id,
896 sb_data_e1x.common.p_func.vf_valid,
897 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300898 sb_data_e1x.common.same_igu_sb_1b,
899 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000900 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000901
902 /* SB_SMs data */
903 for (j = 0; j < HC_SB_MAX_SM; j++) {
904 pr_cont("SM[%d] __flags (0x%x) "
905 "igu_sb_id (0x%x) igu_seg_id(0x%x) "
906 "time_to_expire (0x%x) "
907 "timer_value(0x%x)\n", j,
908 hc_sm_p[j].__flags,
909 hc_sm_p[j].igu_sb_id,
910 hc_sm_p[j].igu_seg_id,
911 hc_sm_p[j].time_to_expire,
912 hc_sm_p[j].timer_value);
913 }
914
915 /* Indecies data */
916 for (j = 0; j < loop; j++) {
917 pr_cont("INDEX[%d] flags (0x%x) "
918 "timeout (0x%x)\n", j,
919 hc_index_p[j].flags,
920 hc_index_p[j].timeout);
921 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000922 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200923
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000924#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000925 /* Rings */
926 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000927 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000928 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929
930 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
931 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000932 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
934 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
935
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000936 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
937 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 }
939
Eilon Greenstein3196a882008-08-13 15:58:49 -0700940 start = RX_SGE(fp->rx_sge_prod);
941 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000942 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700943 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
944 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
945
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000946 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
947 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700948 }
949
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950 start = RCQ_BD(fp->rx_comp_cons - 10);
951 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000952 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
954
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000955 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
956 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957 }
958 }
959
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000960 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000961 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000962 struct bnx2x_fastpath *fp = &bp->fp[i];
963
964 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
965 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
966 for (j = start; j != end; j = TX_BD(j + 1)) {
967 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
968
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000969 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
970 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000971 }
972
973 start = TX_BD(fp->tx_bd_cons - 10);
974 end = TX_BD(fp->tx_bd_cons + 254);
975 for (j = start; j != end; j = TX_BD(j + 1)) {
976 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
977
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000978 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
979 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000980 }
981 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700983 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 bnx2x_mc_assert(bp);
985 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200986}
987
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300988/*
989 * FLR Support for E2
990 *
991 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
992 * initialization.
993 */
994#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
995#define FLR_WAIT_INTERAVAL 50 /* usec */
996#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERAVAL) /* 200 */
997
998struct pbf_pN_buf_regs {
999 int pN;
1000 u32 init_crd;
1001 u32 crd;
1002 u32 crd_freed;
1003};
1004
1005struct pbf_pN_cmd_regs {
1006 int pN;
1007 u32 lines_occup;
1008 u32 lines_freed;
1009};
1010
1011static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1012 struct pbf_pN_buf_regs *regs,
1013 u32 poll_count)
1014{
1015 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1016 u32 cur_cnt = poll_count;
1017
1018 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1019 crd = crd_start = REG_RD(bp, regs->crd);
1020 init_crd = REG_RD(bp, regs->init_crd);
1021
1022 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1023 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1024 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1025
1026 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1027 (init_crd - crd_start))) {
1028 if (cur_cnt--) {
1029 udelay(FLR_WAIT_INTERAVAL);
1030 crd = REG_RD(bp, regs->crd);
1031 crd_freed = REG_RD(bp, regs->crd_freed);
1032 } else {
1033 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1034 regs->pN);
1035 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1036 regs->pN, crd);
1037 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1038 regs->pN, crd_freed);
1039 break;
1040 }
1041 }
1042 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
1043 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1044}
1045
1046static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1047 struct pbf_pN_cmd_regs *regs,
1048 u32 poll_count)
1049{
1050 u32 occup, to_free, freed, freed_start;
1051 u32 cur_cnt = poll_count;
1052
1053 occup = to_free = REG_RD(bp, regs->lines_occup);
1054 freed = freed_start = REG_RD(bp, regs->lines_freed);
1055
1056 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1057 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1058
1059 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1060 if (cur_cnt--) {
1061 udelay(FLR_WAIT_INTERAVAL);
1062 occup = REG_RD(bp, regs->lines_occup);
1063 freed = REG_RD(bp, regs->lines_freed);
1064 } else {
1065 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1066 regs->pN);
1067 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1068 regs->pN, occup);
1069 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1070 regs->pN, freed);
1071 break;
1072 }
1073 }
1074 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
1075 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1076}
1077
1078static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1079 u32 expected, u32 poll_count)
1080{
1081 u32 cur_cnt = poll_count;
1082 u32 val;
1083
1084 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
1085 udelay(FLR_WAIT_INTERAVAL);
1086
1087 return val;
1088}
1089
1090static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1091 char *msg, u32 poll_cnt)
1092{
1093 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1094 if (val != 0) {
1095 BNX2X_ERR("%s usage count=%d\n", msg, val);
1096 return 1;
1097 }
1098 return 0;
1099}
1100
1101static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1102{
1103 /* adjust polling timeout */
1104 if (CHIP_REV_IS_EMUL(bp))
1105 return FLR_POLL_CNT * 2000;
1106
1107 if (CHIP_REV_IS_FPGA(bp))
1108 return FLR_POLL_CNT * 120;
1109
1110 return FLR_POLL_CNT;
1111}
1112
1113static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1114{
1115 struct pbf_pN_cmd_regs cmd_regs[] = {
1116 {0, (CHIP_IS_E3B0(bp)) ?
1117 PBF_REG_TQ_OCCUPANCY_Q0 :
1118 PBF_REG_P0_TQ_OCCUPANCY,
1119 (CHIP_IS_E3B0(bp)) ?
1120 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1121 PBF_REG_P0_TQ_LINES_FREED_CNT},
1122 {1, (CHIP_IS_E3B0(bp)) ?
1123 PBF_REG_TQ_OCCUPANCY_Q1 :
1124 PBF_REG_P1_TQ_OCCUPANCY,
1125 (CHIP_IS_E3B0(bp)) ?
1126 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1127 PBF_REG_P1_TQ_LINES_FREED_CNT},
1128 {4, (CHIP_IS_E3B0(bp)) ?
1129 PBF_REG_TQ_OCCUPANCY_LB_Q :
1130 PBF_REG_P4_TQ_OCCUPANCY,
1131 (CHIP_IS_E3B0(bp)) ?
1132 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1133 PBF_REG_P4_TQ_LINES_FREED_CNT}
1134 };
1135
1136 struct pbf_pN_buf_regs buf_regs[] = {
1137 {0, (CHIP_IS_E3B0(bp)) ?
1138 PBF_REG_INIT_CRD_Q0 :
1139 PBF_REG_P0_INIT_CRD ,
1140 (CHIP_IS_E3B0(bp)) ?
1141 PBF_REG_CREDIT_Q0 :
1142 PBF_REG_P0_CREDIT,
1143 (CHIP_IS_E3B0(bp)) ?
1144 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1145 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1146 {1, (CHIP_IS_E3B0(bp)) ?
1147 PBF_REG_INIT_CRD_Q1 :
1148 PBF_REG_P1_INIT_CRD,
1149 (CHIP_IS_E3B0(bp)) ?
1150 PBF_REG_CREDIT_Q1 :
1151 PBF_REG_P1_CREDIT,
1152 (CHIP_IS_E3B0(bp)) ?
1153 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1154 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1155 {4, (CHIP_IS_E3B0(bp)) ?
1156 PBF_REG_INIT_CRD_LB_Q :
1157 PBF_REG_P4_INIT_CRD,
1158 (CHIP_IS_E3B0(bp)) ?
1159 PBF_REG_CREDIT_LB_Q :
1160 PBF_REG_P4_CREDIT,
1161 (CHIP_IS_E3B0(bp)) ?
1162 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1163 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1164 };
1165
1166 int i;
1167
1168 /* Verify the command queues are flushed P0, P1, P4 */
1169 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1170 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1171
1172
1173 /* Verify the transmission buffers are flushed P0, P1, P4 */
1174 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1175 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1176}
1177
1178#define OP_GEN_PARAM(param) \
1179 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1180
1181#define OP_GEN_TYPE(type) \
1182 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1183
1184#define OP_GEN_AGG_VECT(index) \
1185 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1186
1187
1188static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1189 u32 poll_cnt)
1190{
1191 struct sdm_op_gen op_gen = {0};
1192
1193 u32 comp_addr = BAR_CSTRORM_INTMEM +
1194 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1195 int ret = 0;
1196
1197 if (REG_RD(bp, comp_addr)) {
1198 BNX2X_ERR("Cleanup complete is not 0\n");
1199 return 1;
1200 }
1201
1202 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1203 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1204 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1205 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1206
1207 DP(BNX2X_MSG_SP, "FW Final cleanup\n");
1208 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1209
1210 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1211 BNX2X_ERR("FW final cleanup did not succeed\n");
1212 ret = 1;
1213 }
1214 /* Zero completion for nxt FLR */
1215 REG_WR(bp, comp_addr, 0);
1216
1217 return ret;
1218}
1219
1220static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1221{
1222 int pos;
1223 u16 status;
1224
Jon Mason77c98e62011-06-27 07:45:12 +00001225 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001226 if (!pos)
1227 return false;
1228
1229 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1230 return status & PCI_EXP_DEVSTA_TRPND;
1231}
1232
1233/* PF FLR specific routines
1234*/
1235static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1236{
1237
1238 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1239 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1240 CFC_REG_NUM_LCIDS_INSIDE_PF,
1241 "CFC PF usage counter timed out",
1242 poll_cnt))
1243 return 1;
1244
1245
1246 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1247 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1248 DORQ_REG_PF_USAGE_CNT,
1249 "DQ PF usage counter timed out",
1250 poll_cnt))
1251 return 1;
1252
1253 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1254 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1255 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1256 "QM PF usage counter timed out",
1257 poll_cnt))
1258 return 1;
1259
1260 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1261 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1262 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1263 "Timers VNIC usage counter timed out",
1264 poll_cnt))
1265 return 1;
1266 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1267 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1268 "Timers NUM_SCANS usage counter timed out",
1269 poll_cnt))
1270 return 1;
1271
1272 /* Wait DMAE PF usage counter to zero */
1273 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1274 dmae_reg_go_c[INIT_DMAE_C(bp)],
1275 "DMAE dommand register timed out",
1276 poll_cnt))
1277 return 1;
1278
1279 return 0;
1280}
1281
1282static void bnx2x_hw_enable_status(struct bnx2x *bp)
1283{
1284 u32 val;
1285
1286 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1287 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1288
1289 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1290 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1291
1292 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1293 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1294
1295 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1296 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1297
1298 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1299 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1300
1301 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1302 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1303
1304 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1305 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1306
1307 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1308 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1309 val);
1310}
1311
1312static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1313{
1314 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1315
1316 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1317
1318 /* Re-enable PF target read access */
1319 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1320
1321 /* Poll HW usage counters */
1322 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1323 return -EBUSY;
1324
1325 /* Zero the igu 'trailing edge' and 'leading edge' */
1326
1327 /* Send the FW cleanup command */
1328 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1329 return -EBUSY;
1330
1331 /* ATC cleanup */
1332
1333 /* Verify TX hw is flushed */
1334 bnx2x_tx_hw_flushed(bp, poll_cnt);
1335
1336 /* Wait 100ms (not adjusted according to platform) */
1337 msleep(100);
1338
1339 /* Verify no pending pci transactions */
1340 if (bnx2x_is_pcie_pending(bp->pdev))
1341 BNX2X_ERR("PCIE Transactions still pending\n");
1342
1343 /* Debug */
1344 bnx2x_hw_enable_status(bp);
1345
1346 /*
1347 * Master enable - Due to WB DMAE writes performed before this
1348 * register is re-initialized as part of the regular function init
1349 */
1350 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1351
1352 return 0;
1353}
1354
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001355static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001356{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001357 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001358 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1359 u32 val = REG_RD(bp, addr);
1360 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001361 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001362
1363 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001364 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1365 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001366 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1367 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001368 } else if (msi) {
1369 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1370 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1371 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1372 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001373 } else {
1374 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001375 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001376 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1377 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001378
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001379 if (!CHIP_IS_E1(bp)) {
1380 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1381 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001382
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001383 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001384
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001385 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1386 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001387 }
1388
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001389 if (CHIP_IS_E1(bp))
1390 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1391
Eilon Greenstein8badd272009-02-12 08:36:15 +00001392 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
1393 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001394
1395 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001396 /*
1397 * Ensure that HC_CONFIG is written before leading/trailing edge config
1398 */
1399 mmiowb();
1400 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001401
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001402 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001403 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001404 if (IS_MF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001405 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001406 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001407 /* enable nig and gpio3 attention */
1408 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001409 } else
1410 val = 0xffff;
1411
1412 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1413 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1414 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001415
1416 /* Make sure that interrupts are indeed enabled from here on */
1417 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001418}
1419
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001420static void bnx2x_igu_int_enable(struct bnx2x *bp)
1421{
1422 u32 val;
1423 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
1424 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
1425
1426 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1427
1428 if (msix) {
1429 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1430 IGU_PF_CONF_SINGLE_ISR_EN);
1431 val |= (IGU_PF_CONF_FUNC_EN |
1432 IGU_PF_CONF_MSI_MSIX_EN |
1433 IGU_PF_CONF_ATTN_BIT_EN);
1434 } else if (msi) {
1435 val &= ~IGU_PF_CONF_INT_LINE_EN;
1436 val |= (IGU_PF_CONF_FUNC_EN |
1437 IGU_PF_CONF_MSI_MSIX_EN |
1438 IGU_PF_CONF_ATTN_BIT_EN |
1439 IGU_PF_CONF_SINGLE_ISR_EN);
1440 } else {
1441 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1442 val |= (IGU_PF_CONF_FUNC_EN |
1443 IGU_PF_CONF_INT_LINE_EN |
1444 IGU_PF_CONF_ATTN_BIT_EN |
1445 IGU_PF_CONF_SINGLE_ISR_EN);
1446 }
1447
1448 DP(NETIF_MSG_INTR, "write 0x%x to IGU mode %s\n",
1449 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1450
1451 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1452
1453 barrier();
1454
1455 /* init leading/trailing edge */
1456 if (IS_MF(bp)) {
1457 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
1458 if (bp->port.pmf)
1459 /* enable nig and gpio3 attention */
1460 val |= 0x1100;
1461 } else
1462 val = 0xffff;
1463
1464 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1465 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1466
1467 /* Make sure that interrupts are indeed enabled from here on */
1468 mmiowb();
1469}
1470
1471void bnx2x_int_enable(struct bnx2x *bp)
1472{
1473 if (bp->common.int_block == INT_BLOCK_HC)
1474 bnx2x_hc_int_enable(bp);
1475 else
1476 bnx2x_igu_int_enable(bp);
1477}
1478
1479static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001481 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1483 u32 val = REG_RD(bp, addr);
1484
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001485 /*
1486 * in E1 we must use only PCI configuration space to disable
1487 * MSI/MSIX capablility
1488 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1489 */
1490 if (CHIP_IS_E1(bp)) {
1491 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1492 * Use mask register to prevent from HC sending interrupts
1493 * after we exit the function
1494 */
1495 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1496
1497 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1498 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1499 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1500 } else
1501 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1502 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1503 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1504 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001505
1506 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1507 val, port, addr);
1508
Eilon Greenstein8badd272009-02-12 08:36:15 +00001509 /* flush all outstanding writes */
1510 mmiowb();
1511
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001512 REG_WR(bp, addr, val);
1513 if (REG_RD(bp, addr) != val)
1514 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1515}
1516
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001517static void bnx2x_igu_int_disable(struct bnx2x *bp)
1518{
1519 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1520
1521 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1522 IGU_PF_CONF_INT_LINE_EN |
1523 IGU_PF_CONF_ATTN_BIT_EN);
1524
1525 DP(NETIF_MSG_INTR, "write %x to IGU\n", val);
1526
1527 /* flush all outstanding writes */
1528 mmiowb();
1529
1530 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1531 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1532 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1533}
1534
stephen hemminger8d962862010-10-21 07:50:56 +00001535static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001536{
1537 if (bp->common.int_block == INT_BLOCK_HC)
1538 bnx2x_hc_int_disable(bp);
1539 else
1540 bnx2x_igu_int_disable(bp);
1541}
1542
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001543void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001544{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001545 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001546 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001547
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001548 if (disable_hw)
1549 /* prevent the HW from sending interrupts */
1550 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551
1552 /* make sure all ISRs are done */
1553 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001554 synchronize_irq(bp->msix_table[0].vector);
1555 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001556#ifdef BCM_CNIC
1557 offset++;
1558#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001559 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001560 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561 } else
1562 synchronize_irq(bp->pdev->irq);
1563
1564 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001565 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001566 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001567 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001568}
1569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001570/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001571
1572/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001573 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001574 */
1575
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001576/* Return true if succeeded to acquire the lock */
1577static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1578{
1579 u32 lock_status;
1580 u32 resource_bit = (1 << resource);
1581 int func = BP_FUNC(bp);
1582 u32 hw_lock_control_reg;
1583
1584 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
1585
1586 /* Validating that the resource is within range */
1587 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1588 DP(NETIF_MSG_HW,
1589 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1590 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001591 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001592 }
1593
1594 if (func <= 5)
1595 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1596 else
1597 hw_lock_control_reg =
1598 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1599
1600 /* Try to acquire the lock */
1601 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1602 lock_status = REG_RD(bp, hw_lock_control_reg);
1603 if (lock_status & resource_bit)
1604 return true;
1605
1606 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
1607 return false;
1608}
1609
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001610/**
1611 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1612 *
1613 * @bp: driver handle
1614 *
1615 * Returns the recovery leader resource id according to the engine this function
1616 * belongs to. Currently only only 2 engines is supported.
1617 */
1618static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1619{
1620 if (BP_PATH(bp))
1621 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1622 else
1623 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1624}
1625
1626/**
1627 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1628 *
1629 * @bp: driver handle
1630 *
1631 * Tries to aquire a leader lock for cuurent engine.
1632 */
1633static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1634{
1635 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1636}
1637
Michael Chan993ac7b2009-10-10 13:46:56 +00001638#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001639static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001640#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001642void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001643{
1644 struct bnx2x *bp = fp->bp;
1645 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1646 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001647 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1648 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001649
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001650 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001651 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001652 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001653 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001655 switch (command) {
1656 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
1657 DP(NETIF_MSG_IFUP, "got UPDATE ramrod. CID %d\n", cid);
1658 drv_cmd = BNX2X_Q_CMD_UPDATE;
1659 break;
1660 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001661 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001662 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663 break;
1664
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001665 case (RAMROD_CMD_ID_ETH_HALT):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001666 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001667 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668 break;
1669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001670 case (RAMROD_CMD_ID_ETH_TERMINATE):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001671 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001672 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1673 break;
1674
1675 case (RAMROD_CMD_ID_ETH_EMPTY):
1676 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] empty ramrod\n", cid);
1677 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001678 break;
1679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001680 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001681 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1682 command, fp->index);
1683 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001685
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001686 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1687 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1688 /* q_obj->complete_cmd() failure means that this was
1689 * an unexpected completion.
1690 *
1691 * In this case we don't want to increase the bp->spq_left
1692 * because apparently we haven't sent this command the first
1693 * place.
1694 */
1695#ifdef BNX2X_STOP_ON_ERROR
1696 bnx2x_panic();
1697#else
1698 return;
1699#endif
1700
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001701 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001702 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001703 /* push the change in bp->spq_left and towards the memory */
1704 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001705
1706 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707}
1708
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001709void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1710 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1711{
1712 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1713
1714 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1715 start);
1716}
1717
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001718irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001719{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001720 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001721 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001722 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001723 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001724
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001725 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001726 if (unlikely(status == 0)) {
1727 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1728 return IRQ_NONE;
1729 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001730 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001731
Eilon Greenstein3196a882008-08-13 15:58:49 -07001732#ifdef BNX2X_STOP_ON_ERROR
1733 if (unlikely(bp->panic))
1734 return IRQ_HANDLED;
1735#endif
1736
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001737 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001738 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001739
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001740 mask = 0x2 << (fp->index + CNIC_CONTEXT_USE);
Eilon Greensteinca003922009-08-12 22:53:28 -07001741 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001742 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001743 prefetch(fp->rx_cons_sb);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001744 prefetch(fp->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001745 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001746 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001747 status &= ~mask;
1748 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001749 }
1750
Michael Chan993ac7b2009-10-10 13:46:56 +00001751#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001752 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001753 if (status & (mask | 0x1)) {
1754 struct cnic_ops *c_ops = NULL;
1755
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001756 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1757 rcu_read_lock();
1758 c_ops = rcu_dereference(bp->cnic_ops);
1759 if (c_ops)
1760 c_ops->cnic_handler(bp->cnic_data, NULL);
1761 rcu_read_unlock();
1762 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001763
1764 status &= ~mask;
1765 }
1766#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001769 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001770
1771 status &= ~0x1;
1772 if (!status)
1773 return IRQ_HANDLED;
1774 }
1775
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001776 if (unlikely(status))
1777 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001778 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001779
1780 return IRQ_HANDLED;
1781}
1782
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001783/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001784
1785/*
1786 * General service functions
1787 */
1788
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001789int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001790{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001791 u32 lock_status;
1792 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001793 int func = BP_FUNC(bp);
1794 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001795 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001796
1797 /* Validating that the resource is within range */
1798 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1799 DP(NETIF_MSG_HW,
1800 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1801 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1802 return -EINVAL;
1803 }
1804
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001805 if (func <= 5) {
1806 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1807 } else {
1808 hw_lock_control_reg =
1809 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1810 }
1811
Eliezer Tamirf1410642008-02-28 11:51:50 -08001812 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001813 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814 if (lock_status & resource_bit) {
1815 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1816 lock_status, resource_bit);
1817 return -EEXIST;
1818 }
1819
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001820 /* Try for 5 second every 5ms */
1821 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001822 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001823 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1824 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001825 if (lock_status & resource_bit)
1826 return 0;
1827
1828 msleep(5);
1829 }
1830 DP(NETIF_MSG_HW, "Timeout\n");
1831 return -EAGAIN;
1832}
1833
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001834int bnx2x_release_leader_lock(struct bnx2x *bp)
1835{
1836 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1837}
1838
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001839int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001840{
1841 u32 lock_status;
1842 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001843 int func = BP_FUNC(bp);
1844 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001845
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001846 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1847
Eliezer Tamirf1410642008-02-28 11:51:50 -08001848 /* Validating that the resource is within range */
1849 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1850 DP(NETIF_MSG_HW,
1851 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1852 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1853 return -EINVAL;
1854 }
1855
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001856 if (func <= 5) {
1857 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1858 } else {
1859 hw_lock_control_reg =
1860 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1861 }
1862
Eliezer Tamirf1410642008-02-28 11:51:50 -08001863 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001864 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001865 if (!(lock_status & resource_bit)) {
1866 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1867 lock_status, resource_bit);
1868 return -EFAULT;
1869 }
1870
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001871 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001872 return 0;
1873}
1874
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001875
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001876int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1877{
1878 /* The GPIO should be swapped if swap register is set and active */
1879 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1880 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1881 int gpio_shift = gpio_num +
1882 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1883 u32 gpio_mask = (1 << gpio_shift);
1884 u32 gpio_reg;
1885 int value;
1886
1887 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1888 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1889 return -EINVAL;
1890 }
1891
1892 /* read GPIO value */
1893 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1894
1895 /* get the requested pin value */
1896 if ((gpio_reg & gpio_mask) == gpio_mask)
1897 value = 1;
1898 else
1899 value = 0;
1900
1901 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1902
1903 return value;
1904}
1905
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001906int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001907{
1908 /* The GPIO should be swapped if swap register is set and active */
1909 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001910 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001911 int gpio_shift = gpio_num +
1912 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1913 u32 gpio_mask = (1 << gpio_shift);
1914 u32 gpio_reg;
1915
1916 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1917 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1918 return -EINVAL;
1919 }
1920
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001921 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001922 /* read GPIO and mask except the float bits */
1923 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1924
1925 switch (mode) {
1926 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1927 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1928 gpio_num, gpio_shift);
1929 /* clear FLOAT and set CLR */
1930 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1931 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1932 break;
1933
1934 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1935 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1936 gpio_num, gpio_shift);
1937 /* clear FLOAT and set SET */
1938 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1939 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1940 break;
1941
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001942 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001943 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1944 gpio_num, gpio_shift);
1945 /* set FLOAT */
1946 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1947 break;
1948
1949 default:
1950 break;
1951 }
1952
1953 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001954 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001955
1956 return 0;
1957}
1958
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001959int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1960{
1961 u32 gpio_reg = 0;
1962 int rc = 0;
1963
1964 /* Any port swapping should be handled by caller. */
1965
1966 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1967 /* read GPIO and mask except the float bits */
1968 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1969 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1970 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1971 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1972
1973 switch (mode) {
1974 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1975 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1976 /* set CLR */
1977 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1978 break;
1979
1980 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1981 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1982 /* set SET */
1983 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1984 break;
1985
1986 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1987 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1988 /* set FLOAT */
1989 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1990 break;
1991
1992 default:
1993 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1994 rc = -EINVAL;
1995 break;
1996 }
1997
1998 if (rc == 0)
1999 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2000
2001 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2002
2003 return rc;
2004}
2005
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002006int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2007{
2008 /* The GPIO should be swapped if swap register is set and active */
2009 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2010 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2011 int gpio_shift = gpio_num +
2012 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2013 u32 gpio_mask = (1 << gpio_shift);
2014 u32 gpio_reg;
2015
2016 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2017 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2018 return -EINVAL;
2019 }
2020
2021 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2022 /* read GPIO int */
2023 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2024
2025 switch (mode) {
2026 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2027 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2028 "output low\n", gpio_num, gpio_shift);
2029 /* clear SET and set CLR */
2030 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2031 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2032 break;
2033
2034 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2035 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2036 "output high\n", gpio_num, gpio_shift);
2037 /* clear CLR and set SET */
2038 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2039 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2040 break;
2041
2042 default:
2043 break;
2044 }
2045
2046 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2047 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2048
2049 return 0;
2050}
2051
Eliezer Tamirf1410642008-02-28 11:51:50 -08002052static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2053{
2054 u32 spio_mask = (1 << spio_num);
2055 u32 spio_reg;
2056
2057 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2058 (spio_num > MISC_REGISTERS_SPIO_7)) {
2059 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2060 return -EINVAL;
2061 }
2062
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002063 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002064 /* read SPIO and mask except the float bits */
2065 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2066
2067 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002068 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002069 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2070 /* clear FLOAT and set CLR */
2071 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2072 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2073 break;
2074
Eilon Greenstein6378c022008-08-13 15:59:25 -07002075 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2077 /* clear FLOAT and set SET */
2078 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2079 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2080 break;
2081
2082 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2083 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2084 /* set FLOAT */
2085 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2086 break;
2087
2088 default:
2089 break;
2090 }
2091
2092 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002093 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002094
2095 return 0;
2096}
2097
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002098void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002099{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002100 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002101 switch (bp->link_vars.ieee_fc &
2102 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002103 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002104 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002105 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002106 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002107
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002108 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002109 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002110 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002111 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002112
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002113 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002114 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002115 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002116
Eliezer Tamirf1410642008-02-28 11:51:50 -08002117 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002118 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002119 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002120 break;
2121 }
2122}
2123
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002124u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002125{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002126 if (!BP_NOMCP(bp)) {
2127 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002128 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2129 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Eilon Greenstein19680c42008-08-13 15:47:33 -07002130 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002131 /* It is recommended to turn off RX FC for jumbo frames
2132 for better performance */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002133 if ((CHIP_IS_E1x(bp)) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002134 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002135 else
David S. Millerc0700f92008-12-16 23:53:20 -08002136 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002137
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002138 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002139
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002140 if (load_mode == LOAD_DIAG) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002141 bp->link_params.loopback_mode = LOOPBACK_XGXS;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002142 bp->link_params.req_line_speed[cfx_idx] = SPEED_10000;
2143 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002144
Eilon Greenstein19680c42008-08-13 15:47:33 -07002145 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002146
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002147 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002148
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002149 bnx2x_calc_fc_adv(bp);
2150
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002151 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2152 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002153 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002154 } else
2155 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002156 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002157 return rc;
2158 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002159 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002160 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161}
2162
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002163void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002164{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002165 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002166 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002167 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002168 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002169 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002170
Eilon Greenstein19680c42008-08-13 15:47:33 -07002171 bnx2x_calc_fc_adv(bp);
2172 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002173 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002174}
2175
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002176static void bnx2x__link_reset(struct bnx2x *bp)
2177{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002178 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002179 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002180 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002181 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002182 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002183 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002184}
2185
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002186u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002187{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002188 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002189
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002190 if (!BP_NOMCP(bp)) {
2191 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002192 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2193 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002194 bnx2x_release_phy_lock(bp);
2195 } else
2196 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002197
2198 return rc;
2199}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002200
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002201static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002202{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002203 u32 r_param = bp->link_vars.line_speed / 8;
2204 u32 fair_periodic_timeout_usec;
2205 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002206
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002207 memset(&(bp->cmng.rs_vars), 0,
2208 sizeof(struct rate_shaping_vars_per_port));
2209 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002210
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002211 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2212 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002213
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002214 /* this is the threshold below which no timer arming will occur
2215 1.25 coefficient is for the threshold to be a little bigger
2216 than the real time, to compensate for timer in-accuracy */
2217 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002218 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2219
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002220 /* resolution of fairness timer */
2221 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2222 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2223 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002224
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002225 /* this is the threshold below which we won't arm the timer anymore */
2226 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002227
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002228 /* we multiply by 1e3/8 to get bytes/msec.
2229 We don't want the credits to pass a credit
2230 of the t_fair*FAIR_MEM (algorithm resolution) */
2231 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2232 /* since each tick is 4 usec */
2233 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002234}
2235
Eilon Greenstein2691d512009-08-12 08:22:08 +00002236/* Calculates the sum of vn_min_rates.
2237 It's needed for further normalizing of the min_rates.
2238 Returns:
2239 sum of vn_min_rates.
2240 or
2241 0 - if all the min_rates are 0.
2242 In the later case fainess algorithm should be deactivated.
2243 If not all min_rates are zero then those that are zeroes will be set to 1.
2244 */
2245static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2246{
2247 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002248 int vn;
2249
2250 bp->vn_weight_sum = 0;
2251 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002252 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002253 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2254 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2255
2256 /* Skip hidden vns */
2257 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2258 continue;
2259
2260 /* If min rate is zero - set it to 1 */
2261 if (!vn_min_rate)
2262 vn_min_rate = DEF_MIN_RATE;
2263 else
2264 all_zero = 0;
2265
2266 bp->vn_weight_sum += vn_min_rate;
2267 }
2268
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002269 /* if ETS or all min rates are zeros - disable fairness */
2270 if (BNX2X_IS_ETS_ENABLED(bp)) {
2271 bp->cmng.flags.cmng_enables &=
2272 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2273 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2274 } else if (all_zero) {
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002275 bp->cmng.flags.cmng_enables &=
2276 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2277 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2278 " fairness will be disabled\n");
2279 } else
2280 bp->cmng.flags.cmng_enables |=
2281 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002282}
2283
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002284static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002285{
2286 struct rate_shaping_vars_per_vn m_rs_vn;
2287 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002288 u32 vn_cfg = bp->mf_config[vn];
2289 int func = 2*vn + BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002290 u16 vn_min_rate, vn_max_rate;
2291 int i;
2292
2293 /* If function is hidden - set min and max to zeroes */
2294 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2295 vn_min_rate = 0;
2296 vn_max_rate = 0;
2297
2298 } else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002299 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2300
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002301 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2302 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002303 /* If fairness is enabled (not all min rates are zeroes) and
2304 if current min rate is zero - set it to 1.
2305 This is a requirement of the algorithm. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002306 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002307 vn_min_rate = DEF_MIN_RATE;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002308
2309 if (IS_MF_SI(bp))
2310 /* maxCfg in percents of linkspeed */
2311 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
2312 else
2313 /* maxCfg is absolute in 100Mb units */
2314 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002315 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002316
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002317 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002318 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002319 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002320
2321 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2322 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2323
2324 /* global vn counter - maximal Mbps for this vn */
2325 m_rs_vn.vn_counter.rate = vn_max_rate;
2326
2327 /* quota - number of bytes transmitted in this period */
2328 m_rs_vn.vn_counter.quota =
2329 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2330
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002331 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002332 /* credit for each period of the fairness algorithm:
2333 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002334 vn_weight_sum should not be larger than 10000, thus
2335 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2336 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002337 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002338 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2339 (8 * bp->vn_weight_sum))),
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002340 (bp->cmng.fair_vars.fair_threshold +
2341 MIN_ABOVE_THRESH));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002342 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002343 m_fair_vn.vn_credit_delta);
2344 }
2345
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002346 /* Store it to internal memory */
2347 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2348 REG_WR(bp, BAR_XSTRORM_INTMEM +
2349 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2350 ((u32 *)(&m_rs_vn))[i]);
2351
2352 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2353 REG_WR(bp, BAR_XSTRORM_INTMEM +
2354 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2355 ((u32 *)(&m_fair_vn))[i]);
2356}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002357
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002358static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2359{
2360 if (CHIP_REV_IS_SLOW(bp))
2361 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002362 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002363 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002364
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002365 return CMNG_FNS_NONE;
2366}
2367
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002368void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002369{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002370 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002371
2372 if (BP_NOMCP(bp))
2373 return; /* what should be the default bvalue in this case */
2374
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002375 /* For 2 port configuration the absolute function number formula
2376 * is:
2377 * abs_func = 2 * vn + BP_PORT + BP_PATH
2378 *
2379 * and there are 4 functions per port
2380 *
2381 * For 4 port configuration it is
2382 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2383 *
2384 * and there are 2 functions per port
2385 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002386 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002387 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2388
2389 if (func >= E1H_FUNC_MAX)
2390 break;
2391
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002392 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002393 MF_CFG_RD(bp, func_mf_config[func].config);
2394 }
2395}
2396
2397static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2398{
2399
2400 if (cmng_type == CMNG_FNS_MINMAX) {
2401 int vn;
2402
2403 /* clear cmng_enables */
2404 bp->cmng.flags.cmng_enables = 0;
2405
2406 /* read mf conf from shmem */
2407 if (read_cfg)
2408 bnx2x_read_mf_cfg(bp);
2409
2410 /* Init rate shaping and fairness contexts */
2411 bnx2x_init_port_minmax(bp);
2412
2413 /* vn_weight_sum and enable fairness if not 0 */
2414 bnx2x_calc_vn_weight_sum(bp);
2415
2416 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002417 if (bp->port.pmf)
2418 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2419 bnx2x_init_vn_minmax(bp, vn);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002420
2421 /* always enable rate shaping and fairness */
2422 bp->cmng.flags.cmng_enables |=
2423 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2424 if (!bp->vn_weight_sum)
2425 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2426 " fairness will be disabled\n");
2427 return;
2428 }
2429
2430 /* rate shaping and fairness are disabled */
2431 DP(NETIF_MSG_IFUP,
2432 "rate shaping and fairness are disabled\n");
2433}
2434
2435static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
2436{
2437 int port = BP_PORT(bp);
2438 int func;
2439 int vn;
2440
2441 /* Set the attention towards other drivers on the same port */
2442 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2443 if (vn == BP_E1HVN(bp))
2444 continue;
2445
2446 func = ((vn << 1) | port);
2447 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2448 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2449 }
2450}
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002451
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002452/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002453static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002454{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002455 /* Make sure that we are synced with the current statistics */
2456 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002458 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002459
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002460 if (bp->link_vars.link_up) {
2461
Eilon Greenstein1c063282009-02-12 08:36:43 +00002462 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002463 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002464 int port = BP_PORT(bp);
2465 u32 pause_enabled = 0;
2466
2467 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2468 pause_enabled = 1;
2469
2470 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002471 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002472 pause_enabled);
2473 }
2474
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002475 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002476 struct host_port_stats *pstats;
2477
2478 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002479 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002480 memset(&(pstats->mac_stx[0]), 0,
2481 sizeof(struct mac_stx));
2482 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002483 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002484 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2485 }
2486
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002487 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2488 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002489
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002490 if (cmng_fns != CMNG_FNS_NONE) {
2491 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2492 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2493 } else
2494 /* rate shaping and fairness are disabled */
2495 DP(NETIF_MSG_IFUP,
2496 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002497 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002498
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002499 __bnx2x_link_report(bp);
2500
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002501 if (IS_MF(bp))
2502 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002503}
2504
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002505void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002506{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002507 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002508 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002509
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002510 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2511
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002512 if (bp->link_vars.link_up)
2513 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2514 else
2515 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2516
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002517 /* indicate link status */
2518 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002519}
2520
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002521static void bnx2x_pmf_update(struct bnx2x *bp)
2522{
2523 int port = BP_PORT(bp);
2524 u32 val;
2525
2526 bp->port.pmf = 1;
2527 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2528
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002529 /*
2530 * We need the mb() to ensure the ordering between the writing to
2531 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2532 */
2533 smp_mb();
2534
2535 /* queue a periodic task */
2536 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2537
Dmitry Kravkovef018542011-06-14 01:33:57 +00002538 bnx2x_dcbx_pmf_update(bp);
2539
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002540 /* enable nig attention */
2541 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002542 if (bp->common.int_block == INT_BLOCK_HC) {
2543 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2544 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002545 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002546 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2547 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2548 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002549
2550 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002551}
2552
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002553/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002554
2555/* slow path */
2556
2557/*
2558 * General service functions
2559 */
2560
Eilon Greenstein2691d512009-08-12 08:22:08 +00002561/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002562u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002563{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002564 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002565 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002566 u32 rc = 0;
2567 u32 cnt = 1;
2568 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2569
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002570 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002571 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002572 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2573 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2574
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002575 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2576 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002577
2578 do {
2579 /* let the FW do it's magic ... */
2580 msleep(delay);
2581
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002582 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002583
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002584 /* Give the FW up to 5 second (500*10ms) */
2585 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002586
2587 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2588 cnt*delay, rc, seq);
2589
2590 /* is this a reply to our command? */
2591 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2592 rc &= FW_MSG_CODE_MASK;
2593 else {
2594 /* FW BUG! */
2595 BNX2X_ERR("FW failed to respond!\n");
2596 bnx2x_fw_dump(bp);
2597 rc = 0;
2598 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002599 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002600
2601 return rc;
2602}
2603
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002604static u8 stat_counter_valid(struct bnx2x *bp, struct bnx2x_fastpath *fp)
2605{
2606#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002607 /* Statistics are not supported for CNIC Clients at the moment */
2608 if (IS_FCOE_FP(fp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002609 return false;
2610#endif
2611 return true;
2612}
2613
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002614void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002615{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002616 if (CHIP_IS_E1x(bp)) {
2617 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002618
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002619 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2620 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002622 /* Enable the function in the FW */
2623 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2624 storm_memset_func_en(bp, p->func_id, 1);
2625
2626 /* spq */
2627 if (p->func_flgs & FUNC_FLG_SPQ) {
2628 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2629 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2630 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2631 }
2632}
2633
2634static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2635 struct bnx2x_fastpath *fp,
2636 bool leading)
2637{
2638 unsigned long flags = 0;
2639
2640 /* PF driver will always initialize the Queue to an ACTIVE state */
2641 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2642
2643 /* calculate other queue flags */
2644 if (IS_MF_SD(bp))
2645 __set_bit(BNX2X_Q_FLG_OV, &flags);
2646
2647 if (IS_FCOE_FP(fp))
2648 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002649
2650 if (!fp->disable_tpa)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002651 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002652
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002653 if (stat_counter_valid(bp, fp)) {
2654 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2655 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2656 }
2657
2658 if (leading) {
2659 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2660 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2661 }
2662
2663 /* Always set HW VLAN stripping */
2664 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002665
2666 return flags;
2667}
2668
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002669static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
2670 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002671{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002672 gen_init->stat_id = bnx2x_stats_id(fp);
2673 gen_init->spcl_id = fp->cl_id;
2674
2675 /* Always use mini-jumbo MTU for FCoE L2 ring */
2676 if (IS_FCOE_FP(fp))
2677 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2678 else
2679 gen_init->mtu = bp->dev->mtu;
2680}
2681
2682static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2683 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2684 struct bnx2x_rxq_setup_params *rxq_init)
2685{
2686 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002687 u16 sge_sz = 0;
2688 u16 tpa_agg_size = 0;
2689
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002690 if (!fp->disable_tpa) {
2691 pause->sge_th_hi = 250;
2692 pause->sge_th_lo = 150;
2693 tpa_agg_size = min_t(u32,
2694 (min_t(u32, 8, MAX_SKB_FRAGS) *
2695 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2696 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2697 SGE_PAGE_SHIFT;
2698 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2699 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2700 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2701 0xffff);
2702 }
2703
2704 /* pause - not for e1 */
2705 if (!CHIP_IS_E1(bp)) {
2706 pause->bd_th_hi = 350;
2707 pause->bd_th_lo = 250;
2708 pause->rcq_th_hi = 350;
2709 pause->rcq_th_lo = 250;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002710
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002711 pause->pri_map = 1;
2712 }
2713
2714 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002715 rxq_init->dscr_map = fp->rx_desc_mapping;
2716 rxq_init->sge_map = fp->rx_sge_mapping;
2717 rxq_init->rcq_map = fp->rx_comp_mapping;
2718 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002720 /* This should be a maximum number of data bytes that may be
2721 * placed on the BD (not including paddings).
2722 */
2723 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN -
2724 IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002725
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002726 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002727 rxq_init->tpa_agg_sz = tpa_agg_size;
2728 rxq_init->sge_buf_sz = sge_sz;
2729 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002730 rxq_init->rss_engine_id = BP_FUNC(bp);
2731
2732 /* Maximum number or simultaneous TPA aggregation for this Queue.
2733 *
2734 * For PF Clients it should be the maximum avaliable number.
2735 * VF driver(s) may want to define it to a smaller value.
2736 */
2737 rxq_init->max_tpa_queues =
2738 (CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
2739 ETH_MAX_AGGREGATION_QUEUES_E1H_E2);
2740
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002741 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2742 rxq_init->fw_sb_id = fp->fw_sb_id;
2743
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002744 if (IS_FCOE_FP(fp))
2745 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2746 else
2747 rxq_init->sb_cq_index = U_SB_ETH_RX_CQ_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002748}
2749
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002750static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
2751 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002752{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002753 txq_init->dscr_map = fp->tx_desc_mapping;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002754 txq_init->sb_cq_index = C_SB_ETH_TX_CQ_INDEX;
2755 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2756 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002757
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002758 /*
2759 * set the tss leading client id for TX classfication ==
2760 * leading RSS client id
2761 */
2762 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2763
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002764 if (IS_FCOE_FP(fp)) {
2765 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2766 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2767 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002768}
2769
stephen hemminger8d962862010-10-21 07:50:56 +00002770static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002771{
2772 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002773 struct event_ring_data eq_data = { {0} };
2774 u16 flags;
2775
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002776 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002777 /* reset IGU PF statistics: MSIX + ATTN */
2778 /* PF */
2779 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2780 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2781 (CHIP_MODE_IS_4_PORT(bp) ?
2782 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2783 /* ATTN */
2784 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2785 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2786 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2787 (CHIP_MODE_IS_4_PORT(bp) ?
2788 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2789 }
2790
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002791 /* function setup flags */
2792 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002794 /* This flag is relevant for E1x only.
2795 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002796 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002797 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002798
2799 func_init.func_flgs = flags;
2800 func_init.pf_id = BP_FUNC(bp);
2801 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002802 func_init.spq_map = bp->spq_mapping;
2803 func_init.spq_prod = bp->spq_prod_idx;
2804
2805 bnx2x_func_init(bp, &func_init);
2806
2807 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2808
2809 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002810 * Congestion management values depend on the link rate
2811 * There is no active link so initial link rate is set to 10 Gbps.
2812 * When the link comes up The congestion management values are
2813 * re-calculated according to the actual link rate.
2814 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002815 bp->link_vars.line_speed = SPEED_10000;
2816 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2817
2818 /* Only the PMF sets the HW */
2819 if (bp->port.pmf)
2820 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2821
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002822 /* init Event Queue */
2823 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2824 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2825 eq_data.producer = bp->eq_prod;
2826 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2827 eq_data.sb_id = DEF_SB_ID;
2828 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2829}
2830
2831
Eilon Greenstein2691d512009-08-12 08:22:08 +00002832static void bnx2x_e1h_disable(struct bnx2x *bp)
2833{
2834 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002836 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002837
2838 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002839}
2840
2841static void bnx2x_e1h_enable(struct bnx2x *bp)
2842{
2843 int port = BP_PORT(bp);
2844
2845 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2846
Eilon Greenstein2691d512009-08-12 08:22:08 +00002847 /* Tx queue should be only reenabled */
2848 netif_tx_wake_all_queues(bp->dev);
2849
Eilon Greenstein061bc702009-10-15 00:18:47 -07002850 /*
2851 * Should not call netif_carrier_on since it will be called if the link
2852 * is up when checking for link state
2853 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002854}
2855
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002856/* called due to MCP event (on pmf):
2857 * reread new bandwidth configuration
2858 * configure FW
2859 * notify others function about the change
2860 */
2861static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2862{
2863 if (bp->link_vars.link_up) {
2864 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2865 bnx2x_link_sync_notify(bp);
2866 }
2867 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2868}
2869
2870static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2871{
2872 bnx2x_config_mf_bw(bp);
2873 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2874}
2875
Eilon Greenstein2691d512009-08-12 08:22:08 +00002876static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2877{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002878 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002879
2880 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2881
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002882 /*
2883 * This is the only place besides the function initialization
2884 * where the bp->flags can change so it is done without any
2885 * locks
2886 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002887 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002888 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002889 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002890
2891 bnx2x_e1h_disable(bp);
2892 } else {
2893 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002894 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002895
2896 bnx2x_e1h_enable(bp);
2897 }
2898 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2899 }
2900 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002901 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002902 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2903 }
2904
2905 /* Report results to MCP */
2906 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002907 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002908 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002909 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002910}
2911
Michael Chan28912902009-10-10 13:46:53 +00002912/* must be called under the spq lock */
2913static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2914{
2915 struct eth_spe *next_spe = bp->spq_prod_bd;
2916
2917 if (bp->spq_prod_bd == bp->spq_last_bd) {
2918 bp->spq_prod_bd = bp->spq;
2919 bp->spq_prod_idx = 0;
2920 DP(NETIF_MSG_TIMER, "end of spq\n");
2921 } else {
2922 bp->spq_prod_bd++;
2923 bp->spq_prod_idx++;
2924 }
2925 return next_spe;
2926}
2927
2928/* must be called under the spq lock */
2929static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2930{
2931 int func = BP_FUNC(bp);
2932
2933 /* Make sure that BD data is updated before writing the producer */
2934 wmb();
2935
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002936 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002937 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00002938 mmiowb();
2939}
2940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002941/**
2942 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
2943 *
2944 * @cmd: command to check
2945 * @cmd_type: command type
2946 */
2947static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
2948{
2949 if ((cmd_type == NONE_CONNECTION_TYPE) ||
2950 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
2951 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
2952 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
2953 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
2954 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
2955 return true;
2956 else
2957 return false;
2958
2959}
2960
2961
2962/**
2963 * bnx2x_sp_post - place a single command on an SP ring
2964 *
2965 * @bp: driver handle
2966 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
2967 * @cid: SW CID the command is related to
2968 * @data_hi: command private data address (high 32 bits)
2969 * @data_lo: command private data address (low 32 bits)
2970 * @cmd_type: command type (e.g. NONE, ETH)
2971 *
2972 * SP data is handled as if it's always an address pair, thus data fields are
2973 * not swapped to little endian in upper functions. Instead this function swaps
2974 * data as if it's two u32 fields.
2975 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002976int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002977 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002978{
Michael Chan28912902009-10-10 13:46:53 +00002979 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002980 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002981 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002982
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002983#ifdef BNX2X_STOP_ON_ERROR
2984 if (unlikely(bp->panic))
2985 return -EIO;
2986#endif
2987
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002988 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002989
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08002990 if (common) {
2991 if (!atomic_read(&bp->eq_spq_left)) {
2992 BNX2X_ERR("BUG! EQ ring full!\n");
2993 spin_unlock_bh(&bp->spq_lock);
2994 bnx2x_panic();
2995 return -EBUSY;
2996 }
2997 } else if (!atomic_read(&bp->cq_spq_left)) {
2998 BNX2X_ERR("BUG! SPQ ring full!\n");
2999 spin_unlock_bh(&bp->spq_lock);
3000 bnx2x_panic();
3001 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003002 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003003
Michael Chan28912902009-10-10 13:46:53 +00003004 spe = bnx2x_sp_get_next(bp);
3005
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003006 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003007 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003008 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3009 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003011 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003012
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003013 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3014 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003015
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003016 spe->hdr.type = cpu_to_le16(type);
3017
3018 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3019 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3020
3021 /* stats ramrod has it's own slot on the spq */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003022 if (command != RAMROD_CMD_ID_COMMON_STAT_QUERY) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003023 /*
3024 * It's ok if the actual decrement is issued towards the memory
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003025 * somewhere between the spin_lock and spin_unlock. Thus no
3026 * more explict memory barrier is needed.
3027 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003028 if (common)
3029 atomic_dec(&bp->eq_spq_left);
3030 else
3031 atomic_dec(&bp->cq_spq_left);
3032 }
3033
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003034
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003035 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) "
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003037 "type(0x%x) left (ETH, COMMON) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003038 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3039 (u32)(U64_LO(bp->spq_mapping) +
3040 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003041 HW_CID(bp, cid), data_hi, data_lo, type,
3042 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003043
Michael Chan28912902009-10-10 13:46:53 +00003044 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003045 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003046 return 0;
3047}
3048
3049/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003050static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003051{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003052 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003053 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003054
3055 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003056 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003057 val = (1UL << 31);
3058 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3059 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3060 if (val & (1L << 31))
3061 break;
3062
3063 msleep(5);
3064 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003065 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003066 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003067 rc = -EBUSY;
3068 }
3069
3070 return rc;
3071}
3072
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003073/* release split MCP access lock register */
3074static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003075{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003076 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003077}
3078
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003079#define BNX2X_DEF_SB_ATT_IDX 0x0001
3080#define BNX2X_DEF_SB_IDX 0x0002
3081
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003082static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3083{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003084 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003085 u16 rc = 0;
3086
3087 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003088 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3089 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003090 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003091 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003092
3093 if (bp->def_idx != def_sb->sp_sb.running_index) {
3094 bp->def_idx = def_sb->sp_sb.running_index;
3095 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003096 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003097
3098 /* Do not reorder: indecies reading should complete before handling */
3099 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003100 return rc;
3101}
3102
3103/*
3104 * slow path service functions
3105 */
3106
3107static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3108{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003109 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003110 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3111 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003112 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3113 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003114 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003115 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003116 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003117
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003118 if (bp->attn_state & asserted)
3119 BNX2X_ERR("IGU ERROR\n");
3120
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003121 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3122 aeu_mask = REG_RD(bp, aeu_addr);
3123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003124 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003125 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003126 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003127 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003128
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003129 REG_WR(bp, aeu_addr, aeu_mask);
3130 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003131
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003132 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003133 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003134 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003135
3136 if (asserted & ATTN_HARD_WIRED_MASK) {
3137 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003138
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003139 bnx2x_acquire_phy_lock(bp);
3140
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003141 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003142 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003143
Yaniv Rosner361c3912011-06-14 01:33:19 +00003144 /* If nig_mask is not set, no need to call the update
3145 * function.
3146 */
3147 if (nig_mask) {
3148 REG_WR(bp, nig_int_mask_addr, 0);
3149
3150 bnx2x_link_attn(bp);
3151 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003152
3153 /* handle unicore attn? */
3154 }
3155 if (asserted & ATTN_SW_TIMER_4_FUNC)
3156 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3157
3158 if (asserted & GPIO_2_FUNC)
3159 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3160
3161 if (asserted & GPIO_3_FUNC)
3162 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3163
3164 if (asserted & GPIO_4_FUNC)
3165 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3166
3167 if (port == 0) {
3168 if (asserted & ATTN_GENERAL_ATTN_1) {
3169 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3170 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3171 }
3172 if (asserted & ATTN_GENERAL_ATTN_2) {
3173 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3174 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3175 }
3176 if (asserted & ATTN_GENERAL_ATTN_3) {
3177 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3178 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3179 }
3180 } else {
3181 if (asserted & ATTN_GENERAL_ATTN_4) {
3182 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3183 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3184 }
3185 if (asserted & ATTN_GENERAL_ATTN_5) {
3186 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3187 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3188 }
3189 if (asserted & ATTN_GENERAL_ATTN_6) {
3190 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3191 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3192 }
3193 }
3194
3195 } /* if hardwired */
3196
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003197 if (bp->common.int_block == INT_BLOCK_HC)
3198 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3199 COMMAND_REG_ATTN_BITS_SET);
3200 else
3201 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3202
3203 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3204 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3205 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003206
3207 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003208 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003209 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003210 bnx2x_release_phy_lock(bp);
3211 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003212}
3213
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003214static inline void bnx2x_fan_failure(struct bnx2x *bp)
3215{
3216 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003217 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003218 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003219 ext_phy_config =
3220 SHMEM_RD(bp,
3221 dev_info.port_hw_config[port].external_phy_config);
3222
3223 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3224 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003225 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003226 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003227
3228 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003229 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
3230 " the driver to shutdown the card to prevent permanent"
3231 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003232}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003233
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003234static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3235{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003236 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003237 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003238 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003239
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003240 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3241 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003242
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003243 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003244
3245 val = REG_RD(bp, reg_offset);
3246 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3247 REG_WR(bp, reg_offset, val);
3248
3249 BNX2X_ERR("SPIO5 hw attention\n");
3250
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003251 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003252 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003253 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003254 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003255
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003256 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003257 bnx2x_acquire_phy_lock(bp);
3258 bnx2x_handle_module_detect_int(&bp->link_params);
3259 bnx2x_release_phy_lock(bp);
3260 }
3261
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003262 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3263
3264 val = REG_RD(bp, reg_offset);
3265 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3266 REG_WR(bp, reg_offset, val);
3267
3268 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003269 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003270 bnx2x_panic();
3271 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003272}
3273
3274static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3275{
3276 u32 val;
3277
Eilon Greenstein0626b892009-02-12 08:38:14 +00003278 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003279
3280 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3281 BNX2X_ERR("DB hw attention 0x%x\n", val);
3282 /* DORQ discard attention */
3283 if (val & 0x2)
3284 BNX2X_ERR("FATAL error from DORQ\n");
3285 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003286
3287 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3288
3289 int port = BP_PORT(bp);
3290 int reg_offset;
3291
3292 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3293 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3294
3295 val = REG_RD(bp, reg_offset);
3296 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3297 REG_WR(bp, reg_offset, val);
3298
3299 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003300 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003301 bnx2x_panic();
3302 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003303}
3304
3305static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3306{
3307 u32 val;
3308
3309 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3310
3311 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3312 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3313 /* CFC error attention */
3314 if (val & 0x2)
3315 BNX2X_ERR("FATAL error from CFC\n");
3316 }
3317
3318 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003319 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003320 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003321 /* RQ_USDMDP_FIFO_OVERFLOW */
3322 if (val & 0x18000)
3323 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003324
3325 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003326 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3327 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3328 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003329 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003330
3331 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3332
3333 int port = BP_PORT(bp);
3334 int reg_offset;
3335
3336 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3337 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3338
3339 val = REG_RD(bp, reg_offset);
3340 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3341 REG_WR(bp, reg_offset, val);
3342
3343 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003344 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003345 bnx2x_panic();
3346 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003347}
3348
3349static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3350{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003351 u32 val;
3352
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003353 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3354
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003355 if (attn & BNX2X_PMF_LINK_ASSERT) {
3356 int func = BP_FUNC(bp);
3357
3358 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003359 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3360 func_mf_config[BP_ABS_FUNC(bp)].config);
3361 val = SHMEM_RD(bp,
3362 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003363 if (val & DRV_STATUS_DCC_EVENT_MASK)
3364 bnx2x_dcc_event(bp,
3365 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003366
3367 if (val & DRV_STATUS_SET_MF_BW)
3368 bnx2x_set_mf_bw(bp);
3369
Eilon Greenstein2691d512009-08-12 08:22:08 +00003370 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003371 bnx2x_pmf_update(bp);
3372
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003373 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003374 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3375 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003376 /* start dcbx state machine */
3377 bnx2x_dcbx_set_params(bp,
3378 BNX2X_DCBX_STATE_NEG_RECEIVED);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003379 if (bp->link_vars.periodic_flags &
3380 PERIODIC_FLAGS_LINK_EVENT) {
3381 /* sync with link */
3382 bnx2x_acquire_phy_lock(bp);
3383 bp->link_vars.periodic_flags &=
3384 ~PERIODIC_FLAGS_LINK_EVENT;
3385 bnx2x_release_phy_lock(bp);
3386 if (IS_MF(bp))
3387 bnx2x_link_sync_notify(bp);
3388 bnx2x_link_report(bp);
3389 }
3390 /* Always call it here: bnx2x_link_report() will
3391 * prevent the link indication duplication.
3392 */
3393 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003394 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003395
3396 BNX2X_ERR("MC assert!\n");
3397 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3398 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3399 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3400 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3401 bnx2x_panic();
3402
3403 } else if (attn & BNX2X_MCP_ASSERT) {
3404
3405 BNX2X_ERR("MCP assert!\n");
3406 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003407 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003408
3409 } else
3410 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3411 }
3412
3413 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003414 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3415 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003416 val = CHIP_IS_E1(bp) ? 0 :
3417 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003418 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3419 }
3420 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003421 val = CHIP_IS_E1(bp) ? 0 :
3422 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003423 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3424 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003425 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003426 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003427}
3428
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003429/*
3430 * Bits map:
3431 * 0-7 - Engine0 load counter.
3432 * 8-15 - Engine1 load counter.
3433 * 16 - Engine0 RESET_IN_PROGRESS bit.
3434 * 17 - Engine1 RESET_IN_PROGRESS bit.
3435 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3436 * on the engine
3437 * 19 - Engine1 ONE_IS_LOADED.
3438 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3439 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3440 * just the one belonging to its engine).
3441 *
3442 */
3443#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3444
3445#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3446#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3447#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3448#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3449#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3450#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3451#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003452
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003453/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003454 * Set the GLOBAL_RESET bit.
3455 *
3456 * Should be run under rtnl lock
3457 */
3458void bnx2x_set_reset_global(struct bnx2x *bp)
3459{
3460 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3461
3462 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
3463 barrier();
3464 mmiowb();
3465}
3466
3467/*
3468 * Clear the GLOBAL_RESET bit.
3469 *
3470 * Should be run under rtnl lock
3471 */
3472static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3473{
3474 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3475
3476 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
3477 barrier();
3478 mmiowb();
3479}
3480
3481/*
3482 * Checks the GLOBAL_RESET bit.
3483 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003484 * should be run under rtnl lock
3485 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003486static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3487{
3488 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3489
3490 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3491 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3492}
3493
3494/*
3495 * Clear RESET_IN_PROGRESS bit for the current engine.
3496 *
3497 * Should be run under rtnl lock
3498 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003499static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3500{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003501 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3502 u32 bit = BP_PATH(bp) ?
3503 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3504
3505 /* Clear the bit */
3506 val &= ~bit;
3507 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003508 barrier();
3509 mmiowb();
3510}
3511
3512/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003513 * Set RESET_IN_PROGRESS for the current engine.
3514 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003515 * should be run under rtnl lock
3516 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003517void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003518{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003519 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3520 u32 bit = BP_PATH(bp) ?
3521 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3522
3523 /* Set the bit */
3524 val |= bit;
3525 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003526 barrier();
3527 mmiowb();
3528}
3529
3530/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003531 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003532 * should be run under rtnl lock
3533 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003534bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003535{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003536 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3537 u32 bit = engine ?
3538 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3539
3540 /* return false if bit is set */
3541 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003542}
3543
3544/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003545 * Increment the load counter for the current engine.
3546 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003547 * should be run under rtnl lock
3548 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003549void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003550{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003551 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3552 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3553 BNX2X_PATH0_LOAD_CNT_MASK;
3554 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3555 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003556
3557 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3558
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003559 /* get the current counter value */
3560 val1 = (val & mask) >> shift;
3561
3562 /* increment... */
3563 val1++;
3564
3565 /* clear the old value */
3566 val &= ~mask;
3567
3568 /* set the new one */
3569 val |= ((val1 << shift) & mask);
3570
3571 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003572 barrier();
3573 mmiowb();
3574}
3575
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003576/**
3577 * bnx2x_dec_load_cnt - decrement the load counter
3578 *
3579 * @bp: driver handle
3580 *
3581 * Should be run under rtnl lock.
3582 * Decrements the load counter for the current engine. Returns
3583 * the new counter value.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003584 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003585u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003586{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003587 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3588 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3589 BNX2X_PATH0_LOAD_CNT_MASK;
3590 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3591 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003592
3593 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3594
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003595 /* get the current counter value */
3596 val1 = (val & mask) >> shift;
3597
3598 /* decrement... */
3599 val1--;
3600
3601 /* clear the old value */
3602 val &= ~mask;
3603
3604 /* set the new one */
3605 val |= ((val1 << shift) & mask);
3606
3607 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003608 barrier();
3609 mmiowb();
3610
3611 return val1;
3612}
3613
3614/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003615 * Read the load counter for the current engine.
3616 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003617 * should be run under rtnl lock
3618 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003619static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003620{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003621 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3622 BNX2X_PATH0_LOAD_CNT_MASK);
3623 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3624 BNX2X_PATH0_LOAD_CNT_SHIFT);
3625 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3626
3627 DP(NETIF_MSG_HW, "GLOB_REG=0x%08x\n", val);
3628
3629 val = (val & mask) >> shift;
3630
3631 DP(NETIF_MSG_HW, "load_cnt for engine %d = %d\n", engine, val);
3632
3633 return val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003634}
3635
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003636/*
3637 * Reset the load counter for the current engine.
3638 *
3639 * should be run under rtnl lock
3640 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003641static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3642{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003643 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3644 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3645 BNX2X_PATH0_LOAD_CNT_MASK);
3646
3647 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003648}
3649
3650static inline void _print_next_block(int idx, const char *blk)
3651{
3652 if (idx)
3653 pr_cont(", ");
3654 pr_cont("%s", blk);
3655}
3656
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003657static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3658 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003659{
3660 int i = 0;
3661 u32 cur_bit = 0;
3662 for (i = 0; sig; i++) {
3663 cur_bit = ((u32)0x1 << i);
3664 if (sig & cur_bit) {
3665 switch (cur_bit) {
3666 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003667 if (print)
3668 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003669 break;
3670 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003671 if (print)
3672 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003673 break;
3674 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003675 if (print)
3676 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003677 break;
3678 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003679 if (print)
3680 _print_next_block(par_num++,
3681 "SEARCHER");
3682 break;
3683 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3684 if (print)
3685 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003686 break;
3687 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003688 if (print)
3689 _print_next_block(par_num++, "TSEMI");
3690 break;
3691 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3692 if (print)
3693 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003694 break;
3695 }
3696
3697 /* Clear the bit */
3698 sig &= ~cur_bit;
3699 }
3700 }
3701
3702 return par_num;
3703}
3704
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003705static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
3706 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003707{
3708 int i = 0;
3709 u32 cur_bit = 0;
3710 for (i = 0; sig; i++) {
3711 cur_bit = ((u32)0x1 << i);
3712 if (sig & cur_bit) {
3713 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003714 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3715 if (print)
3716 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003717 break;
3718 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003719 if (print)
3720 _print_next_block(par_num++, "QM");
3721 break;
3722 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3723 if (print)
3724 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003725 break;
3726 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003727 if (print)
3728 _print_next_block(par_num++, "XSDM");
3729 break;
3730 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3731 if (print)
3732 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003733 break;
3734 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003735 if (print)
3736 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003737 break;
3738 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003739 if (print)
3740 _print_next_block(par_num++,
3741 "DOORBELLQ");
3742 break;
3743 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3744 if (print)
3745 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003746 break;
3747 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003748 if (print)
3749 _print_next_block(par_num++,
3750 "VAUX PCI CORE");
3751 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003752 break;
3753 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003754 if (print)
3755 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003756 break;
3757 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003758 if (print)
3759 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003760 break;
3761 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003762 if (print)
3763 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003764 break;
3765 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003766 if (print)
3767 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003768 break;
3769 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003770 if (print)
3771 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003772 break;
3773 }
3774
3775 /* Clear the bit */
3776 sig &= ~cur_bit;
3777 }
3778 }
3779
3780 return par_num;
3781}
3782
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003783static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
3784 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003785{
3786 int i = 0;
3787 u32 cur_bit = 0;
3788 for (i = 0; sig; i++) {
3789 cur_bit = ((u32)0x1 << i);
3790 if (sig & cur_bit) {
3791 switch (cur_bit) {
3792 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003793 if (print)
3794 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003795 break;
3796 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003797 if (print)
3798 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003799 break;
3800 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003801 if (print)
3802 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003803 "PXPPCICLOCKCLIENT");
3804 break;
3805 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003806 if (print)
3807 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003808 break;
3809 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003810 if (print)
3811 _print_next_block(par_num++, "CDU");
3812 break;
3813 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3814 if (print)
3815 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003816 break;
3817 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003818 if (print)
3819 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003820 break;
3821 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003822 if (print)
3823 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003824 break;
3825 }
3826
3827 /* Clear the bit */
3828 sig &= ~cur_bit;
3829 }
3830 }
3831
3832 return par_num;
3833}
3834
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003835static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
3836 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003837{
3838 int i = 0;
3839 u32 cur_bit = 0;
3840 for (i = 0; sig; i++) {
3841 cur_bit = ((u32)0x1 << i);
3842 if (sig & cur_bit) {
3843 switch (cur_bit) {
3844 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003845 if (print)
3846 _print_next_block(par_num++, "MCP ROM");
3847 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003848 break;
3849 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003850 if (print)
3851 _print_next_block(par_num++,
3852 "MCP UMP RX");
3853 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003854 break;
3855 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003856 if (print)
3857 _print_next_block(par_num++,
3858 "MCP UMP TX");
3859 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003860 break;
3861 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003862 if (print)
3863 _print_next_block(par_num++,
3864 "MCP SCPAD");
3865 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003866 break;
3867 }
3868
3869 /* Clear the bit */
3870 sig &= ~cur_bit;
3871 }
3872 }
3873
3874 return par_num;
3875}
3876
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003877static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
3878 u32 sig0, u32 sig1, u32 sig2, u32 sig3)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003879{
3880 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3881 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3882 int par_num = 0;
3883 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3884 "[0]:0x%08x [1]:0x%08x "
3885 "[2]:0x%08x [3]:0x%08x\n",
3886 sig0 & HW_PRTY_ASSERT_SET_0,
3887 sig1 & HW_PRTY_ASSERT_SET_1,
3888 sig2 & HW_PRTY_ASSERT_SET_2,
3889 sig3 & HW_PRTY_ASSERT_SET_3);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003890 if (print)
3891 netdev_err(bp->dev,
3892 "Parity errors detected in blocks: ");
3893 par_num = bnx2x_check_blocks_with_parity0(
3894 sig0 & HW_PRTY_ASSERT_SET_0, par_num, print);
3895 par_num = bnx2x_check_blocks_with_parity1(
3896 sig1 & HW_PRTY_ASSERT_SET_1, par_num, global, print);
3897 par_num = bnx2x_check_blocks_with_parity2(
3898 sig2 & HW_PRTY_ASSERT_SET_2, par_num, print);
3899 par_num = bnx2x_check_blocks_with_parity3(
3900 sig3 & HW_PRTY_ASSERT_SET_3, par_num, global, print);
3901 if (print)
3902 pr_cont("\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003903 return true;
3904 } else
3905 return false;
3906}
3907
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003908/**
3909 * bnx2x_chk_parity_attn - checks for parity attentions.
3910 *
3911 * @bp: driver handle
3912 * @global: true if there was a global attention
3913 * @print: show parity attention in syslog
3914 */
3915bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003916{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003917 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003918 int port = BP_PORT(bp);
3919
3920 attn.sig[0] = REG_RD(bp,
3921 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3922 port*4);
3923 attn.sig[1] = REG_RD(bp,
3924 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3925 port*4);
3926 attn.sig[2] = REG_RD(bp,
3927 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3928 port*4);
3929 attn.sig[3] = REG_RD(bp,
3930 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3931 port*4);
3932
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003933 return bnx2x_parity_attn(bp, global, print, attn.sig[0], attn.sig[1],
3934 attn.sig[2], attn.sig[3]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003935}
3936
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003937
3938static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
3939{
3940 u32 val;
3941 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
3942
3943 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
3944 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
3945 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
3946 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3947 "ADDRESS_ERROR\n");
3948 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
3949 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3950 "INCORRECT_RCV_BEHAVIOR\n");
3951 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
3952 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3953 "WAS_ERROR_ATTN\n");
3954 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
3955 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3956 "VF_LENGTH_VIOLATION_ATTN\n");
3957 if (val &
3958 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
3959 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3960 "VF_GRC_SPACE_VIOLATION_ATTN\n");
3961 if (val &
3962 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
3963 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3964 "VF_MSIX_BAR_VIOLATION_ATTN\n");
3965 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
3966 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3967 "TCPL_ERROR_ATTN\n");
3968 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
3969 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3970 "TCPL_IN_TWO_RCBS_ATTN\n");
3971 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
3972 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
3973 "CSSNOOP_FIFO_OVERFLOW\n");
3974 }
3975 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
3976 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
3977 BNX2X_ERR("ATC hw attention 0x%x\n", val);
3978 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
3979 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
3980 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
3981 BNX2X_ERR("ATC_ATC_INT_STS_REG"
3982 "_ATC_TCPL_TO_NOT_PEND\n");
3983 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
3984 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3985 "ATC_GPA_MULTIPLE_HITS\n");
3986 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
3987 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3988 "ATC_RCPL_TO_EMPTY_CNT\n");
3989 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
3990 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
3991 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
3992 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
3993 "ATC_IREQ_LESS_THAN_STU\n");
3994 }
3995
3996 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
3997 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
3998 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
3999 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4000 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4001 }
4002
4003}
4004
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004005static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4006{
4007 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004008 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004009 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004010 u32 reg_addr;
4011 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004012 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004013 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004014
4015 /* need to take HW lock because MCP or other port might also
4016 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004017 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004018
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004019 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4020#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004021 bp->recovery_state = BNX2X_RECOVERY_INIT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004022 schedule_delayed_work(&bp->reset_task, 0);
4023 /* Disable HW interrupts */
4024 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004025 /* In case of parity errors don't handle attentions so that
4026 * other function would "see" parity errors.
4027 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004028#else
4029 bnx2x_panic();
4030#endif
4031 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004032 return;
4033 }
4034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004035 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4036 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4037 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4038 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004039 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004040 attn.sig[4] =
4041 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4042 else
4043 attn.sig[4] = 0;
4044
4045 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4046 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004047
4048 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4049 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004050 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004051
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004052 DP(NETIF_MSG_HW, "group[%d]: %08x %08x "
4053 "%08x %08x %08x\n",
4054 index,
4055 group_mask->sig[0], group_mask->sig[1],
4056 group_mask->sig[2], group_mask->sig[3],
4057 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004058
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004059 bnx2x_attn_int_deasserted4(bp,
4060 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004061 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004062 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004063 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004064 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004065 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004066 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004067 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004068 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004069 }
4070 }
4071
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004072 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004073
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004074 if (bp->common.int_block == INT_BLOCK_HC)
4075 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4076 COMMAND_REG_ATTN_BITS_CLR);
4077 else
4078 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004079
4080 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004081 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4082 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004083 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004084
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004085 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004086 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004087
4088 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4089 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4090
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004091 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4092 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004093
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004094 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4095 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004096 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004097 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4098
4099 REG_WR(bp, reg_addr, aeu_mask);
4100 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004101
4102 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4103 bp->attn_state &= ~deasserted;
4104 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4105}
4106
4107static void bnx2x_attn_int(struct bnx2x *bp)
4108{
4109 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004110 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4111 attn_bits);
4112 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4113 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004114 u32 attn_state = bp->attn_state;
4115
4116 /* look for changed bits */
4117 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4118 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4119
4120 DP(NETIF_MSG_HW,
4121 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4122 attn_bits, attn_ack, asserted, deasserted);
4123
4124 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004125 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004126
4127 /* handle bits that were raised */
4128 if (asserted)
4129 bnx2x_attn_int_asserted(bp, asserted);
4130
4131 if (deasserted)
4132 bnx2x_attn_int_deasserted(bp, deasserted);
4133}
4134
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004135void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4136 u16 index, u8 op, u8 update)
4137{
4138 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4139
4140 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4141 igu_addr);
4142}
4143
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004144static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4145{
4146 /* No memory barriers */
4147 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4148 mmiowb(); /* keep prod updates ordered */
4149}
4150
4151#ifdef BCM_CNIC
4152static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4153 union event_ring_elem *elem)
4154{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004155 u8 err = elem->message.error;
4156
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004157 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004158 (cid < bp->cnic_eth_dev.starting_cid &&
4159 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004160 return 1;
4161
4162 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004164 if (unlikely(err)) {
4165
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004166 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4167 cid);
4168 bnx2x_panic_dump(bp);
4169 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004170 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004171 return 0;
4172}
4173#endif
4174
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004175static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4176{
4177 struct bnx2x_mcast_ramrod_params rparam;
4178 int rc;
4179
4180 memset(&rparam, 0, sizeof(rparam));
4181
4182 rparam.mcast_obj = &bp->mcast_obj;
4183
4184 netif_addr_lock_bh(bp->dev);
4185
4186 /* Clear pending state for the last command */
4187 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4188
4189 /* If there are pending mcast commands - send them */
4190 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4191 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4192 if (rc < 0)
4193 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4194 rc);
4195 }
4196
4197 netif_addr_unlock_bh(bp->dev);
4198}
4199
4200static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4201 union event_ring_elem *elem)
4202{
4203 unsigned long ramrod_flags = 0;
4204 int rc = 0;
4205 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4206 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4207
4208 /* Always push next commands out, don't wait here */
4209 __set_bit(RAMROD_CONT, &ramrod_flags);
4210
4211 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4212 case BNX2X_FILTER_MAC_PENDING:
4213#ifdef BCM_CNIC
4214 if (cid == BNX2X_ISCSI_ETH_CID)
4215 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4216 else
4217#endif
4218 vlan_mac_obj = &bp->fp[cid].mac_obj;
4219
4220 break;
4221 vlan_mac_obj = &bp->fp[cid].mac_obj;
4222
4223 case BNX2X_FILTER_MCAST_PENDING:
4224 /* This is only relevant for 57710 where multicast MACs are
4225 * configured as unicast MACs using the same ramrod.
4226 */
4227 bnx2x_handle_mcast_eqe(bp);
4228 return;
4229 default:
4230 BNX2X_ERR("Unsupported classification command: %d\n",
4231 elem->message.data.eth_event.echo);
4232 return;
4233 }
4234
4235 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4236
4237 if (rc < 0)
4238 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4239 else if (rc > 0)
4240 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4241
4242}
4243
4244#ifdef BCM_CNIC
4245static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4246#endif
4247
4248static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4249{
4250 netif_addr_lock_bh(bp->dev);
4251
4252 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4253
4254 /* Send rx_mode command again if was requested */
4255 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4256 bnx2x_set_storm_rx_mode(bp);
4257#ifdef BCM_CNIC
4258 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4259 &bp->sp_state))
4260 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4261 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4262 &bp->sp_state))
4263 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4264#endif
4265
4266 netif_addr_unlock_bh(bp->dev);
4267}
4268
4269static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4270 struct bnx2x *bp, u32 cid)
4271{
4272#ifdef BCM_CNIC
4273 if (cid == BNX2X_FCOE_ETH_CID)
4274 return &bnx2x_fcoe(bp, q_obj);
4275 else
4276#endif
4277 return &bnx2x_fp(bp, cid, q_obj);
4278}
4279
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004280static void bnx2x_eq_int(struct bnx2x *bp)
4281{
4282 u16 hw_cons, sw_cons, sw_prod;
4283 union event_ring_elem *elem;
4284 u32 cid;
4285 u8 opcode;
4286 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004287 struct bnx2x_queue_sp_obj *q_obj;
4288 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4289 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004290
4291 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4292
4293 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4294 * when we get the the next-page we nned to adjust so the loop
4295 * condition below will be met. The next element is the size of a
4296 * regular element and hence incrementing by 1
4297 */
4298 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4299 hw_cons++;
4300
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004301 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004302 * specific bp, thus there is no need in "paired" read memory
4303 * barrier here.
4304 */
4305 sw_cons = bp->eq_cons;
4306 sw_prod = bp->eq_prod;
4307
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004308 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->cq_spq_left %u\n",
4309 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004310
4311 for (; sw_cons != hw_cons;
4312 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4313
4314
4315 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4316
4317 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4318 opcode = elem->message.opcode;
4319
4320
4321 /* handle eq element */
4322 switch (opcode) {
4323 case EVENT_RING_OPCODE_STAT_QUERY:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004324 DP(NETIF_MSG_TIMER, "got statistics comp event %d\n",
4325 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004326 /* nothing to do with stats comp */
4327 continue;
4328
4329 case EVENT_RING_OPCODE_CFC_DEL:
4330 /* handle according to cid range */
4331 /*
4332 * we may want to verify here that the bp state is
4333 * HALTING
4334 */
4335 DP(NETIF_MSG_IFDOWN,
4336 "got delete ramrod for MULTI[%d]\n", cid);
4337#ifdef BCM_CNIC
4338 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4339 goto next_spqe;
4340#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004341 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4342
4343 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4344 break;
4345
4346
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004347
4348 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004349
4350 case EVENT_RING_OPCODE_STOP_TRAFFIC:
4351 DP(NETIF_MSG_IFUP, "got STOP TRAFFIC\n");
4352 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4353 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004354
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004355 case EVENT_RING_OPCODE_START_TRAFFIC:
4356 DP(NETIF_MSG_IFUP, "got START TRAFFIC\n");
4357 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4358 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004359 case EVENT_RING_OPCODE_FUNCTION_START:
4360 DP(NETIF_MSG_IFUP, "got FUNC_START ramrod\n");
4361 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4362 break;
4363
4364 goto next_spqe;
4365
4366 case EVENT_RING_OPCODE_FUNCTION_STOP:
4367 DP(NETIF_MSG_IFDOWN, "got FUNC_STOP ramrod\n");
4368 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4369 break;
4370
4371 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004372 }
4373
4374 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004375 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4376 BNX2X_STATE_OPEN):
4377 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004378 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004379 cid = elem->message.data.eth_event.echo &
4380 BNX2X_SWCID_MASK;
4381 DP(NETIF_MSG_IFUP, "got RSS_UPDATE ramrod. CID %d\n",
4382 cid);
4383 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004384 break;
4385
4386 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4387 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004388 case (EVENT_RING_OPCODE_SET_MAC |
4389 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004390 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4391 BNX2X_STATE_OPEN):
4392 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4393 BNX2X_STATE_DIAG):
4394 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4395 BNX2X_STATE_CLOSING_WAIT4_HALT):
4396 DP(NETIF_MSG_IFUP, "got (un)set mac ramrod\n");
4397 bnx2x_handle_classification_eqe(bp, elem);
4398 break;
4399
4400 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4401 BNX2X_STATE_OPEN):
4402 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4403 BNX2X_STATE_DIAG):
4404 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4405 BNX2X_STATE_CLOSING_WAIT4_HALT):
4406 DP(NETIF_MSG_IFUP, "got mcast ramrod\n");
4407 bnx2x_handle_mcast_eqe(bp);
4408 break;
4409
4410 case (EVENT_RING_OPCODE_FILTERS_RULES |
4411 BNX2X_STATE_OPEN):
4412 case (EVENT_RING_OPCODE_FILTERS_RULES |
4413 BNX2X_STATE_DIAG):
4414 case (EVENT_RING_OPCODE_FILTERS_RULES |
4415 BNX2X_STATE_CLOSING_WAIT4_HALT):
4416 DP(NETIF_MSG_IFUP, "got rx_mode ramrod\n");
4417 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004418 break;
4419 default:
4420 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004421 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4422 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004423 }
4424next_spqe:
4425 spqe_cnt++;
4426 } /* for */
4427
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004428 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004429 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004430
4431 bp->eq_cons = sw_cons;
4432 bp->eq_prod = sw_prod;
4433 /* Make sure that above mem writes were issued towards the memory */
4434 smp_wmb();
4435
4436 /* update producer */
4437 bnx2x_update_eq_prod(bp, bp->eq_prod);
4438}
4439
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004440static void bnx2x_sp_task(struct work_struct *work)
4441{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004442 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004443 u16 status;
4444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004445 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004446/* if (status == 0) */
4447/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004448
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004449 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004450
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004451 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004452 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004453 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004454 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004455 }
4456
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004457 /* SP events: STAT_QUERY and others */
4458 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004459#ifdef BCM_CNIC
4460 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004461
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004462 if ((!NO_FCOE(bp)) &&
4463 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp)))
4464 napi_schedule(&bnx2x_fcoe(bp, napi));
4465#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004466 /* Handle EQ completions */
4467 bnx2x_eq_int(bp);
4468
4469 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4470 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4471
4472 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004473 }
4474
4475 if (unlikely(status))
4476 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
4477 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004478
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004479 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4480 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004481}
4482
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004483irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004484{
4485 struct net_device *dev = dev_instance;
4486 struct bnx2x *bp = netdev_priv(dev);
4487
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004488 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4489 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004490
4491#ifdef BNX2X_STOP_ON_ERROR
4492 if (unlikely(bp->panic))
4493 return IRQ_HANDLED;
4494#endif
4495
Michael Chan993ac7b2009-10-10 13:46:56 +00004496#ifdef BCM_CNIC
4497 {
4498 struct cnic_ops *c_ops;
4499
4500 rcu_read_lock();
4501 c_ops = rcu_dereference(bp->cnic_ops);
4502 if (c_ops)
4503 c_ops->cnic_handler(bp->cnic_data, NULL);
4504 rcu_read_unlock();
4505 }
4506#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004507 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004508
4509 return IRQ_HANDLED;
4510}
4511
4512/* end of slow path */
4513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004514
4515void bnx2x_drv_pulse(struct bnx2x *bp)
4516{
4517 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
4518 bp->fw_drv_pulse_wr_seq);
4519}
4520
4521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004522static void bnx2x_timer(unsigned long data)
4523{
4524 struct bnx2x *bp = (struct bnx2x *) data;
4525
4526 if (!netif_running(bp->dev))
4527 return;
4528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004529 if (poll) {
4530 struct bnx2x_fastpath *fp = &bp->fp[0];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004531
Eilon Greenstein7961f792009-03-02 07:59:31 +00004532 bnx2x_tx_int(fp);
David S. Millerb8ee8322011-04-17 16:56:12 -07004533 bnx2x_rx_int(fp, 1000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004534 }
4535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004536 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004537 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004538 u32 drv_pulse;
4539 u32 mcp_pulse;
4540
4541 ++bp->fw_drv_pulse_wr_seq;
4542 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4543 /* TBD - add SYSTEM_TIME */
4544 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004545 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004546
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004547 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004548 MCP_PULSE_SEQ_MASK);
4549 /* The delta between driver pulse and mcp response
4550 * should be 1 (before mcp response) or 0 (after mcp response)
4551 */
4552 if ((drv_pulse != mcp_pulse) &&
4553 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4554 /* someone lost a heartbeat... */
4555 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4556 drv_pulse, mcp_pulse);
4557 }
4558 }
4559
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004560 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004561 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004562
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004563 mod_timer(&bp->timer, jiffies + bp->current_interval);
4564}
4565
4566/* end of Statistics */
4567
4568/* nic init */
4569
4570/*
4571 * nic init service functions
4572 */
4573
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004574static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004575{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004576 u32 i;
4577 if (!(len%4) && !(addr%4))
4578 for (i = 0; i < len; i += 4)
4579 REG_WR(bp, addr + i, fill);
4580 else
4581 for (i = 0; i < len; i++)
4582 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004583
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004584}
4585
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004586/* helper: writes FP SP data to FW - data_size in dwords */
4587static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
4588 int fw_sb_id,
4589 u32 *sb_data_p,
4590 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004591{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004592 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004593 for (index = 0; index < data_size; index++)
4594 REG_WR(bp, BAR_CSTRORM_INTMEM +
4595 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4596 sizeof(u32)*index,
4597 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004598}
4599
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004600static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
4601{
4602 u32 *sb_data_p;
4603 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004604 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004605 struct hc_status_block_data_e1x sb_data_e1x;
4606
4607 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004608 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004609 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004610 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004611 sb_data_e2.common.p_func.vf_valid = false;
4612 sb_data_p = (u32 *)&sb_data_e2;
4613 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4614 } else {
4615 memset(&sb_data_e1x, 0,
4616 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004617 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004618 sb_data_e1x.common.p_func.vf_valid = false;
4619 sb_data_p = (u32 *)&sb_data_e1x;
4620 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4621 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004622 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4623
4624 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4625 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4626 CSTORM_STATUS_BLOCK_SIZE);
4627 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4628 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4629 CSTORM_SYNC_BLOCK_SIZE);
4630}
4631
4632/* helper: writes SP SB data to FW */
4633static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4634 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004635{
4636 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004637 int i;
4638 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4639 REG_WR(bp, BAR_CSTRORM_INTMEM +
4640 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4641 i*sizeof(u32),
4642 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004643}
4644
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004645static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4646{
4647 int func = BP_FUNC(bp);
4648 struct hc_sp_status_block_data sp_sb_data;
4649 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4650
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004651 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004652 sp_sb_data.p_func.vf_valid = false;
4653
4654 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4655
4656 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4657 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4658 CSTORM_SP_STATUS_BLOCK_SIZE);
4659 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4660 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4661 CSTORM_SP_SYNC_BLOCK_SIZE);
4662
4663}
4664
4665
4666static inline
4667void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4668 int igu_sb_id, int igu_seg_id)
4669{
4670 hc_sm->igu_sb_id = igu_sb_id;
4671 hc_sm->igu_seg_id = igu_seg_id;
4672 hc_sm->timer_value = 0xFF;
4673 hc_sm->time_to_expire = 0xFFFFFFFF;
4674}
4675
stephen hemminger8d962862010-10-21 07:50:56 +00004676static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004677 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4678{
4679 int igu_seg_id;
4680
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004681 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004682 struct hc_status_block_data_e1x sb_data_e1x;
4683 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004684 int data_size;
4685 u32 *sb_data_p;
4686
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004687 if (CHIP_INT_MODE_IS_BC(bp))
4688 igu_seg_id = HC_SEG_ACCESS_NORM;
4689 else
4690 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004691
4692 bnx2x_zero_fp_sb(bp, fw_sb_id);
4693
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004694 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004695 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004696 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004697 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4698 sb_data_e2.common.p_func.vf_id = vfid;
4699 sb_data_e2.common.p_func.vf_valid = vf_valid;
4700 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4701 sb_data_e2.common.same_igu_sb_1b = true;
4702 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4703 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4704 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004705 sb_data_p = (u32 *)&sb_data_e2;
4706 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4707 } else {
4708 memset(&sb_data_e1x, 0,
4709 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004710 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004711 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4712 sb_data_e1x.common.p_func.vf_id = 0xff;
4713 sb_data_e1x.common.p_func.vf_valid = false;
4714 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4715 sb_data_e1x.common.same_igu_sb_1b = true;
4716 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4717 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4718 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004719 sb_data_p = (u32 *)&sb_data_e1x;
4720 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4721 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004722
4723 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4724 igu_sb_id, igu_seg_id);
4725 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4726 igu_sb_id, igu_seg_id);
4727
4728 DP(NETIF_MSG_HW, "Init FW SB %d\n", fw_sb_id);
4729
4730 /* write indecies to HW */
4731 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4732}
4733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004734static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004735 u16 tx_usec, u16 rx_usec)
4736{
4737 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, U_SB_ETH_RX_CQ_INDEX,
4738 false, rx_usec);
4739 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, C_SB_ETH_TX_CQ_INDEX,
4740 false, tx_usec);
4741}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004742
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004743static void bnx2x_init_def_sb(struct bnx2x *bp)
4744{
4745 struct host_sp_status_block *def_sb = bp->def_status_blk;
4746 dma_addr_t mapping = bp->def_status_blk_mapping;
4747 int igu_sp_sb_index;
4748 int igu_seg_id;
4749 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004750 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004751 int reg_offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004752 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004753 int index;
4754 struct hc_sp_status_block_data sp_sb_data;
4755 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4756
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004757 if (CHIP_INT_MODE_IS_BC(bp)) {
4758 igu_sp_sb_index = DEF_SB_IGU_ID;
4759 igu_seg_id = HC_SEG_ACCESS_DEF;
4760 } else {
4761 igu_sp_sb_index = bp->igu_dsb_id;
4762 igu_seg_id = IGU_SEG_ACCESS_DEF;
4763 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004764
4765 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004766 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004767 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004768 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004769
Eliezer Tamir49d66772008-02-28 11:53:13 -08004770 bp->attn_state = 0;
4771
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004772 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4773 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004774 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004775 int sindex;
4776 /* take care of sig[0]..sig[4] */
4777 for (sindex = 0; sindex < 4; sindex++)
4778 bp->attn_group[index].sig[sindex] =
4779 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004780
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004781 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004782 /*
4783 * enable5 is separate from the rest of the registers,
4784 * and therefore the address skip is 4
4785 * and not 16 between the different groups
4786 */
4787 bp->attn_group[index].sig[4] = REG_RD(bp,
4788 reg_offset + 0x10 + 0x4*index);
4789 else
4790 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004791 }
4792
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004793 if (bp->common.int_block == INT_BLOCK_HC) {
4794 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4795 HC_REG_ATTN_MSG0_ADDR_L);
4796
4797 REG_WR(bp, reg_offset, U64_LO(section));
4798 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004799 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004800 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4801 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4802 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004803
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004804 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4805 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004806
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004807 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004808
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004809 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004810 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4811 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4812 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4813 sp_sb_data.igu_seg_id = igu_seg_id;
4814 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004815 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004816 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004817
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004818 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004819
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004820 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004821}
4822
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004823void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004824{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004825 int i;
4826
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004827 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004828 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07004829 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004830}
4831
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004832static void bnx2x_init_sp_ring(struct bnx2x *bp)
4833{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004834 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004835 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004836
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004837 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004838 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4839 bp->spq_prod_bd = bp->spq;
4840 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004841}
4842
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004843static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004844{
4845 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004846 for (i = 1; i <= NUM_EQ_PAGES; i++) {
4847 union event_ring_elem *elem =
4848 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004850 elem->next_page.addr.hi =
4851 cpu_to_le32(U64_HI(bp->eq_mapping +
4852 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
4853 elem->next_page.addr.lo =
4854 cpu_to_le32(U64_LO(bp->eq_mapping +
4855 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004856 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004857 bp->eq_cons = 0;
4858 bp->eq_prod = NUM_EQ_DESC;
4859 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004860 /* we want a warning message before it gets rought... */
4861 atomic_set(&bp->eq_spq_left,
4862 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004863}
4864
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004865
4866/* called with netif_addr_lock_bh() */
4867void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
4868 unsigned long rx_mode_flags,
4869 unsigned long rx_accept_flags,
4870 unsigned long tx_accept_flags,
4871 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00004872{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004873 struct bnx2x_rx_mode_ramrod_params ramrod_param;
4874 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00004875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004876 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00004877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004878 /* Prepare ramrod parameters */
4879 ramrod_param.cid = 0;
4880 ramrod_param.cl_id = cl_id;
4881 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
4882 ramrod_param.func_id = BP_FUNC(bp);
4883
4884 ramrod_param.pstate = &bp->sp_state;
4885 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
4886
4887 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
4888 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
4889
4890 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4891
4892 ramrod_param.ramrod_flags = ramrod_flags;
4893 ramrod_param.rx_mode_flags = rx_mode_flags;
4894
4895 ramrod_param.rx_accept_flags = rx_accept_flags;
4896 ramrod_param.tx_accept_flags = tx_accept_flags;
4897
4898 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
4899 if (rc < 0) {
4900 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
4901 return;
4902 }
4903}
4904
4905/* called with netif_addr_lock_bh() */
4906void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4907{
4908 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
4909 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
4910
4911#ifdef BCM_CNIC
4912 if (!NO_FCOE(bp))
4913
4914 /* Configure rx_mode of FCoE Queue */
4915 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
4916#endif
4917
4918 switch (bp->rx_mode) {
4919 case BNX2X_RX_MODE_NONE:
4920 /*
4921 * 'drop all' supersedes any accept flags that may have been
4922 * passed to the function.
4923 */
4924 break;
4925 case BNX2X_RX_MODE_NORMAL:
4926 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
4927 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
4928 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
4929
4930 /* internal switching mode */
4931 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
4932 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
4933 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
4934
4935 break;
4936 case BNX2X_RX_MODE_ALLMULTI:
4937 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
4938 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
4939 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
4940
4941 /* internal switching mode */
4942 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
4943 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
4944 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
4945
4946 break;
4947 case BNX2X_RX_MODE_PROMISC:
4948 /* According to deffinition of SI mode, iface in promisc mode
4949 * should receive matched and unmatched (in resolution of port)
4950 * unicast packets.
4951 */
4952 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
4953 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
4954 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
4955 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
4956
4957 /* internal switching mode */
4958 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
4959 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
4960
4961 if (IS_MF_SI(bp))
4962 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
4963 else
4964 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
4965
4966 break;
4967 default:
4968 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
4969 return;
4970 }
4971
4972 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
4973 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
4974 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
4975 }
4976
4977 __set_bit(RAMROD_RX, &ramrod_flags);
4978 __set_bit(RAMROD_TX, &ramrod_flags);
4979
4980 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
4981 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004982}
4983
Eilon Greenstein471de712008-08-13 15:49:35 -07004984static void bnx2x_init_internal_common(struct bnx2x *bp)
4985{
4986 int i;
4987
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004988 if (IS_MF_SI(bp))
4989 /*
4990 * In switch independent mode, the TSTORM needs to accept
4991 * packets that failed classification, since approximate match
4992 * mac addresses aren't written to NIG LLH
4993 */
4994 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4995 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004996 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
4997 REG_WR8(bp, BAR_TSTRORM_INTMEM +
4998 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004999
Eilon Greenstein471de712008-08-13 15:49:35 -07005000 /* Zero this manually as its initialization is
5001 currently missing in the initTool */
5002 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5003 REG_WR(bp, BAR_USTRORM_INTMEM +
5004 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005005 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005006 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5007 CHIP_INT_MODE_IS_BC(bp) ?
5008 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5009 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005010}
5011
Eilon Greenstein471de712008-08-13 15:49:35 -07005012static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5013{
5014 switch (load_code) {
5015 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005016 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005017 bnx2x_init_internal_common(bp);
5018 /* no break */
5019
5020 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005021 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005022 /* no break */
5023
5024 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005025 /* internal memory per function is
5026 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005027 break;
5028
5029 default:
5030 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5031 break;
5032 }
5033}
5034
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005035static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5036{
5037 return fp->bp->igu_base_sb + fp->index + CNIC_CONTEXT_USE;
5038}
5039
5040static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5041{
5042 return fp->bp->base_fw_ndsb + fp->index + CNIC_CONTEXT_USE;
5043}
5044
5045static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
5046{
5047 if (CHIP_IS_E1x(fp->bp))
5048 return BP_L_ID(fp->bp) + fp->index;
5049 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5050 return bnx2x_fp_igu_sb_id(fp);
5051}
5052
5053static void bnx2x_init_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005054{
5055 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005056 unsigned long q_type = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005057
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005058 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005059 fp->cl_id = bnx2x_fp_cl_id(fp);
5060 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5061 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005062 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005063 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5064
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005065 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005066 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005067 /* Setup SB indicies */
5068 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
5069 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5070
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005071 /* Configure Queue State object */
5072 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5073 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
5074 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, fp->cid, BP_FUNC(bp),
5075 bnx2x_sp(bp, q_rdata), bnx2x_sp_mapping(bp, q_rdata),
5076 q_type);
5077
5078 /**
5079 * Configure classification DBs: Always enable Tx switching
5080 */
5081 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5082
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005083 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) "
5084 "cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005085 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005086 fp->igu_sb_id);
5087 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5088 fp->fw_sb_id, fp->igu_sb_id);
5089
5090 bnx2x_update_fpsb_idx(fp);
5091}
5092
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005093void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005094{
5095 int i;
5096
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005097 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005098 bnx2x_init_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005099#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005100 if (!NO_FCOE(bp))
5101 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005102
5103 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5104 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005105 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005106
Michael Chan37b091b2009-10-10 13:46:55 +00005107#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005108
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005109 /* Initialize MOD_ABS interrupts */
5110 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5111 bp->common.shmem_base, bp->common.shmem2_base,
5112 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005113 /* ensure status block indices were read */
5114 rmb();
5115
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005116 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005117 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005118 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005119 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005120 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005121 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005122 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005123 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005124 bnx2x_stats_init(bp);
5125
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005126 /* flush all before enabling interrupts */
5127 mb();
5128 mmiowb();
5129
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005130 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005131
5132 /* Check for SPIO5 */
5133 bnx2x_attn_int_deasserted0(bp,
5134 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5135 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005136}
5137
5138/* end of nic init */
5139
5140/*
5141 * gzip service functions
5142 */
5143
5144static int bnx2x_gunzip_init(struct bnx2x *bp)
5145{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005146 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5147 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005148 if (bp->gunzip_buf == NULL)
5149 goto gunzip_nomem1;
5150
5151 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5152 if (bp->strm == NULL)
5153 goto gunzip_nomem2;
5154
5155 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5156 GFP_KERNEL);
5157 if (bp->strm->workspace == NULL)
5158 goto gunzip_nomem3;
5159
5160 return 0;
5161
5162gunzip_nomem3:
5163 kfree(bp->strm);
5164 bp->strm = NULL;
5165
5166gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005167 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5168 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005169 bp->gunzip_buf = NULL;
5170
5171gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005172 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
5173 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005174 return -ENOMEM;
5175}
5176
5177static void bnx2x_gunzip_end(struct bnx2x *bp)
5178{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005179 if (bp->strm) {
5180 kfree(bp->strm->workspace);
5181 kfree(bp->strm);
5182 bp->strm = NULL;
5183 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005184
5185 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005186 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5187 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005188 bp->gunzip_buf = NULL;
5189 }
5190}
5191
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005192static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005193{
5194 int n, rc;
5195
5196 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005197 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5198 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005199 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005200 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005201
5202 n = 10;
5203
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005204#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005205
5206 if (zbuf[3] & FNAME)
5207 while ((zbuf[n++] != 0) && (n < len));
5208
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005209 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005210 bp->strm->avail_in = len - n;
5211 bp->strm->next_out = bp->gunzip_buf;
5212 bp->strm->avail_out = FW_BUF_SIZE;
5213
5214 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5215 if (rc != Z_OK)
5216 return rc;
5217
5218 rc = zlib_inflate(bp->strm, Z_FINISH);
5219 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005220 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5221 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005222
5223 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5224 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005225 netdev_err(bp->dev, "Firmware decompression error:"
5226 " gunzip_outlen (%d) not aligned\n",
5227 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005228 bp->gunzip_outlen >>= 2;
5229
5230 zlib_inflateEnd(bp->strm);
5231
5232 if (rc == Z_STREAM_END)
5233 return 0;
5234
5235 return rc;
5236}
5237
5238/* nic load/unload */
5239
5240/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005241 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005242 */
5243
5244/* send a NIG loopback debug packet */
5245static void bnx2x_lb_pckt(struct bnx2x *bp)
5246{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005247 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248
5249 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005250 wb_write[0] = 0x55555555;
5251 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005252 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005253 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005254
5255 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005256 wb_write[0] = 0x09000000;
5257 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005258 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005259 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005260}
5261
5262/* some of the internal memories
5263 * are not directly readable from the driver
5264 * to test them we send debug packets
5265 */
5266static int bnx2x_int_mem_test(struct bnx2x *bp)
5267{
5268 int factor;
5269 int count, i;
5270 u32 val = 0;
5271
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005272 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005273 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005274 else if (CHIP_REV_IS_EMUL(bp))
5275 factor = 200;
5276 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005277 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005278
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005279 /* Disable inputs of parser neighbor blocks */
5280 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5281 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5282 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005283 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284
5285 /* Write 0 to parser credits for CFC search request */
5286 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5287
5288 /* send Ethernet packet */
5289 bnx2x_lb_pckt(bp);
5290
5291 /* TODO do i reset NIG statistic? */
5292 /* Wait until NIG register shows 1 packet of size 0x10 */
5293 count = 1000 * factor;
5294 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005295
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005296 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5297 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005298 if (val == 0x10)
5299 break;
5300
5301 msleep(10);
5302 count--;
5303 }
5304 if (val != 0x10) {
5305 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5306 return -1;
5307 }
5308
5309 /* Wait until PRS register shows 1 packet */
5310 count = 1000 * factor;
5311 while (count) {
5312 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005313 if (val == 1)
5314 break;
5315
5316 msleep(10);
5317 count--;
5318 }
5319 if (val != 0x1) {
5320 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5321 return -2;
5322 }
5323
5324 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005325 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005326 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005327 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005328 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005329 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5330 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331
5332 DP(NETIF_MSG_HW, "part2\n");
5333
5334 /* Disable inputs of parser neighbor blocks */
5335 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5336 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5337 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005338 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005339
5340 /* Write 0 to parser credits for CFC search request */
5341 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5342
5343 /* send 10 Ethernet packets */
5344 for (i = 0; i < 10; i++)
5345 bnx2x_lb_pckt(bp);
5346
5347 /* Wait until NIG register shows 10 + 1
5348 packets of size 11*0x10 = 0xb0 */
5349 count = 1000 * factor;
5350 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5353 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005354 if (val == 0xb0)
5355 break;
5356
5357 msleep(10);
5358 count--;
5359 }
5360 if (val != 0xb0) {
5361 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5362 return -3;
5363 }
5364
5365 /* Wait until PRS register shows 2 packets */
5366 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5367 if (val != 2)
5368 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5369
5370 /* Write 1 to parser credits for CFC search request */
5371 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5372
5373 /* Wait until PRS register shows 3 packets */
5374 msleep(10 * factor);
5375 /* Wait until NIG register shows 1 packet of size 0x10 */
5376 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5377 if (val != 3)
5378 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5379
5380 /* clear NIG EOP FIFO */
5381 for (i = 0; i < 11; i++)
5382 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5383 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5384 if (val != 1) {
5385 BNX2X_ERR("clear of NIG failed\n");
5386 return -4;
5387 }
5388
5389 /* Reset and init BRB, PRS, NIG */
5390 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5391 msleep(50);
5392 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5393 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005394 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5395 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005396#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005397 /* set NIC mode */
5398 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5399#endif
5400
5401 /* Enable inputs of parser neighbor blocks */
5402 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5403 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5404 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005405 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406
5407 DP(NETIF_MSG_HW, "done\n");
5408
5409 return 0; /* OK */
5410}
5411
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005412static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005413{
5414 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005415 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005416 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5417 else
5418 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005419 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5420 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005421 /*
5422 * mask read length error interrupts in brb for parser
5423 * (parsing unit and 'checksum and crc' unit)
5424 * these errors are legal (PU reads fixed length and CAC can cause
5425 * read length error on truncated packets)
5426 */
5427 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005428 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5429 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5430 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5431 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5432 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005433/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5434/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005435 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5436 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5437 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005438/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5439/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5441 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5442 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5443 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005444/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5445/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005446
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005447 if (CHIP_REV_IS_FPGA(bp))
5448 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005449 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005450 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5451 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5452 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5453 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5454 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5455 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005456 else
5457 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005458 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5459 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5460 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005461/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005462
5463 if (!CHIP_IS_E1x(bp))
5464 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
5465 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
5466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005467 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5468 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005469/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005470 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005471}
5472
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005473static void bnx2x_reset_common(struct bnx2x *bp)
5474{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005475 u32 val = 0x1400;
5476
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005477 /* reset_common */
5478 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5479 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005480
5481 if (CHIP_IS_E3(bp)) {
5482 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5483 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5484 }
5485
5486 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
5487}
5488
5489static void bnx2x_setup_dmae(struct bnx2x *bp)
5490{
5491 bp->dmae_ready = 0;
5492 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005493}
5494
Eilon Greenstein573f2032009-08-12 08:24:14 +00005495static void bnx2x_init_pxp(struct bnx2x *bp)
5496{
5497 u16 devctl;
5498 int r_order, w_order;
5499
5500 pci_read_config_word(bp->pdev,
Jon Mason77c98e62011-06-27 07:45:12 +00005501 bp->pdev->pcie_cap + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00005502 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5503 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5504 if (bp->mrrs == -1)
5505 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5506 else {
5507 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5508 r_order = bp->mrrs;
5509 }
5510
5511 bnx2x_init_pxp_arb(bp, r_order, w_order);
5512}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005513
5514static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5515{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005516 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005517 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005518 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005519
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005520 if (BP_NOMCP(bp))
5521 return;
5522
5523 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005524 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5525 SHARED_HW_CFG_FAN_FAILURE_MASK;
5526
5527 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5528 is_required = 1;
5529
5530 /*
5531 * The fan failure mechanism is usually related to the PHY type since
5532 * the power consumption of the board is affected by the PHY. Currently,
5533 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5534 */
5535 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5536 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005537 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005538 bnx2x_fan_failure_det_req(
5539 bp,
5540 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005541 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005542 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005543 }
5544
5545 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5546
5547 if (is_required == 0)
5548 return;
5549
5550 /* Fan failure is indicated by SPIO 5 */
5551 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5552 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5553
5554 /* set to active low mode */
5555 val = REG_RD(bp, MISC_REG_SPIO_INT);
5556 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005557 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005558 REG_WR(bp, MISC_REG_SPIO_INT, val);
5559
5560 /* enable interrupt to signal the IGU */
5561 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5562 val |= (1 << MISC_REGISTERS_SPIO_5);
5563 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5564}
5565
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005566static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
5567{
5568 u32 offset = 0;
5569
5570 if (CHIP_IS_E1(bp))
5571 return;
5572 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
5573 return;
5574
5575 switch (BP_ABS_FUNC(bp)) {
5576 case 0:
5577 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
5578 break;
5579 case 1:
5580 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
5581 break;
5582 case 2:
5583 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
5584 break;
5585 case 3:
5586 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
5587 break;
5588 case 4:
5589 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
5590 break;
5591 case 5:
5592 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
5593 break;
5594 case 6:
5595 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
5596 break;
5597 case 7:
5598 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
5599 break;
5600 default:
5601 return;
5602 }
5603
5604 REG_WR(bp, offset, pretend_func_num);
5605 REG_RD(bp, offset);
5606 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
5607}
5608
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005609void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005610{
5611 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
5612 val &= ~IGU_PF_CONF_FUNC_EN;
5613
5614 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
5615 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5616 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
5617}
5618
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005619static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005620{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005621 u32 shmem_base[2], shmem2_base[2];
5622 shmem_base[0] = bp->common.shmem_base;
5623 shmem2_base[0] = bp->common.shmem2_base;
5624 if (!CHIP_IS_E1x(bp)) {
5625 shmem_base[1] =
5626 SHMEM2_RD(bp, other_shmem_base_addr);
5627 shmem2_base[1] =
5628 SHMEM2_RD(bp, other_shmem2_base_addr);
5629 }
5630 bnx2x_acquire_phy_lock(bp);
5631 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5632 bp->common.chip_id);
5633 bnx2x_release_phy_lock(bp);
5634}
5635
5636/**
5637 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
5638 *
5639 * @bp: driver handle
5640 */
5641static int bnx2x_init_hw_common(struct bnx2x *bp)
5642{
5643 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005644
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005645 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005646
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005647 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005648 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005650 val = 0xfffc;
5651 if (CHIP_IS_E3(bp)) {
5652 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5653 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5654 }
5655 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005656
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005657 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
5658
5659 if (!CHIP_IS_E1x(bp)) {
5660 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005661
5662 /**
5663 * 4-port mode or 2-port mode we need to turn of master-enable
5664 * for everyone, after that, turn it back on for self.
5665 * so, we disregard multi-function or not, and always disable
5666 * for all functions on the given path, this means 0,2,4,6 for
5667 * path 0 and 1,3,5,7 for path 1
5668 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005669 for (abs_func_id = BP_PATH(bp);
5670 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
5671 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005672 REG_WR(bp,
5673 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5674 1);
5675 continue;
5676 }
5677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005678 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005679 /* clear pf enable */
5680 bnx2x_pf_disable(bp);
5681 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5682 }
5683 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005684
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005685 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005686 if (CHIP_IS_E1(bp)) {
5687 /* enable HW interrupt from PXP on USDM overflow
5688 bit 16 on INT_MASK_0 */
5689 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005690 }
5691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005692 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005693 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005694
5695#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005696 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5697 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5698 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5699 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5700 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005701 /* make sure this value is 0 */
5702 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005703
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005704/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5705 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5706 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5707 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5708 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005709#endif
5710
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005711 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005713 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5714 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005716 /* let the HW do it's magic ... */
5717 msleep(100);
5718 /* finish PXP init */
5719 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5720 if (val != 1) {
5721 BNX2X_ERR("PXP2 CFG failed\n");
5722 return -EBUSY;
5723 }
5724 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5725 if (val != 1) {
5726 BNX2X_ERR("PXP2 RD_INIT failed\n");
5727 return -EBUSY;
5728 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005729
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005730 /* Timers bug workaround E2 only. We need to set the entire ILT to
5731 * have entries with value "0" and valid bit on.
5732 * This needs to be done by the first PF that is loaded in a path
5733 * (i.e. common phase)
5734 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005735 if (!CHIP_IS_E1x(bp)) {
5736/* In E2 there is a bug in the timers block that can cause function 6 / 7
5737 * (i.e. vnic3) to start even if it is marked as "scan-off".
5738 * This occurs when a different function (func2,3) is being marked
5739 * as "scan-off". Real-life scenario for example: if a driver is being
5740 * load-unloaded while func6,7 are down. This will cause the timer to access
5741 * the ilt, translate to a logical address and send a request to read/write.
5742 * Since the ilt for the function that is down is not valid, this will cause
5743 * a translation error which is unrecoverable.
5744 * The Workaround is intended to make sure that when this happens nothing fatal
5745 * will occur. The workaround:
5746 * 1. First PF driver which loads on a path will:
5747 * a. After taking the chip out of reset, by using pretend,
5748 * it will write "0" to the following registers of
5749 * the other vnics.
5750 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5751 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
5752 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
5753 * And for itself it will write '1' to
5754 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
5755 * dmae-operations (writing to pram for example.)
5756 * note: can be done for only function 6,7 but cleaner this
5757 * way.
5758 * b. Write zero+valid to the entire ILT.
5759 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
5760 * VNIC3 (of that port). The range allocated will be the
5761 * entire ILT. This is needed to prevent ILT range error.
5762 * 2. Any PF driver load flow:
5763 * a. ILT update with the physical addresses of the allocated
5764 * logical pages.
5765 * b. Wait 20msec. - note that this timeout is needed to make
5766 * sure there are no requests in one of the PXP internal
5767 * queues with "old" ILT addresses.
5768 * c. PF enable in the PGLC.
5769 * d. Clear the was_error of the PF in the PGLC. (could have
5770 * occured while driver was down)
5771 * e. PF enable in the CFC (WEAK + STRONG)
5772 * f. Timers scan enable
5773 * 3. PF driver unload flow:
5774 * a. Clear the Timers scan_en.
5775 * b. Polling for scan_on=0 for that PF.
5776 * c. Clear the PF enable bit in the PXP.
5777 * d. Clear the PF enable in the CFC (WEAK + STRONG)
5778 * e. Write zero+valid to all ILT entries (The valid bit must
5779 * stay set)
5780 * f. If this is VNIC 3 of a port then also init
5781 * first_timers_ilt_entry to zero and last_timers_ilt_entry
5782 * to the last enrty in the ILT.
5783 *
5784 * Notes:
5785 * Currently the PF error in the PGLC is non recoverable.
5786 * In the future the there will be a recovery routine for this error.
5787 * Currently attention is masked.
5788 * Having an MCP lock on the load/unload process does not guarantee that
5789 * there is no Timer disable during Func6/7 enable. This is because the
5790 * Timers scan is currently being cleared by the MCP on FLR.
5791 * Step 2.d can be done only for PF6/7 and the driver can also check if
5792 * there is error before clearing it. But the flow above is simpler and
5793 * more general.
5794 * All ILT entries are written by zero+valid and not just PF6/7
5795 * ILT entries since in the future the ILT entries allocation for
5796 * PF-s might be dynamic.
5797 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005798 struct ilt_client_info ilt_cli;
5799 struct bnx2x_ilt ilt;
5800 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
5801 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
5802
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04005803 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005804 ilt_cli.start = 0;
5805 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
5806 ilt_cli.client_num = ILT_CLIENT_TM;
5807
5808 /* Step 1: set zeroes to all ilt page entries with valid bit on
5809 * Step 2: set the timers first/last ilt entry to point
5810 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005811 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005812 *
5813 * both steps performed by call to bnx2x_ilt_client_init_op()
5814 * with dummy TM client
5815 *
5816 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
5817 * and his brother are split registers
5818 */
5819 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
5820 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
5821 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5822
5823 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
5824 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
5825 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
5826 }
5827
5828
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005829 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5830 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005831
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005832 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005833 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
5834 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005835 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005836
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005837 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005838
5839 /* let the HW do it's magic ... */
5840 do {
5841 msleep(200);
5842 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
5843 } while (factor-- && (val != 1));
5844
5845 if (val != 1) {
5846 BNX2X_ERR("ATC_INIT failed\n");
5847 return -EBUSY;
5848 }
5849 }
5850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005851 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005852
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005853 /* clean the DMAE memory */
5854 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005855 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005857 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
5858
5859 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
5860
5861 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
5862
5863 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005864
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005865 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5866 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5867 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5868 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005870 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005871
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005872
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005873 /* QM queues pointers table */
5874 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00005875
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005876 /* soft reset pulse */
5877 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5878 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005879
Michael Chan37b091b2009-10-10 13:46:55 +00005880#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005881 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005882#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005884 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005885 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005886 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005887 /* enable hw interrupt from doorbell Q */
5888 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005890 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005892 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005893 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005895 if (!CHIP_IS_E1(bp))
5896 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
5897
5898 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp))
5899 /* Bit-map indicating which L2 hdrs may appear
5900 * after the basic Ethernet header
5901 */
5902 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
5903 bp->path_has_ovlan ? 7 : 6);
5904
5905 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
5906 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
5907 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
5908 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
5909
5910 if (!CHIP_IS_E1x(bp)) {
5911 /* reset VFC memories */
5912 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
5913 VFC_MEMORIES_RST_REG_CAM_RST |
5914 VFC_MEMORIES_RST_REG_RAM_RST);
5915 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
5916 VFC_MEMORIES_RST_REG_CAM_RST |
5917 VFC_MEMORIES_RST_REG_RAM_RST);
5918
5919 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005920 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005922 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
5923 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
5924 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
5925 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005926
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005927 /* sync semi rtc */
5928 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5929 0x80000000);
5930 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5931 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005933 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
5934 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
5935 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005937 if (!CHIP_IS_E1x(bp))
5938 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
5939 bp->path_has_ovlan ? 7 : 6);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005940
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005941 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005942
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005943 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
5944
Michael Chan37b091b2009-10-10 13:46:55 +00005945#ifdef BCM_CNIC
5946 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
5947 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
5948 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
5949 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
5950 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
5951 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
5952 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
5953 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
5954 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
5955 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
5956#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005957 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005958
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005959 if (sizeof(union cdu_context) != 1024)
5960 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005961 dev_alert(&bp->pdev->dev, "please adjust the size "
5962 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00005963 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005965 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005966 val = (4 << 24) + (0 << 12) + 1024;
5967 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005969 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005970 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005971 /* enable context validation interrupt from CFC */
5972 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5973
5974 /* set the thresholds to prevent CFC/CDU race */
5975 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005977 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005978
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005979 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005980 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
5981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005982 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
5983 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005985 /* Reset PCIE errors for debug */
5986 REG_WR(bp, 0x2814, 0xffffffff);
5987 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005988
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005989 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005990 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
5991 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
5992 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
5993 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
5994 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
5995 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
5996 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
5997 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
5998 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
5999 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6000 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6001 }
6002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006003 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006004 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006005 /* in E3 this done in per-port section */
6006 if (!CHIP_IS_E3(bp))
6007 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6008 }
6009 if (CHIP_IS_E1H(bp))
6010 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006011 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006012
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006013 if (CHIP_REV_IS_SLOW(bp))
6014 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006015
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006016 /* finish CFC init */
6017 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6018 if (val != 1) {
6019 BNX2X_ERR("CFC LL_INIT failed\n");
6020 return -EBUSY;
6021 }
6022 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6023 if (val != 1) {
6024 BNX2X_ERR("CFC AC_INIT failed\n");
6025 return -EBUSY;
6026 }
6027 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6028 if (val != 1) {
6029 BNX2X_ERR("CFC CAM_INIT failed\n");
6030 return -EBUSY;
6031 }
6032 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006033
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006034 if (CHIP_IS_E1(bp)) {
6035 /* read NIG statistic
6036 to see if this is our first up since powerup */
6037 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6038 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006039
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006040 /* do internal memory self test */
6041 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6042 BNX2X_ERR("internal mem self test failed\n");
6043 return -EBUSY;
6044 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006045 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006046
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006047 bnx2x_setup_fan_failure_detection(bp);
6048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006049 /* clear PXP2 attentions */
6050 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006051
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006052 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006053 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006054
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006055 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006056 if (CHIP_IS_E1x(bp))
6057 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006058 } else
6059 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6060
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006061 return 0;
6062}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006064/**
6065 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6066 *
6067 * @bp: driver handle
6068 */
6069static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6070{
6071 int rc = bnx2x_init_hw_common(bp);
6072
6073 if (rc)
6074 return rc;
6075
6076 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6077 if (!BP_NOMCP(bp))
6078 bnx2x__common_init_phy(bp);
6079
6080 return 0;
6081}
6082
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006083static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006084{
6085 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006086 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006087 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006088 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006090 bnx2x__link_reset(bp);
6091
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006092 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006093
6094 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006095
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006096 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6097 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6098 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006099
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006100 /* Timers bug workaround: disables the pf_master bit in pglue at
6101 * common phase, we need to enable it here before any dmae access are
6102 * attempted. Therefore we manually added the enable-master to the
6103 * port phase (it also happens in the function phase)
6104 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006106 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006108 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6109 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6110 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6111 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6112
6113 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6114 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6115 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6116 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006117
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006118 /* QM cid (connection) count */
6119 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006121#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006122 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006123 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6124 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006125#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006127 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006128
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006129 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006130 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6131
6132 if (IS_MF(bp))
6133 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6134 else if (bp->dev->mtu > 4096) {
6135 if (bp->flags & ONE_PORT_FLAG)
6136 low = 160;
6137 else {
6138 val = bp->dev->mtu;
6139 /* (24*1024 + val*4)/256 */
6140 low = 96 + (val/64) +
6141 ((val % 64) ? 1 : 0);
6142 }
6143 } else
6144 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6145 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006146 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6147 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6148 }
6149
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006150 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006151 REG_WR(bp, (BP_PORT(bp) ?
6152 BRB1_REG_MAC_GUARANTIED_1 :
6153 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006155
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006156 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6157 if (CHIP_IS_E3B0(bp))
6158 /* Ovlan exists only if we are in multi-function +
6159 * switch-dependent mode, in switch-independent there
6160 * is no ovlan headers
6161 */
6162 REG_WR(bp, BP_PORT(bp) ?
6163 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6164 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6165 (bp->path_has_ovlan ? 7 : 6));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006166
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006167 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6168 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6169 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6170 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6171
6172 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6173 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6174 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6175 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6176
6177 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6178 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6179
6180 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6181
6182 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006183 /* configure PBF to work without PAUSE mtu 9000 */
6184 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006185
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006186 /* update threshold */
6187 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6188 /* update init credit */
6189 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006190
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006191 /* probe changes */
6192 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6193 udelay(50);
6194 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6195 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006196
Michael Chan37b091b2009-10-10 13:46:55 +00006197#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006198 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006199#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006200 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6201 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006202
6203 if (CHIP_IS_E1(bp)) {
6204 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6205 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6206 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006207 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006208
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006209 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006210
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006211 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006212 /* init aeu_mask_attn_func_0/1:
6213 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6214 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6215 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006216 val = IS_MF(bp) ? 0xF7 : 0x7;
6217 /* Enable DCBX attention for all but E1 */
6218 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6219 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006221 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006223 if (!CHIP_IS_E1x(bp)) {
6224 /* Bit-map indicating which L2 hdrs may appear after the
6225 * basic Ethernet header
6226 */
6227 REG_WR(bp, BP_PORT(bp) ?
6228 NIG_REG_P1_HDRS_AFTER_BASIC :
6229 NIG_REG_P0_HDRS_AFTER_BASIC,
6230 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006231
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006232 if (CHIP_IS_E3(bp))
6233 REG_WR(bp, BP_PORT(bp) ?
6234 NIG_REG_LLH1_MF_MODE :
6235 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6236 }
6237 if (!CHIP_IS_E3(bp))
6238 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006240 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006241 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006242 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006243 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006244
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006245 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006246 val = 0;
6247 switch (bp->mf_mode) {
6248 case MULTI_FUNCTION_SD:
6249 val = 1;
6250 break;
6251 case MULTI_FUNCTION_SI:
6252 val = 2;
6253 break;
6254 }
6255
6256 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6257 NIG_REG_LLH0_CLS_TYPE), val);
6258 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006259 {
6260 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6261 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6262 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6263 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006264 }
6265
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006266
6267 /* If SPIO5 is set to generate interrupts, enable it for this port */
6268 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6269 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006270 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6271 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6272 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006273 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006274 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006275 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006277 return 0;
6278}
6279
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006280static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6281{
6282 int reg;
6283
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006284 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006285 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006286 else
6287 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006288
6289 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6290}
6291
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006292static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6293{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006294 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006295}
6296
6297static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6298{
6299 u32 i, base = FUNC_ILT_BASE(func);
6300 for (i = base; i < base + ILT_PER_FUNC; i++)
6301 bnx2x_ilt_wr(bp, i, 0);
6302}
6303
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006304static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006305{
6306 int port = BP_PORT(bp);
6307 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006308 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006309 struct bnx2x_ilt *ilt = BP_ILT(bp);
6310 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006311 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006312 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
6313 int i, main_mem_width;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006314
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006315 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006316
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006317 /* FLR cleanup - hmmm */
6318 if (!CHIP_IS_E1x(bp))
6319 bnx2x_pf_flr_clnup(bp);
6320
Eilon Greenstein8badd272009-02-12 08:36:15 +00006321 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006322 if (bp->common.int_block == INT_BLOCK_HC) {
6323 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6324 val = REG_RD(bp, addr);
6325 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6326 REG_WR(bp, addr, val);
6327 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006328
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006329 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6330 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6331
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006332 ilt = BP_ILT(bp);
6333 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006334
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006335 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6336 ilt->lines[cdu_ilt_start + i].page =
6337 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6338 ilt->lines[cdu_ilt_start + i].page_mapping =
6339 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6340 /* cdu ilt pages are allocated manually so there's no need to
6341 set the size */
6342 }
6343 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006344
Michael Chan37b091b2009-10-10 13:46:55 +00006345#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006346 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006347
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006348 /* T1 hash bits value determines the T1 number of entries */
6349 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006350#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006351
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006352#ifndef BCM_CNIC
6353 /* set NIC mode */
6354 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6355#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006356
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006357 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006358 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6359
6360 /* Turn on a single ISR mode in IGU if driver is going to use
6361 * INT#x or MSI
6362 */
6363 if (!(bp->flags & USING_MSIX_FLAG))
6364 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6365 /*
6366 * Timers workaround bug: function init part.
6367 * Need to wait 20msec after initializing ILT,
6368 * needed to make sure there are no requests in
6369 * one of the PXP internal queues with "old" ILT addresses
6370 */
6371 msleep(20);
6372 /*
6373 * Master enable - Due to WB DMAE writes performed before this
6374 * register is re-initialized as part of the regular function
6375 * init
6376 */
6377 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6378 /* Enable the function in IGU */
6379 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6380 }
6381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006382 bp->dmae_ready = 1;
6383
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006384 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006385
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006386 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006387 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6388
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006389 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6390 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6391 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6392 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6393 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6394 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6395 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6396 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6397 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6398 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6399 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6400 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6401 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006403 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006404 REG_WR(bp, QM_REG_PF_EN, 1);
6405
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006406 if (!CHIP_IS_E1x(bp)) {
6407 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6408 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6409 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6410 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6411 }
6412 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006413
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006414 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6415 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
6416 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6417 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6418 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6419 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6420 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6421 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6422 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6423 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6424 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6425 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006426 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
6427
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006428 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006429
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006430 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006431
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006432 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006433 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
6434
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006435 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006436 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006437 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006438 }
6439
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006440 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006441
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006442 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006443 if (bp->common.int_block == INT_BLOCK_HC) {
6444 if (CHIP_IS_E1H(bp)) {
6445 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6446
6447 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6448 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6449 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006450 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006451
6452 } else {
6453 int num_segs, sb_idx, prod_offset;
6454
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006455 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006457 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006458 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
6459 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
6460 }
6461
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006462 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006463
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006464 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006465 int dsb_idx = 0;
6466 /**
6467 * Producer memory:
6468 * E2 mode: address 0-135 match to the mapping memory;
6469 * 136 - PF0 default prod; 137 - PF1 default prod;
6470 * 138 - PF2 default prod; 139 - PF3 default prod;
6471 * 140 - PF0 attn prod; 141 - PF1 attn prod;
6472 * 142 - PF2 attn prod; 143 - PF3 attn prod;
6473 * 144-147 reserved.
6474 *
6475 * E1.5 mode - In backward compatible mode;
6476 * for non default SB; each even line in the memory
6477 * holds the U producer and each odd line hold
6478 * the C producer. The first 128 producers are for
6479 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
6480 * producers are for the DSB for each PF.
6481 * Each PF has five segments: (the order inside each
6482 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
6483 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
6484 * 144-147 attn prods;
6485 */
6486 /* non-default-status-blocks */
6487 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6488 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
6489 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
6490 prod_offset = (bp->igu_base_sb + sb_idx) *
6491 num_segs;
6492
6493 for (i = 0; i < num_segs; i++) {
6494 addr = IGU_REG_PROD_CONS_MEMORY +
6495 (prod_offset + i) * 4;
6496 REG_WR(bp, addr, 0);
6497 }
6498 /* send consumer update with value 0 */
6499 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
6500 USTORM_ID, 0, IGU_INT_NOP, 1);
6501 bnx2x_igu_clear_sb(bp,
6502 bp->igu_base_sb + sb_idx);
6503 }
6504
6505 /* default-status-blocks */
6506 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6507 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
6508
6509 if (CHIP_MODE_IS_4_PORT(bp))
6510 dsb_idx = BP_FUNC(bp);
6511 else
6512 dsb_idx = BP_E1HVN(bp);
6513
6514 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
6515 IGU_BC_BASE_DSB_PROD + dsb_idx :
6516 IGU_NORM_BASE_DSB_PROD + dsb_idx);
6517
6518 for (i = 0; i < (num_segs * E1HVN_MAX);
6519 i += E1HVN_MAX) {
6520 addr = IGU_REG_PROD_CONS_MEMORY +
6521 (prod_offset + i)*4;
6522 REG_WR(bp, addr, 0);
6523 }
6524 /* send consumer update with 0 */
6525 if (CHIP_INT_MODE_IS_BC(bp)) {
6526 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6527 USTORM_ID, 0, IGU_INT_NOP, 1);
6528 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6529 CSTORM_ID, 0, IGU_INT_NOP, 1);
6530 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6531 XSTORM_ID, 0, IGU_INT_NOP, 1);
6532 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6533 TSTORM_ID, 0, IGU_INT_NOP, 1);
6534 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6535 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6536 } else {
6537 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6538 USTORM_ID, 0, IGU_INT_NOP, 1);
6539 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6540 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6541 }
6542 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
6543
6544 /* !!! these should become driver const once
6545 rf-tool supports split-68 const */
6546 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
6547 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
6548 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
6549 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
6550 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
6551 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
6552 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006553 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006554
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006555 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556 REG_WR(bp, 0x2114, 0xffffffff);
6557 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006558
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006559 if (CHIP_IS_E1x(bp)) {
6560 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
6561 main_mem_base = HC_REG_MAIN_MEMORY +
6562 BP_PORT(bp) * (main_mem_size * 4);
6563 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
6564 main_mem_width = 8;
6565
6566 val = REG_RD(bp, main_mem_prty_clr);
6567 if (val)
6568 DP(BNX2X_MSG_MCP, "Hmmm... Parity errors in HC "
6569 "block during "
6570 "function init (0x%x)!\n", val);
6571
6572 /* Clear "false" parity errors in MSI-X table */
6573 for (i = main_mem_base;
6574 i < main_mem_base + main_mem_size * 4;
6575 i += main_mem_width) {
6576 bnx2x_read_dmae(bp, i, main_mem_width / 4);
6577 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
6578 i, main_mem_width / 4);
6579 }
6580 /* Clear HC parity attention */
6581 REG_RD(bp, main_mem_prty_clr);
6582 }
6583
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006584#ifdef BNX2X_STOP_ON_ERROR
6585 /* Enable STORMs SP logging */
6586 REG_WR8(bp, BAR_USTRORM_INTMEM +
6587 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6588 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6589 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6590 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6591 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6592 REG_WR8(bp, BAR_XSTRORM_INTMEM +
6593 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6594#endif
6595
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006596 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006597
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006598 return 0;
6599}
6600
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006601
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006602void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006603{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006604 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006605 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006606 /* end of fastpath */
6607
6608 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006609 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006611 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6612 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6613
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006614 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006615 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006616
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006617 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6618 bp->context.size);
6619
6620 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6621
6622 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006623
Michael Chan37b091b2009-10-10 13:46:55 +00006624#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006625 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006626 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6627 sizeof(struct host_hc_status_block_e2));
6628 else
6629 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6630 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006631
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006632 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006634
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006635 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006636
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006637 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6638 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006639}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006640
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006641static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
6642{
6643 int num_groups;
6644
6645 /* number of eth_queues */
6646 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp);
6647
6648 /* Total number of FW statistics requests =
6649 * 1 for port stats + 1 for PF stats + num_eth_queues */
6650 bp->fw_stats_num = 2 + num_queue_stats;
6651
6652
6653 /* Request is built from stats_query_header and an array of
6654 * stats_query_cmd_group each of which contains
6655 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
6656 * configured in the stats_query_header.
6657 */
6658 num_groups = (2 + num_queue_stats) / STATS_QUERY_CMD_COUNT +
6659 (((2 + num_queue_stats) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
6660
6661 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
6662 num_groups * sizeof(struct stats_query_cmd_group);
6663
6664 /* Data for statistics requests + stats_conter
6665 *
6666 * stats_counter holds per-STORM counters that are incremented
6667 * when STORM has finished with the current request.
6668 */
6669 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
6670 sizeof(struct per_pf_stats) +
6671 sizeof(struct per_queue_stats) * num_queue_stats +
6672 sizeof(struct stats_counter);
6673
6674 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
6675 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6676
6677 /* Set shortcuts */
6678 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
6679 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
6680
6681 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
6682 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
6683
6684 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
6685 bp->fw_stats_req_sz;
6686 return 0;
6687
6688alloc_mem_err:
6689 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6690 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6691 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006692}
6693
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006694
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006695int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006696{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006697#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006698 if (!CHIP_IS_E1x(bp))
6699 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006700 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6701 sizeof(struct host_hc_status_block_e2));
6702 else
6703 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6704 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006705
6706 /* allocate searcher T2 table */
6707 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6708#endif
6709
6710
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006711 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006712 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006713
6714 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6715 sizeof(struct bnx2x_slowpath));
6716
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006717 /* Allocated memory for FW statistics */
6718 if (bnx2x_alloc_fw_stats_mem(bp))
6719 goto alloc_mem_err;
6720
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006721 bp->context.size = sizeof(union cdu_context) * bp->l2_cid_count;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006722
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006723 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6724 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006725
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006726 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006728 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6729 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006730
6731 /* Slow path ring */
6732 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6733
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006734 /* EQ */
6735 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6736 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00006737
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006738
6739 /* fastpath */
6740 /* need to be done at the end, since it's self adjusting to amount
6741 * of memory available for RSS queues
6742 */
6743 if (bnx2x_alloc_fp_mem(bp))
6744 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006745 return 0;
6746
6747alloc_mem_err:
6748 bnx2x_free_mem(bp);
6749 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006750}
6751
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006752/*
6753 * Init service functions
6754 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006755
6756int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
6757 struct bnx2x_vlan_mac_obj *obj, bool set,
6758 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006759{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006760 int rc;
6761 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006762
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006763 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006764
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006765 /* Fill general parameters */
6766 ramrod_param.vlan_mac_obj = obj;
6767 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006769 /* Fill a user request section if needed */
6770 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
6771 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006772
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006773 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006775 /* Set the command: ADD or DEL */
6776 if (set)
6777 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
6778 else
6779 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006780 }
6781
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006782 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
6783 if (rc < 0)
6784 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
6785 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006786}
6787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006788int bnx2x_del_all_macs(struct bnx2x *bp,
6789 struct bnx2x_vlan_mac_obj *mac_obj,
6790 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00006791{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006792 int rc;
6793 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
6794
6795 /* Wait for completion of requested */
6796 if (wait_for_comp)
6797 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6798
6799 /* Set the mac type of addresses we want to clear */
6800 __set_bit(mac_type, &vlan_mac_flags);
6801
6802 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
6803 if (rc < 0)
6804 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
6805
6806 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00006807}
6808
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006809int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006810{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006811 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006812
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006813 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006814
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006815 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6816 /* Eth MAC is set on RSS leading client (fp[0]) */
6817 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
6818 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006819}
6820
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006821int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00006822{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006823 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006824}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006825
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006826/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00006827 * bnx2x_set_int_mode - configure interrupt mode
6828 *
6829 * @bp: driver handle
6830 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006831 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006832 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006833static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006834{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006835 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006836 case INT_MODE_MSI:
6837 bnx2x_enable_msi(bp);
6838 /* falling through... */
6839 case INT_MODE_INTx:
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006840 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006841 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07006842 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07006843 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006844 /* Set number of queues according to bp->multi_mode value */
6845 bnx2x_set_num_queues(bp);
6846
6847 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
6848 bp->num_queues);
6849
6850 /* if we can't use MSI-X we only need one fp,
6851 * so try to enable MSI-X with the requested number of fp's
6852 * and fallback to MSI or legacy INTx with one fp
6853 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006854 if (bnx2x_enable_msix(bp)) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006855 /* failed to enable MSI-X */
6856 if (bp->multi_mode)
6857 DP(NETIF_MSG_IFUP,
6858 "Multi requested but failed to "
6859 "enable MSI-X (%d), "
6860 "set number of queues to %d\n",
6861 bp->num_queues,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006862 1 + NONE_ETH_CONTEXT_USE);
6863 bp->num_queues = 1 + NONE_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006864
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006865 /* Try to enable MSI */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006866 if (!(bp->flags & DISABLE_MSI_FLAG))
6867 bnx2x_enable_msi(bp);
6868 }
Eilon Greensteinca003922009-08-12 22:53:28 -07006869 break;
6870 }
Eilon Greensteinca003922009-08-12 22:53:28 -07006871}
6872
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00006873/* must be called prioir to any HW initializations */
6874static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
6875{
6876 return L2_ILT_LINES(bp);
6877}
6878
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006879void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006881 struct ilt_client_info *ilt_client;
6882 struct bnx2x_ilt *ilt = BP_ILT(bp);
6883 u16 line = 0;
6884
6885 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
6886 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
6887
6888 /* CDU */
6889 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
6890 ilt_client->client_num = ILT_CLIENT_CDU;
6891 ilt_client->page_size = CDU_ILT_PAGE_SZ;
6892 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
6893 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006894 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006895#ifdef BCM_CNIC
6896 line += CNIC_ILT_LINES;
6897#endif
6898 ilt_client->end = line - 1;
6899
6900 DP(BNX2X_MSG_SP, "ilt client[CDU]: start %d, end %d, psz 0x%x, "
6901 "flags 0x%x, hw psz %d\n",
6902 ilt_client->start,
6903 ilt_client->end,
6904 ilt_client->page_size,
6905 ilt_client->flags,
6906 ilog2(ilt_client->page_size >> 12));
6907
6908 /* QM */
6909 if (QM_INIT(bp->qm_cid_count)) {
6910 ilt_client = &ilt->clients[ILT_CLIENT_QM];
6911 ilt_client->client_num = ILT_CLIENT_QM;
6912 ilt_client->page_size = QM_ILT_PAGE_SZ;
6913 ilt_client->flags = 0;
6914 ilt_client->start = line;
6915
6916 /* 4 bytes for each cid */
6917 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
6918 QM_ILT_PAGE_SZ);
6919
6920 ilt_client->end = line - 1;
6921
6922 DP(BNX2X_MSG_SP, "ilt client[QM]: start %d, end %d, psz 0x%x, "
6923 "flags 0x%x, hw psz %d\n",
6924 ilt_client->start,
6925 ilt_client->end,
6926 ilt_client->page_size,
6927 ilt_client->flags,
6928 ilog2(ilt_client->page_size >> 12));
6929
6930 }
6931 /* SRC */
6932 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
6933#ifdef BCM_CNIC
6934 ilt_client->client_num = ILT_CLIENT_SRC;
6935 ilt_client->page_size = SRC_ILT_PAGE_SZ;
6936 ilt_client->flags = 0;
6937 ilt_client->start = line;
6938 line += SRC_ILT_LINES;
6939 ilt_client->end = line - 1;
6940
6941 DP(BNX2X_MSG_SP, "ilt client[SRC]: start %d, end %d, psz 0x%x, "
6942 "flags 0x%x, hw psz %d\n",
6943 ilt_client->start,
6944 ilt_client->end,
6945 ilt_client->page_size,
6946 ilt_client->flags,
6947 ilog2(ilt_client->page_size >> 12));
6948
6949#else
6950 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6951#endif
6952
6953 /* TM */
6954 ilt_client = &ilt->clients[ILT_CLIENT_TM];
6955#ifdef BCM_CNIC
6956 ilt_client->client_num = ILT_CLIENT_TM;
6957 ilt_client->page_size = TM_ILT_PAGE_SZ;
6958 ilt_client->flags = 0;
6959 ilt_client->start = line;
6960 line += TM_ILT_LINES;
6961 ilt_client->end = line - 1;
6962
6963 DP(BNX2X_MSG_SP, "ilt client[TM]: start %d, end %d, psz 0x%x, "
6964 "flags 0x%x, hw psz %d\n",
6965 ilt_client->start,
6966 ilt_client->end,
6967 ilt_client->page_size,
6968 ilt_client->flags,
6969 ilog2(ilt_client->page_size >> 12));
6970
6971#else
6972 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
6973#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006974 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006975}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006977/**
6978 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
6979 *
6980 * @bp: driver handle
6981 * @fp: pointer to fastpath
6982 * @init_params: pointer to parameters structure
6983 *
6984 * parameters configured:
6985 * - HC configuration
6986 * - Queue's CDU context
6987 */
6988static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
6989 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006990{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006991 /* FCoE Queue uses Default SB, thus has no HC capabilities */
6992 if (!IS_FCOE_FP(fp)) {
6993 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
6994 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
6995
6996 /* If HC is supporterd, enable host coalescing in the transition
6997 * to INIT state.
6998 */
6999 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7000 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7001
7002 /* HC rate */
7003 init_params->rx.hc_rate = bp->rx_ticks ?
7004 (1000000 / bp->rx_ticks) : 0;
7005 init_params->tx.hc_rate = bp->tx_ticks ?
7006 (1000000 / bp->tx_ticks) : 0;
7007
7008 /* FW SB ID */
7009 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7010 fp->fw_sb_id;
7011
7012 /*
7013 * CQ index among the SB indices: FCoE clients uses the default
7014 * SB, therefore it's different.
7015 */
7016 init_params->rx.sb_cq_index = U_SB_ETH_RX_CQ_INDEX;
7017 init_params->tx.sb_cq_index = C_SB_ETH_TX_CQ_INDEX;
7018 }
7019
7020 init_params->cxt = &bp->context.vcxt[fp->cid].eth;
7021}
7022
7023/**
7024 * bnx2x_setup_queue - setup queue
7025 *
7026 * @bp: driver handle
7027 * @fp: pointer to fastpath
7028 * @leading: is leading
7029 *
7030 * This function performs 2 steps in a Queue state machine
7031 * actually: 1) RESET->INIT 2) INIT->SETUP
7032 */
7033
7034int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7035 bool leading)
7036{
7037 struct bnx2x_queue_state_params q_params = {0};
7038 struct bnx2x_queue_setup_params *setup_params =
7039 &q_params.params.setup;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007040 int rc;
7041
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007042 /* reset IGU state skip FCoE L2 queue */
7043 if (!IS_FCOE_FP(fp))
7044 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007045 IGU_INT_ENABLE, 0);
7046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007047 q_params.q_obj = &fp->q_obj;
7048 /* We want to wait for completion in this context */
7049 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007051 /* Prepare the INIT parameters */
7052 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007054 /* Set the command */
7055 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007057 /* Change the state to INIT */
7058 rc = bnx2x_queue_state_change(bp, &q_params);
7059 if (rc) {
7060 BNX2X_ERR("Queue INIT failed\n");
7061 return rc;
7062 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007064 /* Now move the Queue to the SETUP state... */
7065 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007067 /* Set QUEUE flags */
7068 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007070 /* Set general SETUP parameters */
7071 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params);
7072
7073 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause,
7074 &setup_params->rxq_params);
7075
7076 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params);
7077
7078 /* Set the command */
7079 q_params.cmd = BNX2X_Q_CMD_SETUP;
7080
7081 /* Change the state to SETUP */
7082 rc = bnx2x_queue_state_change(bp, &q_params);
7083 if (rc)
7084 BNX2X_ERR("Queue SETUP failed\n");
7085
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007086 return rc;
7087}
7088
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007089static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007090{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007091 struct bnx2x_fastpath *fp = &bp->fp[index];
7092 struct bnx2x_queue_state_params q_params = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007093 int rc;
7094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007095 q_params.q_obj = &fp->q_obj;
7096 /* We want to wait for completion in this context */
7097 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007098
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007099 /* halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007100 q_params.cmd = BNX2X_Q_CMD_HALT;
7101 rc = bnx2x_queue_state_change(bp, &q_params);
7102 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007103 return rc;
7104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007105 /* terminate the connection */
7106 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7107 rc = bnx2x_queue_state_change(bp, &q_params);
7108 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007109 return rc;
7110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007111 /* delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007112 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7113 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007114}
7115
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007117static void bnx2x_reset_func(struct bnx2x *bp)
7118{
7119 int port = BP_PORT(bp);
7120 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007121 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007122
7123 /* Disable the function in the FW */
7124 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7125 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7126 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7127 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7128
7129 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007130 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007131 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007132 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7133 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7134 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007135 }
7136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007137#ifdef BCM_CNIC
7138 /* CNIC SB */
7139 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7140 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7141 SB_DISABLED);
7142#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007143 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007144 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7145 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7146 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007147
7148 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7149 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7150 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007151
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007152 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007153 if (bp->common.int_block == INT_BLOCK_HC) {
7154 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7155 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7156 } else {
7157 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7158 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7159 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160
Michael Chan37b091b2009-10-10 13:46:55 +00007161#ifdef BCM_CNIC
7162 /* Disable Timer scan */
7163 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7164 /*
7165 * Wait for at least 10ms and up to 2 second for the timers scan to
7166 * complete
7167 */
7168 for (i = 0; i < 200; i++) {
7169 msleep(10);
7170 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7171 break;
7172 }
7173#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007174 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007175 bnx2x_clear_func_ilt(bp, func);
7176
7177 /* Timers workaround bug for E2: if this is vnic-3,
7178 * we need to set the entire ilt range for this timers.
7179 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007180 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007181 struct ilt_client_info ilt_cli;
7182 /* use dummy TM client */
7183 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7184 ilt_cli.start = 0;
7185 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7186 ilt_cli.client_num = ILT_CLIENT_TM;
7187
7188 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7189 }
7190
7191 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007192 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007193 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007194
7195 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007196}
7197
7198static void bnx2x_reset_port(struct bnx2x *bp)
7199{
7200 int port = BP_PORT(bp);
7201 u32 val;
7202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007203 /* Reset physical Link */
7204 bnx2x__link_reset(bp);
7205
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007206 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7207
7208 /* Do not rcv packets to BRB */
7209 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7210 /* Do not direct rcv packets that are not for MCP to the BRB */
7211 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7212 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7213
7214 /* Configure AEU */
7215 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7216
7217 msleep(100);
7218 /* Check for BRB port occupancy */
7219 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7220 if (val)
7221 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007222 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007223
7224 /* TODO: Close Doorbell port? */
7225}
7226
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007227static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007228{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007229 struct bnx2x_func_state_params func_params = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007231 /* Prepare parameters for function state transitions */
7232 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007234 func_params.f_obj = &bp->func_obj;
7235 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007236
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007237 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007238
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007239 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007240}
7241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007242static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007243{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007244 struct bnx2x_func_state_params func_params = {0};
7245 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007247 /* Prepare parameters for function state transitions */
7248 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7249 func_params.f_obj = &bp->func_obj;
7250 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007251
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007252 /*
7253 * Try to stop the function the 'good way'. If fails (in case
7254 * of a parity error during bnx2x_chip_cleanup()) and we are
7255 * not in a debug mode, perform a state transaction in order to
7256 * enable further HW_RESET transaction.
7257 */
7258 rc = bnx2x_func_state_change(bp, &func_params);
7259 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007260#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007261 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007262#else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007263 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry "
7264 "transaction\n");
7265 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7266 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007267#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007268 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007270 return 0;
7271}
Yitchak Gertner65abd742008-08-25 15:26:24 -07007272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007273/**
7274 * bnx2x_send_unload_req - request unload mode from the MCP.
7275 *
7276 * @bp: driver handle
7277 * @unload_mode: requested function's unload mode
7278 *
7279 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
7280 */
7281u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
7282{
7283 u32 reset_code = 0;
7284 int port = BP_PORT(bp);
7285
7286 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007287 if (unload_mode == UNLOAD_NORMAL)
7288 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007289
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007290 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007291 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007292
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007293 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007294 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007295 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007296 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007297 /* The mac address is written to entries 1-4 to
7298 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007299 u8 entry = (BP_E1HVN(bp) + 1)*8;
7300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007301 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007302 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007303
7304 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7305 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007306 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007307
7308 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007309
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007310 } else
7311 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7312
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007313 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007314 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007315 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007316 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007317 int path = BP_PATH(bp);
7318
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007319 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007320 "%d, %d, %d\n",
7321 path, load_count[path][0], load_count[path][1],
7322 load_count[path][2]);
7323 load_count[path][0]--;
7324 load_count[path][1 + port]--;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007325 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007326 "%d, %d, %d\n",
7327 path, load_count[path][0], load_count[path][1],
7328 load_count[path][2]);
7329 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007330 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007331 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007332 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7333 else
7334 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7335 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007336
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007337 return reset_code;
7338}
7339
7340/**
7341 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
7342 *
7343 * @bp: driver handle
7344 */
7345void bnx2x_send_unload_done(struct bnx2x *bp)
7346{
7347 /* Report UNLOAD_DONE to MCP */
7348 if (!BP_NOMCP(bp))
7349 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
7350}
7351
7352void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
7353{
7354 int port = BP_PORT(bp);
7355 int i, rc;
7356 struct bnx2x_mcast_ramrod_params rparam = {0};
7357 u32 reset_code;
7358
7359 /* Wait until tx fastpath tasks complete */
7360 for_each_tx_queue(bp, i) {
7361 struct bnx2x_fastpath *fp = &bp->fp[i];
7362
7363 rc = bnx2x_clean_tx_queue(bp, fp);
7364#ifdef BNX2X_STOP_ON_ERROR
7365 if (rc)
7366 return;
7367#endif
7368 }
7369
7370 /* Give HW time to discard old tx messages */
7371 usleep_range(1000, 1000);
7372
7373 /* Clean all ETH MACs */
7374 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
7375 if (rc < 0)
7376 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
7377
7378 /* Clean up UC list */
7379 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
7380 true);
7381 if (rc < 0)
7382 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: "
7383 "%d\n", rc);
7384
7385 /* Disable LLH */
7386 if (!CHIP_IS_E1(bp))
7387 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7388
7389 /* Set "drop all" (stop Rx).
7390 * We need to take a netif_addr_lock() here in order to prevent
7391 * a race between the completion code and this code.
7392 */
7393 netif_addr_lock_bh(bp->dev);
7394 /* Schedule the rx_mode command */
7395 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
7396 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
7397 else
7398 bnx2x_set_storm_rx_mode(bp);
7399
7400 /* Cleanup multicast configuration */
7401 rparam.mcast_obj = &bp->mcast_obj;
7402 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
7403 if (rc < 0)
7404 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
7405
7406 netif_addr_unlock_bh(bp->dev);
7407
7408
7409 /* Close multi and leading connections
7410 * Completions for ramrods are collected in a synchronous way
7411 */
7412 for_each_queue(bp, i)
7413 if (bnx2x_stop_queue(bp, i))
7414#ifdef BNX2X_STOP_ON_ERROR
7415 return;
7416#else
7417 goto unload_error;
7418#endif
7419 /* If SP settings didn't get completed so far - something
7420 * very wrong has happen.
7421 */
7422 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
7423 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
7424
7425#ifndef BNX2X_STOP_ON_ERROR
7426unload_error:
7427#endif
7428 rc = bnx2x_func_stop(bp);
7429 if (rc) {
7430 BNX2X_ERR("Function stop failed!\n");
7431#ifdef BNX2X_STOP_ON_ERROR
7432 return;
7433#endif
7434 }
7435
7436 /*
7437 * Send the UNLOAD_REQUEST to the MCP. This will return if
7438 * this function should perform FUNC, PORT or COMMON HW
7439 * reset.
7440 */
7441 reset_code = bnx2x_send_unload_req(bp, unload_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007442
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007443 /* Disable HW interrupts, NAPI */
7444 bnx2x_netif_stop(bp, 1);
7445
7446 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007447 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007449 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007450 rc = bnx2x_reset_hw(bp, reset_code);
7451 if (rc)
7452 BNX2X_ERR("HW_RESET failed\n");
7453
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007454
7455 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007456 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007457}
7458
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007459void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007460{
7461 u32 val;
7462
7463 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
7464
7465 if (CHIP_IS_E1(bp)) {
7466 int port = BP_PORT(bp);
7467 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7468 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7469
7470 val = REG_RD(bp, addr);
7471 val &= ~(0x300);
7472 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007473 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007474 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7475 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7476 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7477 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7478 }
7479}
7480
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007481/* Close gates #2, #3 and #4: */
7482static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7483{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007484 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007485
7486 /* Gates #2 and #4a are closed/opened for "not E1" only */
7487 if (!CHIP_IS_E1(bp)) {
7488 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007489 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007490 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007491 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007492 }
7493
7494 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007495 if (CHIP_IS_E1x(bp)) {
7496 /* Prevent interrupts from HC on both ports */
7497 val = REG_RD(bp, HC_REG_CONFIG_1);
7498 REG_WR(bp, HC_REG_CONFIG_1,
7499 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
7500 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
7501
7502 val = REG_RD(bp, HC_REG_CONFIG_0);
7503 REG_WR(bp, HC_REG_CONFIG_0,
7504 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
7505 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
7506 } else {
7507 /* Prevent incomming interrupts in IGU */
7508 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
7509
7510 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
7511 (!close) ?
7512 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
7513 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
7514 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007515
7516 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
7517 close ? "closing" : "opening");
7518 mmiowb();
7519}
7520
7521#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7522
7523static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7524{
7525 /* Do some magic... */
7526 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7527 *magic_val = val & SHARED_MF_CLP_MAGIC;
7528 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7529}
7530
Dmitry Kravkove8920672011-05-04 23:52:40 +00007531/**
7532 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007533 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007534 * @bp: driver handle
7535 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007536 */
7537static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7538{
7539 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007540 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7541 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7542 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7543}
7544
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007545/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007546 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007547 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007548 * @bp: driver handle
7549 * @magic_val: old value of 'magic' bit.
7550 *
7551 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007552 */
7553static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7554{
7555 u32 shmem;
7556 u32 validity_offset;
7557
7558 DP(NETIF_MSG_HW, "Starting\n");
7559
7560 /* Set `magic' bit in order to save MF config */
7561 if (!CHIP_IS_E1(bp))
7562 bnx2x_clp_reset_prep(bp, magic_val);
7563
7564 /* Get shmem offset */
7565 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7566 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7567
7568 /* Clear validity map flags */
7569 if (shmem > 0)
7570 REG_WR(bp, shmem + validity_offset, 0);
7571}
7572
7573#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7574#define MCP_ONE_TIMEOUT 100 /* 100 ms */
7575
Dmitry Kravkove8920672011-05-04 23:52:40 +00007576/**
7577 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007578 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007579 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007580 */
7581static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
7582{
7583 /* special handling for emulation and FPGA,
7584 wait 10 times longer */
7585 if (CHIP_REV_IS_SLOW(bp))
7586 msleep(MCP_ONE_TIMEOUT*10);
7587 else
7588 msleep(MCP_ONE_TIMEOUT);
7589}
7590
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007591/*
7592 * initializes bp->common.shmem_base and waits for validity signature to appear
7593 */
7594static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007595{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007596 int cnt = 0;
7597 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007598
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007599 do {
7600 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7601 if (bp->common.shmem_base) {
7602 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7603 if (val & SHR_MEM_VALIDITY_MB)
7604 return 0;
7605 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007606
7607 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007608
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007609 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007610
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007611 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007612
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007613 return -ENODEV;
7614}
7615
7616static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
7617{
7618 int rc = bnx2x_init_shmem(bp);
7619
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007620 /* Restore the `magic' bit value */
7621 if (!CHIP_IS_E1(bp))
7622 bnx2x_clp_reset_done(bp, magic_val);
7623
7624 return rc;
7625}
7626
7627static void bnx2x_pxp_prep(struct bnx2x *bp)
7628{
7629 if (!CHIP_IS_E1(bp)) {
7630 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
7631 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007632 mmiowb();
7633 }
7634}
7635
7636/*
7637 * Reset the whole chip except for:
7638 * - PCIE core
7639 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
7640 * one reset bit)
7641 * - IGU
7642 * - MISC (including AEU)
7643 * - GRC
7644 * - RBCN, RBCP
7645 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007646static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007647{
7648 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007649 u32 global_bits2;
7650
7651 /*
7652 * Bits that have to be set in reset_mask2 if we want to reset 'global'
7653 * (per chip) blocks.
7654 */
7655 global_bits2 =
7656 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
7657 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007658
7659 not_reset_mask1 =
7660 MISC_REGISTERS_RESET_REG_1_RST_HC |
7661 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
7662 MISC_REGISTERS_RESET_REG_1_RST_PXP;
7663
7664 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007665 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007666 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
7667 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
7668 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
7669 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
7670 MISC_REGISTERS_RESET_REG_2_RST_GRC |
7671 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
7672 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
7673
7674 reset_mask1 = 0xffffffff;
7675
7676 if (CHIP_IS_E1(bp))
7677 reset_mask2 = 0xffff;
7678 else
7679 reset_mask2 = 0x1ffff;
7680
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007681 if (CHIP_IS_E3(bp)) {
7682 reset_mask2 |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
7683 reset_mask2 |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
7684 }
7685
7686 /* Don't reset global blocks unless we need to */
7687 if (!global)
7688 reset_mask2 &= ~global_bits2;
7689
7690 /*
7691 * In case of attention in the QM, we need to reset PXP
7692 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
7693 * because otherwise QM reset would release 'close the gates' shortly
7694 * before resetting the PXP, then the PSWRQ would send a write
7695 * request to PGLUE. Then when PXP is reset, PGLUE would try to
7696 * read the payload data from PSWWR, but PSWWR would not
7697 * respond. The write queue in PGLUE would stuck, dmae commands
7698 * would not return. Therefore it's important to reset the second
7699 * reset register (containing the
7700 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
7701 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
7702 * bit).
7703 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007704 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7705 reset_mask2 & (~not_reset_mask2));
7706
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007707 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7708 reset_mask1 & (~not_reset_mask1));
7709
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007710 barrier();
7711 mmiowb();
7712
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007713 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007714 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007715 mmiowb();
7716}
7717
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007718/**
7719 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
7720 * It should get cleared in no more than 1s.
7721 *
7722 * @bp: driver handle
7723 *
7724 * It should get cleared in no more than 1s. Returns 0 if
7725 * pending writes bit gets cleared.
7726 */
7727static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
7728{
7729 u32 cnt = 1000;
7730 u32 pend_bits = 0;
7731
7732 do {
7733 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
7734
7735 if (pend_bits == 0)
7736 break;
7737
7738 usleep_range(1000, 1000);
7739 } while (cnt-- > 0);
7740
7741 if (cnt <= 0) {
7742 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
7743 pend_bits);
7744 return -EBUSY;
7745 }
7746
7747 return 0;
7748}
7749
7750static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007751{
7752 int cnt = 1000;
7753 u32 val = 0;
7754 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
7755
7756
7757 /* Empty the Tetris buffer, wait for 1s */
7758 do {
7759 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
7760 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
7761 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
7762 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
7763 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
7764 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
7765 ((port_is_idle_0 & 0x1) == 0x1) &&
7766 ((port_is_idle_1 & 0x1) == 0x1) &&
7767 (pgl_exp_rom2 == 0xffffffff))
7768 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007769 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007770 } while (cnt-- > 0);
7771
7772 if (cnt <= 0) {
7773 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
7774 " are still"
7775 " outstanding read requests after 1s!\n");
7776 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
7777 " port_is_idle_0=0x%08x,"
7778 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
7779 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
7780 pgl_exp_rom2);
7781 return -EAGAIN;
7782 }
7783
7784 barrier();
7785
7786 /* Close gates #2, #3 and #4 */
7787 bnx2x_set_234_gates(bp, true);
7788
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007789 /* Poll for IGU VQs for 57712 and newer chips */
7790 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
7791 return -EAGAIN;
7792
7793
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007794 /* TBD: Indicate that "process kill" is in progress to MCP */
7795
7796 /* Clear "unprepared" bit */
7797 REG_WR(bp, MISC_REG_UNPREPARED, 0);
7798 barrier();
7799
7800 /* Make sure all is written to the chip before the reset */
7801 mmiowb();
7802
7803 /* Wait for 1ms to empty GLUE and PCI-E core queues,
7804 * PSWHST, GRC and PSWRD Tetris buffer.
7805 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007806 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007807
7808 /* Prepare to chip reset: */
7809 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007810 if (global)
7811 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007812
7813 /* PXP */
7814 bnx2x_pxp_prep(bp);
7815 barrier();
7816
7817 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007818 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007819 barrier();
7820
7821 /* Recover after reset: */
7822 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007823 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007824 return -EAGAIN;
7825
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007826 /* TBD: Add resetting the NO_MCP mode DB here */
7827
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007828 /* PXP */
7829 bnx2x_pxp_prep(bp);
7830
7831 /* Open the gates #2, #3 and #4 */
7832 bnx2x_set_234_gates(bp, false);
7833
7834 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
7835 * reset state, re-enable attentions. */
7836
7837 return 0;
7838}
7839
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007840int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007841{
7842 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007843 bool global = bnx2x_reset_is_global(bp);
7844
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007845 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007846 if (bnx2x_process_kill(bp, global)) {
7847 netdev_err(bp->dev, "Something bad had happen on engine %d! "
7848 "Aii!\n", BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007849 rc = -EAGAIN;
7850 goto exit_leader_reset;
7851 }
7852
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007853 /*
7854 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
7855 * state.
7856 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007857 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007858 if (global)
7859 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007860
7861exit_leader_reset:
7862 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007863 bnx2x_release_leader_lock(bp);
7864 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007865 return rc;
7866}
7867
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007868static inline void bnx2x_recovery_failed(struct bnx2x *bp)
7869{
7870 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
7871
7872 /* Disconnect this device */
7873 netif_device_detach(bp->dev);
7874
7875 /*
7876 * Block ifup for all function on this engine until "process kill"
7877 * or power cycle.
7878 */
7879 bnx2x_set_reset_in_progress(bp);
7880
7881 /* Shut down the power */
7882 bnx2x_set_power_state(bp, PCI_D3hot);
7883
7884 bp->recovery_state = BNX2X_RECOVERY_FAILED;
7885
7886 smp_mb();
7887}
7888
7889/*
7890 * Assumption: runs under rtnl lock. This together with the fact
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007891 * that it's called only from bnx2x_reset_task() ensure that it
7892 * will never be called when netif_running(bp->dev) is false.
7893 */
7894static void bnx2x_parity_recover(struct bnx2x *bp)
7895{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007896 bool global = false;
7897
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007898 DP(NETIF_MSG_HW, "Handling parity\n");
7899 while (1) {
7900 switch (bp->recovery_state) {
7901 case BNX2X_RECOVERY_INIT:
7902 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007903 bnx2x_chk_parity_attn(bp, &global, false);
7904
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007905 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007906 if (bnx2x_trylock_leader_lock(bp)) {
7907 bnx2x_set_reset_in_progress(bp);
7908 /*
7909 * Check if there is a global attention and if
7910 * there was a global attention, set the global
7911 * reset bit.
7912 */
7913
7914 if (global)
7915 bnx2x_set_reset_global(bp);
7916
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007917 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007918 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007919
7920 /* Stop the driver */
7921 /* If interface has been removed - break */
7922 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
7923 return;
7924
7925 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007926
7927 /*
7928 * Reset MCP command sequence number and MCP mail box
7929 * sequence as we are going to reset the MCP.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007930 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007931 if (global) {
7932 bp->fw_seq = 0;
7933 bp->fw_drv_pulse_wr_seq = 0;
7934 }
7935
7936 /* Ensure "is_leader", MCP command sequence and
7937 * "recovery_state" update values are seen on other
7938 * CPUs.
7939 */
7940 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007941 break;
7942
7943 case BNX2X_RECOVERY_WAIT:
7944 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
7945 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007946 int other_engine = BP_PATH(bp) ? 0 : 1;
7947 u32 other_load_counter =
7948 bnx2x_get_load_cnt(bp, other_engine);
7949 u32 load_counter =
7950 bnx2x_get_load_cnt(bp, BP_PATH(bp));
7951 global = bnx2x_reset_is_global(bp);
7952
7953 /*
7954 * In case of a parity in a global block, let
7955 * the first leader that performs a
7956 * leader_reset() reset the global blocks in
7957 * order to clear global attentions. Otherwise
7958 * the the gates will remain closed for that
7959 * engine.
7960 */
7961 if (load_counter ||
7962 (global && other_load_counter)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007963 /* Wait until all other functions get
7964 * down.
7965 */
7966 schedule_delayed_work(&bp->reset_task,
7967 HZ/10);
7968 return;
7969 } else {
7970 /* If all other functions got down -
7971 * try to bring the chip back to
7972 * normal. In any case it's an exit
7973 * point for a leader.
7974 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007975 if (bnx2x_leader_reset(bp)) {
7976 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007977 return;
7978 }
7979
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007980 /* If we are here, means that the
7981 * leader has succeeded and doesn't
7982 * want to be a leader any more. Try
7983 * to continue as a none-leader.
7984 */
7985 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007986 }
7987 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007988 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007989 /* Try to get a LEADER_LOCK HW lock as
7990 * long as a former leader may have
7991 * been unloaded by the user or
7992 * released a leadership by another
7993 * reason.
7994 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007995 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007996 /* I'm a leader now! Restart a
7997 * switch case.
7998 */
7999 bp->is_leader = 1;
8000 break;
8001 }
8002
8003 schedule_delayed_work(&bp->reset_task,
8004 HZ/10);
8005 return;
8006
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008007 } else {
8008 /*
8009 * If there was a global attention, wait
8010 * for it to be cleared.
8011 */
8012 if (bnx2x_reset_is_global(bp)) {
8013 schedule_delayed_work(
8014 &bp->reset_task, HZ/10);
8015 return;
8016 }
8017
8018 if (bnx2x_nic_load(bp, LOAD_NORMAL))
8019 bnx2x_recovery_failed(bp);
8020 else {
8021 bp->recovery_state =
8022 BNX2X_RECOVERY_DONE;
8023 smp_mb();
8024 }
8025
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008026 return;
8027 }
8028 }
8029 default:
8030 return;
8031 }
8032 }
8033}
8034
8035/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8036 * scheduled on a general queue in order to prevent a dead lock.
8037 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008038static void bnx2x_reset_task(struct work_struct *work)
8039{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008040 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008041
8042#ifdef BNX2X_STOP_ON_ERROR
8043 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
8044 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008045 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008046 return;
8047#endif
8048
8049 rtnl_lock();
8050
8051 if (!netif_running(bp->dev))
8052 goto reset_task_exit;
8053
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008054 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
8055 bnx2x_parity_recover(bp);
8056 else {
8057 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8058 bnx2x_nic_load(bp, LOAD_NORMAL);
8059 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008060
8061reset_task_exit:
8062 rtnl_unlock();
8063}
8064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008065/* end of nic load/unload */
8066
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008067static void bnx2x_period_task(struct work_struct *work)
8068{
8069 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
8070
8071 if (!netif_running(bp->dev))
8072 goto period_task_exit;
8073
8074 if (CHIP_REV_IS_SLOW(bp)) {
8075 BNX2X_ERR("period task called on emulation, ignoring\n");
8076 goto period_task_exit;
8077 }
8078
8079 bnx2x_acquire_phy_lock(bp);
8080 /*
8081 * The barrier is needed to ensure the ordering between the writing to
8082 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
8083 * the reading here.
8084 */
8085 smp_mb();
8086 if (bp->port.pmf) {
8087 bnx2x_period_func(&bp->link_params, &bp->link_vars);
8088
8089 /* Re-queue task in 1 sec */
8090 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
8091 }
8092
8093 bnx2x_release_phy_lock(bp);
8094period_task_exit:
8095 return;
8096}
8097
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008098/*
8099 * Init service functions
8100 */
8101
stephen hemminger8d962862010-10-21 07:50:56 +00008102static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008103{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008104 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
8105 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
8106 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008107}
8108
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008109static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008110{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008111 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008112
8113 /* Flush all outstanding writes */
8114 mmiowb();
8115
8116 /* Pretend to be function 0 */
8117 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008118 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008119
8120 /* From now we are in the "like-E1" mode */
8121 bnx2x_int_disable(bp);
8122
8123 /* Flush all outstanding writes */
8124 mmiowb();
8125
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008126 /* Restore the original function */
8127 REG_WR(bp, reg, BP_ABS_FUNC(bp));
8128 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008129}
8130
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008131static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008132{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008133 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008134 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008135 else
8136 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008137}
8138
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008139static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008140{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008141 u32 val;
8142
8143 /* Check if there is any driver already loaded */
8144 val = REG_RD(bp, MISC_REG_UNPREPARED);
8145 if (val == 0x1) {
8146 /* Check if it is the UNDI driver
8147 * UNDI driver initializes CID offset for normal bell to 0x7
8148 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008149 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008150 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8151 if (val == 0x7) {
8152 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008153 /* save our pf_num */
8154 int orig_pf_num = bp->pf_num;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008155 int port;
8156 u32 swap_en, swap_val, value;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008157
Eilon Greensteinb4661732009-01-14 06:43:56 +00008158 /* clear the UNDI indication */
8159 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008161 BNX2X_DEV_INFO("UNDI is active! reset device\n");
8162
8163 /* try unload UNDI on port 0 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008164 bp->pf_num = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008165 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008166 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008167 DRV_MSG_SEQ_NUMBER_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008168 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008169
8170 /* if UNDI is loaded on the other port */
8171 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
8172
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008173 /* send "DONE" for previous unload */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008174 bnx2x_fw_command(bp,
8175 DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008176
8177 /* unload UNDI on port 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008178 bp->pf_num = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008179 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008180 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008181 DRV_MSG_SEQ_NUMBER_MASK);
8182 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008183
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008184 bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008185 }
8186
Eilon Greensteinb4661732009-01-14 06:43:56 +00008187 /* now it's safe to release the lock */
8188 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
8189
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008190 bnx2x_undi_int_disable(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008191 port = BP_PORT(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008192
8193 /* close input traffic and wait for it */
8194 /* Do not rcv packets to BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008195 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_DRV_MASK :
8196 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008197 /* Do not direct rcv packets that are not for MCP to
8198 * the BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008199 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8200 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008201 /* clear AEU */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008202 REG_WR(bp, (port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8203 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008204 msleep(10);
8205
8206 /* save NIG port swap info */
8207 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8208 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008209 /* reset device */
8210 REG_WR(bp,
8211 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008212 0xd3ffffff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008213
8214 value = 0x1400;
8215 if (CHIP_IS_E3(bp)) {
8216 value |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
8217 value |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
8218 }
8219
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008220 REG_WR(bp,
8221 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008222 value);
8223
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008224 /* take the NIG out of reset and restore swap values */
8225 REG_WR(bp,
8226 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
8227 MISC_REGISTERS_RESET_REG_1_RST_NIG);
8228 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
8229 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
8230
8231 /* send unload done to the MCP */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008232 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008233
8234 /* restore our func and fw_seq */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008235 bp->pf_num = orig_pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008236 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008237 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008238 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008239 } else
8240 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008241 }
8242}
8243
8244static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
8245{
8246 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008247 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008248
8249 /* Get the chip revision id and number. */
8250 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
8251 val = REG_RD(bp, MISC_REG_CHIP_NUM);
8252 id = ((val & 0xffff) << 16);
8253 val = REG_RD(bp, MISC_REG_CHIP_REV);
8254 id |= ((val & 0xf) << 12);
8255 val = REG_RD(bp, MISC_REG_CHIP_METAL);
8256 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00008257 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008258 id |= (val & 0xf);
8259 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008260
8261 /* Set doorbell size */
8262 bp->db_size = (1 << BNX2X_DB_SHIFT);
8263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008264 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008265 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
8266 if ((val & 1) == 0)
8267 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
8268 else
8269 val = (val >> 1) & 1;
8270 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
8271 "2_PORT_MODE");
8272 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
8273 CHIP_2_PORT_MODE;
8274
8275 if (CHIP_MODE_IS_4_PORT(bp))
8276 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
8277 else
8278 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
8279 } else {
8280 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
8281 bp->pfid = bp->pf_num; /* 0..7 */
8282 }
8283
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008284 bp->link_params.chip_id = bp->common.chip_id;
8285 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008286
Eilon Greenstein1c063282009-02-12 08:36:43 +00008287 val = (REG_RD(bp, 0x2874) & 0x55);
8288 if ((bp->common.chip_id & 0x1) ||
8289 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
8290 bp->flags |= ONE_PORT_FLAG;
8291 BNX2X_DEV_INFO("single port device\n");
8292 }
8293
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008294 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008295 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008296 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8297 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8298 bp->common.flash_size, bp->common.flash_size);
8299
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008300 bnx2x_init_shmem(bp);
8301
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008302
8303
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008304 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
8305 MISC_REG_GENERIC_CR_1 :
8306 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008307
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008308 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008309 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008310 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8311 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008312
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008313 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008314 BNX2X_DEV_INFO("MCP not active\n");
8315 bp->flags |= NO_MCP_FLAG;
8316 return;
8317 }
8318
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008319 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008320 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008321
8322 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8323 SHARED_HW_CFG_LED_MODE_MASK) >>
8324 SHARED_HW_CFG_LED_MODE_SHIFT);
8325
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008326 bp->link_params.feature_config_flags = 0;
8327 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8328 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8329 bp->link_params.feature_config_flags |=
8330 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8331 else
8332 bp->link_params.feature_config_flags &=
8333 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8334
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008335 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8336 bp->common.bc_ver = val;
8337 BNX2X_DEV_INFO("bc_ver %X\n", val);
8338 if (val < BNX2X_BC_VER) {
8339 /* for now only warn
8340 * later we might need to enforce this */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008341 BNX2X_ERR("This driver needs bc_ver %X but found %X, "
8342 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008343 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008344 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008345 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008346 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
8347
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008348 bp->link_params.feature_config_flags |=
8349 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8350 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008351
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00008352 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8353 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8354
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008355 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008356 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008357
8358 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8359 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8360 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8361 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8362
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008363 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
8364 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008365}
8366
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008367#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8368#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8369
8370static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
8371{
8372 int pfid = BP_FUNC(bp);
8373 int vn = BP_E1HVN(bp);
8374 int igu_sb_id;
8375 u32 val;
8376 u8 fid;
8377
8378 bp->igu_base_sb = 0xff;
8379 bp->igu_sb_cnt = 0;
8380 if (CHIP_INT_MODE_IS_BC(bp)) {
8381 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008382 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008383
8384 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
8385 FP_SB_MAX_E1x;
8386
8387 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
8388 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
8389
8390 return;
8391 }
8392
8393 /* IGU in normal mode - read CAM */
8394 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
8395 igu_sb_id++) {
8396 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8397 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
8398 continue;
8399 fid = IGU_FID(val);
8400 if ((fid & IGU_FID_ENCODE_IS_PF)) {
8401 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
8402 continue;
8403 if (IGU_VEC(val) == 0)
8404 /* default status block */
8405 bp->igu_dsb_id = igu_sb_id;
8406 else {
8407 if (bp->igu_base_sb == 0xff)
8408 bp->igu_base_sb = igu_sb_id;
8409 bp->igu_sb_cnt++;
8410 }
8411 }
8412 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413
8414 /* It's expected that number of CAM entries for this
8415 * functions is equal to the MSI-X table size (which was a
8416 * used during bp->l2_cid_count value calculation.
8417 * We want a harsh warning if these values are different!
8418 */
8419 WARN_ON(bp->igu_sb_cnt != NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
8420
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008421 if (bp->igu_sb_cnt == 0)
8422 BNX2X_ERR("CAM configuration error\n");
8423}
8424
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008425static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8426 u32 switch_cfg)
8427{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008428 int cfg_size = 0, idx, port = BP_PORT(bp);
8429
8430 /* Aggregation of supported attributes of all external phys */
8431 bp->port.supported[0] = 0;
8432 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008433 switch (bp->link_params.num_phys) {
8434 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008435 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
8436 cfg_size = 1;
8437 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008438 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008439 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
8440 cfg_size = 1;
8441 break;
8442 case 3:
8443 if (bp->link_params.multi_phy_config &
8444 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8445 bp->port.supported[1] =
8446 bp->link_params.phy[EXT_PHY1].supported;
8447 bp->port.supported[0] =
8448 bp->link_params.phy[EXT_PHY2].supported;
8449 } else {
8450 bp->port.supported[0] =
8451 bp->link_params.phy[EXT_PHY1].supported;
8452 bp->port.supported[1] =
8453 bp->link_params.phy[EXT_PHY2].supported;
8454 }
8455 cfg_size = 2;
8456 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008457 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008458
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008459 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008460 BNX2X_ERR("NVRAM config error. BAD phy config."
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008461 "PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008462 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008463 dev_info.port_hw_config[port].external_phy_config),
8464 SHMEM_RD(bp,
8465 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008466 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008467 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008468
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008469 if (CHIP_IS_E3(bp))
8470 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
8471 else {
8472 switch (switch_cfg) {
8473 case SWITCH_CFG_1G:
8474 bp->port.phy_addr = REG_RD(
8475 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
8476 break;
8477 case SWITCH_CFG_10G:
8478 bp->port.phy_addr = REG_RD(
8479 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
8480 break;
8481 default:
8482 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
8483 bp->port.link_config[0]);
8484 return;
8485 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008486 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008487 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008488 /* mask what we support according to speed_cap_mask per configuration */
8489 for (idx = 0; idx < cfg_size; idx++) {
8490 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008491 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008492 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008493
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008494 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008495 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008496 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008497
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008498 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008499 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008500 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008501
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008502 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008503 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008504 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008505
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008506 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008507 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008508 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008509 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008510
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008511 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008512 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008513 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008514
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008515 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008516 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008517 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008518
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008519 }
8520
8521 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
8522 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008523}
8524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008525static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008526{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008527 u32 link_config, idx, cfg_size = 0;
8528 bp->port.advertising[0] = 0;
8529 bp->port.advertising[1] = 0;
8530 switch (bp->link_params.num_phys) {
8531 case 1:
8532 case 2:
8533 cfg_size = 1;
8534 break;
8535 case 3:
8536 cfg_size = 2;
8537 break;
8538 }
8539 for (idx = 0; idx < cfg_size; idx++) {
8540 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
8541 link_config = bp->port.link_config[idx];
8542 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008543 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008544 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
8545 bp->link_params.req_line_speed[idx] =
8546 SPEED_AUTO_NEG;
8547 bp->port.advertising[idx] |=
8548 bp->port.supported[idx];
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008549 } else {
8550 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008551 bp->link_params.req_line_speed[idx] =
8552 SPEED_10000;
8553 bp->port.advertising[idx] |=
8554 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008555 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008556 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008557 }
8558 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008559
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008560 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008561 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
8562 bp->link_params.req_line_speed[idx] =
8563 SPEED_10;
8564 bp->port.advertising[idx] |=
8565 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008566 ADVERTISED_TP);
8567 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008568 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008569 "Invalid link_config 0x%x"
8570 " speed_cap_mask 0x%x\n",
8571 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008572 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008573 return;
8574 }
8575 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008576
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008577 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008578 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
8579 bp->link_params.req_line_speed[idx] =
8580 SPEED_10;
8581 bp->link_params.req_duplex[idx] =
8582 DUPLEX_HALF;
8583 bp->port.advertising[idx] |=
8584 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008585 ADVERTISED_TP);
8586 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008587 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008588 "Invalid link_config 0x%x"
8589 " speed_cap_mask 0x%x\n",
8590 link_config,
8591 bp->link_params.speed_cap_mask[idx]);
8592 return;
8593 }
8594 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008595
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008596 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8597 if (bp->port.supported[idx] &
8598 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008599 bp->link_params.req_line_speed[idx] =
8600 SPEED_100;
8601 bp->port.advertising[idx] |=
8602 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008603 ADVERTISED_TP);
8604 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008605 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008606 "Invalid link_config 0x%x"
8607 " speed_cap_mask 0x%x\n",
8608 link_config,
8609 bp->link_params.speed_cap_mask[idx]);
8610 return;
8611 }
8612 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008613
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008614 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8615 if (bp->port.supported[idx] &
8616 SUPPORTED_100baseT_Half) {
8617 bp->link_params.req_line_speed[idx] =
8618 SPEED_100;
8619 bp->link_params.req_duplex[idx] =
8620 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008621 bp->port.advertising[idx] |=
8622 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008623 ADVERTISED_TP);
8624 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008625 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008626 "Invalid link_config 0x%x"
8627 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008628 link_config,
8629 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008630 return;
8631 }
8632 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008633
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008634 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008635 if (bp->port.supported[idx] &
8636 SUPPORTED_1000baseT_Full) {
8637 bp->link_params.req_line_speed[idx] =
8638 SPEED_1000;
8639 bp->port.advertising[idx] |=
8640 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008641 ADVERTISED_TP);
8642 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008643 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008644 "Invalid link_config 0x%x"
8645 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008646 link_config,
8647 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008648 return;
8649 }
8650 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008651
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008652 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008653 if (bp->port.supported[idx] &
8654 SUPPORTED_2500baseX_Full) {
8655 bp->link_params.req_line_speed[idx] =
8656 SPEED_2500;
8657 bp->port.advertising[idx] |=
8658 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008659 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008660 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008661 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008662 "Invalid link_config 0x%x"
8663 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008664 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008665 bp->link_params.speed_cap_mask[idx]);
8666 return;
8667 }
8668 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008669
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008670 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008671 if (bp->port.supported[idx] &
8672 SUPPORTED_10000baseT_Full) {
8673 bp->link_params.req_line_speed[idx] =
8674 SPEED_10000;
8675 bp->port.advertising[idx] |=
8676 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008677 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008678 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008679 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008680 "Invalid link_config 0x%x"
8681 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008682 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008683 bp->link_params.speed_cap_mask[idx]);
8684 return;
8685 }
8686 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008687 case PORT_FEATURE_LINK_SPEED_20G:
8688 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008689
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008690 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008691 default:
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008692 BNX2X_ERR("NVRAM config error. "
8693 "BAD link speed link_config 0x%x\n",
8694 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008695 bp->link_params.req_line_speed[idx] =
8696 SPEED_AUTO_NEG;
8697 bp->port.advertising[idx] =
8698 bp->port.supported[idx];
8699 break;
8700 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008701
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008702 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008703 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008704 if ((bp->link_params.req_flow_ctrl[idx] ==
8705 BNX2X_FLOW_CTRL_AUTO) &&
8706 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
8707 bp->link_params.req_flow_ctrl[idx] =
8708 BNX2X_FLOW_CTRL_NONE;
8709 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008710
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008711 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl"
8712 " 0x%x advertising 0x%x\n",
8713 bp->link_params.req_line_speed[idx],
8714 bp->link_params.req_duplex[idx],
8715 bp->link_params.req_flow_ctrl[idx],
8716 bp->port.advertising[idx]);
8717 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008718}
8719
Michael Chane665bfd2009-10-10 13:46:54 +00008720static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
8721{
8722 mac_hi = cpu_to_be16(mac_hi);
8723 mac_lo = cpu_to_be32(mac_lo);
8724 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
8725 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
8726}
8727
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008728static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008729{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008730 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00008731 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00008732 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008733
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008734 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008735 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008736
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008737 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008738 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008739
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008740 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008741 SHMEM_RD(bp,
8742 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008743 bp->link_params.speed_cap_mask[1] =
8744 SHMEM_RD(bp,
8745 dev_info.port_hw_config[port].speed_capability_mask2);
8746 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008747 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8748
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008749 bp->port.link_config[1] =
8750 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008751
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008752 bp->link_params.multi_phy_config =
8753 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008754 /* If the device is capable of WoL, set the default state according
8755 * to the HW
8756 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008757 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008758 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8759 (config & PORT_FEATURE_WOL_ENABLED));
8760
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008761 BNX2X_DEV_INFO("lane_config 0x%08x "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008762 "speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008763 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008764 bp->link_params.speed_cap_mask[0],
8765 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008766
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008767 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008768 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008769 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008770 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008771
8772 bnx2x_link_settings_requested(bp);
8773
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008774 /*
8775 * If connected directly, work with the internal PHY, otherwise, work
8776 * with the external PHY
8777 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008778 ext_phy_config =
8779 SHMEM_RD(bp,
8780 dev_info.port_hw_config[port].external_phy_config);
8781 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008782 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008783 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008784
8785 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
8786 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
8787 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008788 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00008789
8790 /*
8791 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
8792 * In MF mode, it is set to cover self test cases
8793 */
8794 if (IS_MF(bp))
8795 bp->port.need_hw_lock = 1;
8796 else
8797 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
8798 bp->common.shmem_base,
8799 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008800}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008801
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008802#ifdef BCM_CNIC
8803static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
8804{
8805 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8806 drv_lic_key[BP_PORT(bp)].max_iscsi_conn);
8807 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
8808 drv_lic_key[BP_PORT(bp)].max_fcoe_conn);
8809
8810 /* Get the number of maximum allowed iSCSI and FCoE connections */
8811 bp->cnic_eth_dev.max_iscsi_conn =
8812 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
8813 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
8814
8815 bp->cnic_eth_dev.max_fcoe_conn =
8816 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
8817 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
8818
8819 BNX2X_DEV_INFO("max_iscsi_conn 0x%x max_fcoe_conn 0x%x\n",
8820 bp->cnic_eth_dev.max_iscsi_conn,
8821 bp->cnic_eth_dev.max_fcoe_conn);
8822
8823 /* If mamimum allowed number of connections is zero -
8824 * disable the feature.
8825 */
8826 if (!bp->cnic_eth_dev.max_iscsi_conn)
8827 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8828
8829 if (!bp->cnic_eth_dev.max_fcoe_conn)
8830 bp->flags |= NO_FCOE_FLAG;
8831}
8832#endif
8833
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008834static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
8835{
8836 u32 val, val2;
8837 int func = BP_ABS_FUNC(bp);
8838 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008839#ifdef BCM_CNIC
8840 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
8841 u8 *fip_mac = bp->fip_mac;
8842#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008843
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008844 /* Zero primary MAC configuration */
8845 memset(bp->dev->dev_addr, 0, ETH_ALEN);
8846
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008847 if (BP_NOMCP(bp)) {
8848 BNX2X_ERROR("warning: random MAC workaround active\n");
8849 random_ether_addr(bp->dev->dev_addr);
8850 } else if (IS_MF(bp)) {
8851 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
8852 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
8853 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8854 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
8855 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8856
8857#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008858 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
8859 * FCoE MAC then the appropriate feature should be disabled.
8860 */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008861 if (IS_MF_SI(bp)) {
8862 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
8863 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
8864 val2 = MF_CFG_RD(bp, func_ext_config[func].
8865 iscsi_mac_addr_upper);
8866 val = MF_CFG_RD(bp, func_ext_config[func].
8867 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008868 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008869 BNX2X_DEV_INFO("Read iSCSI MAC: "
8870 BNX2X_MAC_FMT"\n",
8871 BNX2X_MAC_PRN_LIST(iscsi_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008872 } else
8873 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
8874
8875 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
8876 val2 = MF_CFG_RD(bp, func_ext_config[func].
8877 fcoe_mac_addr_upper);
8878 val = MF_CFG_RD(bp, func_ext_config[func].
8879 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008880 bnx2x_set_mac_buf(fip_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008881 BNX2X_DEV_INFO("Read FCoE L2 MAC to "
8882 BNX2X_MAC_FMT"\n",
8883 BNX2X_MAC_PRN_LIST(fip_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008884
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008885 } else
8886 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008887 }
8888#endif
8889 } else {
8890 /* in SF read MACs from port configuration */
8891 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8892 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8893 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
8894
8895#ifdef BCM_CNIC
8896 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
8897 iscsi_mac_upper);
8898 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
8899 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008900 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008901#endif
8902 }
8903
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008904 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8905 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00008906
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008907#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008908 /* Set the FCoE MAC in modes other then MF_SI */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008909 if (!CHIP_IS_E1x(bp)) {
8910 if (IS_MF_SD(bp))
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00008911 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
8912 else if (!IS_MF(bp))
8913 memcpy(fip_mac, iscsi_mac, ETH_ALEN);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008914 }
Dmitry Kravkov426b9242011-05-04 23:49:53 +00008915
8916 /* Disable iSCSI if MAC configuration is
8917 * invalid.
8918 */
8919 if (!is_valid_ether_addr(iscsi_mac)) {
8920 bp->flags |= NO_ISCSI_FLAG;
8921 memset(iscsi_mac, 0, ETH_ALEN);
8922 }
8923
8924 /* Disable FCoE if MAC configuration is
8925 * invalid.
8926 */
8927 if (!is_valid_ether_addr(fip_mac)) {
8928 bp->flags |= NO_FCOE_FLAG;
8929 memset(bp->fip_mac, 0, ETH_ALEN);
8930 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008931#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008932
8933 if (!is_valid_ether_addr(bp->dev->dev_addr))
8934 dev_err(&bp->pdev->dev,
8935 "bad Ethernet MAC address configuration: "
8936 BNX2X_MAC_FMT", change it manually before bringing up "
8937 "the appropriate network interface\n",
8938 BNX2X_MAC_PRN_LIST(bp->dev->dev_addr));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008939}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008940
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008941static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8942{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008943 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -07008944 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008945 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008946 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008947
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008948 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008949
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008950 if (CHIP_IS_E1x(bp)) {
8951 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008952
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008953 bp->igu_dsb_id = DEF_SB_IGU_ID;
8954 bp->igu_base_sb = 0;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008955 bp->igu_sb_cnt = min_t(u8, FP_SB_MAX_E1x,
8956 NUM_IGU_SB_REQUIRED(bp->l2_cid_count));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008957 } else {
8958 bp->common.int_block = INT_BLOCK_IGU;
8959 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008960
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008961 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008962 int tout = 5000;
8963
8964 BNX2X_DEV_INFO("FORCING Normal Mode\n");
8965
8966 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
8967 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
8968 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
8969
8970 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
8971 tout--;
8972 usleep_range(1000, 1000);
8973 }
8974
8975 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
8976 dev_err(&bp->pdev->dev,
8977 "FORCING Normal Mode failed!!!\n");
8978 return -EPERM;
8979 }
8980 }
8981
8982 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
8983 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008984 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
8985 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008986 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008987
8988 bnx2x_get_igu_cam_info(bp);
8989
8990 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008991
8992 /*
8993 * set base FW non-default (fast path) status block id, this value is
8994 * used to initialize the fw_sb_id saved on the fp/queue structure to
8995 * determine the id used by the FW.
8996 */
8997 if (CHIP_IS_E1x(bp))
8998 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
8999 else /*
9000 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
9001 * the same queue are indicated on the same IGU SB). So we prefer
9002 * FW and IGU SBs to be the same value.
9003 */
9004 bp->base_fw_ndsb = bp->igu_base_sb;
9005
9006 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
9007 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
9008 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009009
9010 /*
9011 * Initialize MF configuration
9012 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009013
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009014 bp->mf_ov = 0;
9015 bp->mf_mode = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009016 vn = BP_E1HVN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009017
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009018 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009019 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
9020 bp->common.shmem2_base, SHMEM2_RD(bp, size),
9021 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
9022
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009023 if (SHMEM2_HAS(bp, mf_cfg_addr))
9024 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
9025 else
9026 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009027 offsetof(struct shmem_region, func_mb) +
9028 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009029 /*
9030 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009031 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009032 * 2. MAC address must be legal (check only upper bytes)
9033 * for Switch-Independent mode;
9034 * OVLAN must be legal for Switch-Dependent mode
9035 * 3. SF_MODE configures specific MF mode
9036 */
9037 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9038 /* get mf configuration */
9039 val = SHMEM_RD(bp,
9040 dev_info.shared_feature_config.config);
9041 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009042
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009043 switch (val) {
9044 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
9045 val = MF_CFG_RD(bp, func_mf_config[func].
9046 mac_upper);
9047 /* check for legal mac (upper bytes)*/
9048 if (val != 0xffff) {
9049 bp->mf_mode = MULTI_FUNCTION_SI;
9050 bp->mf_config[vn] = MF_CFG_RD(bp,
9051 func_mf_config[func].config);
9052 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009053 BNX2X_DEV_INFO("illegal MAC address "
9054 "for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009055 break;
9056 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
9057 /* get OV configuration */
9058 val = MF_CFG_RD(bp,
9059 func_mf_config[FUNC_0].e1hov_tag);
9060 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
9061
9062 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9063 bp->mf_mode = MULTI_FUNCTION_SD;
9064 bp->mf_config[vn] = MF_CFG_RD(bp,
9065 func_mf_config[func].config);
9066 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009067 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009068 break;
9069 default:
9070 /* Unknown configuration: reset mf_config */
9071 bp->mf_config[vn] = 0;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009072 BNX2X_DEV_INFO("unkown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009073 }
9074 }
9075
Eilon Greenstein2691d512009-08-12 08:22:08 +00009076 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009077 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00009078
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009079 switch (bp->mf_mode) {
9080 case MULTI_FUNCTION_SD:
9081 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
9082 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009083 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009084 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009085 bp->path_has_ovlan = true;
9086
9087 BNX2X_DEV_INFO("MF OV for func %d is %d "
9088 "(0x%04x)\n", func, bp->mf_ov,
9089 bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009090 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009091 dev_err(&bp->pdev->dev,
9092 "No valid MF OV for func %d, "
9093 "aborting\n", func);
9094 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009095 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009096 break;
9097 case MULTI_FUNCTION_SI:
9098 BNX2X_DEV_INFO("func %d is in MF "
9099 "switch-independent mode\n", func);
9100 break;
9101 default:
9102 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009103 dev_err(&bp->pdev->dev,
9104 "VN %d is in a single function mode, "
9105 "aborting\n", vn);
9106 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009107 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009108 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009109 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009110
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009111 /* check if other port on the path needs ovlan:
9112 * Since MF configuration is shared between ports
9113 * Possible mixed modes are only
9114 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
9115 */
9116 if (CHIP_MODE_IS_4_PORT(bp) &&
9117 !bp->path_has_ovlan &&
9118 !IS_MF(bp) &&
9119 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9120 u8 other_port = !BP_PORT(bp);
9121 u8 other_func = BP_PATH(bp) + 2*other_port;
9122 val = MF_CFG_RD(bp,
9123 func_mf_config[other_func].e1hov_tag);
9124 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
9125 bp->path_has_ovlan = true;
9126 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009127 }
9128
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009129 /* adjust igu_sb_cnt to MF for E1x */
9130 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009131 bp->igu_sb_cnt /= E1HVN_MAX;
9132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009133 /* port info */
9134 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009136 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009137 bp->fw_seq =
9138 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
9139 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009140 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9141 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009142
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009143 /* Get MAC addresses */
9144 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009145
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009146#ifdef BCM_CNIC
9147 bnx2x_get_cnic_info(bp);
9148#endif
9149
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009150 /* Get current FW pulse sequence */
9151 if (!BP_NOMCP(bp)) {
9152 int mb_idx = BP_FW_MB_IDX(bp);
9153
9154 bp->fw_drv_pulse_wr_seq =
9155 (SHMEM_RD(bp, func_mb[mb_idx].drv_pulse_mb) &
9156 DRV_PULSE_SEQ_MASK);
9157 BNX2X_DEV_INFO("drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
9158 }
9159
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009160 return rc;
9161}
9162
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009163static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9164{
9165 int cnt, i, block_end, rodi;
9166 char vpd_data[BNX2X_VPD_LEN+1];
9167 char str_id_reg[VENDOR_ID_LEN+1];
9168 char str_id_cap[VENDOR_ID_LEN+1];
9169 u8 len;
9170
9171 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9172 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9173
9174 if (cnt < BNX2X_VPD_LEN)
9175 goto out_not_found;
9176
9177 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9178 PCI_VPD_LRDT_RO_DATA);
9179 if (i < 0)
9180 goto out_not_found;
9181
9182
9183 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9184 pci_vpd_lrdt_size(&vpd_data[i]);
9185
9186 i += PCI_VPD_LRDT_TAG_SIZE;
9187
9188 if (block_end > BNX2X_VPD_LEN)
9189 goto out_not_found;
9190
9191 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9192 PCI_VPD_RO_KEYWORD_MFR_ID);
9193 if (rodi < 0)
9194 goto out_not_found;
9195
9196 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9197
9198 if (len != VENDOR_ID_LEN)
9199 goto out_not_found;
9200
9201 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9202
9203 /* vendor specific info */
9204 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9205 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9206 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9207 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9208
9209 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9210 PCI_VPD_RO_KEYWORD_VENDOR0);
9211 if (rodi >= 0) {
9212 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9213
9214 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9215
9216 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9217 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9218 bp->fw_ver[len] = ' ';
9219 }
9220 }
9221 return;
9222 }
9223out_not_found:
9224 return;
9225}
9226
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009227static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
9228{
9229 u32 flags = 0;
9230
9231 if (CHIP_REV_IS_FPGA(bp))
9232 SET_FLAGS(flags, MODE_FPGA);
9233 else if (CHIP_REV_IS_EMUL(bp))
9234 SET_FLAGS(flags, MODE_EMUL);
9235 else
9236 SET_FLAGS(flags, MODE_ASIC);
9237
9238 if (CHIP_MODE_IS_4_PORT(bp))
9239 SET_FLAGS(flags, MODE_PORT4);
9240 else
9241 SET_FLAGS(flags, MODE_PORT2);
9242
9243 if (CHIP_IS_E2(bp))
9244 SET_FLAGS(flags, MODE_E2);
9245 else if (CHIP_IS_E3(bp)) {
9246 SET_FLAGS(flags, MODE_E3);
9247 if (CHIP_REV(bp) == CHIP_REV_Ax)
9248 SET_FLAGS(flags, MODE_E3_A0);
9249 else {/*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
9250 SET_FLAGS(flags, MODE_E3_B0);
9251 SET_FLAGS(flags, MODE_COS_BC);
9252 }
9253 }
9254
9255 if (IS_MF(bp)) {
9256 SET_FLAGS(flags, MODE_MF);
9257 switch (bp->mf_mode) {
9258 case MULTI_FUNCTION_SD:
9259 SET_FLAGS(flags, MODE_MF_SD);
9260 break;
9261 case MULTI_FUNCTION_SI:
9262 SET_FLAGS(flags, MODE_MF_SI);
9263 break;
9264 }
9265 } else
9266 SET_FLAGS(flags, MODE_SF);
9267
9268#if defined(__LITTLE_ENDIAN)
9269 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
9270#else /*(__BIG_ENDIAN)*/
9271 SET_FLAGS(flags, MODE_BIG_ENDIAN);
9272#endif
9273 INIT_MODE_FLAGS(bp) = flags;
9274}
9275
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009276static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9277{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009278 int func;
Eilon Greenstein87942b42009-02-12 08:36:49 +00009279 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009280 int rc;
9281
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009282 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009283 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07009284 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00009285#ifdef BCM_CNIC
9286 mutex_init(&bp->cnic_mutex);
9287#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009288
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009289 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009290 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009291 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009292 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009293 if (rc)
9294 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009296 bnx2x_set_modes_bitmap(bp);
9297
9298 rc = bnx2x_alloc_mem_bp(bp);
9299 if (rc)
9300 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009301
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009302 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009303
9304 func = BP_FUNC(bp);
9305
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009306 /* need to reset chip if undi was active */
9307 if (!BP_NOMCP(bp))
9308 bnx2x_undi_unload(bp);
9309
9310 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009311 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009312
9313 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009314 dev_err(&bp->pdev->dev, "MCP disabled, "
9315 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009316
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009317 bp->multi_mode = multi_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009318
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009319 /* Set TPA flags */
9320 if (disable_tpa) {
9321 bp->flags &= ~TPA_ENABLE_FLAG;
9322 bp->dev->features &= ~NETIF_F_LRO;
9323 } else {
9324 bp->flags |= TPA_ENABLE_FLAG;
9325 bp->dev->features |= NETIF_F_LRO;
9326 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00009327 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009328
Eilon Greensteina18f5122009-08-12 08:23:26 +00009329 if (CHIP_IS_E1(bp))
9330 bp->dropless_fc = 0;
9331 else
9332 bp->dropless_fc = dropless_fc;
9333
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009334 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009335
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009336 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009337
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009338 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009339 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
9340 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009341
Eilon Greenstein87942b42009-02-12 08:36:49 +00009342 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9343 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009344
9345 init_timer(&bp->timer);
9346 bp->timer.expires = jiffies + bp->current_interval;
9347 bp->timer.data = (unsigned long) bp;
9348 bp->timer.function = bnx2x_timer;
9349
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009350 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00009351 bnx2x_dcbx_init_params(bp);
9352
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009353#ifdef BCM_CNIC
9354 if (CHIP_IS_E1x(bp))
9355 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
9356 else
9357 bp->cnic_base_cl_id = FP_SB_MAX_E2;
9358#endif
9359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009360 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009361}
9362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009363
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009364/****************************************************************************
9365* General service functions
9366****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009367
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009368/*
9369 * net_device service functions
9370 */
9371
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009372/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009373static int bnx2x_open(struct net_device *dev)
9374{
9375 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009376 bool global = false;
9377 int other_engine = BP_PATH(bp) ? 0 : 1;
9378 u32 other_load_counter, load_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009379
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00009380 netif_carrier_off(dev);
9381
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009382 bnx2x_set_power_state(bp, PCI_D0);
9383
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009384 other_load_counter = bnx2x_get_load_cnt(bp, other_engine);
9385 load_counter = bnx2x_get_load_cnt(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009386
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009387 /*
9388 * If parity had happen during the unload, then attentions
9389 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
9390 * want the first function loaded on the current engine to
9391 * complete the recovery.
9392 */
9393 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
9394 bnx2x_chk_parity_attn(bp, &global, true))
9395 do {
9396 /*
9397 * If there are attentions and they are in a global
9398 * blocks, set the GLOBAL_RESET bit regardless whether
9399 * it will be this function that will complete the
9400 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009401 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009402 if (global)
9403 bnx2x_set_reset_global(bp);
9404
9405 /*
9406 * Only the first function on the current engine should
9407 * try to recover in open. In case of attentions in
9408 * global blocks only the first in the chip should try
9409 * to recover.
9410 */
9411 if ((!load_counter &&
9412 (!global || !other_load_counter)) &&
9413 bnx2x_trylock_leader_lock(bp) &&
9414 !bnx2x_leader_reset(bp)) {
9415 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009416 break;
9417 }
9418
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009419 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009420 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009421 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009422
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009423 netdev_err(bp->dev, "Recovery flow hasn't been properly"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009424 " completed yet. Try again later. If u still see this"
9425 " message after a few retries then power cycle is"
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009426 " required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009427
9428 return -EAGAIN;
9429 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009430
9431 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009432 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009433}
9434
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009435/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009436static int bnx2x_close(struct net_device *dev)
9437{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009438 struct bnx2x *bp = netdev_priv(dev);
9439
9440 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009441 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009442
9443 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00009444 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009445
9446 return 0;
9447}
9448
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009449static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
9450 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009451{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009452 int mc_count = netdev_mc_count(bp->dev);
9453 struct bnx2x_mcast_list_elem *mc_mac =
9454 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009455 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009457 if (!mc_mac)
9458 return -ENOMEM;
9459
9460 INIT_LIST_HEAD(&p->mcast_list);
9461
9462 netdev_for_each_mc_addr(ha, bp->dev) {
9463 mc_mac->mac = bnx2x_mc_addr(ha);
9464 list_add_tail(&mc_mac->link, &p->mcast_list);
9465 mc_mac++;
9466 }
9467
9468 p->mcast_list_len = mc_count;
9469
9470 return 0;
9471}
9472
9473static inline void bnx2x_free_mcast_macs_list(
9474 struct bnx2x_mcast_ramrod_params *p)
9475{
9476 struct bnx2x_mcast_list_elem *mc_mac =
9477 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
9478 link);
9479
9480 WARN_ON(!mc_mac);
9481 kfree(mc_mac);
9482}
9483
9484/**
9485 * bnx2x_set_uc_list - configure a new unicast MACs list.
9486 *
9487 * @bp: driver handle
9488 *
9489 * We will use zero (0) as a MAC type for these MACs.
9490 */
9491static inline int bnx2x_set_uc_list(struct bnx2x *bp)
9492{
9493 int rc;
9494 struct net_device *dev = bp->dev;
9495 struct netdev_hw_addr *ha;
9496 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
9497 unsigned long ramrod_flags = 0;
9498
9499 /* First schedule a cleanup up of old configuration */
9500 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
9501 if (rc < 0) {
9502 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
9503 return rc;
9504 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009505
9506 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009507 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
9508 BNX2X_UC_LIST_MAC, &ramrod_flags);
9509 if (rc < 0) {
9510 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
9511 rc);
9512 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009513 }
9514 }
9515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009516 /* Execute the pending commands */
9517 __set_bit(RAMROD_CONT, &ramrod_flags);
9518 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
9519 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009520}
9521
9522static inline int bnx2x_set_mc_list(struct bnx2x *bp)
9523{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009524 struct net_device *dev = bp->dev;
9525 struct bnx2x_mcast_ramrod_params rparam = {0};
9526 int rc = 0;
9527
9528 rparam.mcast_obj = &bp->mcast_obj;
9529
9530 /* first, clear all configured multicast MACs */
9531 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9532 if (rc < 0) {
9533 BNX2X_ERR("Failed to clear multicast "
9534 "configuration: %d\n", rc);
9535 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009536 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009537
9538 /* then, configure a new MACs list */
9539 if (netdev_mc_count(dev)) {
9540 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
9541 if (rc) {
9542 BNX2X_ERR("Failed to create multicast MACs "
9543 "list: %d\n", rc);
9544 return rc;
9545 }
9546
9547 /* Now add the new MACs */
9548 rc = bnx2x_config_mcast(bp, &rparam,
9549 BNX2X_MCAST_CMD_ADD);
9550 if (rc < 0)
9551 BNX2X_ERR("Failed to set a new multicast "
9552 "configuration: %d\n", rc);
9553
9554 bnx2x_free_mcast_macs_list(&rparam);
9555 }
9556
9557 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009558}
9559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009560
9561/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009562void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009563{
9564 struct bnx2x *bp = netdev_priv(dev);
9565 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009566
9567 if (bp->state != BNX2X_STATE_OPEN) {
9568 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9569 return;
9570 }
9571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009572 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009573
9574 if (dev->flags & IFF_PROMISC)
9575 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009576 else if ((dev->flags & IFF_ALLMULTI) ||
9577 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
9578 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009579 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009580 else {
9581 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009582 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009583 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009584
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009585 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009586 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009587 }
9588
9589 bp->rx_mode = rx_mode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009590
9591 /* Schedule the rx_mode command */
9592 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
9593 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9594 return;
9595 }
9596
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009597 bnx2x_set_storm_rx_mode(bp);
9598}
9599
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009600/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009601static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
9602 int devad, u16 addr)
9603{
9604 struct bnx2x *bp = netdev_priv(netdev);
9605 u16 value;
9606 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009607
9608 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
9609 prtad, devad, addr);
9610
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009611 /* The HW expects different devad if CL22 is used */
9612 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9613
9614 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009615 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009616 bnx2x_release_phy_lock(bp);
9617 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
9618
9619 if (!rc)
9620 rc = value;
9621 return rc;
9622}
9623
9624/* called with rtnl_lock */
9625static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
9626 u16 addr, u16 value)
9627{
9628 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009629 int rc;
9630
9631 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
9632 " value 0x%x\n", prtad, devad, addr, value);
9633
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009634 /* The HW expects different devad if CL22 is used */
9635 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9636
9637 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009638 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009639 bnx2x_release_phy_lock(bp);
9640 return rc;
9641}
9642
9643/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009644static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9645{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009646 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009647 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009648
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009649 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
9650 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009651
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009652 if (!netif_running(dev))
9653 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009654
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009655 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009656}
9657
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009658#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009659static void poll_bnx2x(struct net_device *dev)
9660{
9661 struct bnx2x *bp = netdev_priv(dev);
9662
9663 disable_irq(bp->pdev->irq);
9664 bnx2x_interrupt(bp->pdev->irq, dev);
9665 enable_irq(bp->pdev->irq);
9666}
9667#endif
9668
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009669static const struct net_device_ops bnx2x_netdev_ops = {
9670 .ndo_open = bnx2x_open,
9671 .ndo_stop = bnx2x_close,
9672 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +00009673 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009674 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009675 .ndo_set_mac_address = bnx2x_change_mac_addr,
9676 .ndo_validate_addr = eth_validate_addr,
9677 .ndo_do_ioctl = bnx2x_ioctl,
9678 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +00009679 .ndo_fix_features = bnx2x_fix_features,
9680 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009681 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00009682#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009683 .ndo_poll_controller = poll_bnx2x,
9684#endif
9685};
9686
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009687static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
9688{
9689 struct device *dev = &bp->pdev->dev;
9690
9691 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
9692 bp->flags |= USING_DAC_FLAG;
9693 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
9694 dev_err(dev, "dma_set_coherent_mask failed, "
9695 "aborting\n");
9696 return -EIO;
9697 }
9698 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
9699 dev_err(dev, "System does not support DMA, aborting\n");
9700 return -EIO;
9701 }
9702
9703 return 0;
9704}
9705
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009706static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009707 struct net_device *dev,
9708 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009709{
9710 struct bnx2x *bp;
9711 int rc;
9712
9713 SET_NETDEV_DEV(dev, &pdev->dev);
9714 bp = netdev_priv(dev);
9715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009716 bp->dev = dev;
9717 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009718 bp->flags = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009719 bp->pf_num = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009720
9721 rc = pci_enable_device(pdev);
9722 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009723 dev_err(&bp->pdev->dev,
9724 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009725 goto err_out;
9726 }
9727
9728 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009729 dev_err(&bp->pdev->dev,
9730 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009731 rc = -ENODEV;
9732 goto err_out_disable;
9733 }
9734
9735 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009736 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
9737 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009738 rc = -ENODEV;
9739 goto err_out_disable;
9740 }
9741
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009742 if (atomic_read(&pdev->enable_cnt) == 1) {
9743 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
9744 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009745 dev_err(&bp->pdev->dev,
9746 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009747 goto err_out_disable;
9748 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009750 pci_set_master(pdev);
9751 pci_save_state(pdev);
9752 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009753
9754 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
9755 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009756 dev_err(&bp->pdev->dev,
9757 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009758 rc = -EIO;
9759 goto err_out_release;
9760 }
9761
Jon Mason77c98e62011-06-27 07:45:12 +00009762 if (!pci_is_pcie(pdev)) {
9763 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009764 rc = -EIO;
9765 goto err_out_release;
9766 }
9767
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009768 rc = bnx2x_set_coherency_mask(bp);
9769 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009770 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009771
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009772 dev->mem_start = pci_resource_start(pdev, 0);
9773 dev->base_addr = dev->mem_start;
9774 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009775
9776 dev->irq = pdev->irq;
9777
Arjan van de Ven275f1652008-10-20 21:42:39 -07009778 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009779 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009780 dev_err(&bp->pdev->dev,
9781 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009782 rc = -ENOMEM;
9783 goto err_out_release;
9784 }
9785
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009786 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009787 min_t(u64, BNX2X_DB_SIZE(bp),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009788 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009789 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009790 dev_err(&bp->pdev->dev,
9791 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009792 rc = -ENOMEM;
9793 goto err_out_unmap;
9794 }
9795
9796 bnx2x_set_power_state(bp, PCI_D0);
9797
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009798 /* clean indirect addresses */
9799 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
9800 PCICFG_VENDOR_ID_OFFSET);
9801 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
9802 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
9803 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
9804 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009805
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009806 /**
9807 * Enable internal target-read (in case we are probed after PF FLR).
9808 * Must be done prior to any BAR read access
9809 */
9810 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
9811
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009812 /* Reset the load counter */
9813 bnx2x_clear_load_cnt(bp);
9814
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009815 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009816
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08009817 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009818 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +00009819
9820 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
9821 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
9822 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_HW_VLAN_TX;
9823
9824 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
9825 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
9826
9827 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009828 if (bp->flags & USING_DAC_FLAG)
9829 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009830
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +00009831 /* Add Loopback capability to the device */
9832 dev->hw_features |= NETIF_F_LOOPBACK;
9833
Shmulik Ravid98507672011-02-28 12:19:55 -08009834#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009835 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
9836#endif
9837
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009838 /* get_port_hwinfo() will set prtad and mmds properly */
9839 bp->mdio.prtad = MDIO_PRTAD_NONE;
9840 bp->mdio.mmds = 0;
9841 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
9842 bp->mdio.dev = dev;
9843 bp->mdio.mdio_read = bnx2x_mdio_read;
9844 bp->mdio.mdio_write = bnx2x_mdio_write;
9845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009846 return 0;
9847
9848err_out_unmap:
9849 if (bp->regview) {
9850 iounmap(bp->regview);
9851 bp->regview = NULL;
9852 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009853 if (bp->doorbells) {
9854 iounmap(bp->doorbells);
9855 bp->doorbells = NULL;
9856 }
9857
9858err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009859 if (atomic_read(&pdev->enable_cnt) == 1)
9860 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009861
9862err_out_disable:
9863 pci_disable_device(pdev);
9864 pci_set_drvdata(pdev, NULL);
9865
9866err_out:
9867 return rc;
9868}
9869
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009870static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
9871 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -08009872{
9873 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
9874
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009875 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
9876
9877 /* return value of 1=2.5GHz 2=5GHz */
9878 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -08009879}
9880
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00009881static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009882{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009883 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009884 struct bnx2x_fw_file_hdr *fw_hdr;
9885 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009886 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009887 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009888 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00009889 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009890
9891 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
9892 return -EINVAL;
9893
9894 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
9895 sections = (struct bnx2x_fw_file_section *)fw_hdr;
9896
9897 /* Make sure none of the offsets and sizes make us read beyond
9898 * the end of the firmware data */
9899 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
9900 offset = be32_to_cpu(sections[i].offset);
9901 len = be32_to_cpu(sections[i].len);
9902 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009903 dev_err(&bp->pdev->dev,
9904 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009905 return -EINVAL;
9906 }
9907 }
9908
9909 /* Likewise for the init_ops offsets */
9910 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
9911 ops_offsets = (u16 *)(firmware->data + offset);
9912 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
9913
9914 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
9915 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009916 dev_err(&bp->pdev->dev,
9917 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009918 return -EINVAL;
9919 }
9920 }
9921
9922 /* Check FW version */
9923 offset = be32_to_cpu(fw_hdr->fw_version.offset);
9924 fw_ver = firmware->data + offset;
9925 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
9926 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
9927 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
9928 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009929 dev_err(&bp->pdev->dev,
9930 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009931 fw_ver[0], fw_ver[1], fw_ver[2],
9932 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
9933 BCM_5710_FW_MINOR_VERSION,
9934 BCM_5710_FW_REVISION_VERSION,
9935 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009936 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009937 }
9938
9939 return 0;
9940}
9941
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009942static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009943{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009944 const __be32 *source = (const __be32 *)_source;
9945 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009946 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009947
9948 for (i = 0; i < n/4; i++)
9949 target[i] = be32_to_cpu(source[i]);
9950}
9951
9952/*
9953 Ops array is stored in the following format:
9954 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
9955 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009956static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009957{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009958 const __be32 *source = (const __be32 *)_source;
9959 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009960 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009961
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009962 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009963 tmp = be32_to_cpu(source[j]);
9964 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009965 target[i].offset = tmp & 0xffffff;
9966 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009967 }
9968}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009969
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009970/**
9971 * IRO array is stored in the following format:
9972 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
9973 */
9974static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
9975{
9976 const __be32 *source = (const __be32 *)_source;
9977 struct iro *target = (struct iro *)_target;
9978 u32 i, j, tmp;
9979
9980 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
9981 target[i].base = be32_to_cpu(source[j]);
9982 j++;
9983 tmp = be32_to_cpu(source[j]);
9984 target[i].m1 = (tmp >> 16) & 0xffff;
9985 target[i].m2 = tmp & 0xffff;
9986 j++;
9987 tmp = be32_to_cpu(source[j]);
9988 target[i].m3 = (tmp >> 16) & 0xffff;
9989 target[i].size = tmp & 0xffff;
9990 j++;
9991 }
9992}
9993
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009994static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009995{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009996 const __be16 *source = (const __be16 *)_source;
9997 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009998 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07009999
10000 for (i = 0; i < n/2; i++)
10001 target[i] = be16_to_cpu(source[i]);
10002}
10003
Joe Perches7995c642010-02-17 15:01:52 +000010004#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
10005do { \
10006 u32 len = be32_to_cpu(fw_hdr->arr.len); \
10007 bp->arr = kmalloc(len, GFP_KERNEL); \
10008 if (!bp->arr) { \
10009 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
10010 goto lbl; \
10011 } \
10012 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
10013 (u8 *)bp->arr, len); \
10014} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010015
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010016int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010017{
Ben Hutchings45229b42009-11-07 11:53:39 +000010018 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010019 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000010020 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010021
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010022 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000010023 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010024 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000010025 fw_file_name = FW_FILE_NAME_E1H;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010026 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010027 fw_file_name = FW_FILE_NAME_E2;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010028 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010029 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010030 return -EINVAL;
10031 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010032
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010033 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010034
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010035 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010036 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010037 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010038 goto request_firmware_exit;
10039 }
10040
10041 rc = bnx2x_check_firmware(bp);
10042 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010043 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010044 goto request_firmware_exit;
10045 }
10046
10047 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
10048
10049 /* Initialize the pointers to the init arrays */
10050 /* Blob */
10051 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
10052
10053 /* Opcodes */
10054 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
10055
10056 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010057 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
10058 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010059
10060 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000010061 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10062 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
10063 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
10064 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
10065 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10066 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
10067 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
10068 be32_to_cpu(fw_hdr->usem_pram_data.offset);
10069 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10070 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
10071 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
10072 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
10073 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10074 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
10075 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
10076 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010077 /* IRO */
10078 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010079
10080 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010081
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010082iro_alloc_err:
10083 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010084init_offsets_alloc_err:
10085 kfree(bp->init_ops);
10086init_ops_alloc_err:
10087 kfree(bp->init_data);
10088request_firmware_exit:
10089 release_firmware(bp->firmware);
10090
10091 return rc;
10092}
10093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010094static void bnx2x_release_firmware(struct bnx2x *bp)
10095{
10096 kfree(bp->init_ops_offsets);
10097 kfree(bp->init_ops);
10098 kfree(bp->init_data);
10099 release_firmware(bp->firmware);
10100}
10101
10102
10103static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
10104 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
10105 .init_hw_cmn = bnx2x_init_hw_common,
10106 .init_hw_port = bnx2x_init_hw_port,
10107 .init_hw_func = bnx2x_init_hw_func,
10108
10109 .reset_hw_cmn = bnx2x_reset_common,
10110 .reset_hw_port = bnx2x_reset_port,
10111 .reset_hw_func = bnx2x_reset_func,
10112
10113 .gunzip_init = bnx2x_gunzip_init,
10114 .gunzip_end = bnx2x_gunzip_end,
10115
10116 .init_fw = bnx2x_init_firmware,
10117 .release_fw = bnx2x_release_firmware,
10118};
10119
10120void bnx2x__init_func_obj(struct bnx2x *bp)
10121{
10122 /* Prepare DMAE related driver resources */
10123 bnx2x_setup_dmae(bp);
10124
10125 bnx2x_init_func_obj(bp, &bp->func_obj,
10126 bnx2x_sp(bp, func_rdata),
10127 bnx2x_sp_mapping(bp, func_rdata),
10128 &bnx2x_func_sp_drv);
10129}
10130
10131/* must be called after sriov-enable */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010132static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp, int l2_cid_count)
10133{
10134 int cid_count = L2_FP_COUNT(l2_cid_count);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010135
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010136#ifdef BCM_CNIC
10137 cid_count += CNIC_CID_MAX;
10138#endif
10139 return roundup(cid_count, QM_CID_ROUND);
10140}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010142/**
10143 * bnx2x_pci_msix_table_size - get the size of the MSI-X table.
10144 *
10145 * @dev: pci device
10146 *
10147 */
10148static inline int bnx2x_pci_msix_table_size(struct pci_dev *pdev)
10149{
10150 int pos;
10151 u16 control;
10152
10153 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
10154 if (!pos)
10155 return 0;
10156
10157 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
10158 return (control & PCI_MSIX_FLAGS_QSIZE) + 1;
10159}
10160
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010161static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10162 const struct pci_device_id *ent)
10163{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010164 struct net_device *dev = NULL;
10165 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010166 int pcie_width, pcie_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010167 int rc, cid_count;
10168
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010169 switch (ent->driver_data) {
10170 case BCM57710:
10171 case BCM57711:
10172 case BCM57711E:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010173 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010174 case BCM57712_MF:
10175 case BCM57800:
10176 case BCM57800_MF:
10177 case BCM57810:
10178 case BCM57810_MF:
10179 case BCM57840:
10180 case BCM57840_MF:
10181 /* The size requested for the MSI-X table corresponds to the
10182 * actual amount of avaliable IGU/HC status blocks. It includes
10183 * the default SB vector but we want cid_count to contain the
10184 * amount of only non-default SBs, that's what '-1' stands for.
10185 */
10186 cid_count = bnx2x_pci_msix_table_size(pdev) - 1;
10187
10188 /* do not allow initial cid_count grow above 16
10189 * since Special CIDs starts from this number
10190 * use old FP_SB_MAX_E1x define for this matter
10191 */
10192 cid_count = min_t(int, FP_SB_MAX_E1x, cid_count);
10193
10194 WARN_ON(!cid_count);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010195 break;
10196
10197 default:
10198 pr_err("Unknown board_type (%ld), aborting\n",
10199 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000010200 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010201 }
10202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010203 cid_count += FCOE_CONTEXT_USE;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010204
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010205 /* dev zeroed in init_etherdev */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010206 dev = alloc_etherdev_mq(sizeof(*bp), cid_count);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010207 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010208 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010209 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010210 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010211
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010212 /* We don't need a Tx queue for a CNIC and an OOO Rx-only ring,
10213 * so update a cid_count after a netdev allocation.
10214 */
10215 cid_count += CNIC_CONTEXT_USE;
10216
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010217 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +000010218 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010219
Eilon Greensteindf4770de2009-08-12 08:23:28 +000010220 pci_set_drvdata(pdev, dev);
10221
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010222 bp->l2_cid_count = cid_count;
10223
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010224 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010225 if (rc < 0) {
10226 free_netdev(dev);
10227 return rc;
10228 }
10229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010230 BNX2X_DEV_INFO("cid_count=%d\n", cid_count);
10231
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010232 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010233 if (rc)
10234 goto init_one_exit;
10235
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010236 /* calc qm_cid_count */
10237 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp, cid_count);
10238
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010239#ifdef BCM_CNIC
10240 /* disable FCOE L2 queue for E1x*/
10241 if (CHIP_IS_E1x(bp))
10242 bp->flags |= NO_FCOE_FLAG;
10243
10244#endif
10245
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010246 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010247 * needed, set bp->num_queues appropriately.
10248 */
10249 bnx2x_set_int_mode(bp);
10250
10251 /* Add all NAPI objects */
10252 bnx2x_add_all_napi(bp);
10253
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080010254 rc = register_netdev(dev);
10255 if (rc) {
10256 dev_err(&pdev->dev, "Cannot register net device\n");
10257 goto init_one_exit;
10258 }
10259
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010260#ifdef BCM_CNIC
10261 if (!NO_FCOE(bp)) {
10262 /* Add storage MAC address */
10263 rtnl_lock();
10264 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10265 rtnl_unlock();
10266 }
10267#endif
10268
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010269 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010270
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010271 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
10272 " IRQ %d, ", board_info[ent->driver_data].name,
10273 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010274 pcie_width,
10275 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
10276 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
10277 "5GHz (Gen2)" : "2.5GHz",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010278 dev->base_addr, bp->pdev->irq);
10279 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000010280
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010281 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010282
10283init_one_exit:
10284 if (bp->regview)
10285 iounmap(bp->regview);
10286
10287 if (bp->doorbells)
10288 iounmap(bp->doorbells);
10289
10290 free_netdev(dev);
10291
10292 if (atomic_read(&pdev->enable_cnt) == 1)
10293 pci_release_regions(pdev);
10294
10295 pci_disable_device(pdev);
10296 pci_set_drvdata(pdev, NULL);
10297
10298 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010299}
10300
10301static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10302{
10303 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010304 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010305
Eliezer Tamir228241e2008-02-28 11:56:57 -080010306 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010307 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080010308 return;
10309 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010310 bp = netdev_priv(dev);
10311
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010312#ifdef BCM_CNIC
10313 /* Delete storage MAC address */
10314 if (!NO_FCOE(bp)) {
10315 rtnl_lock();
10316 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10317 rtnl_unlock();
10318 }
10319#endif
10320
Shmulik Ravid98507672011-02-28 12:19:55 -080010321#ifdef BCM_DCBNL
10322 /* Delete app tlvs from dcbnl */
10323 bnx2x_dcbnl_update_applist(bp, true);
10324#endif
10325
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010326 unregister_netdev(dev);
10327
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010328 /* Delete all NAPI objects */
10329 bnx2x_del_all_napi(bp);
10330
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010331 /* Power on: we can't let PCI layer write to us while we are in D3 */
10332 bnx2x_set_power_state(bp, PCI_D0);
10333
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010334 /* Disable MSI/MSI-X */
10335 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010336
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010337 /* Power off */
10338 bnx2x_set_power_state(bp, PCI_D3hot);
10339
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010340 /* Make sure RESET task is not scheduled before continuing */
10341 cancel_delayed_work_sync(&bp->reset_task);
10342
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010343 if (bp->regview)
10344 iounmap(bp->regview);
10345
10346 if (bp->doorbells)
10347 iounmap(bp->doorbells);
10348
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010349 bnx2x_free_mem_bp(bp);
10350
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010351 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010352
10353 if (atomic_read(&pdev->enable_cnt) == 1)
10354 pci_release_regions(pdev);
10355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010356 pci_disable_device(pdev);
10357 pci_set_drvdata(pdev, NULL);
10358}
10359
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010360static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10361{
10362 int i;
10363
10364 bp->state = BNX2X_STATE_ERROR;
10365
10366 bp->rx_mode = BNX2X_RX_MODE_NONE;
10367
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010368#ifdef BCM_CNIC
10369 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
10370#endif
10371 /* Stop Tx */
10372 bnx2x_tx_disable(bp);
10373
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010374 bnx2x_netif_stop(bp, 0);
10375
10376 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010377
10378 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010379
10380 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010381 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010382
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010383 /* Free SKBs, SGEs, TPA pool and driver internals */
10384 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010385
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010386 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010387 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010388
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010389 bnx2x_free_mem(bp);
10390
10391 bp->state = BNX2X_STATE_CLOSED;
10392
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010393 netif_carrier_off(bp->dev);
10394
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010395 return 0;
10396}
10397
10398static void bnx2x_eeh_recover(struct bnx2x *bp)
10399{
10400 u32 val;
10401
10402 mutex_init(&bp->port.phy_mutex);
10403
10404 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10405 bp->link_params.shmem_base = bp->common.shmem_base;
10406 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10407
10408 if (!bp->common.shmem_base ||
10409 (bp->common.shmem_base < 0xA0000) ||
10410 (bp->common.shmem_base >= 0xC0000)) {
10411 BNX2X_DEV_INFO("MCP not active\n");
10412 bp->flags |= NO_MCP_FLAG;
10413 return;
10414 }
10415
10416 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
10417 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10418 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10419 BNX2X_ERR("BAD MCP validity signature\n");
10420
10421 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010422 bp->fw_seq =
10423 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10424 DRV_MSG_SEQ_NUMBER_MASK);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010425 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10426 }
10427}
10428
Wendy Xiong493adb12008-06-23 20:36:22 -070010429/**
10430 * bnx2x_io_error_detected - called when PCI error is detected
10431 * @pdev: Pointer to PCI device
10432 * @state: The current pci connection state
10433 *
10434 * This function is called after a PCI bus error affecting
10435 * this device has been detected.
10436 */
10437static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10438 pci_channel_state_t state)
10439{
10440 struct net_device *dev = pci_get_drvdata(pdev);
10441 struct bnx2x *bp = netdev_priv(dev);
10442
10443 rtnl_lock();
10444
10445 netif_device_detach(dev);
10446
Dean Nelson07ce50e2009-07-31 09:13:25 +000010447 if (state == pci_channel_io_perm_failure) {
10448 rtnl_unlock();
10449 return PCI_ERS_RESULT_DISCONNECT;
10450 }
10451
Wendy Xiong493adb12008-06-23 20:36:22 -070010452 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010453 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070010454
10455 pci_disable_device(pdev);
10456
10457 rtnl_unlock();
10458
10459 /* Request a slot reset */
10460 return PCI_ERS_RESULT_NEED_RESET;
10461}
10462
10463/**
10464 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10465 * @pdev: Pointer to PCI device
10466 *
10467 * Restart the card from scratch, as if from a cold-boot.
10468 */
10469static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10470{
10471 struct net_device *dev = pci_get_drvdata(pdev);
10472 struct bnx2x *bp = netdev_priv(dev);
10473
10474 rtnl_lock();
10475
10476 if (pci_enable_device(pdev)) {
10477 dev_err(&pdev->dev,
10478 "Cannot re-enable PCI device after reset\n");
10479 rtnl_unlock();
10480 return PCI_ERS_RESULT_DISCONNECT;
10481 }
10482
10483 pci_set_master(pdev);
10484 pci_restore_state(pdev);
10485
10486 if (netif_running(dev))
10487 bnx2x_set_power_state(bp, PCI_D0);
10488
10489 rtnl_unlock();
10490
10491 return PCI_ERS_RESULT_RECOVERED;
10492}
10493
10494/**
10495 * bnx2x_io_resume - called when traffic can start flowing again
10496 * @pdev: Pointer to PCI device
10497 *
10498 * This callback is called when the error recovery driver tells us that
10499 * its OK to resume normal operation.
10500 */
10501static void bnx2x_io_resume(struct pci_dev *pdev)
10502{
10503 struct net_device *dev = pci_get_drvdata(pdev);
10504 struct bnx2x *bp = netdev_priv(dev);
10505
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010506 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010507 netdev_err(bp->dev, "Handling parity error recovery. "
10508 "Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010509 return;
10510 }
10511
Wendy Xiong493adb12008-06-23 20:36:22 -070010512 rtnl_lock();
10513
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010514 bnx2x_eeh_recover(bp);
10515
Wendy Xiong493adb12008-06-23 20:36:22 -070010516 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010517 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010518
10519 netif_device_attach(dev);
10520
10521 rtnl_unlock();
10522}
10523
10524static struct pci_error_handlers bnx2x_err_handler = {
10525 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000010526 .slot_reset = bnx2x_io_slot_reset,
10527 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070010528};
10529
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010530static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010531 .name = DRV_MODULE_NAME,
10532 .id_table = bnx2x_pci_tbl,
10533 .probe = bnx2x_init_one,
10534 .remove = __devexit_p(bnx2x_remove_one),
10535 .suspend = bnx2x_suspend,
10536 .resume = bnx2x_resume,
10537 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010538};
10539
10540static int __init bnx2x_init(void)
10541{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010542 int ret;
10543
Joe Perches7995c642010-02-17 15:01:52 +000010544 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000010545
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010546 bnx2x_wq = create_singlethread_workqueue("bnx2x");
10547 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000010548 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010549 return -ENOMEM;
10550 }
10551
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010552 ret = pci_register_driver(&bnx2x_pci_driver);
10553 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000010554 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010555 destroy_workqueue(bnx2x_wq);
10556 }
10557 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010558}
10559
10560static void __exit bnx2x_cleanup(void)
10561{
10562 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010563
10564 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010565}
10566
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010567void bnx2x_notify_link_changed(struct bnx2x *bp)
10568{
10569 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
10570}
10571
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010572module_init(bnx2x_init);
10573module_exit(bnx2x_cleanup);
10574
Michael Chan993ac7b2009-10-10 13:46:56 +000010575#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010576/**
10577 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
10578 *
10579 * @bp: driver handle
10580 * @set: set or clear the CAM entry
10581 *
10582 * This function will wait until the ramdord completion returns.
10583 * Return 0 if success, -ENODEV if ramrod doesn't return.
10584 */
10585static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
10586{
10587 unsigned long ramrod_flags = 0;
10588
10589 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
10590 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
10591 &bp->iscsi_l2_mac_obj, true,
10592 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
10593}
Michael Chan993ac7b2009-10-10 13:46:56 +000010594
10595/* count denotes the number of new completions we have seen */
10596static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
10597{
10598 struct eth_spe *spe;
10599
10600#ifdef BNX2X_STOP_ON_ERROR
10601 if (unlikely(bp->panic))
10602 return;
10603#endif
10604
10605 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010606 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000010607 bp->cnic_spq_pending -= count;
10608
Michael Chan993ac7b2009-10-10 13:46:56 +000010609
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010610 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
10611 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
10612 & SPE_HDR_CONN_TYPE) >>
10613 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010614 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
10615 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010616
10617 /* Set validation for iSCSI L2 client before sending SETUP
10618 * ramrod
10619 */
10620 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010621 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010622 bnx2x_set_ctx_validation(bp, &bp->context.
10623 vcxt[BNX2X_ISCSI_ETH_CID].eth,
10624 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010625 }
10626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010627 /*
10628 * There may be not more than 8 L2, not more than 8 L5 SPEs
10629 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010630 * COMMON ramrods is not more than the EQ and SPQ can
10631 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010632 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010633 if (type == ETH_CONNECTION_TYPE) {
10634 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010635 break;
10636 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010637 atomic_dec(&bp->cq_spq_left);
10638 } else if (type == NONE_CONNECTION_TYPE) {
10639 if (!atomic_read(&bp->eq_spq_left))
10640 break;
10641 else
10642 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010643 } else if ((type == ISCSI_CONNECTION_TYPE) ||
10644 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010645 if (bp->cnic_spq_pending >=
10646 bp->cnic_eth_dev.max_kwqe_pending)
10647 break;
10648 else
10649 bp->cnic_spq_pending++;
10650 } else {
10651 BNX2X_ERR("Unknown SPE type: %d\n", type);
10652 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000010653 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010654 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010655
10656 spe = bnx2x_sp_get_next(bp);
10657 *spe = *bp->cnic_kwq_cons;
10658
Michael Chan993ac7b2009-10-10 13:46:56 +000010659 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
10660 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
10661
10662 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
10663 bp->cnic_kwq_cons = bp->cnic_kwq;
10664 else
10665 bp->cnic_kwq_cons++;
10666 }
10667 bnx2x_sp_prod_update(bp);
10668 spin_unlock_bh(&bp->spq_lock);
10669}
10670
10671static int bnx2x_cnic_sp_queue(struct net_device *dev,
10672 struct kwqe_16 *kwqes[], u32 count)
10673{
10674 struct bnx2x *bp = netdev_priv(dev);
10675 int i;
10676
10677#ifdef BNX2X_STOP_ON_ERROR
10678 if (unlikely(bp->panic))
10679 return -EIO;
10680#endif
10681
10682 spin_lock_bh(&bp->spq_lock);
10683
10684 for (i = 0; i < count; i++) {
10685 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
10686
10687 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
10688 break;
10689
10690 *bp->cnic_kwq_prod = *spe;
10691
10692 bp->cnic_kwq_pending++;
10693
10694 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
10695 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010696 spe->data.update_data_addr.hi,
10697 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000010698 bp->cnic_kwq_pending);
10699
10700 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
10701 bp->cnic_kwq_prod = bp->cnic_kwq;
10702 else
10703 bp->cnic_kwq_prod++;
10704 }
10705
10706 spin_unlock_bh(&bp->spq_lock);
10707
10708 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
10709 bnx2x_cnic_sp_post(bp, 0);
10710
10711 return i;
10712}
10713
10714static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10715{
10716 struct cnic_ops *c_ops;
10717 int rc = 0;
10718
10719 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000010720 c_ops = rcu_dereference_protected(bp->cnic_ops,
10721 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000010722 if (c_ops)
10723 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10724 mutex_unlock(&bp->cnic_mutex);
10725
10726 return rc;
10727}
10728
10729static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
10730{
10731 struct cnic_ops *c_ops;
10732 int rc = 0;
10733
10734 rcu_read_lock();
10735 c_ops = rcu_dereference(bp->cnic_ops);
10736 if (c_ops)
10737 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
10738 rcu_read_unlock();
10739
10740 return rc;
10741}
10742
10743/*
10744 * for commands that have no data
10745 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010746int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000010747{
10748 struct cnic_ctl_info ctl = {0};
10749
10750 ctl.cmd = cmd;
10751
10752 return bnx2x_cnic_ctl_send(bp, &ctl);
10753}
10754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010755static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000010756{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010757 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000010758
10759 /* first we tell CNIC and only then we count this as a completion */
10760 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
10761 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010762 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000010763
10764 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010765 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000010766}
10767
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010768
10769/* Called with netif_addr_lock_bh() taken.
10770 * Sets an rx_mode config for an iSCSI ETH client.
10771 * Doesn't block.
10772 * Completion should be checked outside.
10773 */
10774static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
10775{
10776 unsigned long accept_flags = 0, ramrod_flags = 0;
10777 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
10778 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
10779
10780 if (start) {
10781 /* Start accepting on iSCSI L2 ring. Accept all multicasts
10782 * because it's the only way for UIO Queue to accept
10783 * multicasts (in non-promiscuous mode only one Queue per
10784 * function will receive multicast packets (leading in our
10785 * case).
10786 */
10787 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
10788 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
10789 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
10790 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
10791
10792 /* Clear STOP_PENDING bit if START is requested */
10793 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
10794
10795 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
10796 } else
10797 /* Clear START_PENDING bit if STOP is requested */
10798 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
10799
10800 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
10801 set_bit(sched_state, &bp->sp_state);
10802 else {
10803 __set_bit(RAMROD_RX, &ramrod_flags);
10804 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
10805 ramrod_flags);
10806 }
10807}
10808
10809
Michael Chan993ac7b2009-10-10 13:46:56 +000010810static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
10811{
10812 struct bnx2x *bp = netdev_priv(dev);
10813 int rc = 0;
10814
10815 switch (ctl->cmd) {
10816 case DRV_CTL_CTXTBL_WR_CMD: {
10817 u32 index = ctl->data.io.offset;
10818 dma_addr_t addr = ctl->data.io.dma_addr;
10819
10820 bnx2x_ilt_wr(bp, index, addr);
10821 break;
10822 }
10823
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010824 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
10825 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000010826
10827 bnx2x_cnic_sp_post(bp, count);
10828 break;
10829 }
10830
10831 /* rtnl_lock is held. */
10832 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010833 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10834 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000010835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010836 /* Configure the iSCSI classification object */
10837 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
10838 cp->iscsi_l2_client_id,
10839 cp->iscsi_l2_cid, BP_FUNC(bp),
10840 bnx2x_sp(bp, mac_rdata),
10841 bnx2x_sp_mapping(bp, mac_rdata),
10842 BNX2X_FILTER_MAC_PENDING,
10843 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
10844 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010845
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010846 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010847 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
10848 if (rc)
10849 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010850
10851 mmiowb();
10852 barrier();
10853
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010854 /* Start accepting on iSCSI L2 ring */
10855
10856 netif_addr_lock_bh(dev);
10857 bnx2x_set_iscsi_eth_rx_mode(bp, true);
10858 netif_addr_unlock_bh(dev);
10859
10860 /* bits to wait on */
10861 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
10862 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
10863
10864 if (!bnx2x_wait_sp_comp(bp, sp_bits))
10865 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010866
Michael Chan993ac7b2009-10-10 13:46:56 +000010867 break;
10868 }
10869
10870 /* rtnl_lock is held. */
10871 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010872 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000010873
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010874 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010875 netif_addr_lock_bh(dev);
10876 bnx2x_set_iscsi_eth_rx_mode(bp, false);
10877 netif_addr_unlock_bh(dev);
10878
10879 /* bits to wait on */
10880 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
10881 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
10882
10883 if (!bnx2x_wait_sp_comp(bp, sp_bits))
10884 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010885
10886 mmiowb();
10887 barrier();
10888
10889 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010890 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
10891 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000010892 break;
10893 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010894 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
10895 int count = ctl->data.credit.credit_count;
10896
10897 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010898 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010899 smp_mb__after_atomic_inc();
10900 break;
10901 }
Michael Chan993ac7b2009-10-10 13:46:56 +000010902
10903 default:
10904 BNX2X_ERR("unknown command %x\n", ctl->cmd);
10905 rc = -EINVAL;
10906 }
10907
10908 return rc;
10909}
10910
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010911void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000010912{
10913 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10914
10915 if (bp->flags & USING_MSIX_FLAG) {
10916 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
10917 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
10918 cp->irq_arr[0].vector = bp->msix_table[1].vector;
10919 } else {
10920 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
10921 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
10922 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010923 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010924 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
10925 else
10926 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
10927
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010928 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
10929 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000010930 cp->irq_arr[1].status_blk = bp->def_status_blk;
10931 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010932 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000010933
10934 cp->num_irq = 2;
10935}
10936
10937static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
10938 void *data)
10939{
10940 struct bnx2x *bp = netdev_priv(dev);
10941 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10942
10943 if (ops == NULL)
10944 return -EINVAL;
10945
Michael Chan993ac7b2009-10-10 13:46:56 +000010946 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
10947 if (!bp->cnic_kwq)
10948 return -ENOMEM;
10949
10950 bp->cnic_kwq_cons = bp->cnic_kwq;
10951 bp->cnic_kwq_prod = bp->cnic_kwq;
10952 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
10953
10954 bp->cnic_spq_pending = 0;
10955 bp->cnic_kwq_pending = 0;
10956
10957 bp->cnic_data = data;
10958
10959 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010960 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010961 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000010962
Michael Chan993ac7b2009-10-10 13:46:56 +000010963 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000010964
Michael Chan993ac7b2009-10-10 13:46:56 +000010965 rcu_assign_pointer(bp->cnic_ops, ops);
10966
10967 return 0;
10968}
10969
10970static int bnx2x_unregister_cnic(struct net_device *dev)
10971{
10972 struct bnx2x *bp = netdev_priv(dev);
10973 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10974
10975 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000010976 cp->drv_state = 0;
10977 rcu_assign_pointer(bp->cnic_ops, NULL);
10978 mutex_unlock(&bp->cnic_mutex);
10979 synchronize_rcu();
10980 kfree(bp->cnic_kwq);
10981 bp->cnic_kwq = NULL;
10982
10983 return 0;
10984}
10985
10986struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
10987{
10988 struct bnx2x *bp = netdev_priv(dev);
10989 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
10990
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010991 /* If both iSCSI and FCoE are disabled - return NULL in
10992 * order to indicate CNIC that it should not try to work
10993 * with this device.
10994 */
10995 if (NO_ISCSI(bp) && NO_FCOE(bp))
10996 return NULL;
10997
Michael Chan993ac7b2009-10-10 13:46:56 +000010998 cp->drv_owner = THIS_MODULE;
10999 cp->chip_id = CHIP_ID(bp);
11000 cp->pdev = bp->pdev;
11001 cp->io_base = bp->regview;
11002 cp->io_base2 = bp->doorbells;
11003 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011004 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011005 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
11006 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000011007 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011008 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000011009 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
11010 cp->drv_ctl = bnx2x_drv_ctl;
11011 cp->drv_register_cnic = bnx2x_register_cnic;
11012 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011013 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011014 cp->iscsi_l2_client_id =
11015 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011016 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000011017
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011018 if (NO_ISCSI_OOO(bp))
11019 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
11020
11021 if (NO_ISCSI(bp))
11022 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
11023
11024 if (NO_FCOE(bp))
11025 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
11026
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011027 DP(BNX2X_MSG_SP, "page_size %d, tbl_offset %d, tbl_lines %d, "
11028 "starting cid %d\n",
11029 cp->ctx_blk_size,
11030 cp->ctx_tbl_offset,
11031 cp->ctx_tbl_len,
11032 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000011033 return cp;
11034}
11035EXPORT_SYMBOL(bnx2x_cnic_probe);
11036
11037#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011038