blob: ba4d8550503c9f8ac17a6e35f2371ee64ec58ff3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
147 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
153 dev_warn(&dev->dev,
154 "mem unknown type %x treated as 32-bit BAR\n",
155 mem_type);
156 break;
157 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600158 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400159}
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700175 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200177 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700243 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
244 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600246 }
247
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600248 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400249 /* Address above 32-bit boundary; disable the BAR */
250 pci_write_config_dword(dev, pos, 0);
251 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700252 region.start = 0;
253 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700254 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = l64;
257 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700258 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600259 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600260 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400261 }
262 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600265 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 goto fail;
267
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700268 region.start = l;
269 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700270 pcibios_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200271
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600272 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273 }
274
275 out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600276 if (!dev->mmio_always_on)
277 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
278
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600279 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 fail:
281 res->flags = 0;
282 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800283}
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
286{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400289 for (pos = 0; pos < howmany; pos++) {
290 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400296 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400298 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
299 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
300 IORESOURCE_SIZEALIGN;
301 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 }
303}
304
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700305static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
307 struct pci_dev *dev = child->self;
308 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600309 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700310 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600311 struct resource *res;
312
313 io_mask = PCI_IO_RANGE_MASK;
314 io_granularity = 0x1000;
315 if (dev->io_window_1k) {
316 /* Support 1K I/O space granularity */
317 io_mask = PCI_IO_1K_RANGE_MASK;
318 io_granularity = 0x400;
319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 res = child->resource[0];
322 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
323 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600324 base = (io_base_lo & io_mask) << 8;
325 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
328 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
331 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600332 base |= ((unsigned long) io_base_hi << 16);
333 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 }
335
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600336 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700338 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600339 region.end = limit + io_granularity - 1;
340 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600341 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700343}
344
345static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
346{
347 struct pci_dev *dev = child->self;
348 u16 mem_base_lo, mem_limit_lo;
349 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700350 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700351 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 res = child->resource[1];
354 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
355 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600356 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
357 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600358 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700360 region.start = base;
361 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700362 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600363 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700365}
366
367static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
368{
369 struct pci_dev *dev = child->self;
370 u16 mem_base_lo, mem_limit_lo;
371 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700372 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 res = child->resource[2];
376 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
377 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600378 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
379 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
382 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
385 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
386
387 /*
388 * Some bridges set the base > limit by default, and some
389 * (broken) BIOSes do not initialize them. If we find
390 * this, just assume they are not being used.
391 */
392 if (mem_base_hi <= mem_limit_hi) {
393#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600394 base |= ((unsigned long) mem_base_hi) << 32;
395 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396#else
397 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600398 dev_err(&dev->dev, "can't handle 64-bit "
399 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return;
401 }
402#endif
403 }
404 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600405 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700406 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
407 IORESOURCE_MEM | IORESOURCE_PREFETCH;
408 if (res->flags & PCI_PREF_RANGE_TYPE_64)
409 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 region.start = base;
411 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700412 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600413 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 }
415}
416
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700417void __devinit pci_read_bridge_bases(struct pci_bus *child)
418{
419 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700420 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421 int i;
422
423 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
424 return;
425
Yinghai Lub918c622012-05-17 18:51:11 -0700426 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
427 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700428 dev->transparent ? " (subtractive decode)" : "");
429
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700430 pci_bus_remove_resources(child);
431 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
432 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
433
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700434 pci_read_bridge_io(child);
435 pci_read_bridge_mmio(child);
436 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700437
438 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700439 pci_bus_for_each_resource(child->parent, res, i) {
440 if (res) {
441 pci_bus_add_resource(child, res,
442 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700443 dev_printk(KERN_DEBUG, &dev->dev,
444 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700445 res);
446 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700447 }
448 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700449}
450
Sam Ravnborg96bde062007-03-26 21:53:30 -0800451static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452{
453 struct pci_bus *b;
454
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100455 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 INIT_LIST_HEAD(&b->node);
458 INIT_LIST_HEAD(&b->children);
459 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600460 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700461 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500462 b->max_bus_speed = PCI_SPEED_UNKNOWN;
463 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 }
465 return b;
466}
467
Yinghai Lu7b543662012-04-02 18:31:53 -0700468static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
469{
470 struct pci_host_bridge *bridge;
471
472 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
473 if (bridge) {
474 INIT_LIST_HEAD(&bridge->windows);
475 bridge->bus = b;
476 }
477
478 return bridge;
479}
480
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500481static unsigned char pcix_bus_speed[] = {
482 PCI_SPEED_UNKNOWN, /* 0 */
483 PCI_SPEED_66MHz_PCIX, /* 1 */
484 PCI_SPEED_100MHz_PCIX, /* 2 */
485 PCI_SPEED_133MHz_PCIX, /* 3 */
486 PCI_SPEED_UNKNOWN, /* 4 */
487 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
488 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
489 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
490 PCI_SPEED_UNKNOWN, /* 8 */
491 PCI_SPEED_66MHz_PCIX_266, /* 9 */
492 PCI_SPEED_100MHz_PCIX_266, /* A */
493 PCI_SPEED_133MHz_PCIX_266, /* B */
494 PCI_SPEED_UNKNOWN, /* C */
495 PCI_SPEED_66MHz_PCIX_533, /* D */
496 PCI_SPEED_100MHz_PCIX_533, /* E */
497 PCI_SPEED_133MHz_PCIX_533 /* F */
498};
499
Matthew Wilcox3749c512009-12-13 08:11:32 -0500500static unsigned char pcie_link_speed[] = {
501 PCI_SPEED_UNKNOWN, /* 0 */
502 PCIE_SPEED_2_5GT, /* 1 */
503 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500504 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500505 PCI_SPEED_UNKNOWN, /* 4 */
506 PCI_SPEED_UNKNOWN, /* 5 */
507 PCI_SPEED_UNKNOWN, /* 6 */
508 PCI_SPEED_UNKNOWN, /* 7 */
509 PCI_SPEED_UNKNOWN, /* 8 */
510 PCI_SPEED_UNKNOWN, /* 9 */
511 PCI_SPEED_UNKNOWN, /* A */
512 PCI_SPEED_UNKNOWN, /* B */
513 PCI_SPEED_UNKNOWN, /* C */
514 PCI_SPEED_UNKNOWN, /* D */
515 PCI_SPEED_UNKNOWN, /* E */
516 PCI_SPEED_UNKNOWN /* F */
517};
518
519void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
520{
521 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
522}
523EXPORT_SYMBOL_GPL(pcie_update_link_speed);
524
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500525static unsigned char agp_speeds[] = {
526 AGP_UNKNOWN,
527 AGP_1X,
528 AGP_2X,
529 AGP_4X,
530 AGP_8X
531};
532
533static enum pci_bus_speed agp_speed(int agp3, int agpstat)
534{
535 int index = 0;
536
537 if (agpstat & 4)
538 index = 3;
539 else if (agpstat & 2)
540 index = 2;
541 else if (agpstat & 1)
542 index = 1;
543 else
544 goto out;
545
546 if (agp3) {
547 index += 2;
548 if (index == 5)
549 index = 0;
550 }
551
552 out:
553 return agp_speeds[index];
554}
555
556
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500557static void pci_set_bus_speed(struct pci_bus *bus)
558{
559 struct pci_dev *bridge = bus->self;
560 int pos;
561
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500562 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
563 if (!pos)
564 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
565 if (pos) {
566 u32 agpstat, agpcmd;
567
568 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
569 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
570
571 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
572 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
573 }
574
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500575 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
576 if (pos) {
577 u16 status;
578 enum pci_bus_speed max;
579 pci_read_config_word(bridge, pos + 2, &status);
580
581 if (status & 0x8000) {
582 max = PCI_SPEED_133MHz_PCIX_533;
583 } else if (status & 0x4000) {
584 max = PCI_SPEED_133MHz_PCIX_266;
585 } else if (status & 0x0002) {
586 if (((status >> 12) & 0x3) == 2) {
587 max = PCI_SPEED_133MHz_PCIX_ECC;
588 } else {
589 max = PCI_SPEED_133MHz_PCIX;
590 }
591 } else {
592 max = PCI_SPEED_66MHz_PCIX;
593 }
594
595 bus->max_bus_speed = max;
596 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
597
598 return;
599 }
600
601 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
602 if (pos) {
603 u32 linkcap;
604 u16 linksta;
605
606 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
607 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
608
609 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
610 pcie_update_link_speed(bus, linksta);
611 }
612}
613
614
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700615static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
616 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617{
618 struct pci_bus *child;
619 int i;
620
621 /*
622 * Allocate a new bus, and inherit stuff from the parent..
623 */
624 child = pci_alloc_bus();
625 if (!child)
626 return NULL;
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 child->parent = parent;
629 child->ops = parent->ops;
630 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200631 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400633 /* initialize some portions of the bus device, but don't register it
634 * now as the parent is not properly set up yet. This device will get
635 * registered later in pci_bus_add_devices()
636 */
637 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100638 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
640 /*
641 * Set up the primary, secondary and subordinate
642 * bus numbers.
643 */
Yinghai Lub918c622012-05-17 18:51:11 -0700644 child->number = child->busn_res.start = busnr;
645 child->primary = parent->busn_res.start;
646 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
Yu Zhao3789fa82008-11-22 02:41:07 +0800648 if (!bridge)
649 return child;
650
651 child->self = bridge;
652 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000653 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500654 pci_set_bus_speed(child);
655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800657 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
659 child->resource[i]->name = child->name;
660 }
661 bridge->subordinate = child;
662
663 return child;
664}
665
Sam Ravnborg451124a2008-02-02 22:33:43 +0100666struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 struct pci_bus *child;
669
670 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700671 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800672 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800674 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700675 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 return child;
677}
678
Sam Ravnborg96bde062007-03-26 21:53:30 -0800679static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700680{
681 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700682
683 /* Attempts to fix that up are really dangerous unless
684 we're going to re-assign all bus numbers. */
685 if (!pcibios_assign_all_busses())
686 return;
687
Yinghai Lub918c622012-05-17 18:51:11 -0700688 while (parent->parent && parent->busn_res.end < max) {
689 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700690 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
691 parent = parent->parent;
692 }
693}
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695/*
696 * If it's a bridge, configure it and scan the bus behind it.
697 * For CardBus bridges, we don't scan behind as the devices will
698 * be handled by the bridge driver itself.
699 *
700 * We need to process bridges in two passes -- first we scan those
701 * already configured by the BIOS and after we are done with all of
702 * them, we proceed to assigning numbers to the remaining buses in
703 * order to avoid overlaps between old and new bus numbers.
704 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100705int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707 struct pci_bus *child;
708 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100709 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600711 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100712 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600715 primary = buses & 0xFF;
716 secondary = (buses >> 8) & 0xFF;
717 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600719 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
720 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100722 if (!primary && (primary != bus->number) && secondary && subordinate) {
723 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
724 primary = bus->number;
725 }
726
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100727 /* Check if setup is sensible at all */
728 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600729 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100730 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
731 broken = 1;
732 }
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* Disable MasterAbortMode during probing to avoid reporting
735 of bus errors (in some architectures) */
736 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
737 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
738 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
739
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600740 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
741 !is_cardbus && !broken) {
742 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 /*
744 * Bus already configured by firmware, process it in the first
745 * pass and just note the configuration.
746 */
747 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000748 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750 /*
751 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600752 * don't re-add it. This can happen with the i450NX chipset.
753 *
754 * However, we continue to descend down the hierarchy and
755 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600757 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600758 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600759 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600760 if (!child)
761 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600762 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700763 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600764 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 }
766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 cmax = pci_scan_child_bus(child);
768 if (cmax > max)
769 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700770 if (child->busn_res.end > max)
771 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 } else {
773 /*
774 * We need to assign a number to this bus which we always
775 * do in the second pass.
776 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700777 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100778 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700779 /* Temporarily disable forwarding of the
780 configuration cycles on all bridges in
781 this bus segment to avoid possible
782 conflicts in the second pass between two
783 bridges programmed with overlapping
784 bus ranges. */
785 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
786 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000787 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700788 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 /* Clear errors */
791 pci_write_config_word(dev, PCI_STATUS, 0xffff);
792
Rajesh Shahcc574502005-04-28 00:25:47 -0700793 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800794 * This can happen when a bridge is hot-plugged, so in
795 * this case we only re-scan this bus. */
796 child = pci_find_bus(pci_domain_nr(bus), max+1);
797 if (!child) {
798 child = pci_add_new_bus(bus, dev, ++max);
799 if (!child)
800 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700801 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800802 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 buses = (buses & 0xff000000)
804 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700805 | ((unsigned int)(child->busn_res.start) << 8)
806 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 /*
809 * yenta.c forces a secondary latency timer of 176.
810 * Copy that behaviour here.
811 */
812 if (is_cardbus) {
813 buses &= ~0xff000000;
814 buses |= CARDBUS_LATENCY_TIMER << 24;
815 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 /*
818 * We need to blast all three values with a single write.
819 */
820 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
821
822 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700823 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700824 /*
825 * Adjust subordinate busnr in parent buses.
826 * We do this before scanning for children because
827 * some devices may not be detected if the bios
828 * was lazy.
829 */
830 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 /* Now we can scan all subordinate buses... */
832 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800833 /*
834 * now fix it up again since we have found
835 * the real value of max.
836 */
837 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 } else {
839 /*
840 * For CardBus bridges, we leave 4 bus numbers
841 * as cards with a PCI-to-PCI bridge can be
842 * inserted later.
843 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100844 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
845 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700846 if (pci_find_bus(pci_domain_nr(bus),
847 max+i+1))
848 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100849 while (parent->parent) {
850 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700851 (parent->busn_res.end > max) &&
852 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100853 j = 1;
854 }
855 parent = parent->parent;
856 }
857 if (j) {
858 /*
859 * Often, there are two cardbus bridges
860 * -- try to leave one valid bus number
861 * for each one.
862 */
863 i /= 2;
864 break;
865 }
866 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700867 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700868 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 }
870 /*
871 * Set the subordinate bus number to its real value.
872 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700873 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
875 }
876
Gary Hadecb3576f2008-02-08 14:00:52 -0800877 sprintf(child->name,
878 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
879 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200881 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100882 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700883 if ((child->busn_res.end > bus->busn_res.end) ||
884 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100885 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700886 (child->busn_res.end < bus->number)) {
887 dev_info(&child->dev, "%pR %s "
888 "hidden behind%s bridge %s %pR\n",
889 &child->busn_res,
890 (bus->number > child->busn_res.end &&
891 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800892 "wholly" : "partially",
893 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700894 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700895 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100896 }
897 bus = bus->parent;
898 }
899
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000900out:
901 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 return max;
904}
905
906/*
907 * Read interrupt line and base address registers.
908 * The architecture-dependent code can tweak these, of course.
909 */
910static void pci_read_irq(struct pci_dev *dev)
911{
912 unsigned char irq;
913
914 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800915 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 if (irq)
917 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
918 dev->irq = irq;
919}
920
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000921void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800922{
923 int pos;
924 u16 reg16;
925
926 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
927 if (!pos)
928 return;
929 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900930 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800931 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800932 pdev->pcie_flags_reg = reg16;
933 pdev->pcie_type = pci_pcie_type(pdev);
Jon Masonb03e7492011-07-20 15:20:54 -0500934 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
935 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800936}
937
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000938void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700939{
940 int pos;
941 u16 reg16;
942 u32 reg32;
943
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900944 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700945 if (!pos)
946 return;
947 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
948 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
949 return;
950 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
951 if (reg32 & PCI_EXP_SLTCAP_HPC)
952 pdev->is_hotplug_bridge = 1;
953}
954
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200955#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957/**
958 * pci_setup_device - fill in class and map information of a device
959 * @dev: the device structure to fill
960 *
961 * Initialize the device structure with information about the device's
962 * vendor,class,memory and IO-space addresses,IRQ lines etc.
963 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800964 * Returns 0 on success and negative if unknown type of device (not normal,
965 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800967int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968{
969 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800970 u8 hdr_type;
971 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500972 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700973 struct pci_bus_region region;
974 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800975
976 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
977 return -EIO;
978
979 dev->sysdata = dev->bus->sysdata;
980 dev->dev.parent = dev->bus->bridge;
981 dev->dev.bus = &pci_bus_type;
982 dev->hdr_type = hdr_type & 0x7f;
983 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800984 dev->error_state = pci_channel_io_normal;
985 set_pcie_port_type(dev);
986
987 list_for_each_entry(slot, &dev->bus->slots, list)
988 if (PCI_SLOT(dev->devfn) == slot->number)
989 dev->slot = slot;
990
991 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
992 set this higher, assuming the system even supports it. */
993 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700995 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
996 dev->bus->number, PCI_SLOT(dev->devfn),
997 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001000 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001001 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001003 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1004 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Yu Zhao853346e2009-03-21 22:05:11 +08001006 /* need to have dev->class ready */
1007 dev->cfg_size = pci_cfg_space_size(dev);
1008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001010 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
1012 /* Early fixups, before probing the BARs */
1013 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001014 /* device class may be changed after fixup */
1015 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 switch (dev->hdr_type) { /* header type */
1018 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1019 if (class == PCI_CLASS_BRIDGE_PCI)
1020 goto bad;
1021 pci_read_irq(dev);
1022 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1023 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1024 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001025
1026 /*
1027 * Do the ugly legacy mode stuff here rather than broken chip
1028 * quirk code. Legacy mode ATA controllers have fixed
1029 * addresses. These are not always echoed in BAR0-3, and
1030 * BAR0-3 in a few cases contain junk!
1031 */
1032 if (class == PCI_CLASS_STORAGE_IDE) {
1033 u8 progif;
1034 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1035 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001036 region.start = 0x1F0;
1037 region.end = 0x1F7;
1038 res = &dev->resource[0];
1039 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001040 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001041 region.start = 0x3F6;
1042 region.end = 0x3F6;
1043 res = &dev->resource[1];
1044 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001045 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001046 }
1047 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001048 region.start = 0x170;
1049 region.end = 0x177;
1050 res = &dev->resource[2];
1051 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001052 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001053 region.start = 0x376;
1054 region.end = 0x376;
1055 res = &dev->resource[3];
1056 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001057 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001058 }
1059 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 break;
1061
1062 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1063 if (class != PCI_CLASS_BRIDGE_PCI)
1064 goto bad;
1065 /* The PCI-to-PCI bridge spec requires that subtractive
1066 decoding (i.e. transparent) bridge must have programming
1067 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001068 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 dev->transparent = ((dev->class & 0xff) == 1);
1070 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001071 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001072 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1073 if (pos) {
1074 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1075 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 break;
1078
1079 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1080 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1081 goto bad;
1082 pci_read_irq(dev);
1083 pci_read_bases(dev, 1, 0);
1084 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1085 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1086 break;
1087
1088 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001089 dev_err(&dev->dev, "unknown header type %02x, "
1090 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001091 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
1093 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001094 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1095 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 dev->class = PCI_CLASS_NOT_DEFINED;
1097 }
1098
1099 /* We found a fine healthy device, go go go... */
1100 return 0;
1101}
1102
Zhao, Yu201de562008-10-13 19:49:55 +08001103static void pci_release_capabilities(struct pci_dev *dev)
1104{
1105 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001106 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001107 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001108}
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110/**
1111 * pci_release_dev - free a pci device structure when all users of it are finished.
1112 * @dev: device that's been disconnected
1113 *
1114 * Will be called only by the device core when all users of this pci device are
1115 * done.
1116 */
1117static void pci_release_dev(struct device *dev)
1118{
1119 struct pci_dev *pci_dev;
1120
1121 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001122 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001123 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 kfree(pci_dev);
1125}
1126
1127/**
1128 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001129 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 *
1131 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1132 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1133 * access it. Maybe we don't have a way to generate extended config space
1134 * accesses, or the device is behind a reverse Express bridge. So we try
1135 * reading the dword at 0x100 which must either be 0 or a valid extended
1136 * capability header.
1137 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001138int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001141 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Zhao, Yu557848c2008-10-13 19:18:07 +08001143 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 goto fail;
1145 if (status == 0xffffffff)
1146 goto fail;
1147
1148 return PCI_CFG_SPACE_EXP_SIZE;
1149
1150 fail:
1151 return PCI_CFG_SPACE_SIZE;
1152}
1153
Yinghai Lu57741a72008-02-15 01:32:50 -08001154int pci_cfg_space_size(struct pci_dev *dev)
1155{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001156 int pos;
1157 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001158 u16 class;
1159
1160 class = dev->class >> 8;
1161 if (class == PCI_CLASS_BRIDGE_HOST)
1162 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001163
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001164 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001165 if (!pos) {
1166 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1167 if (!pos)
1168 goto fail;
1169
1170 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1171 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1172 goto fail;
1173 }
1174
1175 return pci_cfg_space_size_ext(dev);
1176
1177 fail:
1178 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001179}
1180
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181static void pci_release_bus_bridge_dev(struct device *dev)
1182{
Yinghai Lu7b543662012-04-02 18:31:53 -07001183 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1184
Yinghai Lu4fa26492012-04-02 18:31:53 -07001185 if (bridge->release_fn)
1186 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001187
1188 pci_free_resource_list(&bridge->windows);
1189
1190 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191}
1192
Michael Ellerman65891212007-04-05 17:19:08 +10001193struct pci_dev *alloc_pci_dev(void)
1194{
1195 struct pci_dev *dev;
1196
1197 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1198 if (!dev)
1199 return NULL;
1200
Michael Ellerman65891212007-04-05 17:19:08 +10001201 INIT_LIST_HEAD(&dev->bus_list);
1202
1203 return dev;
1204}
1205EXPORT_SYMBOL(alloc_pci_dev);
1206
Yinghai Luefdc87d2012-01-27 10:55:10 -08001207bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1208 int crs_timeout)
1209{
1210 int delay = 1;
1211
1212 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1213 return false;
1214
1215 /* some broken boards return 0 or ~0 if a slot is empty: */
1216 if (*l == 0xffffffff || *l == 0x00000000 ||
1217 *l == 0x0000ffff || *l == 0xffff0000)
1218 return false;
1219
1220 /* Configuration request Retry Status */
1221 while (*l == 0xffff0001) {
1222 if (!crs_timeout)
1223 return false;
1224
1225 msleep(delay);
1226 delay *= 2;
1227 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1228 return false;
1229 /* Card hasn't responded in 60 seconds? Must be stuck. */
1230 if (delay > crs_timeout) {
1231 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1232 "responding\n", pci_domain_nr(bus),
1233 bus->number, PCI_SLOT(devfn),
1234 PCI_FUNC(devfn));
1235 return false;
1236 }
1237 }
1238
1239 return true;
1240}
1241EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243/*
1244 * Read the config data for a PCI device, sanity-check it
1245 * and fill in the dev structure...
1246 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001247static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
1249 struct pci_dev *dev;
1250 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
Yinghai Luefdc87d2012-01-27 10:55:10 -08001252 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 return NULL;
1254
Michael Ellermanbab41e92007-04-05 17:19:09 +10001255 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 if (!dev)
1257 return NULL;
1258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 dev->vendor = l & 0xffff;
1262 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001264 pci_set_of_node(dev);
1265
Yu Zhao480b93b2009-03-20 11:25:14 +08001266 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 kfree(dev);
1268 return NULL;
1269 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001270
1271 return dev;
1272}
1273
Zhao, Yu201de562008-10-13 19:49:55 +08001274static void pci_init_capabilities(struct pci_dev *dev)
1275{
1276 /* MSI/MSI-X list */
1277 pci_msi_init_pci_dev(dev);
1278
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001279 /* Buffers for saving PCIe and PCI-X capabilities */
1280 pci_allocate_cap_save_buffers(dev);
1281
Zhao, Yu201de562008-10-13 19:49:55 +08001282 /* Power Management */
1283 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001284 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001285
1286 /* Vital Product Data */
1287 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001288
1289 /* Alternative Routing-ID Forwarding */
1290 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001291
1292 /* Single Root I/O Virtualization */
1293 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001294
1295 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001296 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001297}
1298
Sam Ravnborg96bde062007-03-26 21:53:30 -08001299void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001300{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 device_initialize(&dev->dev);
1302 dev->dev.release = pci_release_dev;
1303 pci_dev_get(dev);
1304
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001306 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 dev->dev.coherent_dma_mask = 0xffffffffull;
1308
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001309 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001310 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 /* Fix up broken headers */
1313 pci_fixup_device(pci_fixup_header, dev);
1314
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001315 /* moved out from quirk header fixup code */
1316 pci_reassigndev_resource_alignment(dev);
1317
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001318 /* Clear the state_saved flag. */
1319 dev->state_saved = false;
1320
Zhao, Yu201de562008-10-13 19:49:55 +08001321 /* Initialize various capabilities */
1322 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001323
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 /*
1325 * Add the device to our list of discovered devices
1326 * and the bus list for fixup functions, etc.
1327 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001328 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001330 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001331}
1332
Sam Ravnborg451124a2008-02-02 22:33:43 +01001333struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001334{
1335 struct pci_dev *dev;
1336
Trent Piepho90bdb312009-03-20 14:56:00 -06001337 dev = pci_get_slot(bus, devfn);
1338 if (dev) {
1339 pci_dev_put(dev);
1340 return dev;
1341 }
1342
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001343 dev = pci_scan_device(bus, devfn);
1344 if (!dev)
1345 return NULL;
1346
1347 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
1349 return dev;
1350}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001351EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001353static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1354{
1355 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001356 unsigned pos, next_fn;
1357
1358 if (!dev)
1359 return 0;
1360
1361 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001362 if (!pos)
1363 return 0;
1364 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001365 next_fn = cap >> 8;
1366 if (next_fn <= fn)
1367 return 0;
1368 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001369}
1370
1371static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1372{
1373 return (fn + 1) % 8;
1374}
1375
1376static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1377{
1378 return 0;
1379}
1380
1381static int only_one_child(struct pci_bus *bus)
1382{
1383 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001384
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001385 if (!parent || !pci_is_pcie(parent))
1386 return 0;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001387 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT)
1388 return 1;
1389 if (parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM &&
1390 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001391 return 1;
1392 return 0;
1393}
1394
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395/**
1396 * pci_scan_slot - scan a PCI slot on a bus for devices.
1397 * @bus: PCI bus to scan
1398 * @devfn: slot number to scan (must have zero function.)
1399 *
1400 * Scan a PCI slot on the specified PCI bus for devices, adding
1401 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001402 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001403 *
1404 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001406int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001408 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001409 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001410 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1411
1412 if (only_one_child(bus) && (devfn > 0))
1413 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001415 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001416 if (!dev)
1417 return 0;
1418 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001419 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001421 if (pci_ari_enabled(bus))
1422 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001423 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001424 next_fn = next_trad_fn;
1425
1426 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1427 dev = pci_scan_single_device(bus, devfn + fn);
1428 if (dev) {
1429 if (!dev->is_added)
1430 nr++;
1431 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 }
1433 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001434
Shaohua Li149e1632008-07-23 10:32:31 +08001435 /* only one slot has pcie device */
1436 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001437 pcie_aspm_init_link_state(bus->self);
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 return nr;
1440}
1441
Jon Masonb03e7492011-07-20 15:20:54 -05001442static int pcie_find_smpss(struct pci_dev *dev, void *data)
1443{
1444 u8 *smpss = data;
1445
1446 if (!pci_is_pcie(dev))
1447 return 0;
1448
1449 /* For PCIE hotplug enabled slots not connected directly to a
1450 * PCI-E root port, there can be problems when hotplugging
1451 * devices. This is due to the possibility of hotplugging a
1452 * device into the fabric with a smaller MPS that the devices
1453 * currently running have configured. Modifying the MPS on the
1454 * running devices could cause a fatal bus error due to an
1455 * incoming frame being larger than the newly configured MPS.
1456 * To work around this, the MPS for the entire fabric must be
1457 * set to the minimum size. Any devices hotplugged into this
1458 * fabric will have the minimum MPS set. If the PCI hotplug
1459 * slot is directly connected to the root port and there are not
1460 * other devices on the fabric (which seems to be the most
1461 * common case), then this is not an issue and MPS discovery
1462 * will occur as normal.
1463 */
1464 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001465 (dev->bus->self &&
1466 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001467 *smpss = 0;
1468
1469 if (*smpss > dev->pcie_mpss)
1470 *smpss = dev->pcie_mpss;
1471
1472 return 0;
1473}
1474
1475static void pcie_write_mps(struct pci_dev *dev, int mps)
1476{
Jon Mason62f392e2011-10-14 14:56:14 -05001477 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001478
1479 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001480 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001481
Jon Mason62f392e2011-10-14 14:56:14 -05001482 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1483 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001484 * downstream communication will never be larger than
1485 * the MRRS. So, the MPS only needs to be configured
1486 * for the upstream communication. This being the case,
1487 * walk from the top down and set the MPS of the child
1488 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001489 *
1490 * Configure the device MPS with the smaller of the
1491 * device MPSS or the bridge MPS (which is assumed to be
1492 * properly configured at this point to the largest
1493 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001494 */
Jon Mason62f392e2011-10-14 14:56:14 -05001495 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001496 }
1497
1498 rc = pcie_set_mps(dev, mps);
1499 if (rc)
1500 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1501}
1502
Jon Mason62f392e2011-10-14 14:56:14 -05001503static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001504{
Jon Mason62f392e2011-10-14 14:56:14 -05001505 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001506
Jon Masoned2888e2011-09-08 16:41:18 -05001507 /* In the "safe" case, do not configure the MRRS. There appear to be
1508 * issues with setting MRRS to 0 on a number of devices.
1509 */
Jon Masoned2888e2011-09-08 16:41:18 -05001510 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1511 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001512
Jon Masoned2888e2011-09-08 16:41:18 -05001513 /* For Max performance, the MRRS must be set to the largest supported
1514 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001515 * device or the bus can support. This should already be properly
1516 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001517 */
Jon Mason62f392e2011-10-14 14:56:14 -05001518 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001519
1520 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001521 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001522 * If the MRRS value provided is not acceptable (e.g., too large),
1523 * shrink the value until it is acceptable to the HW.
1524 */
1525 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1526 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001527 if (!rc)
1528 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001529
Jon Mason62f392e2011-10-14 14:56:14 -05001530 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001531 mrrs /= 2;
1532 }
Jon Mason62f392e2011-10-14 14:56:14 -05001533
1534 if (mrrs < 128)
1535 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1536 "safe value. If problems are experienced, try running "
1537 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001538}
1539
1540static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1541{
Jon Masona513a992011-10-14 14:56:16 -05001542 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001543
1544 if (!pci_is_pcie(dev))
1545 return 0;
1546
Jon Masona513a992011-10-14 14:56:16 -05001547 mps = 128 << *(u8 *)data;
1548 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001549
1550 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001551 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001552
Jon Masona513a992011-10-14 14:56:16 -05001553 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1554 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1555 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001556
1557 return 0;
1558}
1559
Jon Masona513a992011-10-14 14:56:16 -05001560/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001561 * parents then children fashion. If this changes, then this code will not
1562 * work as designed.
1563 */
1564void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1565{
Jon Mason5f39e672011-10-03 09:50:20 -05001566 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001567
Jon Masonb03e7492011-07-20 15:20:54 -05001568 if (!pci_is_pcie(bus->self))
1569 return;
1570
Jon Mason5f39e672011-10-03 09:50:20 -05001571 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1572 return;
1573
1574 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1575 * to be aware to the MPS of the destination. To work around this,
1576 * simply force the MPS of the entire system to the smallest possible.
1577 */
1578 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1579 smpss = 0;
1580
Jon Masonb03e7492011-07-20 15:20:54 -05001581 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001582 smpss = mpss;
1583
Jon Masonb03e7492011-07-20 15:20:54 -05001584 pcie_find_smpss(bus->self, &smpss);
1585 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1586 }
1587
1588 pcie_bus_configure_set(bus->self, &smpss);
1589 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1590}
Jon Masondebc3b72011-08-02 00:01:18 -05001591EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001592
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001593unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
Yinghai Lub918c622012-05-17 18:51:11 -07001595 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 struct pci_dev *dev;
1597
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001598 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 /* Go find them, Rover! */
1601 for (devfn = 0; devfn < 0x100; devfn += 8)
1602 pci_scan_slot(bus, devfn);
1603
Yu Zhaoa28724b2009-03-20 11:25:13 +08001604 /* Reserve buses for SR-IOV capability. */
1605 max += pci_iov_bus_range(bus);
1606
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 /*
1608 * After performing arch-dependent fixup of the bus, look behind
1609 * all PCI-to-PCI bridges on this bus.
1610 */
Alex Chiang74710de2009-03-20 14:56:10 -06001611 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001612 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001613 pcibios_fixup_bus(bus);
1614 if (pci_is_root_bus(bus))
1615 bus->is_added = 1;
1616 }
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 for (pass=0; pass < 2; pass++)
1619 list_for_each_entry(dev, &bus->devices, bus_list) {
1620 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1621 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1622 max = pci_scan_bridge(bus, dev, max, pass);
1623 }
1624
1625 /*
1626 * We've scanned the bus and so we know all about what's on
1627 * the other side of any bridges that may be on this bus plus
1628 * any devices.
1629 *
1630 * Return how far we've got finding sub-buses.
1631 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001632 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 return max;
1634}
1635
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001636struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1637 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001639 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001640 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001641 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001642 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001643 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001644 resource_size_t offset;
1645 char bus_addr[64];
1646 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001649 b = pci_alloc_bus();
1650 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001651 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
1653 b->sysdata = sysdata;
1654 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001655 b2 = pci_find_bus(pci_domain_nr(b), bus);
1656 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001658 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 goto err_out;
1660 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001661
Yinghai Lu7b543662012-04-02 18:31:53 -07001662 bridge = pci_alloc_host_bridge(b);
1663 if (!bridge)
1664 goto err_out;
1665
1666 bridge->dev.parent = parent;
1667 bridge->dev.release = pci_release_bus_bridge_dev;
1668 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1669 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001671 goto bridge_dev_reg_err;
1672 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001673 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001674 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
Yinghai Lu0d358f22008-02-19 03:20:41 -08001676 if (!parent)
1677 set_dev_node(b->bridge, pcibus_to_node(b));
1678
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001679 b->dev.class = &pcibus_class;
1680 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001681 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001682 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 if (error)
1684 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
1686 /* Create legacy_io and legacy_mem files for this bus */
1687 pci_create_legacy_files(b);
1688
Yinghai Lub918c622012-05-17 18:51:11 -07001689 b->number = b->busn_res.start = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001690
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001691 if (parent)
1692 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1693 else
1694 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1695
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001696 /* Add initial resources to the bus */
1697 list_for_each_entry_safe(window, n, resources, list) {
1698 list_move_tail(&window->list, &bridge->windows);
1699 res = window->res;
1700 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001701 if (res->flags & IORESOURCE_BUS)
1702 pci_bus_insert_busn_res(b, bus, res->end);
1703 else
1704 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001705 if (offset) {
1706 if (resource_type(res) == IORESOURCE_IO)
1707 fmt = " (bus address [%#06llx-%#06llx])";
1708 else
1709 fmt = " (bus address [%#010llx-%#010llx])";
1710 snprintf(bus_addr, sizeof(bus_addr), fmt,
1711 (unsigned long long) (res->start - offset),
1712 (unsigned long long) (res->end - offset));
1713 } else
1714 bus_addr[0] = '\0';
1715 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001716 }
1717
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001718 down_write(&pci_bus_sem);
1719 list_add_tail(&b->node, &pci_root_buses);
1720 up_write(&pci_bus_sem);
1721
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 return b;
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001725 put_device(&bridge->dev);
1726 device_unregister(&bridge->dev);
1727bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001728 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001729err_out:
1730 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 return NULL;
1732}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001733
Yinghai Lu98a35832012-05-18 11:35:50 -06001734int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1735{
1736 struct resource *res = &b->busn_res;
1737 struct resource *parent_res, *conflict;
1738
1739 res->start = bus;
1740 res->end = bus_max;
1741 res->flags = IORESOURCE_BUS;
1742
1743 if (!pci_is_root_bus(b))
1744 parent_res = &b->parent->busn_res;
1745 else {
1746 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1747 res->flags |= IORESOURCE_PCI_FIXED;
1748 }
1749
1750 conflict = insert_resource_conflict(parent_res, res);
1751
1752 if (conflict)
1753 dev_printk(KERN_DEBUG, &b->dev,
1754 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1755 res, pci_is_root_bus(b) ? "domain " : "",
1756 parent_res, conflict->name, conflict);
1757 else
1758 dev_printk(KERN_DEBUG, &b->dev,
1759 "busn_res: %pR is inserted under %s%pR\n",
1760 res, pci_is_root_bus(b) ? "domain " : "",
1761 parent_res);
1762
1763 return conflict == NULL;
1764}
1765
1766int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1767{
1768 struct resource *res = &b->busn_res;
1769 struct resource old_res = *res;
1770 resource_size_t size;
1771 int ret;
1772
1773 if (res->start > bus_max)
1774 return -EINVAL;
1775
1776 size = bus_max - res->start + 1;
1777 ret = adjust_resource(res, res->start, size);
1778 dev_printk(KERN_DEBUG, &b->dev,
1779 "busn_res: %pR end %s updated to %02x\n",
1780 &old_res, ret ? "can not be" : "is", bus_max);
1781
1782 if (!ret && !res->parent)
1783 pci_bus_insert_busn_res(b, res->start, res->end);
1784
1785 return ret;
1786}
1787
1788void pci_bus_release_busn_res(struct pci_bus *b)
1789{
1790 struct resource *res = &b->busn_res;
1791 int ret;
1792
1793 if (!res->flags || !res->parent)
1794 return;
1795
1796 ret = release_resource(res);
1797 dev_printk(KERN_DEBUG, &b->dev,
1798 "busn_res: %pR %s released\n",
1799 res, ret ? "can not be" : "is");
1800}
1801
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001802struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1803 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1804{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001805 struct pci_host_bridge_window *window;
1806 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001807 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001808 int max;
1809
1810 list_for_each_entry(window, resources, list)
1811 if (window->res->flags & IORESOURCE_BUS) {
1812 found = true;
1813 break;
1814 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001815
1816 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1817 if (!b)
1818 return NULL;
1819
Yinghai Lu4d99f522012-05-17 18:51:12 -07001820 if (!found) {
1821 dev_info(&b->dev,
1822 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1823 bus);
1824 pci_bus_insert_busn_res(b, bus, 255);
1825 }
1826
1827 max = pci_scan_child_bus(b);
1828
1829 if (!found)
1830 pci_bus_update_busn_res_end(b, max);
1831
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001832 pci_bus_add_devices(b);
1833 return b;
1834}
1835EXPORT_SYMBOL(pci_scan_root_bus);
1836
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001837/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001838struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001839 int bus, struct pci_ops *ops, void *sysdata)
1840{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001841 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001842 struct pci_bus *b;
1843
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001844 pci_add_resource(&resources, &ioport_resource);
1845 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001846 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001847 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001848 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001849 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001850 else
1851 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001852 return b;
1853}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854EXPORT_SYMBOL(pci_scan_bus_parented);
1855
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001856struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1857 void *sysdata)
1858{
1859 LIST_HEAD(resources);
1860 struct pci_bus *b;
1861
1862 pci_add_resource(&resources, &ioport_resource);
1863 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001864 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001865 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1866 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001867 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001868 pci_bus_add_devices(b);
1869 } else {
1870 pci_free_resource_list(&resources);
1871 }
1872 return b;
1873}
1874EXPORT_SYMBOL(pci_scan_bus);
1875
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001877/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001878 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1879 * @bridge: PCI bridge for the bus to scan
1880 *
1881 * Scan a PCI bus and child buses for new devices, add them,
1882 * and enable them, resizing bridge mmio/io resource if necessary
1883 * and possible. The caller must ensure the child devices are already
1884 * removed for resizing to occur.
1885 *
1886 * Returns the max number of subordinate bus discovered.
1887 */
1888unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1889{
1890 unsigned int max;
1891 struct pci_bus *bus = bridge->subordinate;
1892
1893 max = pci_scan_child_bus(bus);
1894
1895 pci_assign_unassigned_bridge_resources(bridge);
1896
1897 pci_bus_add_devices(bus);
1898
1899 return max;
1900}
1901
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903EXPORT_SYMBOL(pci_scan_slot);
1904EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1906#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001907
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001908static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001909{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001910 const struct pci_dev *a = to_pci_dev(d_a);
1911 const struct pci_dev *b = to_pci_dev(d_b);
1912
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001913 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1914 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1915
1916 if (a->bus->number < b->bus->number) return -1;
1917 else if (a->bus->number > b->bus->number) return 1;
1918
1919 if (a->devfn < b->devfn) return -1;
1920 else if (a->devfn > b->devfn) return 1;
1921
1922 return 0;
1923}
1924
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001925void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001926{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001927 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001928}