blob: 70b2213554001212c086643f2e97fb574d3bfc1e [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/workqueue.h>
Mark Brownc2573122011-11-10 10:57:32 +000023#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000024#include <linux/delay.h>
25#include <linux/clk.h>
26#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020027#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000028#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000029#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000030#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090031#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090032#include <linux/of.h>
33#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000034
Arnd Bergmann436d42c2012-08-24 15:22:12 +020035#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000036
Mark Brown563b4442013-04-18 18:06:05 +010037#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +020038#include <mach/dma.h>
39#endif
40
Thomas Abrahama5238e32012-07-13 07:15:14 +090041#define MAX_SPI_PORTS 3
Girish K S7e995552013-05-20 12:21:32 +053042#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Thomas Abrahama5238e32012-07-13 07:15:14 +090043
Jassi Brar230d42d2009-11-30 07:39:42 +000044/* Registers and bit-fields */
45
46#define S3C64XX_SPI_CH_CFG 0x00
47#define S3C64XX_SPI_CLK_CFG 0x04
48#define S3C64XX_SPI_MODE_CFG 0x08
49#define S3C64XX_SPI_SLAVE_SEL 0x0C
50#define S3C64XX_SPI_INT_EN 0x10
51#define S3C64XX_SPI_STATUS 0x14
52#define S3C64XX_SPI_TX_DATA 0x18
53#define S3C64XX_SPI_RX_DATA 0x1C
54#define S3C64XX_SPI_PACKET_CNT 0x20
55#define S3C64XX_SPI_PENDING_CLR 0x24
56#define S3C64XX_SPI_SWAP_CFG 0x28
57#define S3C64XX_SPI_FB_CLK 0x2C
58
59#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
60#define S3C64XX_SPI_CH_SW_RST (1<<5)
61#define S3C64XX_SPI_CH_SLAVE (1<<4)
62#define S3C64XX_SPI_CPOL_L (1<<3)
63#define S3C64XX_SPI_CPHA_B (1<<2)
64#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
65#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
66
67#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
68#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
69#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090070#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000071
72#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
73#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
74#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
75#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
76#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
77#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
78#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
79#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
80#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
81#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
82#define S3C64XX_SPI_MODE_4BURST (1<<0)
83
84#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
85#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
86
Jassi Brar230d42d2009-11-30 07:39:42 +000087#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
88#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
89#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
90#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
91#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
92#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
93#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
94
95#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
96#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
97#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
98#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
99#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
100#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
101
102#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
103
104#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
105#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
106#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
107#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
108#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
109
110#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
111#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
112#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
113#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
114#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
115#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
116#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
117#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
118
119#define S3C64XX_SPI_FBCLK_MSK (3<<0)
120
Thomas Abrahama5238e32012-07-13 07:15:14 +0900121#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
122#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
123 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
124#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
125#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
126 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000127
128#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
129#define S3C64XX_SPI_TRAILCNT_OFF 19
130
131#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
132
133#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530134#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000135
Jassi Brar230d42d2009-11-30 07:39:42 +0000136#define RXBUSY (1<<2)
137#define TXBUSY (1<<3)
138
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900139struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200140 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000141 enum dma_transfer_direction direction;
Arnd Bergmann78843722013-04-11 22:42:03 +0200142 unsigned int dmach;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900143};
144
Jassi Brar230d42d2009-11-30 07:39:42 +0000145/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900146 * struct s3c64xx_spi_info - SPI Controller hardware info
147 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
148 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
149 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
150 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
151 * @clk_from_cmu: True, if the controller does not include a clock mux and
152 * prescaler unit.
153 *
154 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
155 * differ in some aspects such as the size of the fifo and spi bus clock
156 * setup. Such differences are specified to the driver using this structure
157 * which is provided as driver data to the driver.
158 */
159struct s3c64xx_spi_port_config {
160 int fifo_lvl_mask[MAX_SPI_PORTS];
161 int rx_lvl_offset;
162 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530163 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900164 bool high_speed;
165 bool clk_from_cmu;
166};
167
168/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000169 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
170 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700171 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000172 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000173 * @cntrlr_info: Platform specific data for the controller this driver manages.
174 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000175 * @queue: To log SPI xfer requests.
176 * @lock: Controller specific lock.
177 * @state: Set of FLAGS to indicate status.
178 * @rx_dmach: Controller's DMA channel for Rx.
179 * @tx_dmach: Controller's DMA channel for Tx.
180 * @sfr_start: BUS address of SPI controller regs.
181 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000182 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000183 * @xfer_completion: To indicate completion of xfer task.
184 * @cur_mode: Stores the active configuration of the controller.
185 * @cur_bpw: Stores the active bits per word settings.
186 * @cur_speed: Stores the active xfer clock speed.
187 */
188struct s3c64xx_spi_driver_data {
189 void __iomem *regs;
190 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700191 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000192 struct platform_device *pdev;
193 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700194 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000195 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000196 struct list_head queue;
197 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000198 unsigned long sfr_start;
199 struct completion xfer_completion;
200 unsigned state;
201 unsigned cur_mode, cur_bpw;
202 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900203 struct s3c64xx_spi_dma_data rx_dma;
204 struct s3c64xx_spi_dma_data tx_dma;
Mark Brown563b4442013-04-18 18:06:05 +0100205#ifdef CONFIG_S3C_DMA
Boojin Kim39d3e802011-09-02 09:44:41 +0900206 struct samsung_dma_ops *ops;
Arnd Bergmann78843722013-04-11 22:42:03 +0200207#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +0900208 struct s3c64xx_spi_port_config *port_conf;
209 unsigned int port_id;
Thomas Abraham2b908072012-07-13 07:15:15 +0900210 unsigned long gpios[4];
Jassi Brar230d42d2009-11-30 07:39:42 +0000211};
212
Jassi Brar230d42d2009-11-30 07:39:42 +0000213static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
214{
Jassi Brar230d42d2009-11-30 07:39:42 +0000215 void __iomem *regs = sdd->regs;
216 unsigned long loops;
217 u32 val;
218
219 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
220
221 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900222 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
223 writel(val, regs + S3C64XX_SPI_CH_CFG);
224
225 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000226 val |= S3C64XX_SPI_CH_SW_RST;
227 val &= ~S3C64XX_SPI_CH_HS_EN;
228 writel(val, regs + S3C64XX_SPI_CH_CFG);
229
230 /* Flush TxFIFO*/
231 loops = msecs_to_loops(1);
232 do {
233 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900234 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000235
Mark Brownbe7852a2010-08-23 17:40:56 +0100236 if (loops == 0)
237 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
238
Jassi Brar230d42d2009-11-30 07:39:42 +0000239 /* Flush RxFIFO*/
240 loops = msecs_to_loops(1);
241 do {
242 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900243 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000244 readl(regs + S3C64XX_SPI_RX_DATA);
245 else
246 break;
247 } while (loops--);
248
Mark Brownbe7852a2010-08-23 17:40:56 +0100249 if (loops == 0)
250 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
251
Jassi Brar230d42d2009-11-30 07:39:42 +0000252 val = readl(regs + S3C64XX_SPI_CH_CFG);
253 val &= ~S3C64XX_SPI_CH_SW_RST;
254 writel(val, regs + S3C64XX_SPI_CH_CFG);
255
256 val = readl(regs + S3C64XX_SPI_MODE_CFG);
257 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
258 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000259}
260
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900261static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900262{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900263 struct s3c64xx_spi_driver_data *sdd;
264 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900265 unsigned long flags;
266
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900267 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900268 sdd = container_of(data,
269 struct s3c64xx_spi_driver_data, rx_dma);
270 else
271 sdd = container_of(data,
272 struct s3c64xx_spi_driver_data, tx_dma);
273
Boojin Kim39d3e802011-09-02 09:44:41 +0900274 spin_lock_irqsave(&sdd->lock, flags);
275
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900276 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900277 sdd->state &= ~RXBUSY;
278 if (!(sdd->state & TXBUSY))
279 complete(&sdd->xfer_completion);
280 } else {
281 sdd->state &= ~TXBUSY;
282 if (!(sdd->state & RXBUSY))
283 complete(&sdd->xfer_completion);
284 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900285
286 spin_unlock_irqrestore(&sdd->lock, flags);
287}
288
Mark Brown563b4442013-04-18 18:06:05 +0100289#ifdef CONFIG_S3C_DMA
Arnd Bergmann78843722013-04-11 22:42:03 +0200290/* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
291
292static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
293 .name = "samsung-spi-dma",
294};
295
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900296static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
297 unsigned len, dma_addr_t buf)
Boojin Kim39d3e802011-09-02 09:44:41 +0900298{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900299 struct s3c64xx_spi_driver_data *sdd;
Boojin Kim4969c322012-06-19 13:27:03 +0900300 struct samsung_dma_prep info;
301 struct samsung_dma_config config;
Boojin Kim39d3e802011-09-02 09:44:41 +0900302
Boojin Kim4969c322012-06-19 13:27:03 +0900303 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900304 sdd = container_of((void *)dma,
305 struct s3c64xx_spi_driver_data, rx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900306 config.direction = sdd->rx_dma.direction;
307 config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
308 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200309 sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900310 } else {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900311 sdd = container_of((void *)dma,
312 struct s3c64xx_spi_driver_data, tx_dma);
Boojin Kim4969c322012-06-19 13:27:03 +0900313 config.direction = sdd->tx_dma.direction;
314 config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
315 config.width = sdd->cur_bpw / 8;
Arnd Bergmann78843722013-04-11 22:42:03 +0200316 sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
Boojin Kim4969c322012-06-19 13:27:03 +0900317 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900318
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900319 info.cap = DMA_SLAVE;
320 info.len = len;
321 info.fp = s3c64xx_spi_dmacb;
322 info.fp_param = dma;
323 info.direction = dma->direction;
324 info.buf = buf;
Boojin Kim39d3e802011-09-02 09:44:41 +0900325
Arnd Bergmann78843722013-04-11 22:42:03 +0200326 sdd->ops->prepare((enum dma_ch)dma->ch, &info);
327 sdd->ops->trigger((enum dma_ch)dma->ch);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900328}
329
330static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
331{
Boojin Kim4969c322012-06-19 13:27:03 +0900332 struct samsung_dma_req req;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +0530333 struct device *dev = &sdd->pdev->dev;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900334
335 sdd->ops = samsung_dma_get_ops();
336
Boojin Kim4969c322012-06-19 13:27:03 +0900337 req.cap = DMA_SLAVE;
338 req.client = &s3c64xx_spi_dma_client;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900339
Arnd Bergmann78843722013-04-11 22:42:03 +0200340 sdd->rx_dma.ch = (void *)sdd->ops->request(sdd->rx_dma.dmach, &req, dev, "rx");
341 sdd->tx_dma.ch = (void *)sdd->ops->request(sdd->tx_dma.dmach, &req, dev, "tx");
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900342
343 return 1;
Boojin Kim39d3e802011-09-02 09:44:41 +0900344}
345
Arnd Bergmann78843722013-04-11 22:42:03 +0200346static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
347{
348 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
349
Girish K S7e995552013-05-20 12:21:32 +0530350 /*
351 * If DMA resource was not available during
352 * probe, no need to continue with dma requests
353 * else Acquire DMA channels
354 */
355 while (!is_polling(sdd) && !acquire_dma(sdd))
Arnd Bergmann78843722013-04-11 22:42:03 +0200356 usleep_range(10000, 11000);
357
358 pm_runtime_get_sync(&sdd->pdev->dev);
359
360 return 0;
361}
362
363static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
364{
365 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
366
367 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530368 if (!is_polling(sdd)) {
369 sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
370 &s3c64xx_spi_dma_client);
371 sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
372 &s3c64xx_spi_dma_client);
373 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200374 pm_runtime_put(&sdd->pdev->dev);
375
376 return 0;
377}
378
379static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
380 struct s3c64xx_spi_dma_data *dma)
381{
382 sdd->ops->stop((enum dma_ch)dma->ch);
383}
384#else
385
386static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
387 unsigned len, dma_addr_t buf)
388{
389 struct s3c64xx_spi_driver_data *sdd;
390 struct dma_slave_config config;
391 struct scatterlist sg;
392 struct dma_async_tx_descriptor *desc;
393
394 if (dma->direction == DMA_DEV_TO_MEM) {
395 sdd = container_of((void *)dma,
396 struct s3c64xx_spi_driver_data, rx_dma);
397 config.direction = dma->direction;
398 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
399 config.src_addr_width = sdd->cur_bpw / 8;
400 config.src_maxburst = 1;
401 dmaengine_slave_config(dma->ch, &config);
402 } else {
403 sdd = container_of((void *)dma,
404 struct s3c64xx_spi_driver_data, tx_dma);
405 config.direction = dma->direction;
406 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
407 config.dst_addr_width = sdd->cur_bpw / 8;
408 config.dst_maxburst = 1;
409 dmaengine_slave_config(dma->ch, &config);
410 }
411
412 sg_init_table(&sg, 1);
413 sg_dma_len(&sg) = len;
414 sg_set_page(&sg, pfn_to_page(PFN_DOWN(buf)),
415 len, offset_in_page(buf));
416 sg_dma_address(&sg) = buf;
417
418 desc = dmaengine_prep_slave_sg(dma->ch,
419 &sg, 1, dma->direction, DMA_PREP_INTERRUPT);
420
421 desc->callback = s3c64xx_spi_dmacb;
422 desc->callback_param = dma;
423
424 dmaengine_submit(desc);
425 dma_async_issue_pending(dma->ch);
426}
427
428static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
429{
430 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
431 dma_filter_fn filter = sdd->cntrlr_info->filter;
432 struct device *dev = &sdd->pdev->dev;
433 dma_cap_mask_t mask;
Mark Brownfb9d0442013-04-18 18:12:00 +0100434 int ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200435
436 dma_cap_zero(mask);
437 dma_cap_set(DMA_SLAVE, mask);
438
439 /* Acquire DMA channels */
440 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
441 (void*)sdd->rx_dma.dmach, dev, "rx");
Mark Brownfb9d0442013-04-18 18:12:00 +0100442 if (!sdd->rx_dma.ch) {
443 dev_err(dev, "Failed to get RX DMA channel\n");
444 ret = -EBUSY;
445 goto out;
446 }
447
Arnd Bergmann78843722013-04-11 22:42:03 +0200448 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
449 (void*)sdd->tx_dma.dmach, dev, "tx");
Mark Brownfb9d0442013-04-18 18:12:00 +0100450 if (!sdd->tx_dma.ch) {
451 dev_err(dev, "Failed to get TX DMA channel\n");
452 ret = -EBUSY;
453 goto out_rx;
454 }
455
456 ret = pm_runtime_get_sync(&sdd->pdev->dev);
457 if (ret != 0) {
458 dev_err(dev, "Failed to enable device: %d\n", ret);
459 goto out_tx;
460 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200461
462 return 0;
Mark Brownfb9d0442013-04-18 18:12:00 +0100463
464out_tx:
465 dma_release_channel(sdd->tx_dma.ch);
466out_rx:
467 dma_release_channel(sdd->rx_dma.ch);
468out:
469 return ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200470}
471
472static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
473{
474 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
475
476 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530477 if (!is_polling(sdd)) {
478 dma_release_channel(sdd->rx_dma.ch);
479 dma_release_channel(sdd->tx_dma.ch);
480 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200481
482 pm_runtime_put(&sdd->pdev->dev);
483 return 0;
484}
485
486static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
487 struct s3c64xx_spi_dma_data *dma)
488{
489 dmaengine_terminate_all(dma->ch);
490}
491#endif
492
Jassi Brar230d42d2009-11-30 07:39:42 +0000493static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
494 struct spi_device *spi,
495 struct spi_transfer *xfer, int dma_mode)
496{
Jassi Brar230d42d2009-11-30 07:39:42 +0000497 void __iomem *regs = sdd->regs;
498 u32 modecfg, chcfg;
499
500 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
501 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
502
503 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
504 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
505
506 if (dma_mode) {
507 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
508 } else {
509 /* Always shift in data in FIFO, even if xfer is Tx only,
510 * this helps setting PCKT_CNT value for generating clocks
511 * as exactly needed.
512 */
513 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
514 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
515 | S3C64XX_SPI_PACKET_CNT_EN,
516 regs + S3C64XX_SPI_PACKET_CNT);
517 }
518
519 if (xfer->tx_buf != NULL) {
520 sdd->state |= TXBUSY;
521 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
522 if (dma_mode) {
523 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900524 prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000525 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900526 switch (sdd->cur_bpw) {
527 case 32:
528 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
529 xfer->tx_buf, xfer->len / 4);
530 break;
531 case 16:
532 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
533 xfer->tx_buf, xfer->len / 2);
534 break;
535 default:
536 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
537 xfer->tx_buf, xfer->len);
538 break;
539 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000540 }
541 }
542
543 if (xfer->rx_buf != NULL) {
544 sdd->state |= RXBUSY;
545
Thomas Abrahama5238e32012-07-13 07:15:14 +0900546 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000547 && !(sdd->cur_mode & SPI_CPHA))
548 chcfg |= S3C64XX_SPI_CH_HS_EN;
549
550 if (dma_mode) {
551 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
552 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
553 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
554 | S3C64XX_SPI_PACKET_CNT_EN,
555 regs + S3C64XX_SPI_PACKET_CNT);
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900556 prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000557 }
558 }
559
560 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
561 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
562}
563
564static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
565 struct spi_device *spi)
566{
567 struct s3c64xx_spi_csinfo *cs;
568
569 if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
570 if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
571 /* Deselect the last toggled device */
572 cs = sdd->tgl_spi->controller_data;
Thomas Abraham1c20c202012-07-13 07:15:14 +0900573 gpio_set_value(cs->line,
574 spi->mode & SPI_CS_HIGH ? 0 : 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000575 }
576 sdd->tgl_spi = NULL;
577 }
578
579 cs = spi->controller_data;
Thomas Abraham1c20c202012-07-13 07:15:14 +0900580 gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
Girish K S7e995552013-05-20 12:21:32 +0530581
582 /* Start the signals */
583 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
584}
585
Mark Brown79617072013-06-19 19:12:39 +0100586static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530587 int timeout_ms)
588{
589 void __iomem *regs = sdd->regs;
590 unsigned long val = 1;
591 u32 status;
592
593 /* max fifo depth available */
594 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
595
596 if (timeout_ms)
597 val = msecs_to_loops(timeout_ms);
598
599 do {
600 status = readl(regs + S3C64XX_SPI_STATUS);
601 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
602
603 /* return the actual received data length */
604 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000605}
606
607static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
608 struct spi_transfer *xfer, int dma_mode)
609{
Jassi Brar230d42d2009-11-30 07:39:42 +0000610 void __iomem *regs = sdd->regs;
611 unsigned long val;
612 int ms;
613
614 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
615 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100616 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000617
618 if (dma_mode) {
619 val = msecs_to_jiffies(ms) + 10;
620 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
621 } else {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900622 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000623 val = msecs_to_loops(ms);
624 do {
Jassi Brarc3f139b2010-09-03 10:36:46 +0900625 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900626 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
Jassi Brar230d42d2009-11-30 07:39:42 +0000627 }
628
Jassi Brar230d42d2009-11-30 07:39:42 +0000629 if (dma_mode) {
630 u32 status;
631
632 /*
Girish K S7e995552013-05-20 12:21:32 +0530633 * If the previous xfer was completed within timeout, then
634 * proceed further else return -EIO.
Jassi Brar230d42d2009-11-30 07:39:42 +0000635 * DmaTx returns after simply writing data in the FIFO,
636 * w/o waiting for real transmission on the bus to finish.
637 * DmaRx returns only after Dma read data from FIFO which
638 * needs bus transmission to finish, so we don't worry if
639 * Xfer involved Rx(with or without Tx).
640 */
Girish K S7e995552013-05-20 12:21:32 +0530641 if (val && !xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000642 val = msecs_to_loops(10);
643 status = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900644 while ((TX_FIFO_LVL(status, sdd)
645 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000646 && --val) {
647 cpu_relax();
648 status = readl(regs + S3C64XX_SPI_STATUS);
649 }
650
Jassi Brar230d42d2009-11-30 07:39:42 +0000651 }
Girish K S7e995552013-05-20 12:21:32 +0530652
653 /* If timed out while checking rx/tx status return error */
654 if (!val)
655 return -EIO;
Jassi Brar230d42d2009-11-30 07:39:42 +0000656 } else {
Girish K S7e995552013-05-20 12:21:32 +0530657 int loops;
658 u32 cpy_len;
659 u8 *buf;
660
Jassi Brar230d42d2009-11-30 07:39:42 +0000661 /* If it was only Tx */
Girish K S7e995552013-05-20 12:21:32 +0530662 if (!xfer->rx_buf) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000663 sdd->state &= ~TXBUSY;
664 return 0;
665 }
666
Girish K S7e995552013-05-20 12:21:32 +0530667 /*
668 * If the receive length is bigger than the controller fifo
669 * size, calculate the loops and read the fifo as many times.
670 * loops = length / max fifo size (calculated by using the
671 * fifo mask).
672 * For any size less than the fifo size the below code is
673 * executed atleast once.
674 */
675 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
676 buf = xfer->rx_buf;
677 do {
678 /* wait for data to be received in the fifo */
Mark Brown79617072013-06-19 19:12:39 +0100679 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
680 (loops ? ms : 0));
Girish K S7e995552013-05-20 12:21:32 +0530681
682 switch (sdd->cur_bpw) {
683 case 32:
684 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
685 buf, cpy_len / 4);
686 break;
687 case 16:
688 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
689 buf, cpy_len / 2);
690 break;
691 default:
692 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
693 buf, cpy_len);
694 break;
695 }
696
697 buf = buf + cpy_len;
698 } while (loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000699 sdd->state &= ~RXBUSY;
700 }
701
702 return 0;
703}
704
705static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
706 struct spi_device *spi)
707{
708 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
709
710 if (sdd->tgl_spi == spi)
711 sdd->tgl_spi = NULL;
712
Thomas Abraham1c20c202012-07-13 07:15:14 +0900713 gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
Girish K S7e995552013-05-20 12:21:32 +0530714
715 /* Quiese the signals */
716 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000717}
718
719static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
720{
Jassi Brar230d42d2009-11-30 07:39:42 +0000721 void __iomem *regs = sdd->regs;
722 u32 val;
723
724 /* Disable Clock */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900725 if (sdd->port_conf->clk_from_cmu) {
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900726 clk_disable_unprepare(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900727 } else {
728 val = readl(regs + S3C64XX_SPI_CLK_CFG);
729 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
730 writel(val, regs + S3C64XX_SPI_CLK_CFG);
731 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000732
733 /* Set Polarity and Phase */
734 val = readl(regs + S3C64XX_SPI_CH_CFG);
735 val &= ~(S3C64XX_SPI_CH_SLAVE |
736 S3C64XX_SPI_CPOL_L |
737 S3C64XX_SPI_CPHA_B);
738
739 if (sdd->cur_mode & SPI_CPOL)
740 val |= S3C64XX_SPI_CPOL_L;
741
742 if (sdd->cur_mode & SPI_CPHA)
743 val |= S3C64XX_SPI_CPHA_B;
744
745 writel(val, regs + S3C64XX_SPI_CH_CFG);
746
747 /* Set Channel & DMA Mode */
748 val = readl(regs + S3C64XX_SPI_MODE_CFG);
749 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
750 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
751
752 switch (sdd->cur_bpw) {
753 case 32:
754 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900755 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000756 break;
757 case 16:
758 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900759 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000760 break;
761 default:
762 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900763 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000764 break;
765 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000766
767 writel(val, regs + S3C64XX_SPI_MODE_CFG);
768
Thomas Abrahama5238e32012-07-13 07:15:14 +0900769 if (sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900770 /* Configure Clock */
771 /* There is half-multiplier before the SPI */
772 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
773 /* Enable Clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900774 clk_prepare_enable(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900775 } else {
776 /* Configure Clock */
777 val = readl(regs + S3C64XX_SPI_CLK_CFG);
778 val &= ~S3C64XX_SPI_PSR_MASK;
779 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
780 & S3C64XX_SPI_PSR_MASK);
781 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000782
Jassi Brarb42a81c2010-09-29 17:31:33 +0900783 /* Enable Clock */
784 val = readl(regs + S3C64XX_SPI_CLK_CFG);
785 val |= S3C64XX_SPI_ENCLK_ENABLE;
786 writel(val, regs + S3C64XX_SPI_CLK_CFG);
787 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000788}
789
Jassi Brar230d42d2009-11-30 07:39:42 +0000790#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
791
792static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
793 struct spi_message *msg)
794{
795 struct device *dev = &sdd->pdev->dev;
796 struct spi_transfer *xfer;
797
Girish K S7e995552013-05-20 12:21:32 +0530798 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000799 return 0;
800
801 /* First mark all xfer unmapped */
802 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
803 xfer->rx_dma = XFER_DMAADDR_INVALID;
804 xfer->tx_dma = XFER_DMAADDR_INVALID;
805 }
806
807 /* Map until end or first fail */
808 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
809
Thomas Abrahama5238e32012-07-13 07:15:14 +0900810 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900811 continue;
812
Jassi Brar230d42d2009-11-30 07:39:42 +0000813 if (xfer->tx_buf != NULL) {
Jassi Brar251ee472010-09-03 10:36:26 +0900814 xfer->tx_dma = dma_map_single(dev,
815 (void *)xfer->tx_buf, xfer->len,
816 DMA_TO_DEVICE);
Jassi Brar230d42d2009-11-30 07:39:42 +0000817 if (dma_mapping_error(dev, xfer->tx_dma)) {
818 dev_err(dev, "dma_map_single Tx failed\n");
819 xfer->tx_dma = XFER_DMAADDR_INVALID;
820 return -ENOMEM;
821 }
822 }
823
824 if (xfer->rx_buf != NULL) {
825 xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
826 xfer->len, DMA_FROM_DEVICE);
827 if (dma_mapping_error(dev, xfer->rx_dma)) {
828 dev_err(dev, "dma_map_single Rx failed\n");
829 dma_unmap_single(dev, xfer->tx_dma,
830 xfer->len, DMA_TO_DEVICE);
831 xfer->tx_dma = XFER_DMAADDR_INVALID;
832 xfer->rx_dma = XFER_DMAADDR_INVALID;
833 return -ENOMEM;
834 }
835 }
836 }
837
838 return 0;
839}
840
841static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
842 struct spi_message *msg)
843{
844 struct device *dev = &sdd->pdev->dev;
845 struct spi_transfer *xfer;
846
Girish K S7e995552013-05-20 12:21:32 +0530847 if (is_polling(sdd) || msg->is_dma_mapped)
Jassi Brar230d42d2009-11-30 07:39:42 +0000848 return;
849
850 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
851
Thomas Abrahama5238e32012-07-13 07:15:14 +0900852 if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
Jassi Brare02ddd42010-09-29 17:31:31 +0900853 continue;
854
Jassi Brar230d42d2009-11-30 07:39:42 +0000855 if (xfer->rx_buf != NULL
856 && xfer->rx_dma != XFER_DMAADDR_INVALID)
857 dma_unmap_single(dev, xfer->rx_dma,
858 xfer->len, DMA_FROM_DEVICE);
859
860 if (xfer->tx_buf != NULL
861 && xfer->tx_dma != XFER_DMAADDR_INVALID)
862 dma_unmap_single(dev, xfer->tx_dma,
863 xfer->len, DMA_TO_DEVICE);
864 }
865}
866
Mark Brownad2a99a2012-02-15 14:48:32 -0800867static int s3c64xx_spi_transfer_one_message(struct spi_master *master,
868 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000869{
Mark Brownad2a99a2012-02-15 14:48:32 -0800870 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000871 struct spi_device *spi = msg->spi;
872 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
873 struct spi_transfer *xfer;
874 int status = 0, cs_toggle = 0;
875 u32 speed;
876 u8 bpw;
877
878 /* If Master's(controller) state differs from that needed by Slave */
879 if (sdd->cur_speed != spi->max_speed_hz
880 || sdd->cur_mode != spi->mode
881 || sdd->cur_bpw != spi->bits_per_word) {
882 sdd->cur_bpw = spi->bits_per_word;
883 sdd->cur_speed = spi->max_speed_hz;
884 sdd->cur_mode = spi->mode;
885 s3c64xx_spi_config(sdd);
886 }
887
888 /* Map all the transfers if needed */
889 if (s3c64xx_spi_map_mssg(sdd, msg)) {
890 dev_err(&spi->dev,
891 "Xfer: Unable to map message buffers!\n");
892 status = -ENOMEM;
893 goto out;
894 }
895
896 /* Configure feedback delay */
897 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
898
899 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
900
901 unsigned long flags;
902 int use_dma;
903
904 INIT_COMPLETION(sdd->xfer_completion);
905
906 /* Only BPW and Speed may change across transfers */
Laxman Dewangan766ed702012-12-18 14:25:43 +0530907 bpw = xfer->bits_per_word;
Jassi Brar230d42d2009-11-30 07:39:42 +0000908 speed = xfer->speed_hz ? : spi->max_speed_hz;
909
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900910 if (xfer->len % (bpw / 8)) {
911 dev_err(&spi->dev,
912 "Xfer length(%u) not a multiple of word size(%u)\n",
913 xfer->len, bpw / 8);
914 status = -EIO;
915 goto out;
916 }
917
Jassi Brar230d42d2009-11-30 07:39:42 +0000918 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
919 sdd->cur_bpw = bpw;
920 sdd->cur_speed = speed;
921 s3c64xx_spi_config(sdd);
922 }
923
924 /* Polling method for xfers not bigger than FIFO capacity */
Arnd Bergmann78843722013-04-11 22:42:03 +0200925 use_dma = 0;
Girish K S7e995552013-05-20 12:21:32 +0530926 if (!is_polling(sdd) &&
927 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
928 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
Jassi Brar230d42d2009-11-30 07:39:42 +0000929 use_dma = 1;
930
931 spin_lock_irqsave(&sdd->lock, flags);
932
933 /* Pending only which is to be done */
934 sdd->state &= ~RXBUSY;
935 sdd->state &= ~TXBUSY;
936
937 enable_datapath(sdd, spi, xfer, use_dma);
938
939 /* Slave Select */
940 enable_cs(sdd, spi);
941
Jassi Brar230d42d2009-11-30 07:39:42 +0000942 spin_unlock_irqrestore(&sdd->lock, flags);
943
944 status = wait_for_xfer(sdd, xfer, use_dma);
945
Jassi Brar230d42d2009-11-30 07:39:42 +0000946 if (status) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900947 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
Jassi Brar230d42d2009-11-30 07:39:42 +0000948 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
949 (sdd->state & RXBUSY) ? 'f' : 'p',
950 (sdd->state & TXBUSY) ? 'f' : 'p',
951 xfer->len);
952
953 if (use_dma) {
954 if (xfer->tx_buf != NULL
955 && (sdd->state & TXBUSY))
Arnd Bergmann78843722013-04-11 22:42:03 +0200956 s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000957 if (xfer->rx_buf != NULL
958 && (sdd->state & RXBUSY))
Arnd Bergmann78843722013-04-11 22:42:03 +0200959 s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
Jassi Brar230d42d2009-11-30 07:39:42 +0000960 }
961
962 goto out;
963 }
964
965 if (xfer->delay_usecs)
966 udelay(xfer->delay_usecs);
967
968 if (xfer->cs_change) {
969 /* Hint that the next mssg is gonna be
970 for the same device */
971 if (list_is_last(&xfer->transfer_list,
972 &msg->transfers))
973 cs_toggle = 1;
Jassi Brar230d42d2009-11-30 07:39:42 +0000974 }
975
976 msg->actual_length += xfer->len;
977
978 flush_fifo(sdd);
979 }
980
981out:
982 if (!cs_toggle || status)
983 disable_cs(sdd, spi);
984 else
985 sdd->tgl_spi = spi;
986
987 s3c64xx_spi_unmap_mssg(sdd, msg);
988
989 msg->status = status;
990
Mark Brownad2a99a2012-02-15 14:48:32 -0800991 spi_finalize_current_message(master);
992
993 return 0;
Jassi Brar230d42d2009-11-30 07:39:42 +0000994}
995
Thomas Abraham2b908072012-07-13 07:15:15 +0900996static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900997 struct spi_device *spi)
998{
999 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +00001000 struct device_node *slave_np, *data_np = NULL;
Thomas Abraham2b908072012-07-13 07:15:15 +09001001 u32 fb_delay = 0;
1002
1003 slave_np = spi->dev.of_node;
1004 if (!slave_np) {
1005 dev_err(&spi->dev, "device node not found\n");
1006 return ERR_PTR(-EINVAL);
1007 }
1008
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001009 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +09001010 if (!data_np) {
1011 dev_err(&spi->dev, "child node 'controller-data' not found\n");
1012 return ERR_PTR(-EINVAL);
1013 }
1014
1015 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
1016 if (!cs) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001017 dev_err(&spi->dev, "could not allocate memory for controller data\n");
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001018 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001019 return ERR_PTR(-ENOMEM);
1020 }
1021
1022 cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
1023 if (!gpio_is_valid(cs->line)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001024 dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001025 kfree(cs);
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001026 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001027 return ERR_PTR(-EINVAL);
1028 }
1029
1030 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
1031 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +01001032 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +09001033 return cs;
1034}
1035
Jassi Brar230d42d2009-11-30 07:39:42 +00001036/*
1037 * Here we only check the validity of requested configuration
1038 * and save the configuration in a local data-structure.
1039 * The controller is actually configured only just before we
1040 * get a message to transfer.
1041 */
1042static int s3c64xx_spi_setup(struct spi_device *spi)
1043{
1044 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
1045 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -07001046 struct s3c64xx_spi_info *sci;
Jassi Brar230d42d2009-11-30 07:39:42 +00001047 struct spi_message *msg;
Jassi Brar230d42d2009-11-30 07:39:42 +00001048 unsigned long flags;
Thomas Abraham2b908072012-07-13 07:15:15 +09001049 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +00001050
Thomas Abraham2b908072012-07-13 07:15:15 +09001051 sdd = spi_master_get_devdata(spi->master);
1052 if (!cs && spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +01001053 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +09001054 spi->controller_data = cs;
1055 }
1056
1057 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001058 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
1059 return -ENODEV;
1060 }
1061
Thomas Abraham1c20c202012-07-13 07:15:14 +09001062 if (!spi_get_ctldata(spi)) {
Mark Brown707214d2012-07-19 14:36:16 +09001063 err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
1064 dev_name(&spi->dev));
Thomas Abraham1c20c202012-07-13 07:15:14 +09001065 if (err) {
Mark Brown49f3eac2012-07-19 14:36:13 +09001066 dev_err(&spi->dev,
1067 "Failed to get /CS gpio [%d]: %d\n",
1068 cs->line, err);
Thomas Abraham2b908072012-07-13 07:15:15 +09001069 goto err_gpio_req;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001070 }
1071 spi_set_ctldata(spi, cs);
1072 }
1073
Jassi Brar230d42d2009-11-30 07:39:42 +00001074 sci = sdd->cntrlr_info;
1075
1076 spin_lock_irqsave(&sdd->lock, flags);
1077
1078 list_for_each_entry(msg, &sdd->queue, queue) {
1079 /* Is some mssg is already queued for this device */
1080 if (msg->spi == spi) {
1081 dev_err(&spi->dev,
1082 "setup: attempt while mssg in queue!\n");
1083 spin_unlock_irqrestore(&sdd->lock, flags);
Thomas Abraham2b908072012-07-13 07:15:15 +09001084 err = -EBUSY;
1085 goto err_msgq;
Jassi Brar230d42d2009-11-30 07:39:42 +00001086 }
1087 }
1088
Jassi Brar230d42d2009-11-30 07:39:42 +00001089 spin_unlock_irqrestore(&sdd->lock, flags);
1090
Mark Brownb97b6622011-12-04 00:58:06 +00001091 pm_runtime_get_sync(&sdd->pdev->dev);
1092
Jassi Brar230d42d2009-11-30 07:39:42 +00001093 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001094 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001095 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001096
Jassi Brarb42a81c2010-09-29 17:31:33 +09001097 /* Max possible */
1098 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001099
Jassi Brarb42a81c2010-09-29 17:31:33 +09001100 if (spi->max_speed_hz > speed)
1101 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +00001102
Jassi Brarb42a81c2010-09-29 17:31:33 +09001103 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
1104 psr &= S3C64XX_SPI_PSR_MASK;
1105 if (psr == S3C64XX_SPI_PSR_MASK)
1106 psr--;
1107
1108 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
1109 if (spi->max_speed_hz < speed) {
1110 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
1111 psr++;
1112 } else {
1113 err = -EINVAL;
1114 goto setup_exit;
1115 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001116 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001117
Jassi Brarb42a81c2010-09-29 17:31:33 +09001118 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +09001119 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +09001120 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +09001121 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +00001122 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
1123 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +09001124 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +09001125 goto setup_exit;
1126 }
Jassi Brarb42a81c2010-09-29 17:31:33 +09001127 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001128
Mark Brownb97b6622011-12-04 00:58:06 +00001129 pm_runtime_put(&sdd->pdev->dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001130 disable_cs(sdd, spi);
1131 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +00001132
Jassi Brar230d42d2009-11-30 07:39:42 +00001133setup_exit:
Jassi Brar230d42d2009-11-30 07:39:42 +00001134 /* setup() returns with device de-selected */
1135 disable_cs(sdd, spi);
1136
Thomas Abraham2b908072012-07-13 07:15:15 +09001137err_msgq:
1138 gpio_free(cs->line);
1139 spi_set_ctldata(spi, NULL);
1140
1141err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +02001142 if (spi->dev.of_node)
1143 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +09001144
Jassi Brar230d42d2009-11-30 07:39:42 +00001145 return err;
1146}
1147
Thomas Abraham1c20c202012-07-13 07:15:14 +09001148static void s3c64xx_spi_cleanup(struct spi_device *spi)
1149{
1150 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
1151
Thomas Abraham2b908072012-07-13 07:15:15 +09001152 if (cs) {
Thomas Abraham1c20c202012-07-13 07:15:14 +09001153 gpio_free(cs->line);
Thomas Abraham2b908072012-07-13 07:15:15 +09001154 if (spi->dev.of_node)
1155 kfree(cs);
1156 }
Thomas Abraham1c20c202012-07-13 07:15:14 +09001157 spi_set_ctldata(spi, NULL);
1158}
1159
Mark Brownc2573122011-11-10 10:57:32 +00001160static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
1161{
1162 struct s3c64xx_spi_driver_data *sdd = data;
1163 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +05301164 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +00001165
Girish K S375981f2013-03-13 12:13:30 +05301166 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +00001167
Girish K S375981f2013-03-13 12:13:30 +05301168 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
1169 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001170 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301171 }
1172 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
1173 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001174 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301175 }
1176 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
1177 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001178 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301179 }
1180 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
1181 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +00001182 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +05301183 }
1184
1185 /* Clear the pending irq by setting and then clearing it */
1186 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
1187 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +00001188
1189 return IRQ_HANDLED;
1190}
1191
Jassi Brar230d42d2009-11-30 07:39:42 +00001192static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
1193{
Jassi Brarad7de722010-01-20 13:49:44 -07001194 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001195 void __iomem *regs = sdd->regs;
1196 unsigned int val;
1197
1198 sdd->cur_speed = 0;
1199
Mark Brown5fc3e832012-07-19 14:36:23 +09001200 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +00001201
1202 /* Disable Interrupts - we use Polling if not DMA mode */
1203 writel(0, regs + S3C64XX_SPI_INT_EN);
1204
Thomas Abrahama5238e32012-07-13 07:15:14 +09001205 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +09001206 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +00001207 regs + S3C64XX_SPI_CLK_CFG);
1208 writel(0, regs + S3C64XX_SPI_MODE_CFG);
1209 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
1210
Girish K S375981f2013-03-13 12:13:30 +05301211 /* Clear any irq pending bits, should set and clear the bits */
1212 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
1213 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
1214 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
1215 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
1216 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
1217 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +00001218
1219 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
1220
1221 val = readl(regs + S3C64XX_SPI_MODE_CFG);
1222 val &= ~S3C64XX_SPI_MODE_4BURST;
1223 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1224 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
1225 writel(val, regs + S3C64XX_SPI_MODE_CFG);
1226
1227 flush_fifo(sdd);
1228}
1229
Thomas Abraham2b908072012-07-13 07:15:15 +09001230#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +09001231static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +09001232{
1233 struct s3c64xx_spi_info *sci;
1234 u32 temp;
1235
1236 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
1237 if (!sci) {
1238 dev_err(dev, "memory allocation for spi_info failed\n");
1239 return ERR_PTR(-ENOMEM);
1240 }
1241
1242 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001243 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001244 sci->src_clk_nr = 0;
1245 } else {
1246 sci->src_clk_nr = temp;
1247 }
1248
1249 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001250 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001251 sci->num_cs = 1;
1252 } else {
1253 sci->num_cs = temp;
1254 }
1255
1256 return sci;
1257}
1258#else
1259static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1260{
1261 return dev->platform_data;
1262}
Thomas Abraham2b908072012-07-13 07:15:15 +09001263#endif
1264
1265static const struct of_device_id s3c64xx_spi_dt_match[];
1266
Thomas Abrahama5238e32012-07-13 07:15:14 +09001267static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1268 struct platform_device *pdev)
1269{
Thomas Abraham2b908072012-07-13 07:15:15 +09001270#ifdef CONFIG_OF
1271 if (pdev->dev.of_node) {
1272 const struct of_device_id *match;
1273 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1274 return (struct s3c64xx_spi_port_config *)match->data;
1275 }
1276#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001277 return (struct s3c64xx_spi_port_config *)
1278 platform_get_device_id(pdev)->driver_data;
1279}
1280
Grant Likely2deff8d2013-02-05 13:27:35 +00001281static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001282{
Thomas Abraham2b908072012-07-13 07:15:15 +09001283 struct resource *mem_res;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301284 struct resource *res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001285 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +09001286 struct s3c64xx_spi_info *sci = pdev->dev.platform_data;
Jassi Brar230d42d2009-11-30 07:39:42 +00001287 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001288 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001289 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001290
Thomas Abraham2b908072012-07-13 07:15:15 +09001291 if (!sci && pdev->dev.of_node) {
1292 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1293 if (IS_ERR(sci))
1294 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001295 }
1296
Thomas Abraham2b908072012-07-13 07:15:15 +09001297 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001298 dev_err(&pdev->dev, "platform_data missing!\n");
1299 return -ENODEV;
1300 }
1301
Jassi Brar230d42d2009-11-30 07:39:42 +00001302 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1303 if (mem_res == NULL) {
1304 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1305 return -ENXIO;
1306 }
1307
Mark Brownc2573122011-11-10 10:57:32 +00001308 irq = platform_get_irq(pdev, 0);
1309 if (irq < 0) {
1310 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1311 return irq;
1312 }
1313
Jassi Brar230d42d2009-11-30 07:39:42 +00001314 master = spi_alloc_master(&pdev->dev,
1315 sizeof(struct s3c64xx_spi_driver_data));
1316 if (master == NULL) {
1317 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1318 return -ENOMEM;
1319 }
1320
Jassi Brar230d42d2009-11-30 07:39:42 +00001321 platform_set_drvdata(pdev, master);
1322
1323 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001324 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001325 sdd->master = master;
1326 sdd->cntrlr_info = sci;
1327 sdd->pdev = pdev;
1328 sdd->sfr_start = mem_res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001329 if (pdev->dev.of_node) {
1330 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1331 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001332 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1333 ret);
Thomas Abraham2b908072012-07-13 07:15:15 +09001334 goto err0;
1335 }
1336 sdd->port_id = ret;
1337 } else {
1338 sdd->port_id = pdev->id;
1339 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001340
1341 sdd->cur_bpw = 8;
1342
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301343 if (!sdd->pdev->dev.of_node) {
1344 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1345 if (!res) {
Girish K S7e995552013-05-20 12:21:32 +05301346 dev_warn(&pdev->dev, "Unable to get SPI tx dma "
1347 "resource. Switching to poll mode\n");
1348 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1349 } else
1350 sdd->tx_dma.dmach = res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001351
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301352 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1353 if (!res) {
Girish K S7e995552013-05-20 12:21:32 +05301354 dev_warn(&pdev->dev, "Unable to get SPI rx dma "
1355 "resource. Switching to poll mode\n");
1356 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
1357 } else
1358 sdd->rx_dma.dmach = res->start;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301359 }
1360
1361 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1362 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001363
1364 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001365 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001366 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001367 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001368 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
1369 master->transfer_one_message = s3c64xx_spi_transfer_one_message;
1370 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001371 master->num_chipselect = sci->num_cs;
1372 master->dma_alignment = 8;
Mark Browne761f422013-04-01 14:17:37 +01001373 master->bits_per_word_mask = BIT(32 - 1) | BIT(16 - 1) | BIT(8 - 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001374 /* the spi->mode bits understood by this driver: */
1375 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1376
Thierry Redingb0ee5602013-01-21 11:09:18 +01001377 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1378 if (IS_ERR(sdd->regs)) {
1379 ret = PTR_ERR(sdd->regs);
Jingoo Han4eb77002013-01-10 11:04:21 +09001380 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001381 }
1382
Thomas Abraham00ab5392013-04-15 20:42:57 -07001383 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001384 dev_err(&pdev->dev, "Unable to config gpio\n");
1385 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001386 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001387 }
1388
1389 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001390 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001391 if (IS_ERR(sdd->clk)) {
1392 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1393 ret = PTR_ERR(sdd->clk);
Thomas Abraham00ab5392013-04-15 20:42:57 -07001394 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001395 }
1396
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001397 if (clk_prepare_enable(sdd->clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001398 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1399 ret = -EBUSY;
Thomas Abraham00ab5392013-04-15 20:42:57 -07001400 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001401 }
1402
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001403 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001404 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001405 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001406 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001407 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001408 ret = PTR_ERR(sdd->src_clk);
Jingoo Han4eb77002013-01-10 11:04:21 +09001409 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001410 }
1411
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001412 if (clk_prepare_enable(sdd->src_clk)) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001413 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Jassi Brar230d42d2009-11-30 07:39:42 +00001414 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001415 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001416 }
1417
Jassi Brar230d42d2009-11-30 07:39:42 +00001418 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001419 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001420
1421 spin_lock_init(&sdd->lock);
1422 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001423 INIT_LIST_HEAD(&sdd->queue);
1424
Jingoo Han4eb77002013-01-10 11:04:21 +09001425 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1426 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001427 if (ret != 0) {
1428 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1429 irq, ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001430 goto err3;
Mark Brownc2573122011-11-10 10:57:32 +00001431 }
1432
1433 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1434 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1435 sdd->regs + S3C64XX_SPI_INT_EN);
1436
Jassi Brar230d42d2009-11-30 07:39:42 +00001437 if (spi_register_master(master)) {
1438 dev_err(&pdev->dev, "cannot register SPI master\n");
1439 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001440 goto err3;
Jassi Brar230d42d2009-11-30 07:39:42 +00001441 }
1442
Jingoo Han75bf3362013-01-31 15:25:01 +09001443 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001444 sdd->port_id, master->num_chipselect);
Joe Perches8a349d42010-02-02 07:22:13 +00001445 dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
Jassi Brar230d42d2009-11-30 07:39:42 +00001446 mem_res->end, mem_res->start,
Boojin Kim82ab8cd2011-09-02 09:44:42 +09001447 sdd->rx_dma.dmach, sdd->tx_dma.dmach);
Jassi Brar230d42d2009-11-30 07:39:42 +00001448
Mark Brownb97b6622011-12-04 00:58:06 +00001449 pm_runtime_enable(&pdev->dev);
1450
Jassi Brar230d42d2009-11-30 07:39:42 +00001451 return 0;
1452
Jassi Brar230d42d2009-11-30 07:39:42 +00001453err3:
Jingoo Han4eb77002013-01-10 11:04:21 +09001454 clk_disable_unprepare(sdd->src_clk);
1455err2:
1456 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001457err0:
1458 platform_set_drvdata(pdev, NULL);
1459 spi_master_put(master);
1460
1461 return ret;
1462}
1463
1464static int s3c64xx_spi_remove(struct platform_device *pdev)
1465{
1466 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1467 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001468
Mark Brownb97b6622011-12-04 00:58:06 +00001469 pm_runtime_disable(&pdev->dev);
1470
Jassi Brar230d42d2009-11-30 07:39:42 +00001471 spi_unregister_master(master);
1472
Mark Brownc2573122011-11-10 10:57:32 +00001473 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1474
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001475 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001476
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001477 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001478
Jassi Brar230d42d2009-11-30 07:39:42 +00001479 platform_set_drvdata(pdev, NULL);
1480 spi_master_put(master);
1481
1482 return 0;
1483}
1484
Jingoo Han997230d2013-03-22 02:09:08 +00001485#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001486static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001487{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001488 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001489 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001490
Mark Brownad2a99a2012-02-15 14:48:32 -08001491 spi_master_suspend(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001492
1493 /* Disable the clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001494 clk_disable_unprepare(sdd->src_clk);
1495 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001496
1497 sdd->cur_speed = 0; /* Output Clock is stopped */
1498
1499 return 0;
1500}
1501
Mark Browne25d0bf2011-12-04 00:36:18 +00001502static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001503{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001504 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001505 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001506 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +00001507
Thomas Abraham00ab5392013-04-15 20:42:57 -07001508 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001509 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001510
1511 /* Enable the clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001512 clk_prepare_enable(sdd->src_clk);
1513 clk_prepare_enable(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001514
Thomas Abrahama5238e32012-07-13 07:15:14 +09001515 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001516
Mark Brownad2a99a2012-02-15 14:48:32 -08001517 spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001518
1519 return 0;
1520}
Jingoo Han997230d2013-03-22 02:09:08 +00001521#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001522
Mark Brownb97b6622011-12-04 00:58:06 +00001523#ifdef CONFIG_PM_RUNTIME
1524static int s3c64xx_spi_runtime_suspend(struct device *dev)
1525{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001526 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001527 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1528
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001529 clk_disable_unprepare(sdd->clk);
1530 clk_disable_unprepare(sdd->src_clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001531
1532 return 0;
1533}
1534
1535static int s3c64xx_spi_runtime_resume(struct device *dev)
1536{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001537 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001538 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1539
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001540 clk_prepare_enable(sdd->src_clk);
1541 clk_prepare_enable(sdd->clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001542
1543 return 0;
1544}
1545#endif /* CONFIG_PM_RUNTIME */
1546
Mark Browne25d0bf2011-12-04 00:36:18 +00001547static const struct dev_pm_ops s3c64xx_spi_pm = {
1548 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001549 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1550 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001551};
1552
Sachin Kamat10ce0472012-08-03 10:08:12 +05301553static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001554 .fifo_lvl_mask = { 0x7f },
1555 .rx_lvl_offset = 13,
1556 .tx_st_done = 21,
1557 .high_speed = true,
1558};
1559
Sachin Kamat10ce0472012-08-03 10:08:12 +05301560static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001561 .fifo_lvl_mask = { 0x7f, 0x7F },
1562 .rx_lvl_offset = 13,
1563 .tx_st_done = 21,
1564};
1565
Sachin Kamat10ce0472012-08-03 10:08:12 +05301566static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001567 .fifo_lvl_mask = { 0x1ff, 0x7F },
1568 .rx_lvl_offset = 15,
1569 .tx_st_done = 25,
1570};
1571
Sachin Kamat10ce0472012-08-03 10:08:12 +05301572static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001573 .fifo_lvl_mask = { 0x7f, 0x7F },
1574 .rx_lvl_offset = 13,
1575 .tx_st_done = 21,
1576 .high_speed = true,
1577};
1578
Sachin Kamat10ce0472012-08-03 10:08:12 +05301579static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001580 .fifo_lvl_mask = { 0x1ff, 0x7F },
1581 .rx_lvl_offset = 15,
1582 .tx_st_done = 25,
1583 .high_speed = true,
1584};
1585
Sachin Kamat10ce0472012-08-03 10:08:12 +05301586static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001587 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1588 .rx_lvl_offset = 15,
1589 .tx_st_done = 25,
1590 .high_speed = true,
1591 .clk_from_cmu = true,
1592};
1593
1594static struct platform_device_id s3c64xx_spi_driver_ids[] = {
1595 {
1596 .name = "s3c2443-spi",
1597 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1598 }, {
1599 .name = "s3c6410-spi",
1600 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
1601 }, {
1602 .name = "s5p64x0-spi",
1603 .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
1604 }, {
1605 .name = "s5pc100-spi",
1606 .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
1607 }, {
1608 .name = "s5pv210-spi",
1609 .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
1610 }, {
1611 .name = "exynos4210-spi",
1612 .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
1613 },
1614 { },
1615};
1616
Thomas Abraham2b908072012-07-13 07:15:15 +09001617#ifdef CONFIG_OF
1618static const struct of_device_id s3c64xx_spi_dt_match[] = {
1619 { .compatible = "samsung,exynos4210-spi",
1620 .data = (void *)&exynos4_spi_port_config,
1621 },
1622 { },
1623};
1624MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
1625#endif /* CONFIG_OF */
1626
Jassi Brar230d42d2009-11-30 07:39:42 +00001627static struct platform_driver s3c64xx_spi_driver = {
1628 .driver = {
1629 .name = "s3c64xx-spi",
1630 .owner = THIS_MODULE,
Mark Browne25d0bf2011-12-04 00:36:18 +00001631 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001632 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001633 },
1634 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001635 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001636};
1637MODULE_ALIAS("platform:s3c64xx-spi");
1638
1639static int __init s3c64xx_spi_init(void)
1640{
1641 return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
1642}
Mark Brownd2a787f2010-09-07 11:29:17 +01001643subsys_initcall(s3c64xx_spi_init);
Jassi Brar230d42d2009-11-30 07:39:42 +00001644
1645static void __exit s3c64xx_spi_exit(void)
1646{
1647 platform_driver_unregister(&s3c64xx_spi_driver);
1648}
1649module_exit(s3c64xx_spi_exit);
1650
1651MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1652MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1653MODULE_LICENSE("GPL");