blob: ebe0f67eac0810aeeea2e5324b2a47eab96af2c3 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawsky67e3d2972013-12-06 14:11:01 -080099static int do_switch(struct intel_ring_buffer *ring,
100 struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawskyb731d332013-12-06 14:10:59 -0800102static size_t get_context_alignment(struct drm_device *dev)
103{
104 if (IS_GEN6(dev))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Ben Widawsky254f9652012-06-04 14:42:42 -0700110static int get_context_size(struct drm_device *dev)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113 int ret;
114 u32 reg;
115
116 switch (INTEL_INFO(dev)->gen) {
117 case 6:
118 reg = I915_READ(CXT_SIZE);
119 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
120 break;
121 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700122 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700124 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 else
126 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700127 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700128 case 8:
129 ret = GEN8_CXT_TOTAL_SIZE;
130 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700131 default:
132 BUG();
133 }
134
135 return ret;
136}
137
Mika Kuoppaladce32712013-04-30 13:30:33 +0300138void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700139{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300140 struct i915_hw_context *ctx = container_of(ctx_ref,
141 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800142 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700143
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800144 /* We refcount even the aliasing PPGTT to keep the code symmetric */
145 if (USES_ALIASING_PPGTT(ctx->obj->base.dev))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800146 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800147
148 /* XXX: Free up the object before tearing down the address space, in
149 * case we're bound in the PPGTT */
Ben Widawsky40521052012-06-04 14:42:43 -0700150 drm_gem_object_unreference(&ctx->obj->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800151
152 if (ppgtt)
153 kref_put(&ppgtt->ref, ppgtt_release);
154 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700155 kfree(ctx);
156}
157
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800158static struct i915_hw_ppgtt *
159create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
160{
161 struct i915_hw_ppgtt *ppgtt;
162 int ret;
163
164 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
165 if (!ppgtt)
166 return ERR_PTR(-ENOMEM);
167
168 ret = i915_gem_init_ppgtt(dev, ppgtt);
169 if (ret) {
170 kfree(ppgtt);
171 return ERR_PTR(ret);
172 }
173
174 return ppgtt;
175}
176
Ben Widawsky146937e2012-06-29 10:30:39 -0700177static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800178__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700179 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
181 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700182 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800183 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Ben Widawskyf94982b2012-11-10 10:56:04 -0800185 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700186 if (ctx == NULL)
187 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700188
Mika Kuoppaladce32712013-04-30 13:30:33 +0300189 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700190 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700191 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700192 if (ctx->obj == NULL) {
193 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700194 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700195 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700196 }
197
Chris Wilson4615d4c2013-04-08 14:28:40 +0100198 if (INTEL_INFO(dev)->gen >= 7) {
199 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100200 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700201 /* Failure shouldn't ever happen this early */
202 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100203 goto err_out;
204 }
205
Ben Widawskya33afea2013-09-17 21:12:45 -0700206 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700207
208 /* Default context will never have a file_priv */
209 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700210 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700211
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800212 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID, 0,
Tejun Heoc8c470a2013-02-27 17:04:10 -0800213 GFP_KERNEL);
214 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700215 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300216
217 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800218 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700219 /* NB: Mark all slices as needing a remap so that when the context first
220 * loads it will restore whatever remap state already exists. If there
221 * is no remap info, it will be a NOP. */
222 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700223
Ben Widawsky146937e2012-06-29 10:30:39 -0700224 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700225
226err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300227 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700228 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700229}
230
Ben Widawskye0556842012-06-04 14:42:46 -0700231static inline bool is_default_context(struct i915_hw_context *ctx)
232{
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800233 return (ctx->id == DEFAULT_CONTEXT_ID);
Ben Widawskye0556842012-06-04 14:42:46 -0700234}
235
Ben Widawsky254f9652012-06-04 14:42:42 -0700236/**
237 * The default context needs to exist per ring that uses contexts. It stores the
238 * context state of the GPU for applications that don't utilize HW contexts, as
239 * well as an idle case.
240 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800241static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800242i915_gem_create_context(struct drm_device *dev,
243 struct drm_i915_file_private *file_priv,
244 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700245{
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800246 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700247 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800248 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700249
Ben Widawskyb731d332013-12-06 14:10:59 -0800250 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800252 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700253 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800254 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700255
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800256 if (create_vm) {
257 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
258
259 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800260 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
261 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800262 ret = PTR_ERR(ppgtt);
263 goto err_destroy;
264 } else
265 ctx->vm = &ppgtt->base;
266
267 /* This case is reserved for the global default context and
268 * should only happen once. */
269 if (!file_priv) {
270 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
271 ret = -EEXIST;
272 goto err_destroy;
273 }
274
275 dev_priv->mm.aliasing_ppgtt = ppgtt;
276
277 /* We may need to do things with the shrinker which
278 * require us to immediately switch back to the default
279 * context. This can cause a problem as pinning the
280 * default context also requires GTT space which may not
281 * be available. To avoid this we always pin the default
282 * context.
283 */
284 ret = i915_gem_obj_ggtt_pin(ctx->obj,
285 get_context_alignment(dev),
286 false, false);
287 if (ret) {
288 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
289 goto err_destroy;
290 }
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800291
292 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800293 }
294 } else if (USES_ALIASING_PPGTT(dev)) {
295 /* For platforms which only have aliasing PPGTT, we fake the
296 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800297 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800298 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
299 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800300 ctx->vm = &dev_priv->gtt.base;
301
Ben Widawskya45d0f62013-12-06 14:11:05 -0800302 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100303
Chris Wilson9a3b5302012-07-15 12:34:24 +0100304err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300305 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800306 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700307}
308
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800309void i915_gem_context_reset(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_ring_buffer *ring;
313 int i;
314
315 if (!HAS_HW_CONTEXTS(dev))
316 return;
317
318 /* Prevent the hardware from restoring the last context (which hung) on
319 * the next switch */
320 for (i = 0; i < I915_NUM_RINGS; i++) {
321 struct i915_hw_context *dctx;
322 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
323 continue;
324
325 /* Do a fake switch to the default context */
326 ring = &dev_priv->ring[i];
327 dctx = ring->default_context;
328 if (WARN_ON(!dctx))
329 continue;
330
331 if (!ring->last_context)
332 continue;
333
334 if (ring->last_context == dctx)
335 continue;
336
337 if (i == RCS) {
338 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
339 get_context_alignment(dev),
340 false, false));
341 /* Fake a finish/inactive */
342 dctx->obj->base.write_domain = 0;
343 dctx->obj->active = 0;
344 }
345
346 i915_gem_context_unreference(ring->last_context);
347 i915_gem_context_reference(dctx);
348 ring->last_context = dctx;
349 }
350}
351
Ben Widawsky8245be32013-11-06 13:56:29 -0200352int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800355 struct intel_ring_buffer *ring;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800356 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700357
Ben Widawsky8245be32013-11-06 13:56:29 -0200358 if (!HAS_HW_CONTEXTS(dev))
359 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700360
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800361 /* Init should only be called once per module load. Eventually the
362 * restriction on the context_disabled check can be loosened. */
363 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200364 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700365
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800366 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700367
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800368 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb036412013-05-25 12:26:38 -0700369 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200370 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700371 }
372
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800373 dev_priv->ring[RCS].default_context =
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800374 i915_gem_create_context(dev, NULL, USES_ALIASING_PPGTT(dev));
Ben Widawskya45d0f62013-12-06 14:11:05 -0800375
Ben Widawskya45d0f62013-12-06 14:11:05 -0800376 if (IS_ERR_OR_NULL(dev_priv->ring[RCS].default_context)) {
377 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %ld\n",
378 PTR_ERR(dev_priv->ring[RCS].default_context));
379 return PTR_ERR(dev_priv->ring[RCS].default_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700380 }
381
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800382 for (i = RCS + 1; i < I915_NUM_RINGS; i++) {
383 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
384 continue;
385
386 ring = &dev_priv->ring[i];
387
388 /* NB: RCS will hold a ref for all rings */
389 ring->default_context = dev_priv->ring[RCS].default_context;
390 }
391
Ben Widawsky254f9652012-06-04 14:42:42 -0700392 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200393 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700394}
395
396void i915_gem_context_fini(struct drm_device *dev)
397{
398 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300399 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800400 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700401
Ben Widawsky8245be32013-11-06 13:56:29 -0200402 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700403 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700404
Daniel Vetter55a66622012-06-19 21:55:32 +0200405 /* The only known way to stop the gpu from accessing the hw context is
406 * to reset it. Do this as the very last operation to avoid confusing
407 * other code, leading to spurious errors. */
408 intel_gpu_reset(dev);
409
Mika Kuoppala168f8362013-05-03 16:29:08 +0300410 /* When default context is created and switched to, base object refcount
411 * will be 2 (+1 from object creation and +1 from do_switch()).
412 * i915_gem_context_fini() will be called after gpu_idle() has switched
413 * to default context. So we need to unreference the base object once
414 * to offset the do_switch part, so that i915_gem_context_unreference()
415 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700416 WARN_ON(!dev_priv->ring[RCS].last_context);
417 if (dev_priv->ring[RCS].last_context == dctx) {
418 /* Fake switch to NULL context */
419 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800420 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700421 i915_gem_context_unreference(dctx);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800422 dev_priv->ring[RCS].last_context = NULL;
423 }
424
425 for (i = 0; i < I915_NUM_RINGS; i++) {
426 struct intel_ring_buffer *ring = &dev_priv->ring[i];
427 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
428 continue;
429
430 if (ring->last_context)
431 i915_gem_context_unreference(ring->last_context);
432
433 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800434 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700435 }
436
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800437 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300438 i915_gem_context_unreference(dctx);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800439 dev_priv->mm.aliasing_ppgtt = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700440}
441
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800442int i915_gem_context_enable(struct drm_i915_private *dev_priv)
443{
444 struct intel_ring_buffer *ring;
445 int ret, i;
446
447 if (!HAS_HW_CONTEXTS(dev_priv->dev))
448 return 0;
449
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800450 /* This is the only place the aliasing PPGTT gets enabled, which means
451 * it has to happen before we bail on reset */
452 if (dev_priv->mm.aliasing_ppgtt) {
453 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
454 ppgtt->enable(ppgtt);
455 }
456
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800457 /* FIXME: We should make this work, even in reset */
458 if (i915_reset_in_progress(&dev_priv->gpu_error))
459 return 0;
460
461 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800462
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800463 for_each_ring(ring, dev_priv, i) {
464 ret = do_switch(ring, ring->default_context);
465 if (ret)
466 return ret;
467 }
468
469 return 0;
470}
471
Ben Widawsky40521052012-06-04 14:42:43 -0700472static int context_idr_cleanup(int id, void *p, void *data)
473{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200474 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700475
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800476 /* Ignore the default context because close will handle it */
477 if (is_default_context(ctx))
478 return 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700479
Mika Kuoppaladce32712013-04-30 13:30:33 +0300480 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700481 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700482}
483
Ben Widawskye422b882013-12-06 14:10:58 -0800484int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
485{
486 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawskyc4829722013-12-06 14:11:20 -0800487 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye422b882013-12-06 14:10:58 -0800488
Ben Widawskyc4829722013-12-06 14:11:20 -0800489 if (!HAS_HW_CONTEXTS(dev)) {
490 /* Cheat for hang stats */
491 file_priv->private_default_ctx =
492 kzalloc(sizeof(struct i915_hw_context), GFP_KERNEL);
493 file_priv->private_default_ctx->vm = &dev_priv->gtt.base;
Ben Widawskye422b882013-12-06 14:10:58 -0800494 return 0;
Ben Widawskyc4829722013-12-06 14:11:20 -0800495 }
Ben Widawskye422b882013-12-06 14:10:58 -0800496
497 idr_init(&file_priv->context_idr);
498
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800499 mutex_lock(&dev->struct_mutex);
500 file_priv->private_default_ctx =
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800501 i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800502 mutex_unlock(&dev->struct_mutex);
503
504 if (IS_ERR(file_priv->private_default_ctx)) {
505 idr_destroy(&file_priv->context_idr);
506 return PTR_ERR(file_priv->private_default_ctx);
507 }
508
Ben Widawskye422b882013-12-06 14:10:58 -0800509 return 0;
510}
511
Ben Widawsky254f9652012-06-04 14:42:42 -0700512void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
513{
Ben Widawsky40521052012-06-04 14:42:43 -0700514 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700515
Ben Widawskyc4829722013-12-06 14:11:20 -0800516 if (!HAS_HW_CONTEXTS(dev)) {
517 kfree(file_priv->private_default_ctx);
Ben Widawskye422b882013-12-06 14:10:58 -0800518 return;
Ben Widawskyc4829722013-12-06 14:11:20 -0800519 }
Ben Widawskye422b882013-12-06 14:10:58 -0800520
Daniel Vetter73c273e2012-06-19 20:27:39 +0200521 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800522 i915_gem_context_unreference(file_priv->private_default_ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700523 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700524}
525
Ben Widawsky41bde552013-12-06 14:11:21 -0800526struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700527i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
528{
Ben Widawsky41bde552013-12-06 14:11:21 -0800529 if (!HAS_HW_CONTEXTS(file_priv->dev_priv->dev))
530 return file_priv->private_default_ctx;
531
Ben Widawsky40521052012-06-04 14:42:43 -0700532 return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky254f9652012-06-04 14:42:42 -0700533}
Ben Widawskye0556842012-06-04 14:42:46 -0700534
535static inline int
536mi_set_context(struct intel_ring_buffer *ring,
537 struct i915_hw_context *new_context,
538 u32 hw_flags)
539{
540 int ret;
541
Ben Widawsky12b02862012-06-04 14:42:50 -0700542 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
543 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
544 * explicitly, so we rely on the value at ring init, stored in
545 * itlb_before_ctx_switch.
546 */
547 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100548 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700549 if (ret)
550 return ret;
551 }
552
Ben Widawskye37ec392012-06-04 14:42:48 -0700553 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700554 if (ret)
555 return ret;
556
Damien Lespiau8693a822013-05-03 18:48:11 +0100557 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700558 if (IS_GEN7(ring->dev))
559 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
560 else
561 intel_ring_emit(ring, MI_NOOP);
562
Ben Widawskye0556842012-06-04 14:42:46 -0700563 intel_ring_emit(ring, MI_NOOP);
564 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700566 MI_MM_SPACE_GTT |
567 MI_SAVE_EXT_STATE_EN |
568 MI_RESTORE_EXT_STATE_EN |
569 hw_flags);
570 /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
571 intel_ring_emit(ring, MI_NOOP);
572
Ben Widawskye37ec392012-06-04 14:42:48 -0700573 if (IS_GEN7(ring->dev))
574 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
575 else
576 intel_ring_emit(ring, MI_NOOP);
577
Ben Widawskye0556842012-06-04 14:42:46 -0700578 intel_ring_advance(ring);
579
580 return ret;
581}
582
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800583static int do_switch(struct intel_ring_buffer *ring,
584 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700585{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800586 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300587 struct i915_hw_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800588 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700589 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700590 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700591
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800592 if (from != NULL && ring == &dev_priv->ring[RCS]) {
593 BUG_ON(from->obj == NULL);
594 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
595 }
Ben Widawskye0556842012-06-04 14:42:46 -0700596
Ben Widawsky0009e462013-12-06 14:11:02 -0800597 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100598 return 0;
599
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800600 /* Trying to pin first makes error handling easier. */
601 if (ring == &dev_priv->ring[RCS]) {
602 ret = i915_gem_obj_ggtt_pin(to->obj,
603 get_context_alignment(ring->dev),
604 false, false);
605 if (ret)
606 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800607 }
608
Daniel Vetteracc240d2013-12-05 15:42:34 +0100609 /*
610 * Pin can switch back to the default context if we end up calling into
611 * evict_everything - as a last ditch gtt defrag effort that also
612 * switches to the default context. Hence we need to reload from here.
613 */
614 from = ring->last_context;
615
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800616 if (USES_FULL_PPGTT(ring->dev)) {
617 ret = ppgtt->switch_mm(ppgtt, ring, false);
618 if (ret)
619 goto unpin_out;
620 }
621
622 if (ring != &dev_priv->ring[RCS]) {
623 if (from)
624 i915_gem_context_unreference(from);
625 goto done;
626 }
627
Daniel Vetteracc240d2013-12-05 15:42:34 +0100628 /*
629 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100630 * that thanks to write = false in this call and us not setting any gpu
631 * write domains when putting a context object onto the active list
632 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100633 *
634 * XXX: We need a real interface to do this instead of trickery.
635 */
Chris Wilsond3373a22012-07-15 12:34:22 +0100636 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800637 if (ret)
638 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100639
Ben Widawsky6f65e292013-12-06 14:10:56 -0800640 if (!to->obj->has_global_gtt_mapping) {
641 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
642 &dev_priv->gtt.base);
643 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
644 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200645
Ben Widawskye0556842012-06-04 14:42:46 -0700646 if (!to->is_initialized || is_default_context(to))
647 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700648
Ben Widawskye0556842012-06-04 14:42:46 -0700649 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800650 if (ret)
651 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700652
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700653 for (i = 0; i < MAX_L3_SLICES; i++) {
654 if (!(to->remap_slice & (1<<i)))
655 continue;
656
657 ret = i915_gem_l3_remap(ring, i);
658 /* If it failed, try again next round */
659 if (ret)
660 DRM_DEBUG_DRIVER("L3 remapping failed\n");
661 else
662 to->remap_slice &= ~(1<<i);
663 }
664
Ben Widawskye0556842012-06-04 14:42:46 -0700665 /* The backing object for the context is done after switching to the
666 * *next* context. Therefore we cannot retire the previous context until
667 * the next context has already started running. In fact, the below code
668 * is a bit suboptimal because the retiring can occur simply after the
669 * MI_SET_CONTEXT instead of when the next seqno has completed.
670 */
Chris Wilson112522f2013-05-02 16:48:07 +0300671 if (from != NULL) {
672 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700673 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700674 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
675 * whole damn pipeline, we don't need to explicitly mark the
676 * object dirty. The only exception is that the context must be
677 * correct in case the object gets swapped out. Ideally we'd be
678 * able to defer doing this until we know the object would be
679 * swapped, but there is no way to do that yet.
680 */
Chris Wilson112522f2013-05-02 16:48:07 +0300681 from->obj->dirty = 1;
682 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100683
Chris Wilsonc0321e22013-08-26 19:50:53 -0300684 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800685 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300686 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700687 }
688
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800689done:
Chris Wilson112522f2013-05-02 16:48:07 +0300690 i915_gem_context_reference(to);
691 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700692 to->is_initialized = true;
Ben Widawsky0009e462013-12-06 14:11:02 -0800693 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700694
695 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800696
697unpin_out:
698 if (ring->id == RCS)
699 i915_gem_object_ggtt_unpin(to->obj);
700 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700701}
702
703/**
704 * i915_switch_context() - perform a GPU context switch.
705 * @ring: ring for which we'll execute the context switch
706 * @file_priv: file_priv associated with the context, may be NULL
707 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700708 *
709 * The context life cycle is simple. The context refcount is incremented and
710 * decremented by 1 and create and destroy. If the context is in use by the GPU,
711 * it will have a refoucnt > 1. This allows us to destroy the context abstract
712 * object while letting the normal object tracking destroy the backing BO.
713 */
714int i915_switch_context(struct intel_ring_buffer *ring,
715 struct drm_file *file,
Ben Widawsky41bde552013-12-06 14:11:21 -0800716 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700717{
718 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700719
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800720 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
721
Ben Widawsky41bde552013-12-06 14:11:21 -0800722 BUG_ON(file && to == NULL);
Ben Widawskye0556842012-06-04 14:42:46 -0700723
Ben Widawskyc4829722013-12-06 14:11:20 -0800724 /* We have the fake context, but don't supports switching. */
725 if (!HAS_HW_CONTEXTS(ring->dev))
726 return 0;
727
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800728 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700729}
Ben Widawsky84624812012-06-04 14:42:54 -0700730
731int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
732 struct drm_file *file)
733{
Ben Widawsky84624812012-06-04 14:42:54 -0700734 struct drm_i915_gem_context_create *args = data;
735 struct drm_i915_file_private *file_priv = file->driver_priv;
736 struct i915_hw_context *ctx;
737 int ret;
738
739 if (!(dev->driver->driver_features & DRIVER_GEM))
740 return -ENODEV;
741
Ben Widawsky8245be32013-11-06 13:56:29 -0200742 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200743 return -ENODEV;
744
Ben Widawsky84624812012-06-04 14:42:54 -0700745 ret = i915_mutex_lock_interruptible(dev);
746 if (ret)
747 return ret;
748
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800749 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700750 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300751 if (IS_ERR(ctx))
752 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700753
754 args->ctx_id = ctx->id;
755 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
756
Dan Carpenterbe636382012-07-17 09:44:49 +0300757 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700758}
759
760int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
761 struct drm_file *file)
762{
763 struct drm_i915_gem_context_destroy *args = data;
764 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700765 struct i915_hw_context *ctx;
766 int ret;
767
768 if (!(dev->driver->driver_features & DRIVER_GEM))
769 return -ENODEV;
770
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800771 if (args->ctx_id == DEFAULT_CONTEXT_ID)
772 return -EPERM;
773
Ben Widawsky84624812012-06-04 14:42:54 -0700774 ret = i915_mutex_lock_interruptible(dev);
775 if (ret)
776 return ret;
777
778 ctx = i915_gem_context_get(file_priv, args->ctx_id);
779 if (!ctx) {
780 mutex_unlock(&dev->struct_mutex);
Daniel Vetter0d326012012-06-19 16:52:31 +0200781 return -ENOENT;
Ben Widawsky84624812012-06-04 14:42:54 -0700782 }
783
Mika Kuoppaladce32712013-04-30 13:30:33 +0300784 idr_remove(&ctx->file_priv->context_idr, ctx->id);
785 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700786 mutex_unlock(&dev->struct_mutex);
787
788 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
789 return 0;
790}