blob: 0e2750cf85efe00e2c1622b806dd17bcbae15439 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300331 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100332 uint32_t status;
333 bool done;
334
Daniel Vetteref04f002012-12-01 21:03:59 +0100335#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100336 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300337 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
338 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100339 else
340 done = wait_for_atomic(C, 10) == 0;
341 if (!done)
342 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
343 has_aux_irq);
344#undef C
345
346 return status;
347}
348
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700349static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100350intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700351 uint8_t *send, int send_bytes,
352 uint8_t *recv, int recv_size)
353{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
355 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300357 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100359 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700361 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200362 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100363 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
364
365 /* dp aux is extremely sensitive to irq latency, hence request the
366 * lowest possible wakeup latency and so prevent the cpu from going into
367 * deep sleep states.
368 */
369 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700370
Keith Packard9b984da2011-09-19 13:54:47 -0700371 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700372 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700373 * and would like to run at 2MHz. So, take the
374 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700375 *
376 * Note that PCH attached eDP panels should use a 125MHz input
377 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700378 */
Adam Jackson1c958222011-10-14 17:22:25 -0400379 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200380 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200381 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
382 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530383 aux_clock_divider = 100;
384 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800385 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800386 else
387 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
388 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200389 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800390 else
391 aux_clock_divider = intel_hrawclk(dev) / 2;
392
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200393 if (IS_GEN6(dev))
394 precharge = 3;
395 else
396 precharge = 5;
397
Jesse Barnes11bee432011-08-01 15:02:20 -0700398 /* Try to wait for any previous AUX channel activity */
399 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100400 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700401 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
402 break;
403 msleep(1);
404 }
405
406 if (try == 3) {
407 WARN(1, "dp_aux_ch not started status 0x%08x\n",
408 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100409 ret = -EBUSY;
410 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100411 }
412
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700413 /* Must try at least 3 times according to DP spec */
414 for (try = 0; try < 5; try++) {
415 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 for (i = 0; i < send_bytes; i += 4)
417 I915_WRITE(ch_data + i,
418 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400419
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700420 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100421 I915_WRITE(ch_ctl,
422 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100423 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100424 DP_AUX_CH_CTL_TIME_OUT_400us |
425 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
426 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
427 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
428 DP_AUX_CH_CTL_DONE |
429 DP_AUX_CH_CTL_TIME_OUT_ERROR |
430 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431
432 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400433
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700434 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100435 I915_WRITE(ch_ctl,
436 status |
437 DP_AUX_CH_CTL_DONE |
438 DP_AUX_CH_CTL_TIME_OUT_ERROR |
439 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400440
441 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
442 DP_AUX_CH_CTL_RECEIVE_ERROR))
443 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100444 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700445 break;
446 }
447
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700448 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700449 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100450 ret = -EBUSY;
451 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452 }
453
454 /* Check for timeout or receive error.
455 * Timeouts occur when the sink is not connected
456 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700457 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700458 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100459 ret = -EIO;
460 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700461 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700462
463 /* Timeouts occur when the device isn't connected, so they're
464 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700465 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800466 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100467 ret = -ETIMEDOUT;
468 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469 }
470
471 /* Unload any bytes sent back from the other side */
472 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
473 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700474 if (recv_bytes > recv_size)
475 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400476
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100477 for (i = 0; i < recv_bytes; i += 4)
478 unpack_aux(I915_READ(ch_data + i),
479 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700480
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100481 ret = recv_bytes;
482out:
483 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
484
485 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486}
487
488/* Write data to the aux channel in native mode */
489static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100490intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700491 uint16_t address, uint8_t *send, int send_bytes)
492{
493 int ret;
494 uint8_t msg[20];
495 int msg_bytes;
496 uint8_t ack;
497
Keith Packard9b984da2011-09-19 13:54:47 -0700498 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499 if (send_bytes > 16)
500 return -1;
501 msg[0] = AUX_NATIVE_WRITE << 4;
502 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800503 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 msg[3] = send_bytes - 1;
505 memcpy(&msg[4], send, send_bytes);
506 msg_bytes = send_bytes + 4;
507 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100508 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700509 if (ret < 0)
510 return ret;
511 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
512 break;
513 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
514 udelay(100);
515 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700516 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517 }
518 return send_bytes;
519}
520
521/* Write a single byte to the aux channel in native mode */
522static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 uint16_t address, uint8_t byte)
525{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100526 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700527}
528
529/* read bytes from a native aux channel */
530static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100531intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700532 uint16_t address, uint8_t *recv, int recv_bytes)
533{
534 uint8_t msg[4];
535 int msg_bytes;
536 uint8_t reply[20];
537 int reply_bytes;
538 uint8_t ack;
539 int ret;
540
Keith Packard9b984da2011-09-19 13:54:47 -0700541 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[0] = AUX_NATIVE_READ << 4;
543 msg[1] = address >> 8;
544 msg[2] = address & 0xff;
545 msg[3] = recv_bytes - 1;
546
547 msg_bytes = 4;
548 reply_bytes = recv_bytes + 1;
549
550 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100551 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700552 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700553 if (ret == 0)
554 return -EPROTO;
555 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556 return ret;
557 ack = reply[0];
558 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
559 memcpy(recv, reply + 1, ret - 1);
560 return ret - 1;
561 }
562 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
563 udelay(100);
564 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700565 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 }
567}
568
569static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000570intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
571 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572{
Dave Airlieab2c0672009-12-04 10:55:24 +1000573 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100574 struct intel_dp *intel_dp = container_of(adapter,
575 struct intel_dp,
576 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000577 uint16_t address = algo_data->address;
578 uint8_t msg[5];
579 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000580 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000581 int msg_bytes;
582 int reply_bytes;
583 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584
Keith Packard9b984da2011-09-19 13:54:47 -0700585 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000586 /* Set up the command byte */
587 if (mode & MODE_I2C_READ)
588 msg[0] = AUX_I2C_READ << 4;
589 else
590 msg[0] = AUX_I2C_WRITE << 4;
591
592 if (!(mode & MODE_I2C_STOP))
593 msg[0] |= AUX_I2C_MOT << 4;
594
595 msg[1] = address >> 8;
596 msg[2] = address;
597
598 switch (mode) {
599 case MODE_I2C_WRITE:
600 msg[3] = 0;
601 msg[4] = write_byte;
602 msg_bytes = 5;
603 reply_bytes = 1;
604 break;
605 case MODE_I2C_READ:
606 msg[3] = 0;
607 msg_bytes = 4;
608 reply_bytes = 2;
609 break;
610 default:
611 msg_bytes = 3;
612 reply_bytes = 1;
613 break;
614 }
615
David Flynn8316f332010-12-08 16:10:21 +0000616 for (retry = 0; retry < 5; retry++) {
617 ret = intel_dp_aux_ch(intel_dp,
618 msg, msg_bytes,
619 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000620 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000621 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 return ret;
623 }
David Flynn8316f332010-12-08 16:10:21 +0000624
625 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
626 case AUX_NATIVE_REPLY_ACK:
627 /* I2C-over-AUX Reply field is only valid
628 * when paired with AUX ACK.
629 */
630 break;
631 case AUX_NATIVE_REPLY_NACK:
632 DRM_DEBUG_KMS("aux_ch native nack\n");
633 return -EREMOTEIO;
634 case AUX_NATIVE_REPLY_DEFER:
635 udelay(100);
636 continue;
637 default:
638 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
639 reply[0]);
640 return -EREMOTEIO;
641 }
642
Dave Airlieab2c0672009-12-04 10:55:24 +1000643 switch (reply[0] & AUX_I2C_REPLY_MASK) {
644 case AUX_I2C_REPLY_ACK:
645 if (mode == MODE_I2C_READ) {
646 *read_byte = reply[1];
647 }
648 return reply_bytes - 1;
649 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000650 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000651 return -EREMOTEIO;
652 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000653 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000654 udelay(100);
655 break;
656 default:
David Flynn8316f332010-12-08 16:10:21 +0000657 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000658 return -EREMOTEIO;
659 }
660 }
David Flynn8316f332010-12-08 16:10:21 +0000661
662 DRM_ERROR("too many retries, giving up\n");
663 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700664}
665
666static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800668 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700669{
Keith Packard0b5c5412011-09-28 16:41:05 -0700670 int ret;
671
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800672 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100673 intel_dp->algo.running = false;
674 intel_dp->algo.address = 0;
675 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700676
Akshay Joshi0206e352011-08-16 15:34:10 -0400677 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100678 intel_dp->adapter.owner = THIS_MODULE;
679 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400680 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
682 intel_dp->adapter.algo_data = &intel_dp->algo;
683 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
684
Keith Packard0b5c5412011-09-28 16:41:05 -0700685 ironlake_edp_panel_vdd_on(intel_dp);
686 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700687 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700688 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700689}
690
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200691bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200692intel_dp_mode_fixup(struct drm_encoder *encoder,
693 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 struct drm_display_mode *adjusted_mode)
695{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100696 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100697 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300698 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700699 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200700 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100701 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200702 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
704
Jani Nikuladd06f902012-10-19 14:51:50 +0300705 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
706 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
707 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300708 intel_pch_panel_fitting(dev,
709 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100710 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100711 }
712
Daniel Vettercb1793c2012-06-04 18:39:21 +0200713 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200714 return false;
715
Daniel Vetter083f9562012-04-20 20:23:49 +0200716 DRM_DEBUG_KMS("DP link computation with max lane count %i "
717 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200718 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200719
Daniel Vettercb1793c2012-06-04 18:39:21 +0200720 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200721 return false;
722
723 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200724
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200725 if (intel_dp->color_range_auto) {
726 /*
727 * See:
728 * CEA-861-E - 5.1 Default Encoding Parameters
729 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
730 */
731 if (bpp != 18 && drm_mode_cea_vic(adjusted_mode) > 1)
732 intel_dp->color_range = DP_COLOR_RANGE_16_235;
733 else
734 intel_dp->color_range = 0;
735 }
736
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200737 if (intel_dp->color_range)
738 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
739
Daniel Vetter71244652012-06-04 18:39:20 +0200740 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200741
Jesse Barnes2514bc52012-06-21 15:13:50 -0700742 for (clock = 0; clock <= max_clock; clock++) {
743 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200744 int link_bw_clock =
745 drm_dp_bw_code_to_link_rate(bws[clock]);
746 int link_avail = intel_dp_max_data_rate(link_bw_clock,
747 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700748
Daniel Vetter083f9562012-04-20 20:23:49 +0200749 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100750 intel_dp->link_bw = bws[clock];
751 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200752 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200753 DRM_DEBUG_KMS("DP link bw %02x lane "
754 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200756 adjusted_mode->clock, bpp);
757 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
758 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759 return true;
760 }
761 }
762 }
Dave Airliefe27d532010-06-30 11:46:17 +1000763
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764 return false;
765}
766
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700767void
768intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
769 struct drm_display_mode *adjusted_mode)
770{
771 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200772 struct intel_encoder *intel_encoder;
773 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 struct drm_i915_private *dev_priv = dev->dev_private;
775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700776 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100777 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800778 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200779 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780
781 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700782 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200784 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
785 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200787 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
788 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700789 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100790 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700791 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 }
793 }
794
795 /*
796 * Compute the GMCH and Link ratios. The '3' here is
797 * the number of bytes_per_pixel post-LUT, which we always
798 * set up for 8-bits of R/G/B, or 3 bytes total.
799 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100800 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
801 mode->clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802
Paulo Zanoni22b8bf12013-02-18 19:00:23 -0300803 if (HAS_DDI(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200804 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
805 TU_SIZE(m_n.tu) | m_n.gmch_m);
806 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
807 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
808 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300809 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300810 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800811 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
812 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
813 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530814 } else if (IS_VALLEYVIEW(dev)) {
815 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
816 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
817 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
818 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800820 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300821 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800822 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
823 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
824 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825 }
826}
827
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300828void intel_dp_init_link_config(struct intel_dp *intel_dp)
829{
830 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
831 intel_dp->link_configuration[0] = intel_dp->link_bw;
832 intel_dp->link_configuration[1] = intel_dp->lane_count;
833 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
834 /*
835 * Check for DPCD version > 1.1 and enhanced framing support
836 */
837 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
838 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
839 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
840 }
841}
842
Daniel Vetterea9b6002012-11-29 15:59:31 +0100843static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
844{
845 struct drm_device *dev = crtc->dev;
846 struct drm_i915_private *dev_priv = dev->dev_private;
847 u32 dpa_ctl;
848
849 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
850 dpa_ctl = I915_READ(DP_A);
851 dpa_ctl &= ~DP_PLL_FREQ_MASK;
852
853 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100854 /* For a long time we've carried around a ILK-DevA w/a for the
855 * 160MHz clock. If we're really unlucky, it's still required.
856 */
857 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100858 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100859 } else {
860 dpa_ctl |= DP_PLL_FREQ_270MHZ;
861 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100862
Daniel Vetterea9b6002012-11-29 15:59:31 +0100863 I915_WRITE(DP_A, dpa_ctl);
864
865 POSTING_READ(DP_A);
866 udelay(500);
867}
868
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700869static void
870intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
871 struct drm_display_mode *adjusted_mode)
872{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800873 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100875 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200876 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
878
Keith Packard417e8222011-11-01 19:54:11 -0700879 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800880 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700881 *
882 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800883 * SNB CPU
884 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700885 * CPT PCH
886 *
887 * IBX PCH and CPU are the same for almost everything,
888 * except that the CPU DP PLL is configured in this
889 * register
890 *
891 * CPT PCH is quite different, having many bits moved
892 * to the TRANS_DP_CTL register instead. That
893 * configuration happens (oddly) in ironlake_pch_enable
894 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400895
Keith Packard417e8222011-11-01 19:54:11 -0700896 /* Preserve the BIOS-computed detected bit. This is
897 * supposed to be read-only.
898 */
899 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900
Keith Packard417e8222011-11-01 19:54:11 -0700901 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700902 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903
Chris Wilsonea5b2132010-08-04 13:50:23 +0100904 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700905 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100906 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 break;
908 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100909 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 break;
911 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100912 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913 break;
914 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800915 if (intel_dp->has_audio) {
916 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
917 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100918 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800919 intel_write_eld(encoder, adjusted_mode);
920 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300921
922 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923
Keith Packard417e8222011-11-01 19:54:11 -0700924 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800925
Gajanan Bhat19c03922012-09-27 19:13:07 +0530926 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800927 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
928 intel_dp->DP |= DP_SYNC_HS_HIGH;
929 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
930 intel_dp->DP |= DP_SYNC_VS_HIGH;
931 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
932
933 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
934 intel_dp->DP |= DP_ENHANCED_FRAMING;
935
936 intel_dp->DP |= intel_crtc->pipe << 29;
937
938 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800939 if (adjusted_mode->clock < 200000)
940 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
941 else
942 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
943 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200944 if (!HAS_PCH_SPLIT(dev))
945 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700946
947 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
948 intel_dp->DP |= DP_SYNC_HS_HIGH;
949 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
950 intel_dp->DP |= DP_SYNC_VS_HIGH;
951 intel_dp->DP |= DP_LINK_TRAIN_OFF;
952
953 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
954 intel_dp->DP |= DP_ENHANCED_FRAMING;
955
956 if (intel_crtc->pipe == 1)
957 intel_dp->DP |= DP_PIPEB_SELECT;
958
959 if (is_cpu_edp(intel_dp)) {
960 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700961 if (adjusted_mode->clock < 200000)
962 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
963 else
964 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
965 }
966 } else {
967 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800968 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100969
970 if (is_cpu_edp(intel_dp))
971 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972}
973
Keith Packard99ea7122011-11-01 19:57:50 -0700974#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
975#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
976
977#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
978#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
979
980#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
981#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
982
983static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
984 u32 mask,
985 u32 value)
986{
Paulo Zanoni30add222012-10-26 19:05:45 -0200987 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700988 struct drm_i915_private *dev_priv = dev->dev_private;
989
990 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
991 mask, value,
992 I915_READ(PCH_PP_STATUS),
993 I915_READ(PCH_PP_CONTROL));
994
995 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
996 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
997 I915_READ(PCH_PP_STATUS),
998 I915_READ(PCH_PP_CONTROL));
999 }
1000}
1001
1002static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1003{
1004 DRM_DEBUG_KMS("Wait for panel power on\n");
1005 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1006}
1007
Keith Packardbd943152011-09-18 23:09:52 -07001008static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1009{
Keith Packardbd943152011-09-18 23:09:52 -07001010 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001011 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001012}
Keith Packardbd943152011-09-18 23:09:52 -07001013
Keith Packard99ea7122011-11-01 19:57:50 -07001014static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1015{
1016 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1017 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1018}
Keith Packardbd943152011-09-18 23:09:52 -07001019
Keith Packard99ea7122011-11-01 19:57:50 -07001020
Keith Packard832dd3c2011-11-01 19:34:06 -07001021/* Read the current pp_control value, unlocking the register if it
1022 * is locked
1023 */
1024
1025static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1026{
1027 u32 control = I915_READ(PCH_PP_CONTROL);
1028
1029 control &= ~PANEL_UNLOCK_MASK;
1030 control |= PANEL_UNLOCK_REGS;
1031 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001032}
1033
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001034void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001035{
Paulo Zanoni30add222012-10-26 19:05:45 -02001036 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001037 struct drm_i915_private *dev_priv = dev->dev_private;
1038 u32 pp;
1039
Keith Packard97af61f572011-09-28 16:23:51 -07001040 if (!is_edp(intel_dp))
1041 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001042 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001043
Keith Packardbd943152011-09-18 23:09:52 -07001044 WARN(intel_dp->want_panel_vdd,
1045 "eDP VDD already requested on\n");
1046
1047 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001048
Keith Packardbd943152011-09-18 23:09:52 -07001049 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1050 DRM_DEBUG_KMS("eDP VDD already on\n");
1051 return;
1052 }
1053
Keith Packard99ea7122011-11-01 19:57:50 -07001054 if (!ironlake_edp_have_panel_power(intel_dp))
1055 ironlake_wait_panel_power_cycle(intel_dp);
1056
Keith Packard832dd3c2011-11-01 19:34:06 -07001057 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001058 pp |= EDP_FORCE_VDD;
1059 I915_WRITE(PCH_PP_CONTROL, pp);
1060 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001061 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1062 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001063
1064 /*
1065 * If the panel wasn't on, delay before accessing aux channel
1066 */
1067 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001068 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001069 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001070 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001071}
1072
Keith Packardbd943152011-09-18 23:09:52 -07001073static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001074{
Paulo Zanoni30add222012-10-26 19:05:45 -02001075 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001076 struct drm_i915_private *dev_priv = dev->dev_private;
1077 u32 pp;
1078
Daniel Vettera0e99e62012-12-02 01:05:46 +01001079 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1080
Keith Packardbd943152011-09-18 23:09:52 -07001081 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001082 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001083 pp &= ~EDP_FORCE_VDD;
1084 I915_WRITE(PCH_PP_CONTROL, pp);
1085 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001086
Keith Packardbd943152011-09-18 23:09:52 -07001087 /* Make sure sequencer is idle before allowing subsequent activity */
1088 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1089 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001090
1091 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001092 }
1093}
1094
1095static void ironlake_panel_vdd_work(struct work_struct *__work)
1096{
1097 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1098 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001099 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001100
Keith Packard627f7672011-10-31 11:30:10 -07001101 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001102 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001103 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001104}
1105
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001106void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001107{
Keith Packard97af61f572011-09-28 16:23:51 -07001108 if (!is_edp(intel_dp))
1109 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001110
Keith Packardbd943152011-09-18 23:09:52 -07001111 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1112 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001113
Keith Packardbd943152011-09-18 23:09:52 -07001114 intel_dp->want_panel_vdd = false;
1115
1116 if (sync) {
1117 ironlake_panel_vdd_off_sync(intel_dp);
1118 } else {
1119 /*
1120 * Queue the timer to fire a long
1121 * time from now (relative to the power down delay)
1122 * to keep the panel power up across a sequence of operations
1123 */
1124 schedule_delayed_work(&intel_dp->panel_vdd_work,
1125 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1126 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001127}
1128
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001129void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001130{
Paulo Zanoni30add222012-10-26 19:05:45 -02001131 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001132 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001133 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001134
Keith Packard97af61f572011-09-28 16:23:51 -07001135 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001136 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001137
1138 DRM_DEBUG_KMS("Turn eDP power on\n");
1139
1140 if (ironlake_edp_have_panel_power(intel_dp)) {
1141 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001142 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001143 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001144
Keith Packard99ea7122011-11-01 19:57:50 -07001145 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001146
Keith Packard832dd3c2011-11-01 19:34:06 -07001147 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001148 if (IS_GEN5(dev)) {
1149 /* ILK workaround: disable reset around power sequence */
1150 pp &= ~PANEL_POWER_RESET;
1151 I915_WRITE(PCH_PP_CONTROL, pp);
1152 POSTING_READ(PCH_PP_CONTROL);
1153 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001154
Keith Packard1c0ae802011-09-19 13:59:29 -07001155 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001156 if (!IS_GEN5(dev))
1157 pp |= PANEL_POWER_RESET;
1158
Jesse Barnes9934c132010-07-22 13:18:19 -07001159 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001160 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001161
Keith Packard99ea7122011-11-01 19:57:50 -07001162 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001163
Keith Packard05ce1a42011-09-29 16:33:01 -07001164 if (IS_GEN5(dev)) {
1165 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1166 I915_WRITE(PCH_PP_CONTROL, pp);
1167 POSTING_READ(PCH_PP_CONTROL);
1168 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001169}
1170
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001171void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001172{
Paulo Zanoni30add222012-10-26 19:05:45 -02001173 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001174 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001175 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001176
Keith Packard97af61f572011-09-28 16:23:51 -07001177 if (!is_edp(intel_dp))
1178 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001179
Keith Packard99ea7122011-11-01 19:57:50 -07001180 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001181
Daniel Vetter6cb49832012-05-20 17:14:50 +02001182 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001183
Keith Packard832dd3c2011-11-01 19:34:06 -07001184 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001185 /* We need to switch off panel power _and_ force vdd, for otherwise some
1186 * panels get very unhappy and cease to work. */
1187 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001188 I915_WRITE(PCH_PP_CONTROL, pp);
1189 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001190
Daniel Vetter35a38552012-08-12 22:17:14 +02001191 intel_dp->want_panel_vdd = false;
1192
Keith Packard99ea7122011-11-01 19:57:50 -07001193 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001194}
1195
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001196void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001197{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001198 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1199 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001200 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001201 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001202 u32 pp;
1203
Keith Packardf01eca22011-09-28 16:48:10 -07001204 if (!is_edp(intel_dp))
1205 return;
1206
Zhao Yakui28c97732009-10-09 11:39:41 +08001207 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001208 /*
1209 * If we enable the backlight right away following a panel power
1210 * on, we may see slight flicker as the panel syncs with the eDP
1211 * link. So delay a bit to make sure the image is solid before
1212 * allowing it to appear.
1213 */
Keith Packardf01eca22011-09-28 16:48:10 -07001214 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001215 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001216 pp |= EDP_BLC_ENABLE;
1217 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001218 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001219
1220 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001221}
1222
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001223void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001224{
Paulo Zanoni30add222012-10-26 19:05:45 -02001225 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001226 struct drm_i915_private *dev_priv = dev->dev_private;
1227 u32 pp;
1228
Keith Packardf01eca22011-09-28 16:48:10 -07001229 if (!is_edp(intel_dp))
1230 return;
1231
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001232 intel_panel_disable_backlight(dev);
1233
Zhao Yakui28c97732009-10-09 11:39:41 +08001234 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001235 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001236 pp &= ~EDP_BLC_ENABLE;
1237 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001238 POSTING_READ(PCH_PP_CONTROL);
1239 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001240}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001241
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001242static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001243{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001244 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1245 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1246 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001247 struct drm_i915_private *dev_priv = dev->dev_private;
1248 u32 dpa_ctl;
1249
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001250 assert_pipe_disabled(dev_priv,
1251 to_intel_crtc(crtc)->pipe);
1252
Jesse Barnesd240f202010-08-13 15:43:26 -07001253 DRM_DEBUG_KMS("\n");
1254 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001255 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1256 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1257
1258 /* We don't adjust intel_dp->DP while tearing down the link, to
1259 * facilitate link retraining (e.g. after hotplug). Hence clear all
1260 * enable bits here to ensure that we don't enable too much. */
1261 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1262 intel_dp->DP |= DP_PLL_ENABLE;
1263 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001264 POSTING_READ(DP_A);
1265 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001266}
1267
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001268static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001269{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1271 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1272 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001273 struct drm_i915_private *dev_priv = dev->dev_private;
1274 u32 dpa_ctl;
1275
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001276 assert_pipe_disabled(dev_priv,
1277 to_intel_crtc(crtc)->pipe);
1278
Jesse Barnesd240f202010-08-13 15:43:26 -07001279 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001280 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1281 "dp pll off, should be on\n");
1282 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1283
1284 /* We can't rely on the value tracked for the DP register in
1285 * intel_dp->DP because link_down must not change that (otherwise link
1286 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001287 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001288 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001289 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001290 udelay(200);
1291}
1292
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001293/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001294void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001295{
1296 int ret, i;
1297
1298 /* Should have a valid DPCD by this point */
1299 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1300 return;
1301
1302 if (mode != DRM_MODE_DPMS_ON) {
1303 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1304 DP_SET_POWER_D3);
1305 if (ret != 1)
1306 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1307 } else {
1308 /*
1309 * When turning on, we need to retry for 1ms to give the sink
1310 * time to wake up.
1311 */
1312 for (i = 0; i < 3; i++) {
1313 ret = intel_dp_aux_native_write_1(intel_dp,
1314 DP_SET_POWER,
1315 DP_SET_POWER_D0);
1316 if (ret == 1)
1317 break;
1318 msleep(1);
1319 }
1320 }
1321}
1322
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001323static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1324 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001325{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001326 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1327 struct drm_device *dev = encoder->base.dev;
1328 struct drm_i915_private *dev_priv = dev->dev_private;
1329 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001330
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001331 if (!(tmp & DP_PORT_EN))
1332 return false;
1333
1334 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1335 *pipe = PORT_TO_PIPE_CPT(tmp);
1336 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1337 *pipe = PORT_TO_PIPE(tmp);
1338 } else {
1339 u32 trans_sel;
1340 u32 trans_dp;
1341 int i;
1342
1343 switch (intel_dp->output_reg) {
1344 case PCH_DP_B:
1345 trans_sel = TRANS_DP_PORT_SEL_B;
1346 break;
1347 case PCH_DP_C:
1348 trans_sel = TRANS_DP_PORT_SEL_C;
1349 break;
1350 case PCH_DP_D:
1351 trans_sel = TRANS_DP_PORT_SEL_D;
1352 break;
1353 default:
1354 return true;
1355 }
1356
1357 for_each_pipe(i) {
1358 trans_dp = I915_READ(TRANS_DP_CTL(i));
1359 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1360 *pipe = i;
1361 return true;
1362 }
1363 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001364
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001365 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1366 intel_dp->output_reg);
1367 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001368
1369 return true;
1370}
1371
Daniel Vettere8cb4552012-07-01 13:05:48 +02001372static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001373{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001374 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001375
1376 /* Make sure the panel is off before trying to change the mode. But also
1377 * ensure that we have vdd while we switch off the panel. */
1378 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001379 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001380 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001381 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001382
1383 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1384 if (!is_cpu_edp(intel_dp))
1385 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001386}
1387
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001388static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001389{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001390 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1391
Daniel Vetter37398502012-09-06 22:15:44 +02001392 if (is_cpu_edp(intel_dp)) {
1393 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001394 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001395 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001396}
1397
Daniel Vettere8cb4552012-07-01 13:05:48 +02001398static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001399{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001400 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1401 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001402 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001403 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001405 if (WARN_ON(dp_reg & DP_PORT_EN))
1406 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407
1408 ironlake_edp_panel_vdd_on(intel_dp);
1409 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1410 intel_dp_start_link_train(intel_dp);
1411 ironlake_edp_panel_on(intel_dp);
1412 ironlake_edp_panel_vdd_off(intel_dp, true);
1413 intel_dp_complete_link_train(intel_dp);
1414 ironlake_edp_backlight_on(intel_dp);
1415}
1416
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001417static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001418{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001419 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001421 if (is_cpu_edp(intel_dp))
1422 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423}
1424
1425/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001426 * Native read with retry for link status and receiver capability reads for
1427 * cases where the sink may still be asleep.
1428 */
1429static bool
1430intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1431 uint8_t *recv, int recv_bytes)
1432{
1433 int ret, i;
1434
1435 /*
1436 * Sinks are *supposed* to come up within 1ms from an off state,
1437 * but we're also supposed to retry 3 times per the spec.
1438 */
1439 for (i = 0; i < 3; i++) {
1440 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1441 recv_bytes);
1442 if (ret == recv_bytes)
1443 return true;
1444 msleep(1);
1445 }
1446
1447 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448}
1449
1450/*
1451 * Fetch AUX CH registers 0x202 - 0x207 which contain
1452 * link status information
1453 */
1454static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001455intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001457 return intel_dp_aux_native_read_retry(intel_dp,
1458 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001459 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001460 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001461}
1462
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001463#if 0
1464static char *voltage_names[] = {
1465 "0.4V", "0.6V", "0.8V", "1.2V"
1466};
1467static char *pre_emph_names[] = {
1468 "0dB", "3.5dB", "6dB", "9.5dB"
1469};
1470static char *link_train_names[] = {
1471 "pattern 1", "pattern 2", "idle", "off"
1472};
1473#endif
1474
1475/*
1476 * These are source-specific values; current Intel hardware supports
1477 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1478 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001479
1480static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001481intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001482{
Paulo Zanoni30add222012-10-26 19:05:45 -02001483 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001484
1485 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1486 return DP_TRAIN_VOLTAGE_SWING_800;
1487 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1488 return DP_TRAIN_VOLTAGE_SWING_1200;
1489 else
1490 return DP_TRAIN_VOLTAGE_SWING_800;
1491}
1492
1493static uint8_t
1494intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1495{
Paulo Zanoni30add222012-10-26 19:05:45 -02001496 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001497
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001498 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001499 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1500 case DP_TRAIN_VOLTAGE_SWING_400:
1501 return DP_TRAIN_PRE_EMPHASIS_9_5;
1502 case DP_TRAIN_VOLTAGE_SWING_600:
1503 return DP_TRAIN_PRE_EMPHASIS_6;
1504 case DP_TRAIN_VOLTAGE_SWING_800:
1505 return DP_TRAIN_PRE_EMPHASIS_3_5;
1506 case DP_TRAIN_VOLTAGE_SWING_1200:
1507 default:
1508 return DP_TRAIN_PRE_EMPHASIS_0;
1509 }
1510 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001511 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1512 case DP_TRAIN_VOLTAGE_SWING_400:
1513 return DP_TRAIN_PRE_EMPHASIS_6;
1514 case DP_TRAIN_VOLTAGE_SWING_600:
1515 case DP_TRAIN_VOLTAGE_SWING_800:
1516 return DP_TRAIN_PRE_EMPHASIS_3_5;
1517 default:
1518 return DP_TRAIN_PRE_EMPHASIS_0;
1519 }
1520 } else {
1521 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1522 case DP_TRAIN_VOLTAGE_SWING_400:
1523 return DP_TRAIN_PRE_EMPHASIS_6;
1524 case DP_TRAIN_VOLTAGE_SWING_600:
1525 return DP_TRAIN_PRE_EMPHASIS_6;
1526 case DP_TRAIN_VOLTAGE_SWING_800:
1527 return DP_TRAIN_PRE_EMPHASIS_3_5;
1528 case DP_TRAIN_VOLTAGE_SWING_1200:
1529 default:
1530 return DP_TRAIN_PRE_EMPHASIS_0;
1531 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532 }
1533}
1534
1535static void
Keith Packard93f62da2011-11-01 19:45:03 -07001536intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537{
1538 uint8_t v = 0;
1539 uint8_t p = 0;
1540 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001541 uint8_t voltage_max;
1542 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543
Jesse Barnes33a34e42010-09-08 12:42:02 -07001544 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001545 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1546 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547
1548 if (this_v > v)
1549 v = this_v;
1550 if (this_p > p)
1551 p = this_p;
1552 }
1553
Keith Packard1a2eb462011-11-16 16:26:07 -08001554 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001555 if (v >= voltage_max)
1556 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001557
Keith Packard1a2eb462011-11-16 16:26:07 -08001558 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1559 if (p >= preemph_max)
1560 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001561
1562 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001563 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001564}
1565
1566static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001567intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001569 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001570
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001571 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001572 case DP_TRAIN_VOLTAGE_SWING_400:
1573 default:
1574 signal_levels |= DP_VOLTAGE_0_4;
1575 break;
1576 case DP_TRAIN_VOLTAGE_SWING_600:
1577 signal_levels |= DP_VOLTAGE_0_6;
1578 break;
1579 case DP_TRAIN_VOLTAGE_SWING_800:
1580 signal_levels |= DP_VOLTAGE_0_8;
1581 break;
1582 case DP_TRAIN_VOLTAGE_SWING_1200:
1583 signal_levels |= DP_VOLTAGE_1_2;
1584 break;
1585 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001586 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001587 case DP_TRAIN_PRE_EMPHASIS_0:
1588 default:
1589 signal_levels |= DP_PRE_EMPHASIS_0;
1590 break;
1591 case DP_TRAIN_PRE_EMPHASIS_3_5:
1592 signal_levels |= DP_PRE_EMPHASIS_3_5;
1593 break;
1594 case DP_TRAIN_PRE_EMPHASIS_6:
1595 signal_levels |= DP_PRE_EMPHASIS_6;
1596 break;
1597 case DP_TRAIN_PRE_EMPHASIS_9_5:
1598 signal_levels |= DP_PRE_EMPHASIS_9_5;
1599 break;
1600 }
1601 return signal_levels;
1602}
1603
Zhenyu Wange3421a12010-04-08 09:43:27 +08001604/* Gen6's DP voltage swing and pre-emphasis control */
1605static uint32_t
1606intel_gen6_edp_signal_levels(uint8_t train_set)
1607{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001608 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1609 DP_TRAIN_PRE_EMPHASIS_MASK);
1610 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001611 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001612 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1613 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1614 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1615 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001616 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001617 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1618 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001619 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001620 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1621 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001622 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001623 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1624 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001625 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001626 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1627 "0x%x\n", signal_levels);
1628 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001629 }
1630}
1631
Keith Packard1a2eb462011-11-16 16:26:07 -08001632/* Gen7's DP voltage swing and pre-emphasis control */
1633static uint32_t
1634intel_gen7_edp_signal_levels(uint8_t train_set)
1635{
1636 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1637 DP_TRAIN_PRE_EMPHASIS_MASK);
1638 switch (signal_levels) {
1639 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1640 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1641 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1642 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1643 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1644 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1645
1646 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1647 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1648 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1649 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1650
1651 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1652 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1653 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1654 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1655
1656 default:
1657 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1658 "0x%x\n", signal_levels);
1659 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1660 }
1661}
1662
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001663/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1664static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001665intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001667 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1668 DP_TRAIN_PRE_EMPHASIS_MASK);
1669 switch (signal_levels) {
1670 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1671 return DDI_BUF_EMP_400MV_0DB_HSW;
1672 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1673 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1674 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1675 return DDI_BUF_EMP_400MV_6DB_HSW;
1676 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1677 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001678
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001679 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1680 return DDI_BUF_EMP_600MV_0DB_HSW;
1681 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1682 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1683 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1684 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001685
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001686 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1687 return DDI_BUF_EMP_800MV_0DB_HSW;
1688 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1689 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1690 default:
1691 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1692 "0x%x\n", signal_levels);
1693 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695}
1696
Paulo Zanonif0a34242012-12-06 16:51:50 -02001697/* Properly updates "DP" with the correct signal levels. */
1698static void
1699intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1700{
1701 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1702 struct drm_device *dev = intel_dig_port->base.base.dev;
1703 uint32_t signal_levels, mask;
1704 uint8_t train_set = intel_dp->train_set[0];
1705
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001706 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001707 signal_levels = intel_hsw_signal_levels(train_set);
1708 mask = DDI_BUF_EMP_MASK;
1709 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1710 signal_levels = intel_gen7_edp_signal_levels(train_set);
1711 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1712 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1713 signal_levels = intel_gen6_edp_signal_levels(train_set);
1714 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1715 } else {
1716 signal_levels = intel_gen4_signal_levels(train_set);
1717 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1718 }
1719
1720 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1721
1722 *DP = (*DP & ~mask) | signal_levels;
1723}
1724
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001725static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001726intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001728 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001729{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1731 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001732 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001733 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001734 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001735 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001736
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001737 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001738 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001739
1740 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1741 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1742 else
1743 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1744
1745 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1746 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1747 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001748
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001749 if (port != PORT_A) {
1750 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1751 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001752
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001753 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1754 DP_TP_STATUS_IDLE_DONE), 1))
1755 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1756
1757 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1758 }
1759
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001760 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1761
1762 break;
1763 case DP_TRAINING_PATTERN_1:
1764 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1765 break;
1766 case DP_TRAINING_PATTERN_2:
1767 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1768 break;
1769 case DP_TRAINING_PATTERN_3:
1770 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1771 break;
1772 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001773 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001774
1775 } else if (HAS_PCH_CPT(dev) &&
1776 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001777 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1778
1779 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1780 case DP_TRAINING_PATTERN_DISABLE:
1781 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1782 break;
1783 case DP_TRAINING_PATTERN_1:
1784 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1785 break;
1786 case DP_TRAINING_PATTERN_2:
1787 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1788 break;
1789 case DP_TRAINING_PATTERN_3:
1790 DRM_ERROR("DP training pattern 3 not supported\n");
1791 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1792 break;
1793 }
1794
1795 } else {
1796 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1797
1798 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1799 case DP_TRAINING_PATTERN_DISABLE:
1800 dp_reg_value |= DP_LINK_TRAIN_OFF;
1801 break;
1802 case DP_TRAINING_PATTERN_1:
1803 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1804 break;
1805 case DP_TRAINING_PATTERN_2:
1806 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1807 break;
1808 case DP_TRAINING_PATTERN_3:
1809 DRM_ERROR("DP training pattern 3 not supported\n");
1810 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1811 break;
1812 }
1813 }
1814
Chris Wilsonea5b2132010-08-04 13:50:23 +01001815 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1816 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817
Chris Wilsonea5b2132010-08-04 13:50:23 +01001818 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001819 DP_TRAINING_PATTERN_SET,
1820 dp_train_pat);
1821
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001822 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1823 DP_TRAINING_PATTERN_DISABLE) {
1824 ret = intel_dp_aux_native_write(intel_dp,
1825 DP_TRAINING_LANE0_SET,
1826 intel_dp->train_set,
1827 intel_dp->lane_count);
1828 if (ret != intel_dp->lane_count)
1829 return false;
1830 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001831
1832 return true;
1833}
1834
Jesse Barnes33a34e42010-09-08 12:42:02 -07001835/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001836void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001837intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001838{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001839 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001840 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001841 int i;
1842 uint8_t voltage;
1843 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001844 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001845 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001847 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001848 intel_ddi_prepare_link_retrain(encoder);
1849
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001850 /* Write the link configuration data */
1851 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1852 intel_dp->link_configuration,
1853 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001854
1855 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001856
Jesse Barnes33a34e42010-09-08 12:42:02 -07001857 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001859 voltage_tries = 0;
1860 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001861 clock_recovery = false;
1862 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001863 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001864 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001865
Paulo Zanonif0a34242012-12-06 16:51:50 -02001866 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867
Daniel Vettera7c96552012-10-18 10:15:30 +02001868 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001869 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001870 DP_TRAINING_PATTERN_1 |
1871 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001873
Daniel Vettera7c96552012-10-18 10:15:30 +02001874 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001875 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1876 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001877 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001878 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001879
Daniel Vetter01916272012-10-18 10:15:25 +02001880 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001881 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001882 clock_recovery = true;
1883 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001884 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001885
1886 /* Check to see if we've tried the max voltage */
1887 for (i = 0; i < intel_dp->lane_count; i++)
1888 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1889 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001890 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001891 ++loop_tries;
1892 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001893 DRM_DEBUG_KMS("too many full retries, give up\n");
1894 break;
1895 }
1896 memset(intel_dp->train_set, 0, 4);
1897 voltage_tries = 0;
1898 continue;
1899 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001900
1901 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001902 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001903 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001904 if (voltage_tries == 5) {
1905 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1906 break;
1907 }
1908 } else
1909 voltage_tries = 0;
1910 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001911
1912 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001913 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914 }
1915
Jesse Barnes33a34e42010-09-08 12:42:02 -07001916 intel_dp->DP = DP;
1917}
1918
Paulo Zanonic19b0662012-10-15 15:51:41 -03001919void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001920intel_dp_complete_link_train(struct intel_dp *intel_dp)
1921{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001922 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001923 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001924 uint32_t DP = intel_dp->DP;
1925
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926 /* channel equalization */
1927 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001928 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001929 channel_eq = false;
1930 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001931 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001932
Jesse Barnes37f80972011-01-05 14:45:24 -08001933 if (cr_tries > 5) {
1934 DRM_ERROR("failed to train DP, aborting\n");
1935 intel_dp_link_down(intel_dp);
1936 break;
1937 }
1938
Paulo Zanonif0a34242012-12-06 16:51:50 -02001939 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001940
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001941 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001942 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001943 DP_TRAINING_PATTERN_2 |
1944 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001945 break;
1946
Daniel Vettera7c96552012-10-18 10:15:30 +02001947 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001948 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001949 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001950
Jesse Barnes37f80972011-01-05 14:45:24 -08001951 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001952 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001953 intel_dp_start_link_train(intel_dp);
1954 cr_tries++;
1955 continue;
1956 }
1957
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001958 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001959 channel_eq = true;
1960 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001961 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001962
Jesse Barnes37f80972011-01-05 14:45:24 -08001963 /* Try 5 times, then try clock recovery if that fails */
1964 if (tries > 5) {
1965 intel_dp_link_down(intel_dp);
1966 intel_dp_start_link_train(intel_dp);
1967 tries = 0;
1968 cr_tries++;
1969 continue;
1970 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001971
1972 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001973 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001974 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001975 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001976
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001977 if (channel_eq)
1978 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1979
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001980 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001981}
1982
1983static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001984intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001986 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1987 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001988 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01001989 struct intel_crtc *intel_crtc =
1990 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001991 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992
Paulo Zanonic19b0662012-10-15 15:51:41 -03001993 /*
1994 * DDI code has a strict mode set sequence and we should try to respect
1995 * it, otherwise we might hang the machine in many different ways. So we
1996 * really should be disabling the port only on a complete crtc_disable
1997 * sequence. This function is just called under two conditions on DDI
1998 * code:
1999 * - Link train failed while doing crtc_enable, and on this case we
2000 * really should respect the mode set sequence and wait for a
2001 * crtc_disable.
2002 * - Someone turned the monitor off and intel_dp_check_link_status
2003 * called us. We don't need to disable the whole port on this case, so
2004 * when someone turns the monitor on again,
2005 * intel_ddi_prepare_link_retrain will take care of redoing the link
2006 * train.
2007 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002008 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002009 return;
2010
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002011 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002012 return;
2013
Zhao Yakui28c97732009-10-09 11:39:41 +08002014 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002015
Keith Packard1a2eb462011-11-16 16:26:07 -08002016 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002017 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002018 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002019 } else {
2020 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002021 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002022 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002023 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002024
Daniel Vetterab527ef2012-11-29 15:59:33 +01002025 /* We don't really know why we're doing this */
2026 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002027
Daniel Vetter493a7082012-05-30 12:31:56 +02002028 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002029 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002030 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002031
Eric Anholt5bddd172010-11-18 09:32:59 +08002032 /* Hardware workaround: leaving our transcoder select
2033 * set to transcoder B while it's off will prevent the
2034 * corresponding HDMI output on transcoder A.
2035 *
2036 * Combine this with another hardware workaround:
2037 * transcoder select bit can only be cleared while the
2038 * port is enabled.
2039 */
2040 DP &= ~DP_PIPEB_SELECT;
2041 I915_WRITE(intel_dp->output_reg, DP);
2042
2043 /* Changes to enable or select take place the vblank
2044 * after being written.
2045 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002046 if (WARN_ON(crtc == NULL)) {
2047 /* We should never try to disable a port without a crtc
2048 * attached. For paranoia keep the code around for a
2049 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002050 POSTING_READ(intel_dp->output_reg);
2051 msleep(50);
2052 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002053 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002054 }
2055
Wu Fengguang832afda2011-12-09 20:42:21 +08002056 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002057 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2058 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002059 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002060}
2061
Keith Packard26d61aa2011-07-25 20:01:09 -07002062static bool
2063intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002064{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002065 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2066
Keith Packard92fd8fd2011-07-25 19:50:10 -07002067 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002068 sizeof(intel_dp->dpcd)) == 0)
2069 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002070
Damien Lespiau577c7a52012-12-13 16:09:02 +00002071 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2072 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2073 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2074
Adam Jacksonedb39242012-09-18 10:58:49 -04002075 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2076 return false; /* DPCD not present */
2077
2078 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2079 DP_DWN_STRM_PORT_PRESENT))
2080 return true; /* native DP sink */
2081
2082 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2083 return true; /* no per-port downstream info */
2084
2085 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2086 intel_dp->downstream_ports,
2087 DP_MAX_DOWNSTREAM_PORTS) == 0)
2088 return false; /* downstream port status fetch failed */
2089
2090 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002091}
2092
Adam Jackson0d198322012-05-14 16:05:47 -04002093static void
2094intel_dp_probe_oui(struct intel_dp *intel_dp)
2095{
2096 u8 buf[3];
2097
2098 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2099 return;
2100
Daniel Vetter351cfc32012-06-12 13:20:47 +02002101 ironlake_edp_panel_vdd_on(intel_dp);
2102
Adam Jackson0d198322012-05-14 16:05:47 -04002103 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2104 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2105 buf[0], buf[1], buf[2]);
2106
2107 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2108 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2109 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002110
2111 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002112}
2113
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002114static bool
2115intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2116{
2117 int ret;
2118
2119 ret = intel_dp_aux_native_read_retry(intel_dp,
2120 DP_DEVICE_SERVICE_IRQ_VECTOR,
2121 sink_irq_vector, 1);
2122 if (!ret)
2123 return false;
2124
2125 return true;
2126}
2127
2128static void
2129intel_dp_handle_test_request(struct intel_dp *intel_dp)
2130{
2131 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002132 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002133}
2134
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135/*
2136 * According to DP spec
2137 * 5.1.2:
2138 * 1. Read DPCD
2139 * 2. Configure link according to Receiver Capabilities
2140 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2141 * 4. Check link status on receipt of hot-plug interrupt
2142 */
2143
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002144void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002145intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002147 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002148 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002149 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002150
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002151 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002152 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002153
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002155 return;
2156
Keith Packard92fd8fd2011-07-25 19:50:10 -07002157 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002158 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002159 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160 return;
2161 }
2162
Keith Packard92fd8fd2011-07-25 19:50:10 -07002163 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002164 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002165 intel_dp_link_down(intel_dp);
2166 return;
2167 }
2168
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002169 /* Try to read the source of the interrupt */
2170 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2171 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2172 /* Clear interrupt source */
2173 intel_dp_aux_native_write_1(intel_dp,
2174 DP_DEVICE_SERVICE_IRQ_VECTOR,
2175 sink_irq_vector);
2176
2177 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2178 intel_dp_handle_test_request(intel_dp);
2179 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2180 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2181 }
2182
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002183 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002184 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002185 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002186 intel_dp_start_link_train(intel_dp);
2187 intel_dp_complete_link_train(intel_dp);
2188 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002189}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002190
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002191/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002192static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002193intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002194{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002195 uint8_t *dpcd = intel_dp->dpcd;
2196 bool hpd;
2197 uint8_t type;
2198
2199 if (!intel_dp_get_dpcd(intel_dp))
2200 return connector_status_disconnected;
2201
2202 /* if there's no downstream port, we're done */
2203 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002204 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002205
2206 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2207 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2208 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002209 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002210 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002211 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002212 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002213 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2214 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002215 }
2216
2217 /* If no HPD, poke DDC gently */
2218 if (drm_probe_ddc(&intel_dp->adapter))
2219 return connector_status_connected;
2220
2221 /* Well we tried, say unknown for unreliable port types */
2222 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2223 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2224 return connector_status_unknown;
2225
2226 /* Anything else is out of spec, warn and ignore */
2227 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002228 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002229}
2230
2231static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002232ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002233{
Paulo Zanoni30add222012-10-26 19:05:45 -02002234 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002235 struct drm_i915_private *dev_priv = dev->dev_private;
2236 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002237 enum drm_connector_status status;
2238
Chris Wilsonfe16d942011-02-12 10:29:38 +00002239 /* Can't disconnect eDP, but you can close the lid... */
2240 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002241 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002242 if (status == connector_status_unknown)
2243 status = connector_status_connected;
2244 return status;
2245 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002246
Damien Lespiau1b469632012-12-13 16:09:01 +00002247 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2248 return connector_status_disconnected;
2249
Keith Packard26d61aa2011-07-25 20:01:09 -07002250 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002251}
2252
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002253static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002254g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002255{
Paulo Zanoni30add222012-10-26 19:05:45 -02002256 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002257 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002258 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002259 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002260
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002261 switch (intel_dig_port->port) {
2262 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002263 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002264 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002265 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002266 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002267 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002268 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002269 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002270 break;
2271 default:
2272 return connector_status_unknown;
2273 }
2274
Chris Wilson10f76a32012-05-11 18:01:32 +01002275 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276 return connector_status_disconnected;
2277
Keith Packard26d61aa2011-07-25 20:01:09 -07002278 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002279}
2280
Keith Packard8c241fe2011-09-28 16:38:44 -07002281static struct edid *
2282intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2283{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002284 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002285
Jani Nikula9cd300e2012-10-19 14:51:52 +03002286 /* use cached edid if we have one */
2287 if (intel_connector->edid) {
2288 struct edid *edid;
2289 int size;
2290
2291 /* invalid edid */
2292 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002293 return NULL;
2294
Jani Nikula9cd300e2012-10-19 14:51:52 +03002295 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002296 edid = kmalloc(size, GFP_KERNEL);
2297 if (!edid)
2298 return NULL;
2299
Jani Nikula9cd300e2012-10-19 14:51:52 +03002300 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002301 return edid;
2302 }
2303
Jani Nikula9cd300e2012-10-19 14:51:52 +03002304 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002305}
2306
2307static int
2308intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2309{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002310 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002311
Jani Nikula9cd300e2012-10-19 14:51:52 +03002312 /* use cached edid if we have one */
2313 if (intel_connector->edid) {
2314 /* invalid edid */
2315 if (IS_ERR(intel_connector->edid))
2316 return 0;
2317
2318 return intel_connector_update_modes(connector,
2319 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002320 }
2321
Jani Nikula9cd300e2012-10-19 14:51:52 +03002322 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002323}
2324
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002325static enum drm_connector_status
2326intel_dp_detect(struct drm_connector *connector, bool force)
2327{
2328 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2330 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002331 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002332 enum drm_connector_status status;
2333 struct edid *edid = NULL;
2334
2335 intel_dp->has_audio = false;
2336
2337 if (HAS_PCH_SPLIT(dev))
2338 status = ironlake_dp_detect(intel_dp);
2339 else
2340 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002341
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002342 if (status != connector_status_connected)
2343 return status;
2344
Adam Jackson0d198322012-05-14 16:05:47 -04002345 intel_dp_probe_oui(intel_dp);
2346
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002347 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2348 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002349 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002350 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002351 if (edid) {
2352 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002353 kfree(edid);
2354 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002355 }
2356
Paulo Zanonid63885d2012-10-26 19:05:49 -02002357 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2358 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002359 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002360}
2361
2362static int intel_dp_get_modes(struct drm_connector *connector)
2363{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002364 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002365 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002366 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002367 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002368
2369 /* We should parse the EDID data and find out if it has an audio sink
2370 */
2371
Keith Packard8c241fe2011-09-28 16:38:44 -07002372 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002373 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002374 return ret;
2375
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002376 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002377 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002378 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002379 mode = drm_mode_duplicate(dev,
2380 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002381 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002382 drm_mode_probed_add(connector, mode);
2383 return 1;
2384 }
2385 }
2386 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002387}
2388
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002389static bool
2390intel_dp_detect_audio(struct drm_connector *connector)
2391{
2392 struct intel_dp *intel_dp = intel_attached_dp(connector);
2393 struct edid *edid;
2394 bool has_audio = false;
2395
Keith Packard8c241fe2011-09-28 16:38:44 -07002396 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002397 if (edid) {
2398 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002399 kfree(edid);
2400 }
2401
2402 return has_audio;
2403}
2404
Chris Wilsonf6849602010-09-19 09:29:33 +01002405static int
2406intel_dp_set_property(struct drm_connector *connector,
2407 struct drm_property *property,
2408 uint64_t val)
2409{
Chris Wilsone953fd72011-02-21 22:23:52 +00002410 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002411 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002412 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2413 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002414 int ret;
2415
Rob Clark662595d2012-10-11 20:36:04 -05002416 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002417 if (ret)
2418 return ret;
2419
Chris Wilson3f43c482011-05-12 22:17:24 +01002420 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002421 int i = val;
2422 bool has_audio;
2423
2424 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002425 return 0;
2426
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002427 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002428
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002429 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002430 has_audio = intel_dp_detect_audio(connector);
2431 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002432 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002433
2434 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002435 return 0;
2436
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002437 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002438 goto done;
2439 }
2440
Chris Wilsone953fd72011-02-21 22:23:52 +00002441 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002442 switch (val) {
2443 case INTEL_BROADCAST_RGB_AUTO:
2444 intel_dp->color_range_auto = true;
2445 break;
2446 case INTEL_BROADCAST_RGB_FULL:
2447 intel_dp->color_range_auto = false;
2448 intel_dp->color_range = 0;
2449 break;
2450 case INTEL_BROADCAST_RGB_LIMITED:
2451 intel_dp->color_range_auto = false;
2452 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2453 break;
2454 default:
2455 return -EINVAL;
2456 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002457 goto done;
2458 }
2459
Yuly Novikov53b41832012-10-26 12:04:00 +03002460 if (is_edp(intel_dp) &&
2461 property == connector->dev->mode_config.scaling_mode_property) {
2462 if (val == DRM_MODE_SCALE_NONE) {
2463 DRM_DEBUG_KMS("no scaling not supported\n");
2464 return -EINVAL;
2465 }
2466
2467 if (intel_connector->panel.fitting_mode == val) {
2468 /* the eDP scaling property is not changed */
2469 return 0;
2470 }
2471 intel_connector->panel.fitting_mode = val;
2472
2473 goto done;
2474 }
2475
Chris Wilsonf6849602010-09-19 09:29:33 +01002476 return -EINVAL;
2477
2478done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002479 if (intel_encoder->base.crtc)
2480 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002481
2482 return 0;
2483}
2484
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002485static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002486intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002488 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002489 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002490 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002491
Jani Nikula9cd300e2012-10-19 14:51:52 +03002492 if (!IS_ERR_OR_NULL(intel_connector->edid))
2493 kfree(intel_connector->edid);
2494
Jani Nikula1d508702012-10-19 14:51:49 +03002495 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002496 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002497 intel_panel_fini(&intel_connector->panel);
2498 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002499
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002500 drm_sysfs_connector_remove(connector);
2501 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002502 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002503}
2504
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002505void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002506{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002507 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2508 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002509
2510 i2c_del_adapter(&intel_dp->adapter);
2511 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002512 if (is_edp(intel_dp)) {
2513 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2514 ironlake_panel_vdd_off_sync(intel_dp);
2515 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002516 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002517}
2518
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002520 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002522 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002523};
2524
2525static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002526 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527 .detect = intel_dp_detect,
2528 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002529 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002530 .destroy = intel_dp_destroy,
2531};
2532
2533static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2534 .get_modes = intel_dp_get_modes,
2535 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002536 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002537};
2538
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002540 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002541};
2542
Chris Wilson995b6762010-08-20 13:23:26 +01002543static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002544intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002545{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002546 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002547
Jesse Barnes885a5012011-07-07 11:11:01 -07002548 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002549}
2550
Zhenyu Wange3421a12010-04-08 09:43:27 +08002551/* Return which DP Port should be selected for Transcoder DP control */
2552int
Akshay Joshi0206e352011-08-16 15:34:10 -04002553intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002554{
2555 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002556 struct intel_encoder *intel_encoder;
2557 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002558
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002559 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2560 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002561
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002562 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2563 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002564 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002565 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002566
Zhenyu Wange3421a12010-04-08 09:43:27 +08002567 return -1;
2568}
2569
Zhao Yakui36e83a12010-06-12 14:32:21 +08002570/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002571bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002572{
2573 struct drm_i915_private *dev_priv = dev->dev_private;
2574 struct child_device_config *p_child;
2575 int i;
2576
2577 if (!dev_priv->child_dev_num)
2578 return false;
2579
2580 for (i = 0; i < dev_priv->child_dev_num; i++) {
2581 p_child = dev_priv->child_dev + i;
2582
2583 if (p_child->dvo_port == PORT_IDPD &&
2584 p_child->device_type == DEVICE_TYPE_eDP)
2585 return true;
2586 }
2587 return false;
2588}
2589
Chris Wilsonf6849602010-09-19 09:29:33 +01002590static void
2591intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2592{
Yuly Novikov53b41832012-10-26 12:04:00 +03002593 struct intel_connector *intel_connector = to_intel_connector(connector);
2594
Chris Wilson3f43c482011-05-12 22:17:24 +01002595 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002596 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002597 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002598
2599 if (is_edp(intel_dp)) {
2600 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002601 drm_object_attach_property(
2602 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002603 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002604 DRM_MODE_SCALE_ASPECT);
2605 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002606 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002607}
2608
Daniel Vetter67a54562012-10-20 20:57:45 +02002609static void
2610intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002611 struct intel_dp *intel_dp,
2612 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002613{
2614 struct drm_i915_private *dev_priv = dev->dev_private;
2615 struct edp_power_seq cur, vbt, spec, final;
2616 u32 pp_on, pp_off, pp_div, pp;
2617
2618 /* Workaround: Need to write PP_CONTROL with the unlock key as
2619 * the very first thing. */
2620 pp = ironlake_get_pp_control(dev_priv);
2621 I915_WRITE(PCH_PP_CONTROL, pp);
2622
2623 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2624 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2625 pp_div = I915_READ(PCH_PP_DIVISOR);
2626
2627 /* Pull timing values out of registers */
2628 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2629 PANEL_POWER_UP_DELAY_SHIFT;
2630
2631 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2632 PANEL_LIGHT_ON_DELAY_SHIFT;
2633
2634 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2635 PANEL_LIGHT_OFF_DELAY_SHIFT;
2636
2637 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2638 PANEL_POWER_DOWN_DELAY_SHIFT;
2639
2640 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2641 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2642
2643 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2644 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2645
2646 vbt = dev_priv->edp.pps;
2647
2648 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2649 * our hw here, which are all in 100usec. */
2650 spec.t1_t3 = 210 * 10;
2651 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2652 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2653 spec.t10 = 500 * 10;
2654 /* This one is special and actually in units of 100ms, but zero
2655 * based in the hw (so we need to add 100 ms). But the sw vbt
2656 * table multiplies it with 1000 to make it in units of 100usec,
2657 * too. */
2658 spec.t11_t12 = (510 + 100) * 10;
2659
2660 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2661 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2662
2663 /* Use the max of the register settings and vbt. If both are
2664 * unset, fall back to the spec limits. */
2665#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2666 spec.field : \
2667 max(cur.field, vbt.field))
2668 assign_final(t1_t3);
2669 assign_final(t8);
2670 assign_final(t9);
2671 assign_final(t10);
2672 assign_final(t11_t12);
2673#undef assign_final
2674
2675#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2676 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2677 intel_dp->backlight_on_delay = get_delay(t8);
2678 intel_dp->backlight_off_delay = get_delay(t9);
2679 intel_dp->panel_power_down_delay = get_delay(t10);
2680 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2681#undef get_delay
2682
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002683 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2684 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2685 intel_dp->panel_power_cycle_delay);
2686
2687 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2688 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2689
2690 if (out)
2691 *out = final;
2692}
2693
2694static void
2695intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2696 struct intel_dp *intel_dp,
2697 struct edp_power_seq *seq)
2698{
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 u32 pp_on, pp_off, pp_div;
2701
Daniel Vetter67a54562012-10-20 20:57:45 +02002702 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002703 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2704 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2705 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2706 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002707 /* Compute the divisor for the pp clock, simply match the Bspec
2708 * formula. */
2709 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2710 << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002711 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002712 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2713
2714 /* Haswell doesn't have any port selection bits for the panel
2715 * power sequencer any more. */
2716 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2717 if (is_cpu_edp(intel_dp))
2718 pp_on |= PANEL_POWER_PORT_DP_A;
2719 else
2720 pp_on |= PANEL_POWER_PORT_DP_D;
2721 }
2722
2723 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2724 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2725 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2726
Daniel Vetter67a54562012-10-20 20:57:45 +02002727 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2728 I915_READ(PCH_PP_ON_DELAYS),
2729 I915_READ(PCH_PP_OFF_DELAYS),
2730 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002731}
2732
2733void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002734intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2735 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002736{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002737 struct drm_connector *connector = &intel_connector->base;
2738 struct intel_dp *intel_dp = &intel_dig_port->dp;
2739 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2740 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002741 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002742 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002743 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002744 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002745 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002746 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002747
Daniel Vetter07679352012-09-06 22:15:42 +02002748 /* Preserve the current hw state. */
2749 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002750 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002751
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002752 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002753 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002754 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002755
Gajanan Bhat19c03922012-09-27 19:13:07 +05302756 /*
2757 * FIXME : We need to initialize built-in panels before external panels.
2758 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2759 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002760 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302761 type = DRM_MODE_CONNECTOR_eDP;
2762 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002763 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002764 type = DRM_MODE_CONNECTOR_eDP;
2765 intel_encoder->type = INTEL_OUTPUT_EDP;
2766 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002767 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2768 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2769 * rewrite it.
2770 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002771 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002772 }
2773
Adam Jacksonb3295302010-07-16 14:46:28 -04002774 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2776
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002777 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002778 connector->interlace_allowed = true;
2779 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002780
Daniel Vetter66a92782012-07-12 20:08:18 +02002781 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2782 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002783
Chris Wilsondf0e9242010-09-09 16:20:55 +01002784 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002785 drm_sysfs_connector_add(connector);
2786
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002787 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002788 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2789 else
2790 intel_connector->get_hw_state = intel_connector_get_hw_state;
2791
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002792 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2793 if (HAS_DDI(dev)) {
2794 switch (intel_dig_port->port) {
2795 case PORT_A:
2796 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2797 break;
2798 case PORT_B:
2799 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2800 break;
2801 case PORT_C:
2802 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2803 break;
2804 case PORT_D:
2805 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2806 break;
2807 default:
2808 BUG();
2809 }
2810 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002811
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002812 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002813 switch (port) {
2814 case PORT_A:
2815 name = "DPDDC-A";
2816 break;
2817 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002818 dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002819 name = "DPDDC-B";
2820 break;
2821 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002822 dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002823 name = "DPDDC-C";
2824 break;
2825 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002826 dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002827 name = "DPDDC-D";
2828 break;
2829 default:
2830 WARN(1, "Invalid port %c\n", port_name(port));
2831 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002832 }
2833
Daniel Vetter67a54562012-10-20 20:57:45 +02002834 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002835 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002836
2837 intel_dp_i2c_init(intel_dp, intel_connector, name);
2838
Daniel Vetter67a54562012-10-20 20:57:45 +02002839 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002840 if (is_edp(intel_dp)) {
2841 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002842 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002843 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002844
2845 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002846 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002847 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002848
Keith Packard59f3e272011-07-25 20:01:56 -07002849 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002850 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2851 dev_priv->no_aux_handshake =
2852 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002853 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2854 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002855 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002856 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002857 intel_dp_encoder_destroy(&intel_encoder->base);
2858 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002859 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002860 }
Jesse Barnes89667382010-10-07 16:01:21 -07002861
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002862 /* We now know it's not a ghost, init power sequence regs. */
2863 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2864 &power_seq);
2865
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002866 ironlake_edp_panel_vdd_on(intel_dp);
2867 edid = drm_get_edid(connector, &intel_dp->adapter);
2868 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002869 if (drm_add_edid_modes(connector, edid)) {
2870 drm_mode_connector_update_edid_property(connector, edid);
2871 drm_edid_to_eld(connector, edid);
2872 } else {
2873 kfree(edid);
2874 edid = ERR_PTR(-EINVAL);
2875 }
2876 } else {
2877 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002878 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002879 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002880
2881 /* prefer fixed mode from EDID if available */
2882 list_for_each_entry(scan, &connector->probed_modes, head) {
2883 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2884 fixed_mode = drm_mode_duplicate(dev, scan);
2885 break;
2886 }
2887 }
2888
2889 /* fallback to VBT if available for eDP */
2890 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2891 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2892 if (fixed_mode)
2893 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2894 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002895
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002896 ironlake_edp_panel_vdd_off(intel_dp, false);
2897 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002898
Jesse Barnes4d926462010-10-07 16:01:07 -07002899 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002900 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002901 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002902 }
2903
Chris Wilsonf6849602010-09-19 09:29:33 +01002904 intel_dp_add_properties(intel_dp, connector);
2905
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2907 * 0xd. Failure to do so will result in spurious interrupts being
2908 * generated on the port when a cable is not attached.
2909 */
2910 if (IS_G4X(dev) && !IS_GM45(dev)) {
2911 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2912 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2913 }
2914}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002915
2916void
2917intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2918{
2919 struct intel_digital_port *intel_dig_port;
2920 struct intel_encoder *intel_encoder;
2921 struct drm_encoder *encoder;
2922 struct intel_connector *intel_connector;
2923
2924 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2925 if (!intel_dig_port)
2926 return;
2927
2928 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2929 if (!intel_connector) {
2930 kfree(intel_dig_port);
2931 return;
2932 }
2933
2934 intel_encoder = &intel_dig_port->base;
2935 encoder = &intel_encoder->base;
2936
2937 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2938 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002939 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002940
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002941 intel_encoder->enable = intel_enable_dp;
2942 intel_encoder->pre_enable = intel_pre_enable_dp;
2943 intel_encoder->disable = intel_disable_dp;
2944 intel_encoder->post_disable = intel_post_disable_dp;
2945 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002946
Paulo Zanoni174edf12012-10-26 19:05:50 -02002947 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002948 intel_dig_port->dp.output_reg = output_reg;
2949
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002950 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002951 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2952 intel_encoder->cloneable = false;
2953 intel_encoder->hot_plug = intel_dp_hot_plug;
2954
2955 intel_dp_init_connector(intel_dig_port, intel_connector);
2956}