blob: 724147eab84b2940ab7d743185999221ddace594 [file] [log] [blame]
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/include/ "skeleton.dtsi"
13
14/ {
15 interrupt-parent = <&icoll>;
16
Shawn Guoce4c6f92012-05-04 14:32:35 +080017 aliases {
18 gpio0 = &gpio0;
19 gpio1 = &gpio1;
20 gpio2 = &gpio2;
21 gpio3 = &gpio3;
22 gpio4 = &gpio4;
Shawn Guo530f1d42012-05-10 15:03:16 +080023 saif0 = &saif0;
24 saif1 = &saif1;
Fabio Estevam80d969e2012-06-15 12:35:56 -030025 serial0 = &auart0;
26 serial1 = &auart1;
27 serial2 = &auart2;
28 serial3 = &auart3;
29 serial4 = &auart4;
Marek Vasut8c41d572012-09-13 13:23:22 +020030 ethernet0 = &mac0;
31 ethernet1 = &mac1;
Shawn Guoce4c6f92012-05-04 14:32:35 +080032 };
33
Dong Aishengbc3a59c2012-03-31 21:26:57 +080034 cpus {
35 cpu@0 {
36 compatible = "arm,arm926ejs";
37 };
38 };
39
40 apb@80000000 {
41 compatible = "simple-bus";
42 #address-cells = <1>;
43 #size-cells = <1>;
44 reg = <0x80000000 0x80000>;
45 ranges;
46
47 apbh@80000000 {
48 compatible = "simple-bus";
49 #address-cells = <1>;
50 #size-cells = <1>;
51 reg = <0x80000000 0x3c900>;
52 ranges;
53
54 icoll: interrupt-controller@80000000 {
55 compatible = "fsl,imx28-icoll", "fsl,mxs-icoll";
56 interrupt-controller;
57 #interrupt-cells = <1>;
58 reg = <0x80000000 0x2000>;
59 };
60
61 hsadc@80002000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030062 reg = <0x80002000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080063 interrupts = <13 87>;
64 status = "disabled";
65 };
66
67 dma-apbh@80004000 {
Dong Aisheng84f35702012-05-04 20:12:19 +080068 compatible = "fsl,imx28-dma-apbh";
Fabio Estevam0f06cde2012-07-30 21:29:19 -030069 reg = <0x80004000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +080070 clocks = <&clks 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080071 };
72
73 perfmon@80006000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030074 reg = <0x80006000 0x800>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080075 interrupts = <27>;
76 status = "disabled";
77 };
78
Huang Shijie7a8e5142012-05-25 17:25:35 +080079 gpmi-nand@8000c000 {
80 compatible = "fsl,imx28-gpmi-nand";
81 #address-cells = <1>;
82 #size-cells = <1>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -030083 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
Huang Shijie7a8e5142012-05-25 17:25:35 +080084 reg-names = "gpmi-nand", "bch";
85 interrupts = <88>, <41>;
86 interrupt-names = "gpmi-dma", "bch";
Shawn Guob598b9f2012-08-22 21:36:29 +080087 clocks = <&clks 50>;
Huang Shijie7a8e5142012-05-25 17:25:35 +080088 fsl,gpmi-dma-channel = <4>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080089 status = "disabled";
90 };
91
92 ssp0: ssp@80010000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +020093 #address-cells = <1>;
94 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -030095 reg = <0x80010000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080096 interrupts = <96 82>;
Shawn Guob598b9f2012-08-22 21:36:29 +080097 clocks = <&clks 46>;
Shawn Guo35d23042012-05-06 16:33:34 +080098 fsl,ssp-dma-channel = <0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080099 status = "disabled";
100 };
101
102 ssp1: ssp@80012000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200103 #address-cells = <1>;
104 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300105 reg = <0x80012000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800106 interrupts = <97 83>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800107 clocks = <&clks 47>;
Shawn Guo35d23042012-05-06 16:33:34 +0800108 fsl,ssp-dma-channel = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800109 status = "disabled";
110 };
111
112 ssp2: ssp@80014000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200113 #address-cells = <1>;
114 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300115 reg = <0x80014000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800116 interrupts = <98 84>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800117 clocks = <&clks 48>;
Shawn Guo35d23042012-05-06 16:33:34 +0800118 fsl,ssp-dma-channel = <2>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800119 status = "disabled";
120 };
121
122 ssp3: ssp@80016000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200123 #address-cells = <1>;
124 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300125 reg = <0x80016000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800126 interrupts = <99 85>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800127 clocks = <&clks 49>;
Shawn Guo35d23042012-05-06 16:33:34 +0800128 fsl,ssp-dma-channel = <3>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800129 status = "disabled";
130 };
131
132 pinctrl@80018000 {
133 #address-cells = <1>;
134 #size-cells = <0>;
Shawn Guoce4c6f92012-05-04 14:32:35 +0800135 compatible = "fsl,imx28-pinctrl", "simple-bus";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300136 reg = <0x80018000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800137
Shawn Guoce4c6f92012-05-04 14:32:35 +0800138 gpio0: gpio@0 {
139 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
140 interrupts = <127>;
141 gpio-controller;
142 #gpio-cells = <2>;
143 interrupt-controller;
144 #interrupt-cells = <2>;
145 };
146
147 gpio1: gpio@1 {
148 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
149 interrupts = <126>;
150 gpio-controller;
151 #gpio-cells = <2>;
152 interrupt-controller;
153 #interrupt-cells = <2>;
154 };
155
156 gpio2: gpio@2 {
157 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
158 interrupts = <125>;
159 gpio-controller;
160 #gpio-cells = <2>;
161 interrupt-controller;
162 #interrupt-cells = <2>;
163 };
164
165 gpio3: gpio@3 {
166 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
167 interrupts = <124>;
168 gpio-controller;
169 #gpio-cells = <2>;
170 interrupt-controller;
171 #interrupt-cells = <2>;
172 };
173
174 gpio4: gpio@4 {
175 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
176 interrupts = <123>;
177 gpio-controller;
178 #gpio-cells = <2>;
179 interrupt-controller;
180 #interrupt-cells = <2>;
181 };
182
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800183 duart_pins_a: duart@0 {
184 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800185 fsl,pinmux-ids = <
186 0x3102 /* MX28_PAD_PWM0__DUART_RX */
187 0x3112 /* MX28_PAD_PWM1__DUART_TX */
188 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800189 fsl,drive-strength = <0>;
190 fsl,voltage = <1>;
191 fsl,pull-up = <0>;
192 };
193
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200194 duart_pins_b: duart@1 {
195 reg = <1>;
Shawn Guof14da762012-06-28 11:44:57 +0800196 fsl,pinmux-ids = <
197 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
198 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
199 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200200 fsl,drive-strength = <0>;
201 fsl,voltage = <1>;
202 fsl,pull-up = <0>;
203 };
204
Shawn Guoe1a4d182012-07-09 12:34:35 +0800205 duart_4pins_a: duart-4pins@0 {
206 reg = <0>;
207 fsl,pinmux-ids = <
208 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
209 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
210 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
211 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
212 >;
213 fsl,drive-strength = <0>;
214 fsl,voltage = <1>;
215 fsl,pull-up = <0>;
216 };
217
Huang Shijie7a8e5142012-05-25 17:25:35 +0800218 gpmi_pins_a: gpmi-nand@0 {
219 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800220 fsl,pinmux-ids = <
221 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
222 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
223 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
224 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
225 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
226 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
227 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
228 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
229 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
Shawn Guof14da762012-06-28 11:44:57 +0800230 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
Shawn Guof14da762012-06-28 11:44:57 +0800231 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
232 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
233 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
234 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
235 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
236 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800237 fsl,drive-strength = <0>;
238 fsl,voltage = <1>;
239 fsl,pull-up = <0>;
240 };
241
242 gpmi_status_cfg: gpmi-status-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800243 fsl,pinmux-ids = <
244 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
245 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
246 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
247 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800248 fsl,drive-strength = <2>;
249 };
250
Fabio Estevam80d969e2012-06-15 12:35:56 -0300251 auart0_pins_a: auart0@0 {
252 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800253 fsl,pinmux-ids = <
254 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
255 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
256 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
257 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
258 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300259 fsl,drive-strength = <0>;
260 fsl,voltage = <1>;
261 fsl,pull-up = <0>;
262 };
263
Marek Vasut8fa62e12012-07-07 21:21:38 +0800264 auart0_2pins_a: auart0-2pins@0 {
265 reg = <0>;
266 fsl,pinmux-ids = <
267 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
268 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
269 >;
270 fsl,drive-strength = <0>;
271 fsl,voltage = <1>;
272 fsl,pull-up = <0>;
273 };
274
Shawn Guoe1a4d182012-07-09 12:34:35 +0800275 auart1_pins_a: auart1@0 {
276 reg = <0>;
277 fsl,pinmux-ids = <
278 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
279 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
280 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
281 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
282 >;
283 fsl,drive-strength = <0>;
284 fsl,voltage = <1>;
285 fsl,pull-up = <0>;
286 };
287
Shawn Guo3143bbb2012-07-07 23:12:03 +0800288 auart1_2pins_a: auart1-2pins@0 {
289 reg = <0>;
290 fsl,pinmux-ids = <
291 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
292 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
293 >;
294 fsl,drive-strength = <0>;
295 fsl,voltage = <1>;
296 fsl,pull-up = <0>;
297 };
298
299 auart2_2pins_a: auart2-2pins@0 {
300 reg = <0>;
301 fsl,pinmux-ids = <
302 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
303 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
304 >;
305 fsl,drive-strength = <0>;
306 fsl,voltage = <1>;
307 fsl,pull-up = <0>;
308 };
309
Fabio Estevam80d969e2012-06-15 12:35:56 -0300310 auart3_pins_a: auart3@0 {
311 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800312 fsl,pinmux-ids = <
313 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
314 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
315 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
316 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
317 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300318 fsl,drive-strength = <0>;
319 fsl,voltage = <1>;
320 fsl,pull-up = <0>;
321 };
322
Shawn Guo3143bbb2012-07-07 23:12:03 +0800323 auart3_2pins_a: auart3-2pins@0 {
324 reg = <0>;
325 fsl,pinmux-ids = <
326 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
327 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
328 >;
329 fsl,drive-strength = <0>;
330 fsl,voltage = <1>;
331 fsl,pull-up = <0>;
332 };
333
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800334 mac0_pins_a: mac0@0 {
335 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800336 fsl,pinmux-ids = <
337 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
338 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
339 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
340 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
341 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
342 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
343 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
344 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
345 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
346 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800347 fsl,drive-strength = <1>;
348 fsl,voltage = <1>;
349 fsl,pull-up = <1>;
350 };
351
352 mac1_pins_a: mac1@0 {
353 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800354 fsl,pinmux-ids = <
355 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
356 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
357 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
358 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
359 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
360 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
361 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800362 fsl,drive-strength = <1>;
363 fsl,voltage = <1>;
364 fsl,pull-up = <1>;
365 };
Shawn Guo35d23042012-05-06 16:33:34 +0800366
367 mmc0_8bit_pins_a: mmc0-8bit@0 {
368 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800369 fsl,pinmux-ids = <
370 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
371 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
372 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
373 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
374 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
375 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
376 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
377 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
378 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
379 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
380 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
381 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800382 fsl,drive-strength = <1>;
383 fsl,voltage = <1>;
384 fsl,pull-up = <1>;
385 };
386
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200387 mmc0_4bit_pins_a: mmc0-4bit@0 {
388 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800389 fsl,pinmux-ids = <
390 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
391 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
392 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
393 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
394 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
395 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
396 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
397 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200398 fsl,drive-strength = <1>;
399 fsl,voltage = <1>;
400 fsl,pull-up = <1>;
401 };
402
Shawn Guo35d23042012-05-06 16:33:34 +0800403 mmc0_cd_cfg: mmc0-cd-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800404 fsl,pinmux-ids = <
405 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
406 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800407 fsl,pull-up = <0>;
408 };
409
410 mmc0_sck_cfg: mmc0-sck-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800411 fsl,pinmux-ids = <
412 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
413 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800414 fsl,drive-strength = <2>;
415 fsl,pull-up = <0>;
416 };
Shawn Guo2a96e392012-05-10 15:02:10 +0800417
418 i2c0_pins_a: i2c0@0 {
419 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800420 fsl,pinmux-ids = <
421 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
422 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
423 >;
Shawn Guo2a96e392012-05-10 15:02:10 +0800424 fsl,drive-strength = <1>;
425 fsl,voltage = <1>;
426 fsl,pull-up = <1>;
427 };
Shawn Guo530f1d42012-05-10 15:03:16 +0800428
Maxime Ripard5c697ea2012-08-23 10:42:29 +0200429 i2c0_pins_b: i2c0@1 {
430 reg = <1>;
431 fsl,pinmux-ids = <
432 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
433 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
434 >;
435 fsl,drive-strength = <1>;
436 fsl,voltage = <1>;
437 fsl,pull-up = <1>;
438 };
439
Maxime Ripardde7e9342012-08-31 16:00:40 +0200440 i2c1_pins_a: i2c1@0 {
441 reg = <0>;
442 fsl,pinmux-ids = <
443 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
444 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
445 >;
446 fsl,drive-strength = <1>;
447 fsl,voltage = <1>;
448 fsl,pull-up = <1>;
449 };
450
Shawn Guo530f1d42012-05-10 15:03:16 +0800451 saif0_pins_a: saif0@0 {
452 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800453 fsl,pinmux-ids = <
454 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
455 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
456 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
457 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
458 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800459 fsl,drive-strength = <2>;
460 fsl,voltage = <1>;
461 fsl,pull-up = <1>;
462 };
463
464 saif1_pins_a: saif1@0 {
465 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800466 fsl,pinmux-ids = <
467 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
468 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800469 fsl,drive-strength = <2>;
470 fsl,voltage = <1>;
471 fsl,pull-up = <1>;
472 };
Shawn Guo52f71762012-06-28 11:45:06 +0800473
Shawn Guoe1a4d182012-07-09 12:34:35 +0800474 pwm0_pins_a: pwm0@0 {
475 reg = <0>;
476 fsl,pinmux-ids = <
477 0x3100 /* MX28_PAD_PWM0__PWM_0 */
478 >;
479 fsl,drive-strength = <0>;
480 fsl,voltage = <1>;
481 fsl,pull-up = <0>;
482 };
483
Shawn Guo52f71762012-06-28 11:45:06 +0800484 pwm2_pins_a: pwm2@0 {
485 reg = <0>;
486 fsl,pinmux-ids = <
487 0x3120 /* MX28_PAD_PWM2__PWM_2 */
488 >;
489 fsl,drive-strength = <0>;
490 fsl,voltage = <1>;
491 fsl,pull-up = <0>;
492 };
Shawn Guoa915ee42012-06-28 11:45:07 +0800493
Maxime Ripard2f442112012-08-23 10:42:30 +0200494 pwm4_pins_a: pwm4@0 {
495 reg = <0>;
496 fsl,pinmux-ids = <
497 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
498 >;
499 fsl,drive-strength = <0>;
500 fsl,voltage = <1>;
501 fsl,pull-up = <0>;
502 };
503
Shawn Guoa915ee42012-06-28 11:45:07 +0800504 lcdif_24bit_pins_a: lcdif-24bit@0 {
505 reg = <0>;
506 fsl,pinmux-ids = <
507 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
508 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
509 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
510 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
511 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
512 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
513 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
514 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
515 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
516 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
517 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
518 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
519 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
520 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
521 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
522 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
523 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
524 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
525 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
526 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
527 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
528 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
529 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
530 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
Shawn Guoa915ee42012-06-28 11:45:07 +0800531 >;
532 fsl,drive-strength = <0>;
533 fsl,voltage = <1>;
534 fsl,pull-up = <0>;
535 };
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800536
537 can0_pins_a: can0@0 {
538 reg = <0>;
539 fsl,pinmux-ids = <
540 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
541 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
542 >;
543 fsl,drive-strength = <0>;
544 fsl,voltage = <1>;
545 fsl,pull-up = <0>;
546 };
547
548 can1_pins_a: can1@0 {
549 reg = <0>;
550 fsl,pinmux-ids = <
551 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
552 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
553 >;
554 fsl,drive-strength = <0>;
555 fsl,voltage = <1>;
556 fsl,pull-up = <0>;
557 };
Marek Vasut7f122212012-08-25 01:51:37 +0200558
559 spi2_pins_a: spi2@0 {
560 reg = <0>;
561 fsl,pinmux-ids = <
562 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
563 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
564 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
565 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
566 >;
567 fsl,drive-strength = <1>;
568 fsl,voltage = <1>;
569 fsl,pull-up = <1>;
570 };
Marek Vasutbb2f1262012-08-25 01:51:38 +0200571
572 usbphy0_pins_a: usbphy0@0 {
573 reg = <0>;
574 fsl,pinmux-ids = <
575 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
576 >;
577 fsl,drive-strength = <2>;
578 fsl,voltage = <1>;
579 fsl,pull-up = <0>;
580 };
581
582 usbphy0_pins_b: usbphy0@1 {
583 reg = <1>;
584 fsl,pinmux-ids = <
585 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
586 >;
587 fsl,drive-strength = <2>;
588 fsl,voltage = <1>;
589 fsl,pull-up = <0>;
590 };
591
592 usbphy1_pins_a: usbphy1@0 {
593 reg = <0>;
594 fsl,pinmux-ids = <
595 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
596 >;
597 fsl,drive-strength = <2>;
598 fsl,voltage = <1>;
599 fsl,pull-up = <0>;
600 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800601 };
602
603 digctl@8001c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300604 reg = <0x8001c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800605 interrupts = <89>;
606 status = "disabled";
607 };
608
609 etm@80022000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300610 reg = <0x80022000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800611 status = "disabled";
612 };
613
614 dma-apbx@80024000 {
Dong Aisheng84f35702012-05-04 20:12:19 +0800615 compatible = "fsl,imx28-dma-apbx";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300616 reg = <0x80024000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800617 clocks = <&clks 26>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800618 };
619
620 dcp@80028000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300621 reg = <0x80028000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800622 interrupts = <52 53 54>;
623 status = "disabled";
624 };
625
626 pxp@8002a000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300627 reg = <0x8002a000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800628 interrupts = <39>;
629 status = "disabled";
630 };
631
632 ocotp@8002c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300633 reg = <0x8002c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800634 status = "disabled";
635 };
636
637 axi-ahb@8002e000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300638 reg = <0x8002e000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800639 status = "disabled";
640 };
641
642 lcdif@80030000 {
Shawn Guoa915ee42012-06-28 11:45:07 +0800643 compatible = "fsl,imx28-lcdif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300644 reg = <0x80030000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800645 interrupts = <38 86>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800646 clocks = <&clks 55>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800647 status = "disabled";
648 };
649
650 can0: can@80032000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800651 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300652 reg = <0x80032000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800653 interrupts = <8>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800654 clocks = <&clks 58>, <&clks 58>;
655 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800656 status = "disabled";
657 };
658
659 can1: can@80034000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800660 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300661 reg = <0x80034000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800662 interrupts = <9>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800663 clocks = <&clks 59>, <&clks 59>;
664 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800665 status = "disabled";
666 };
667
668 simdbg@8003c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300669 reg = <0x8003c000 0x200>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800670 status = "disabled";
671 };
672
673 simgpmisel@8003c200 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300674 reg = <0x8003c200 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800675 status = "disabled";
676 };
677
678 simsspsel@8003c300 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300679 reg = <0x8003c300 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800680 status = "disabled";
681 };
682
683 simmemsel@8003c400 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300684 reg = <0x8003c400 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800685 status = "disabled";
686 };
687
688 gpiomon@8003c500 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300689 reg = <0x8003c500 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800690 status = "disabled";
691 };
692
693 simenet@8003c700 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300694 reg = <0x8003c700 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800695 status = "disabled";
696 };
697
698 armjtag@8003c800 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300699 reg = <0x8003c800 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800700 status = "disabled";
701 };
702 };
703
704 apbx@80040000 {
705 compatible = "simple-bus";
706 #address-cells = <1>;
707 #size-cells = <1>;
708 reg = <0x80040000 0x40000>;
709 ranges;
710
Shawn Guob598b9f2012-08-22 21:36:29 +0800711 clks: clkctrl@80040000 {
712 compatible = "fsl,imx28-clkctrl";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300713 reg = <0x80040000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800714 #clock-cells = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800715 };
716
717 saif0: saif@80042000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800718 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300719 reg = <0x80042000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800720 interrupts = <59 80>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800721 clocks = <&clks 53>;
Shawn Guo530f1d42012-05-10 15:03:16 +0800722 fsl,saif-dma-channel = <4>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800723 status = "disabled";
724 };
725
726 power@80044000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300727 reg = <0x80044000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800728 status = "disabled";
729 };
730
731 saif1: saif@80046000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800732 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300733 reg = <0x80046000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800734 interrupts = <58 81>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800735 clocks = <&clks 54>;
Shawn Guo530f1d42012-05-10 15:03:16 +0800736 fsl,saif-dma-channel = <5>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800737 status = "disabled";
738 };
739
740 lradc@80050000 {
Marek Vasutaef35102012-08-17 10:42:52 +0800741 compatible = "fsl,imx28-lradc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300742 reg = <0x80050000 0x2000>;
Marek Vasutaef35102012-08-17 10:42:52 +0800743 interrupts = <10 14 15 16 17 18 19
744 20 21 22 23 24 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800745 status = "disabled";
746 };
747
748 spdif@80054000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300749 reg = <0x80054000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800750 interrupts = <45 66>;
751 status = "disabled";
752 };
753
754 rtc@80056000 {
Shawn Guof98c9902012-06-28 11:45:05 +0800755 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300756 reg = <0x80056000 0x2000>;
Shawn Guof98c9902012-06-28 11:45:05 +0800757 interrupts = <29>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800758 };
759
760 i2c0: i2c@80058000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800761 #address-cells = <1>;
762 #size-cells = <0>;
763 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300764 reg = <0x80058000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800765 interrupts = <111 68>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200766 clock-frequency = <100000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800767 status = "disabled";
768 };
769
770 i2c1: i2c@8005a000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800771 #address-cells = <1>;
772 #size-cells = <0>;
773 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300774 reg = <0x8005a000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800775 interrupts = <110 69>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200776 clock-frequency = <100000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800777 status = "disabled";
778 };
779
Shawn Guo52f71762012-06-28 11:45:06 +0800780 pwm: pwm@80064000 {
781 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300782 reg = <0x80064000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800783 clocks = <&clks 44>;
Shawn Guo52f71762012-06-28 11:45:06 +0800784 #pwm-cells = <2>;
785 fsl,pwm-number = <8>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800786 status = "disabled";
787 };
788
789 timrot@80068000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300790 reg = <0x80068000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800791 status = "disabled";
792 };
793
794 auart0: serial@8006a000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300795 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800796 reg = <0x8006a000 0x2000>;
797 interrupts = <112 70 71>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800798 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800799 status = "disabled";
800 };
801
802 auart1: serial@8006c000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300803 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800804 reg = <0x8006c000 0x2000>;
805 interrupts = <113 72 73>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800806 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800807 status = "disabled";
808 };
809
810 auart2: serial@8006e000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300811 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800812 reg = <0x8006e000 0x2000>;
813 interrupts = <114 74 75>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800814 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800815 status = "disabled";
816 };
817
818 auart3: serial@80070000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300819 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800820 reg = <0x80070000 0x2000>;
821 interrupts = <115 76 77>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800822 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800823 status = "disabled";
824 };
825
826 auart4: serial@80072000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300827 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800828 reg = <0x80072000 0x2000>;
829 interrupts = <116 78 79>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800830 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800831 status = "disabled";
832 };
833
834 duart: serial@80074000 {
835 compatible = "arm,pl011", "arm,primecell";
836 reg = <0x80074000 0x1000>;
837 interrupts = <47>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800838 clocks = <&clks 45>, <&clks 26>;
839 clock-names = "uart", "apb_pclk";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800840 status = "disabled";
841 };
842
843 usbphy0: usbphy@8007c000 {
Richard Zhao5da01272012-07-12 10:25:27 +0800844 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800845 reg = <0x8007c000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800846 clocks = <&clks 62>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800847 status = "disabled";
848 };
849
850 usbphy1: usbphy@8007e000 {
Richard Zhao5da01272012-07-12 10:25:27 +0800851 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800852 reg = <0x8007e000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800853 clocks = <&clks 63>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800854 status = "disabled";
855 };
856 };
857 };
858
859 ahb@80080000 {
860 compatible = "simple-bus";
861 #address-cells = <1>;
862 #size-cells = <1>;
863 reg = <0x80080000 0x80000>;
864 ranges;
865
Richard Zhao5da01272012-07-12 10:25:27 +0800866 usb0: usb@80080000 {
867 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800868 reg = <0x80080000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +0800869 interrupts = <93>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800870 clocks = <&clks 60>;
Richard Zhao5da01272012-07-12 10:25:27 +0800871 fsl,usbphy = <&usbphy0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800872 status = "disabled";
873 };
874
Richard Zhao5da01272012-07-12 10:25:27 +0800875 usb1: usb@80090000 {
876 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800877 reg = <0x80090000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +0800878 interrupts = <92>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800879 clocks = <&clks 61>;
Richard Zhao5da01272012-07-12 10:25:27 +0800880 fsl,usbphy = <&usbphy1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800881 status = "disabled";
882 };
883
884 dflpt@800c0000 {
885 reg = <0x800c0000 0x10000>;
886 status = "disabled";
887 };
888
889 mac0: ethernet@800f0000 {
890 compatible = "fsl,imx28-fec";
891 reg = <0x800f0000 0x4000>;
892 interrupts = <101>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800893 clocks = <&clks 57>, <&clks 57>;
894 clock-names = "ipg", "ahb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800895 status = "disabled";
896 };
897
898 mac1: ethernet@800f4000 {
899 compatible = "fsl,imx28-fec";
900 reg = <0x800f4000 0x4000>;
901 interrupts = <102>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800902 clocks = <&clks 57>, <&clks 57>;
903 clock-names = "ipg", "ahb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800904 status = "disabled";
905 };
906
907 switch@800f8000 {
908 reg = <0x800f8000 0x8000>;
909 status = "disabled";
910 };
911
912 };
913};