blob: deaa657292b45b910a81cd9a018baf81c1fce6dc [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
Ben Gamari20172632009-02-17 20:08:50 -050033#include "drmP.h"
34#include "drm.h"
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010035#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000036#include "intel_ringbuffer.h"
Ben Gamari20172632009-02-17 20:08:50 -050037#include "i915_drm.h"
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 FLUSHING_LIST,
48 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010049 PINNED_LIST,
50 DEFERRED_FREE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010051};
Ben Gamari433e12f2009-02-17 20:08:51 -050052
Chris Wilson70d39fe2010-08-25 16:03:34 +010053static const char *yesno(int v)
54{
55 return v ? "yes" : "no";
56}
57
58static int i915_capabilities(struct seq_file *m, void *data)
59{
60 struct drm_info_node *node = (struct drm_info_node *) m->private;
61 struct drm_device *dev = node->minor->dev;
62 const struct intel_device_info *info = INTEL_INFO(dev);
63
64 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030065 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Chris Wilson70d39fe2010-08-25 16:03:34 +010066#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
67 B(is_mobile);
Chris Wilson70d39fe2010-08-25 16:03:34 +010068 B(is_i85x);
69 B(is_i915g);
Chris Wilson70d39fe2010-08-25 16:03:34 +010070 B(is_i945gm);
Chris Wilson70d39fe2010-08-25 16:03:34 +010071 B(is_g33);
72 B(need_gfx_hws);
73 B(is_g4x);
74 B(is_pineview);
75 B(is_broadwater);
76 B(is_crestline);
Chris Wilson70d39fe2010-08-25 16:03:34 +010077 B(has_fbc);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 B(has_pipe_cxsr);
79 B(has_hotplug);
80 B(cursor_needs_physical);
81 B(has_overlay);
82 B(overlay_needs_physical);
Chris Wilsona6c45cf2010-09-17 00:32:17 +010083 B(supports_tv);
Chris Wilson549f7362010-10-19 11:19:32 +010084 B(has_bsd_ring);
85 B(has_blt_ring);
Chris Wilson70d39fe2010-08-25 16:03:34 +010086#undef B
87
88 return 0;
89}
Ben Gamari433e12f2009-02-17 20:08:51 -050090
Chris Wilson05394f32010-11-08 19:18:58 +000091static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000092{
Chris Wilson05394f32010-11-08 19:18:58 +000093 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000094 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000095 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000096 return "p";
97 else
98 return " ";
99}
100
Chris Wilson05394f32010-11-08 19:18:58 +0000101static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102{
Akshay Joshi0206e352011-08-16 15:34:10 -0400103 switch (obj->tiling_mode) {
104 default:
105 case I915_TILING_NONE: return " ";
106 case I915_TILING_X: return "X";
107 case I915_TILING_Y: return "Y";
108 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000109}
110
Chris Wilson93dfb402011-03-29 16:59:50 -0700111static const char *cache_level_str(int type)
Chris Wilson08c18322011-01-10 00:00:24 +0000112{
113 switch (type) {
Chris Wilson93dfb402011-03-29 16:59:50 -0700114 case I915_CACHE_NONE: return " uncached";
115 case I915_CACHE_LLC: return " snooped (LLC)";
116 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
Chris Wilson08c18322011-01-10 00:00:24 +0000117 default: return "";
118 }
119}
120
Chris Wilson37811fc2010-08-25 22:45:57 +0100121static void
122describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
123{
Eric Anholta05a5862011-12-20 08:54:15 -0800124 seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100125 &obj->base,
126 get_pin_flag(obj),
127 get_tiling_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800128 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 obj->base.read_domains,
130 obj->base.write_domain,
131 obj->last_rendering_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000132 obj->last_fenced_seqno,
Chris Wilson93dfb402011-03-29 16:59:50 -0700133 cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->dirty ? " dirty" : "",
135 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
136 if (obj->base.name)
137 seq_printf(m, " (name: %d)", obj->base.name);
138 if (obj->fence_reg != I915_FENCE_REG_NONE)
139 seq_printf(m, " (fence: %d)", obj->fence_reg);
140 if (obj->gtt_space != NULL)
Chris Wilsona00b10c2010-09-24 21:15:47 +0100141 seq_printf(m, " (gtt offset: %08x, size: %08x)",
142 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
Chris Wilson6299f992010-11-24 12:23:44 +0000143 if (obj->pin_mappable || obj->fault_mappable) {
144 char s[3], *t = s;
145 if (obj->pin_mappable)
146 *t++ = 'p';
147 if (obj->fault_mappable)
148 *t++ = 'f';
149 *t = '\0';
150 seq_printf(m, " (%s mappable)", s);
151 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100152 if (obj->ring != NULL)
153 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100154}
155
Ben Gamari433e12f2009-02-17 20:08:51 -0500156static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500157{
158 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500159 uintptr_t list = (uintptr_t) node->info_ent->data;
160 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500161 struct drm_device *dev = node->minor->dev;
162 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000163 struct drm_i915_gem_object *obj;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100164 size_t total_obj_size, total_gtt_size;
165 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100166
167 ret = mutex_lock_interruptible(&dev->struct_mutex);
168 if (ret)
169 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500170
Ben Gamari433e12f2009-02-17 20:08:51 -0500171 switch (list) {
172 case ACTIVE_LIST:
173 seq_printf(m, "Active:\n");
Chris Wilson69dc4982010-10-19 10:36:51 +0100174 head = &dev_priv->mm.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500175 break;
176 case INACTIVE_LIST:
Ben Gamaria17458f2009-07-01 15:01:36 -0400177 seq_printf(m, "Inactive:\n");
Ben Gamari433e12f2009-02-17 20:08:51 -0500178 head = &dev_priv->mm.inactive_list;
179 break;
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100180 case PINNED_LIST:
181 seq_printf(m, "Pinned:\n");
182 head = &dev_priv->mm.pinned_list;
183 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500184 case FLUSHING_LIST:
185 seq_printf(m, "Flushing:\n");
186 head = &dev_priv->mm.flushing_list;
187 break;
Chris Wilsond21d5972010-09-26 11:19:33 +0100188 case DEFERRED_FREE_LIST:
189 seq_printf(m, "Deferred free:\n");
190 head = &dev_priv->mm.deferred_free_list;
191 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500192 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193 mutex_unlock(&dev->struct_mutex);
194 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500195 }
196
Chris Wilson8f2480f2010-09-26 11:44:19 +0100197 total_obj_size = total_gtt_size = count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000198 list_for_each_entry(obj, head, mm_list) {
Chris Wilson37811fc2010-08-25 22:45:57 +0100199 seq_printf(m, " ");
Chris Wilson05394f32010-11-08 19:18:58 +0000200 describe_obj(m, obj);
Eric Anholtf4ceda82009-02-17 23:53:41 -0800201 seq_printf(m, "\n");
Chris Wilson05394f32010-11-08 19:18:58 +0000202 total_obj_size += obj->base.size;
203 total_gtt_size += obj->gtt_space->size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100204 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500205 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100206 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700207
Chris Wilson8f2480f2010-09-26 11:44:19 +0100208 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
209 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500210 return 0;
211}
212
Chris Wilson6299f992010-11-24 12:23:44 +0000213#define count_objects(list, member) do { \
214 list_for_each_entry(obj, list, member) { \
215 size += obj->gtt_space->size; \
216 ++count; \
217 if (obj->map_and_fenceable) { \
218 mappable_size += obj->gtt_space->size; \
219 ++mappable_count; \
220 } \
221 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400222} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000223
Chris Wilson73aa8082010-09-30 11:46:12 +0100224static int i915_gem_object_info(struct seq_file *m, void* data)
225{
226 struct drm_info_node *node = (struct drm_info_node *) m->private;
227 struct drm_device *dev = node->minor->dev;
228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6299f992010-11-24 12:23:44 +0000229 u32 count, mappable_count;
230 size_t size, mappable_size;
231 struct drm_i915_gem_object *obj;
Chris Wilson73aa8082010-09-30 11:46:12 +0100232 int ret;
233
234 ret = mutex_lock_interruptible(&dev->struct_mutex);
235 if (ret)
236 return ret;
237
Chris Wilson6299f992010-11-24 12:23:44 +0000238 seq_printf(m, "%u objects, %zu bytes\n",
239 dev_priv->mm.object_count,
240 dev_priv->mm.object_memory);
241
242 size = count = mappable_size = mappable_count = 0;
243 count_objects(&dev_priv->mm.gtt_list, gtt_list);
244 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
245 count, mappable_count, size, mappable_size);
246
247 size = count = mappable_size = mappable_count = 0;
248 count_objects(&dev_priv->mm.active_list, mm_list);
249 count_objects(&dev_priv->mm.flushing_list, mm_list);
250 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
251 count, mappable_count, size, mappable_size);
252
253 size = count = mappable_size = mappable_count = 0;
254 count_objects(&dev_priv->mm.pinned_list, mm_list);
255 seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
256 count, mappable_count, size, mappable_size);
257
258 size = count = mappable_size = mappable_count = 0;
259 count_objects(&dev_priv->mm.inactive_list, mm_list);
260 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
261 count, mappable_count, size, mappable_size);
262
263 size = count = mappable_size = mappable_count = 0;
264 count_objects(&dev_priv->mm.deferred_free_list, mm_list);
265 seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
266 count, mappable_count, size, mappable_size);
267
268 size = count = mappable_size = mappable_count = 0;
269 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
270 if (obj->fault_mappable) {
271 size += obj->gtt_space->size;
272 ++count;
273 }
274 if (obj->pin_mappable) {
275 mappable_size += obj->gtt_space->size;
276 ++mappable_count;
277 }
278 }
279 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
280 mappable_count, mappable_size);
281 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
282 count, size);
283
284 seq_printf(m, "%zu [%zu] gtt total\n",
285 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
Chris Wilson73aa8082010-09-30 11:46:12 +0100286
287 mutex_unlock(&dev->struct_mutex);
288
289 return 0;
290}
291
Chris Wilson08c18322011-01-10 00:00:24 +0000292static int i915_gem_gtt_info(struct seq_file *m, void* data)
293{
294 struct drm_info_node *node = (struct drm_info_node *) m->private;
295 struct drm_device *dev = node->minor->dev;
296 struct drm_i915_private *dev_priv = dev->dev_private;
297 struct drm_i915_gem_object *obj;
298 size_t total_obj_size, total_gtt_size;
299 int count, ret;
300
301 ret = mutex_lock_interruptible(&dev->struct_mutex);
302 if (ret)
303 return ret;
304
305 total_obj_size = total_gtt_size = count = 0;
306 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
307 seq_printf(m, " ");
308 describe_obj(m, obj);
309 seq_printf(m, "\n");
310 total_obj_size += obj->base.size;
311 total_gtt_size += obj->gtt_space->size;
312 count++;
313 }
314
315 mutex_unlock(&dev->struct_mutex);
316
317 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
318 count, total_obj_size, total_gtt_size);
319
320 return 0;
321}
322
Chris Wilson73aa8082010-09-30 11:46:12 +0100323
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100324static int i915_gem_pageflip_info(struct seq_file *m, void *data)
325{
326 struct drm_info_node *node = (struct drm_info_node *) m->private;
327 struct drm_device *dev = node->minor->dev;
328 unsigned long flags;
329 struct intel_crtc *crtc;
330
331 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800332 const char pipe = pipe_name(crtc->pipe);
333 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100334 struct intel_unpin_work *work;
335
336 spin_lock_irqsave(&dev->event_lock, flags);
337 work = crtc->unpin_work;
338 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800339 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100340 pipe, plane);
341 } else {
342 if (!work->pending) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800343 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100344 pipe, plane);
345 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800346 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100347 pipe, plane);
348 }
349 if (work->enable_stall_check)
350 seq_printf(m, "Stall check enabled, ");
351 else
352 seq_printf(m, "Stall check waiting for page flip ioctl, ");
353 seq_printf(m, "%d prepares\n", work->pending);
354
355 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000356 struct drm_i915_gem_object *obj = work->old_fb_obj;
357 if (obj)
358 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100359 }
360 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000361 struct drm_i915_gem_object *obj = work->pending_flip_obj;
362 if (obj)
363 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100364 }
365 }
366 spin_unlock_irqrestore(&dev->event_lock, flags);
367 }
368
369 return 0;
370}
371
Ben Gamari20172632009-02-17 20:08:50 -0500372static int i915_gem_request_info(struct seq_file *m, void *data)
373{
374 struct drm_info_node *node = (struct drm_info_node *) m->private;
375 struct drm_device *dev = node->minor->dev;
376 drm_i915_private_t *dev_priv = dev->dev_private;
377 struct drm_i915_gem_request *gem_request;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100378 int ret, count;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100379
380 ret = mutex_lock_interruptible(&dev->struct_mutex);
381 if (ret)
382 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500383
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100384 count = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000385 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100386 seq_printf(m, "Render requests:\n");
387 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000388 &dev_priv->ring[RCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100389 list) {
390 seq_printf(m, " %d @ %d\n",
391 gem_request->seqno,
392 (int) (jiffies - gem_request->emitted_jiffies));
393 }
394 count++;
395 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000396 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100397 seq_printf(m, "BSD requests:\n");
398 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000399 &dev_priv->ring[VCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100400 list) {
401 seq_printf(m, " %d @ %d\n",
402 gem_request->seqno,
403 (int) (jiffies - gem_request->emitted_jiffies));
404 }
405 count++;
406 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000407 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100408 seq_printf(m, "BLT requests:\n");
409 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000410 &dev_priv->ring[BCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100411 list) {
412 seq_printf(m, " %d @ %d\n",
413 gem_request->seqno,
414 (int) (jiffies - gem_request->emitted_jiffies));
415 }
416 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500417 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100418 mutex_unlock(&dev->struct_mutex);
419
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100420 if (count == 0)
421 seq_printf(m, "No requests\n");
422
Ben Gamari20172632009-02-17 20:08:50 -0500423 return 0;
424}
425
Chris Wilsonb2223492010-10-27 15:27:33 +0100426static void i915_ring_seqno_info(struct seq_file *m,
427 struct intel_ring_buffer *ring)
428{
429 if (ring->get_seqno) {
430 seq_printf(m, "Current sequence (%s): %d\n",
431 ring->name, ring->get_seqno(ring));
432 seq_printf(m, "Waiter sequence (%s): %d\n",
433 ring->name, ring->waiting_seqno);
434 seq_printf(m, "IRQ sequence (%s): %d\n",
435 ring->name, ring->irq_seqno);
436 }
437}
438
Ben Gamari20172632009-02-17 20:08:50 -0500439static int i915_gem_seqno_info(struct seq_file *m, void *data)
440{
441 struct drm_info_node *node = (struct drm_info_node *) m->private;
442 struct drm_device *dev = node->minor->dev;
443 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000444 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100445
446 ret = mutex_lock_interruptible(&dev->struct_mutex);
447 if (ret)
448 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500449
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000450 for (i = 0; i < I915_NUM_RINGS; i++)
451 i915_ring_seqno_info(m, &dev_priv->ring[i]);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100452
453 mutex_unlock(&dev->struct_mutex);
454
Ben Gamari20172632009-02-17 20:08:50 -0500455 return 0;
456}
457
458
459static int i915_interrupt_info(struct seq_file *m, void *data)
460{
461 struct drm_info_node *node = (struct drm_info_node *) m->private;
462 struct drm_device *dev = node->minor->dev;
463 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800464 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100465
466 ret = mutex_lock_interruptible(&dev->struct_mutex);
467 if (ret)
468 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500469
Eric Anholtbad720f2009-10-22 16:11:14 -0700470 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800471 seq_printf(m, "Interrupt enable: %08x\n",
472 I915_READ(IER));
473 seq_printf(m, "Interrupt identity: %08x\n",
474 I915_READ(IIR));
475 seq_printf(m, "Interrupt mask: %08x\n",
476 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800477 for_each_pipe(pipe)
478 seq_printf(m, "Pipe %c stat: %08x\n",
479 pipe_name(pipe),
480 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800481 } else {
482 seq_printf(m, "North Display Interrupt enable: %08x\n",
483 I915_READ(DEIER));
484 seq_printf(m, "North Display Interrupt identity: %08x\n",
485 I915_READ(DEIIR));
486 seq_printf(m, "North Display Interrupt mask: %08x\n",
487 I915_READ(DEIMR));
488 seq_printf(m, "South Display Interrupt enable: %08x\n",
489 I915_READ(SDEIER));
490 seq_printf(m, "South Display Interrupt identity: %08x\n",
491 I915_READ(SDEIIR));
492 seq_printf(m, "South Display Interrupt mask: %08x\n",
493 I915_READ(SDEIMR));
494 seq_printf(m, "Graphics Interrupt enable: %08x\n",
495 I915_READ(GTIER));
496 seq_printf(m, "Graphics Interrupt identity: %08x\n",
497 I915_READ(GTIIR));
498 seq_printf(m, "Graphics Interrupt mask: %08x\n",
499 I915_READ(GTIMR));
500 }
Ben Gamari20172632009-02-17 20:08:50 -0500501 seq_printf(m, "Interrupts received: %d\n",
502 atomic_read(&dev_priv->irq_received));
Chris Wilson9862e602011-01-04 22:22:17 +0000503 for (i = 0; i < I915_NUM_RINGS; i++) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700504 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilson9862e602011-01-04 22:22:17 +0000505 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
506 dev_priv->ring[i].name,
507 I915_READ_IMR(&dev_priv->ring[i]));
508 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000509 i915_ring_seqno_info(m, &dev_priv->ring[i]);
Chris Wilson9862e602011-01-04 22:22:17 +0000510 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100511 mutex_unlock(&dev->struct_mutex);
512
Ben Gamari20172632009-02-17 20:08:50 -0500513 return 0;
514}
515
Chris Wilsona6172a82009-02-11 14:26:38 +0000516static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
517{
518 struct drm_info_node *node = (struct drm_info_node *) m->private;
519 struct drm_device *dev = node->minor->dev;
520 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100521 int i, ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000526
527 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
528 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
529 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000530 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000531
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100532 seq_printf(m, "Fenced object[%2d] = ", i);
533 if (obj == NULL)
534 seq_printf(m, "unused");
535 else
Chris Wilson05394f32010-11-08 19:18:58 +0000536 describe_obj(m, obj);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100537 seq_printf(m, "\n");
Chris Wilsona6172a82009-02-11 14:26:38 +0000538 }
539
Chris Wilson05394f32010-11-08 19:18:58 +0000540 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000541 return 0;
542}
543
Ben Gamari20172632009-02-17 20:08:50 -0500544static int i915_hws_info(struct seq_file *m, void *data)
545{
546 struct drm_info_node *node = (struct drm_info_node *) m->private;
547 struct drm_device *dev = node->minor->dev;
548 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100549 struct intel_ring_buffer *ring;
Chris Wilson311bd682011-01-13 19:06:50 +0000550 const volatile u32 __iomem *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100551 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500552
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000553 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilson311bd682011-01-13 19:06:50 +0000554 hws = (volatile u32 __iomem *)ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500555 if (hws == NULL)
556 return 0;
557
558 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
559 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
560 i * 4,
561 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
562 }
563 return 0;
564}
565
Chris Wilson5cdf5882010-09-27 15:51:07 +0100566static void i915_dump_object(struct seq_file *m,
567 struct io_mapping *mapping,
Chris Wilson05394f32010-11-08 19:18:58 +0000568 struct drm_i915_gem_object *obj)
Ben Gamari6911a9b2009-04-02 11:24:54 -0700569{
Chris Wilson5cdf5882010-09-27 15:51:07 +0100570 int page, page_count, i;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700571
Chris Wilson05394f32010-11-08 19:18:58 +0000572 page_count = obj->base.size / PAGE_SIZE;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700573 for (page = 0; page < page_count; page++) {
Chris Wilson5cdf5882010-09-27 15:51:07 +0100574 u32 *mem = io_mapping_map_wc(mapping,
Chris Wilson05394f32010-11-08 19:18:58 +0000575 obj->gtt_offset + page * PAGE_SIZE);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700576 for (i = 0; i < PAGE_SIZE; i += 4)
577 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
Chris Wilson5cdf5882010-09-27 15:51:07 +0100578 io_mapping_unmap(mem);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700579 }
580}
581
582static int i915_batchbuffer_info(struct seq_file *m, void *data)
583{
584 struct drm_info_node *node = (struct drm_info_node *) m->private;
585 struct drm_device *dev = node->minor->dev;
586 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000587 struct drm_i915_gem_object *obj;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700588 int ret;
589
Chris Wilsonde227ef2010-07-03 07:58:38 +0100590 ret = mutex_lock_interruptible(&dev->struct_mutex);
591 if (ret)
592 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700593
Chris Wilson05394f32010-11-08 19:18:58 +0000594 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
595 if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
596 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
597 i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700598 }
599 }
600
Chris Wilsonde227ef2010-07-03 07:58:38 +0100601 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700602 return 0;
603}
604
605static int i915_ringbuffer_data(struct seq_file *m, void *data)
606{
607 struct drm_info_node *node = (struct drm_info_node *) m->private;
608 struct drm_device *dev = node->minor->dev;
609 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100610 struct intel_ring_buffer *ring;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100611 int ret;
612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700616
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilson05394f32010-11-08 19:18:58 +0000618 if (!ring->obj) {
Ben Gamari6911a9b2009-04-02 11:24:54 -0700619 seq_printf(m, "No ringbuffer setup\n");
Chris Wilsonde227ef2010-07-03 07:58:38 +0100620 } else {
Chris Wilson311bd682011-01-13 19:06:50 +0000621 const u8 __iomem *virt = ring->virtual_start;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100622 uint32_t off;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700623
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100624 for (off = 0; off < ring->size; off += 4) {
Chris Wilsonde227ef2010-07-03 07:58:38 +0100625 uint32_t *ptr = (uint32_t *)(virt + off);
626 seq_printf(m, "%08x : %08x\n", off, *ptr);
627 }
Ben Gamari6911a9b2009-04-02 11:24:54 -0700628 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100629 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700630
631 return 0;
632}
633
634static int i915_ringbuffer_info(struct seq_file *m, void *data)
635{
636 struct drm_info_node *node = (struct drm_info_node *) m->private;
637 struct drm_device *dev = node->minor->dev;
638 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100639 struct intel_ring_buffer *ring;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700640 int ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700641
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000642 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100643 if (ring->size == 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000644 return 0;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100645
Ben Widawsky616fdb52011-10-05 11:44:54 -0700646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100650 seq_printf(m, "Ring %s:\n", ring->name);
651 seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
652 seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
653 seq_printf(m, " Size : %08x\n", ring->size);
654 seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000655 seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
Daniel Vetter48467a92012-01-24 09:44:29 +0100656 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000657 seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
658 seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
659 }
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100660 seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
661 seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
Ben Gamari6911a9b2009-04-02 11:24:54 -0700662
Ben Widawsky616fdb52011-10-05 11:44:54 -0700663 mutex_unlock(&dev->struct_mutex);
664
Ben Gamari6911a9b2009-04-02 11:24:54 -0700665 return 0;
666}
667
Chris Wilsone5c65262010-11-01 11:35:28 +0000668static const char *ring_str(int ring)
669{
670 switch (ring) {
Chris Wilson36850922010-11-23 08:49:38 +0000671 case RING_RENDER: return " render";
672 case RING_BSD: return " bsd";
673 case RING_BLT: return " blt";
Chris Wilsone5c65262010-11-01 11:35:28 +0000674 default: return "";
675 }
676}
677
Chris Wilson9df30792010-02-18 10:24:56 +0000678static const char *pin_flag(int pinned)
679{
680 if (pinned > 0)
681 return " P";
682 else if (pinned < 0)
683 return " p";
684 else
685 return "";
686}
687
688static const char *tiling_flag(int tiling)
689{
690 switch (tiling) {
691 default:
692 case I915_TILING_NONE: return "";
693 case I915_TILING_X: return " X";
694 case I915_TILING_Y: return " Y";
695 }
696}
697
698static const char *dirty_flag(int dirty)
699{
700 return dirty ? " dirty" : "";
701}
702
703static const char *purgeable_flag(int purgeable)
704{
705 return purgeable ? " purgeable" : "";
706}
707
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000708static void print_error_buffers(struct seq_file *m,
709 const char *name,
710 struct drm_i915_error_buffer *err,
711 int count)
712{
713 seq_printf(m, "%s [%d]:\n", name, count);
714
715 while (count--) {
Chris Wilson833bcb02011-01-12 12:14:13 +0000716 seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s",
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000717 err->gtt_offset,
718 err->size,
719 err->read_domains,
720 err->write_domain,
721 err->seqno,
722 pin_flag(err->pinned),
723 tiling_flag(err->tiling),
724 dirty_flag(err->dirty),
725 purgeable_flag(err->purgeable),
Chris Wilsona779e5a2011-01-09 21:07:49 +0000726 ring_str(err->ring),
Chris Wilson93dfb402011-03-29 16:59:50 -0700727 cache_level_str(err->cache_level));
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000728
729 if (err->name)
730 seq_printf(m, " (name: %d)", err->name);
731 if (err->fence_reg != I915_FENCE_REG_NONE)
732 seq_printf(m, " (fence: %d)", err->fence_reg);
733
734 seq_printf(m, "\n");
735 err++;
736 }
737}
738
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700739static int i915_error_state(struct seq_file *m, void *unused)
740{
741 struct drm_info_node *node = (struct drm_info_node *) m->private;
742 struct drm_device *dev = node->minor->dev;
743 drm_i915_private_t *dev_priv = dev->dev_private;
744 struct drm_i915_error_state *error;
745 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000746 int i, page, offset, elt;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700747
748 spin_lock_irqsave(&dev_priv->error_lock, flags);
749 if (!dev_priv->first_error) {
750 seq_printf(m, "no error state collected\n");
751 goto out;
752 }
753
754 error = dev_priv->first_error;
755
Jesse Barnes8a905232009-07-11 16:48:03 -0400756 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
757 error->time.tv_usec);
Chris Wilson9df30792010-02-18 10:24:56 +0000758 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100759 seq_printf(m, "EIR: 0x%08x\n", error->eir);
760 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
Chris Wilsonf4068392010-10-27 20:36:41 +0100761 if (INTEL_INFO(dev)->gen >= 6) {
762 seq_printf(m, "ERROR: 0x%08x\n", error->error);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100763 seq_printf(m, "Blitter command stream:\n");
764 seq_printf(m, " ACTHD: 0x%08x\n", error->bcs_acthd);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100765 seq_printf(m, " IPEIR: 0x%08x\n", error->bcs_ipeir);
Chris Wilsone5c65262010-11-01 11:35:28 +0000766 seq_printf(m, " IPEHR: 0x%08x\n", error->bcs_ipehr);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100767 seq_printf(m, " INSTDONE: 0x%08x\n", error->bcs_instdone);
768 seq_printf(m, " seqno: 0x%08x\n", error->bcs_seqno);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100769 seq_printf(m, "Video (BSD) command stream:\n");
770 seq_printf(m, " ACTHD: 0x%08x\n", error->vcs_acthd);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100771 seq_printf(m, " IPEIR: 0x%08x\n", error->vcs_ipeir);
Chris Wilsone5c65262010-11-01 11:35:28 +0000772 seq_printf(m, " IPEHR: 0x%08x\n", error->vcs_ipehr);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100773 seq_printf(m, " INSTDONE: 0x%08x\n", error->vcs_instdone);
774 seq_printf(m, " seqno: 0x%08x\n", error->vcs_seqno);
Chris Wilsonf4068392010-10-27 20:36:41 +0100775 }
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100776 seq_printf(m, "Render command stream:\n");
777 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700778 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
779 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
780 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100781 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700782 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100783 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700784 }
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100785 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
786 seq_printf(m, " seqno: 0x%08x\n", error->seqno);
Chris Wilson9df30792010-02-18 10:24:56 +0000787
Daniel Vetterbf3301a2011-05-12 22:17:12 +0100788 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +0100789 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
790
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000791 if (error->active_bo)
792 print_error_buffers(m, "Active",
793 error->active_bo,
794 error->active_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000795
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000796 if (error->pinned_bo)
797 print_error_buffers(m, "Pinned",
798 error->pinned_bo,
799 error->pinned_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000800
801 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
802 if (error->batchbuffer[i]) {
803 struct drm_i915_error_object *obj = error->batchbuffer[i];
804
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000805 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
806 dev_priv->ring[i].name,
807 obj->gtt_offset);
Chris Wilson9df30792010-02-18 10:24:56 +0000808 offset = 0;
809 for (page = 0; page < obj->page_count; page++) {
810 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
811 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
812 offset += 4;
813 }
814 }
815 }
816 }
817
Chris Wilsone2f973d2011-01-27 19:15:11 +0000818 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++) {
819 if (error->ringbuffer[i]) {
820 struct drm_i915_error_object *obj = error->ringbuffer[i];
821 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
822 dev_priv->ring[i].name,
823 obj->gtt_offset);
824 offset = 0;
825 for (page = 0; page < obj->page_count; page++) {
826 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
827 seq_printf(m, "%08x : %08x\n",
828 offset,
829 obj->pages[page][elt]);
830 offset += 4;
831 }
Chris Wilson9df30792010-02-18 10:24:56 +0000832 }
833 }
834 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700835
Chris Wilson6ef3d422010-08-04 20:26:07 +0100836 if (error->overlay)
837 intel_overlay_print_error_state(m, error->overlay);
838
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000839 if (error->display)
840 intel_display_print_error_state(m, dev, error->display);
841
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700842out:
843 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
844
845 return 0;
846}
Ben Gamari6911a9b2009-04-02 11:24:54 -0700847
Jesse Barnesf97108d2010-01-29 11:27:07 -0800848static int i915_rstdby_delays(struct seq_file *m, void *unused)
849{
850 struct drm_info_node *node = (struct drm_info_node *) m->private;
851 struct drm_device *dev = node->minor->dev;
852 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700853 u16 crstanddelay;
854 int ret;
855
856 ret = mutex_lock_interruptible(&dev->struct_mutex);
857 if (ret)
858 return ret;
859
860 crstanddelay = I915_READ16(CRSTANDVID);
861
862 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800863
864 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
865
866 return 0;
867}
868
869static int i915_cur_delayinfo(struct seq_file *m, void *unused)
870{
871 struct drm_info_node *node = (struct drm_info_node *) m->private;
872 struct drm_device *dev = node->minor->dev;
873 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100874 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800875
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800876 if (IS_GEN5(dev)) {
877 u16 rgvswctl = I915_READ16(MEMSWCTL);
878 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
879
880 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
881 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
882 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
883 MEMSTAT_VID_SHIFT);
884 seq_printf(m, "Current P-state: %d\n",
885 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -0700886 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800887 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
888 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
889 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800890 u32 rpstat;
891 u32 rpupei, rpcurup, rpprevup;
892 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800893 int max_freq;
894
895 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100896 ret = mutex_lock_interruptible(&dev->struct_mutex);
897 if (ret)
898 return ret;
899
Ben Widawskyfcca7922011-04-25 11:23:07 -0700900 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800901
Jesse Barnesccab5c82011-01-18 15:49:25 -0800902 rpstat = I915_READ(GEN6_RPSTAT1);
903 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
904 rpcurup = I915_READ(GEN6_RP_CUR_UP);
905 rpprevup = I915_READ(GEN6_RP_PREV_UP);
906 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
907 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
908 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
909
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100910 gen6_gt_force_wake_put(dev_priv);
911 mutex_unlock(&dev->struct_mutex);
912
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800913 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800914 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800915 seq_printf(m, "Render p-state ratio: %d\n",
916 (gt_perf_status & 0xff00) >> 8);
917 seq_printf(m, "Render p-state VID: %d\n",
918 gt_perf_status & 0xff);
919 seq_printf(m, "Render p-state limit: %d\n",
920 rp_state_limits & 0xff);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800921 seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
Jesse Barnese281fca2011-03-18 10:32:07 -0700922 GEN6_CAGF_SHIFT) * 50);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800923 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
924 GEN6_CURICONT_MASK);
925 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
926 GEN6_CURBSYTAVG_MASK);
927 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
928 GEN6_CURBSYTAVG_MASK);
929 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
930 GEN6_CURIAVG_MASK);
931 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
932 GEN6_CURBSYTAVG_MASK);
933 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
934 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800935
936 max_freq = (rp_state_cap & 0xff0000) >> 16;
937 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Jesse Barnese281fca2011-03-18 10:32:07 -0700938 max_freq * 50);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800939
940 max_freq = (rp_state_cap & 0xff00) >> 8;
941 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Jesse Barnese281fca2011-03-18 10:32:07 -0700942 max_freq * 50);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800943
944 max_freq = rp_state_cap & 0xff;
945 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Jesse Barnese281fca2011-03-18 10:32:07 -0700946 max_freq * 50);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800947 } else {
948 seq_printf(m, "no P-state info available\n");
949 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800950
951 return 0;
952}
953
954static int i915_delayfreq_table(struct seq_file *m, void *unused)
955{
956 struct drm_info_node *node = (struct drm_info_node *) m->private;
957 struct drm_device *dev = node->minor->dev;
958 drm_i915_private_t *dev_priv = dev->dev_private;
959 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700960 int ret, i;
961
962 ret = mutex_lock_interruptible(&dev->struct_mutex);
963 if (ret)
964 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965
966 for (i = 0; i < 16; i++) {
967 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700968 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
969 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970 }
971
Ben Widawsky616fdb52011-10-05 11:44:54 -0700972 mutex_unlock(&dev->struct_mutex);
973
Jesse Barnesf97108d2010-01-29 11:27:07 -0800974 return 0;
975}
976
977static inline int MAP_TO_MV(int map)
978{
979 return 1250 - (map * 25);
980}
981
982static int i915_inttoext_table(struct seq_file *m, void *unused)
983{
984 struct drm_info_node *node = (struct drm_info_node *) m->private;
985 struct drm_device *dev = node->minor->dev;
986 drm_i915_private_t *dev_priv = dev->dev_private;
987 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700988 int ret, i;
989
990 ret = mutex_lock_interruptible(&dev->struct_mutex);
991 if (ret)
992 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800993
994 for (i = 1; i <= 32; i++) {
995 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
996 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
997 }
998
Ben Widawsky616fdb52011-10-05 11:44:54 -0700999 mutex_unlock(&dev->struct_mutex);
1000
Jesse Barnesf97108d2010-01-29 11:27:07 -08001001 return 0;
1002}
1003
Ben Widawsky4d855292011-12-12 19:34:16 -08001004static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001005{
1006 struct drm_info_node *node = (struct drm_info_node *) m->private;
1007 struct drm_device *dev = node->minor->dev;
1008 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001009 u32 rgvmodectl, rstdbyctl;
1010 u16 crstandvid;
1011 int ret;
1012
1013 ret = mutex_lock_interruptible(&dev->struct_mutex);
1014 if (ret)
1015 return ret;
1016
1017 rgvmodectl = I915_READ(MEMMODECTL);
1018 rstdbyctl = I915_READ(RSTDBYCTL);
1019 crstandvid = I915_READ16(CRSTANDVID);
1020
1021 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001022
1023 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1024 "yes" : "no");
1025 seq_printf(m, "Boost freq: %d\n",
1026 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1027 MEMMODE_BOOST_FREQ_SHIFT);
1028 seq_printf(m, "HW control enabled: %s\n",
1029 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1030 seq_printf(m, "SW control enabled: %s\n",
1031 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1032 seq_printf(m, "Gated voltage change: %s\n",
1033 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1034 seq_printf(m, "Starting frequency: P%d\n",
1035 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001036 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001037 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001038 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1039 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1040 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1041 seq_printf(m, "Render standby enabled: %s\n",
1042 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Jesse Barnes88271da2011-01-05 12:01:24 -08001043 seq_printf(m, "Current RS state: ");
1044 switch (rstdbyctl & RSX_STATUS_MASK) {
1045 case RSX_STATUS_ON:
1046 seq_printf(m, "on\n");
1047 break;
1048 case RSX_STATUS_RC1:
1049 seq_printf(m, "RC1\n");
1050 break;
1051 case RSX_STATUS_RC1E:
1052 seq_printf(m, "RC1E\n");
1053 break;
1054 case RSX_STATUS_RS1:
1055 seq_printf(m, "RS1\n");
1056 break;
1057 case RSX_STATUS_RS2:
1058 seq_printf(m, "RS2 (RC6)\n");
1059 break;
1060 case RSX_STATUS_RS3:
1061 seq_printf(m, "RC3 (RC6+)\n");
1062 break;
1063 default:
1064 seq_printf(m, "unknown\n");
1065 break;
1066 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001067
1068 return 0;
1069}
1070
Ben Widawsky4d855292011-12-12 19:34:16 -08001071static int gen6_drpc_info(struct seq_file *m)
1072{
1073
1074 struct drm_info_node *node = (struct drm_info_node *) m->private;
1075 struct drm_device *dev = node->minor->dev;
1076 struct drm_i915_private *dev_priv = dev->dev_private;
1077 u32 rpmodectl1, gt_core_status, rcctl1;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001078 unsigned forcewake_count;
Ben Widawsky4d855292011-12-12 19:34:16 -08001079 int count=0, ret;
1080
1081
1082 ret = mutex_lock_interruptible(&dev->struct_mutex);
1083 if (ret)
1084 return ret;
1085
Daniel Vetter93b525d2012-01-25 13:52:43 +01001086 spin_lock_irq(&dev_priv->gt_lock);
1087 forcewake_count = dev_priv->forcewake_count;
1088 spin_unlock_irq(&dev_priv->gt_lock);
1089
1090 if (forcewake_count) {
1091 seq_printf(m, "RC information inaccurate because somebody "
1092 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001093 } else {
1094 /* NB: we cannot use forcewake, else we read the wrong values */
1095 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1096 udelay(10);
1097 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1098 }
1099
1100 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1101 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1102
1103 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1104 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1105 mutex_unlock(&dev->struct_mutex);
1106
1107 seq_printf(m, "Video Turbo Mode: %s\n",
1108 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1109 seq_printf(m, "HW control enabled: %s\n",
1110 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1111 seq_printf(m, "SW control enabled: %s\n",
1112 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1113 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001114 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001115 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1116 seq_printf(m, "RC6 Enabled: %s\n",
1117 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1118 seq_printf(m, "Deep RC6 Enabled: %s\n",
1119 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1120 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1121 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1122 seq_printf(m, "Current RC state: ");
1123 switch (gt_core_status & GEN6_RCn_MASK) {
1124 case GEN6_RC0:
1125 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1126 seq_printf(m, "Core Power Down\n");
1127 else
1128 seq_printf(m, "on\n");
1129 break;
1130 case GEN6_RC3:
1131 seq_printf(m, "RC3\n");
1132 break;
1133 case GEN6_RC6:
1134 seq_printf(m, "RC6\n");
1135 break;
1136 case GEN6_RC7:
1137 seq_printf(m, "RC7\n");
1138 break;
1139 default:
1140 seq_printf(m, "Unknown\n");
1141 break;
1142 }
1143
1144 seq_printf(m, "Core Power Down: %s\n",
1145 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1146 return 0;
1147}
1148
1149static int i915_drpc_info(struct seq_file *m, void *unused)
1150{
1151 struct drm_info_node *node = (struct drm_info_node *) m->private;
1152 struct drm_device *dev = node->minor->dev;
1153
1154 if (IS_GEN6(dev) || IS_GEN7(dev))
1155 return gen6_drpc_info(m);
1156 else
1157 return ironlake_drpc_info(m);
1158}
1159
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001160static int i915_fbc_status(struct seq_file *m, void *unused)
1161{
1162 struct drm_info_node *node = (struct drm_info_node *) m->private;
1163 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001164 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001165
Adam Jacksonee5382a2010-04-23 11:17:39 -04001166 if (!I915_HAS_FBC(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001167 seq_printf(m, "FBC unsupported on this chipset\n");
1168 return 0;
1169 }
1170
Adam Jacksonee5382a2010-04-23 11:17:39 -04001171 if (intel_fbc_enabled(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001172 seq_printf(m, "FBC enabled\n");
1173 } else {
1174 seq_printf(m, "FBC disabled: ");
1175 switch (dev_priv->no_fbc_reason) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001176 case FBC_NO_OUTPUT:
1177 seq_printf(m, "no outputs");
1178 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001179 case FBC_STOLEN_TOO_SMALL:
1180 seq_printf(m, "not enough stolen memory");
1181 break;
1182 case FBC_UNSUPPORTED_MODE:
1183 seq_printf(m, "mode not supported");
1184 break;
1185 case FBC_MODE_TOO_LARGE:
1186 seq_printf(m, "mode too large");
1187 break;
1188 case FBC_BAD_PLANE:
1189 seq_printf(m, "FBC unsupported on plane");
1190 break;
1191 case FBC_NOT_TILED:
1192 seq_printf(m, "scanout buffer not tiled");
1193 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001194 case FBC_MULTIPLE_PIPES:
1195 seq_printf(m, "multiple pipes are enabled");
1196 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001197 case FBC_MODULE_PARAM:
1198 seq_printf(m, "disabled per module param (default off)");
1199 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001200 default:
1201 seq_printf(m, "unknown reason");
1202 }
1203 seq_printf(m, "\n");
1204 }
1205 return 0;
1206}
1207
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001208static int i915_sr_status(struct seq_file *m, void *unused)
1209{
1210 struct drm_info_node *node = (struct drm_info_node *) m->private;
1211 struct drm_device *dev = node->minor->dev;
1212 drm_i915_private_t *dev_priv = dev->dev_private;
1213 bool sr_enabled = false;
1214
Yuanhan Liu13982612010-12-15 15:42:31 +08001215 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001216 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001217 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001218 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1219 else if (IS_I915GM(dev))
1220 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1221 else if (IS_PINEVIEW(dev))
1222 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1223
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001224 seq_printf(m, "self-refresh: %s\n",
1225 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001226
1227 return 0;
1228}
1229
Jesse Barnes7648fa92010-05-20 14:28:11 -07001230static int i915_emon_status(struct seq_file *m, void *unused)
1231{
1232 struct drm_info_node *node = (struct drm_info_node *) m->private;
1233 struct drm_device *dev = node->minor->dev;
1234 drm_i915_private_t *dev_priv = dev->dev_private;
1235 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001236 int ret;
1237
1238 ret = mutex_lock_interruptible(&dev->struct_mutex);
1239 if (ret)
1240 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001241
1242 temp = i915_mch_val(dev_priv);
1243 chipset = i915_chipset_val(dev_priv);
1244 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001245 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001246
1247 seq_printf(m, "GMCH temp: %ld\n", temp);
1248 seq_printf(m, "Chipset power: %ld\n", chipset);
1249 seq_printf(m, "GFX power: %ld\n", gfx);
1250 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1251
1252 return 0;
1253}
1254
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001255static int i915_ring_freq_table(struct seq_file *m, void *unused)
1256{
1257 struct drm_info_node *node = (struct drm_info_node *) m->private;
1258 struct drm_device *dev = node->minor->dev;
1259 drm_i915_private_t *dev_priv = dev->dev_private;
1260 int ret;
1261 int gpu_freq, ia_freq;
1262
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001263 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001264 seq_printf(m, "unsupported on this chipset\n");
1265 return 0;
1266 }
1267
1268 ret = mutex_lock_interruptible(&dev->struct_mutex);
1269 if (ret)
1270 return ret;
1271
1272 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
1273
1274 for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
1275 gpu_freq++) {
1276 I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
1277 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
1278 GEN6_PCODE_READ_MIN_FREQ_TABLE);
1279 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
1280 GEN6_PCODE_READY) == 0, 10)) {
1281 DRM_ERROR("pcode read of freq table timed out\n");
1282 continue;
1283 }
1284 ia_freq = I915_READ(GEN6_PCODE_DATA);
1285 seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
1286 }
1287
1288 mutex_unlock(&dev->struct_mutex);
1289
1290 return 0;
1291}
1292
Jesse Barnes7648fa92010-05-20 14:28:11 -07001293static int i915_gfxec(struct seq_file *m, void *unused)
1294{
1295 struct drm_info_node *node = (struct drm_info_node *) m->private;
1296 struct drm_device *dev = node->minor->dev;
1297 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001298 int ret;
1299
1300 ret = mutex_lock_interruptible(&dev->struct_mutex);
1301 if (ret)
1302 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001303
1304 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1305
Ben Widawsky616fdb52011-10-05 11:44:54 -07001306 mutex_unlock(&dev->struct_mutex);
1307
Jesse Barnes7648fa92010-05-20 14:28:11 -07001308 return 0;
1309}
1310
Chris Wilson44834a62010-08-19 16:09:23 +01001311static int i915_opregion(struct seq_file *m, void *unused)
1312{
1313 struct drm_info_node *node = (struct drm_info_node *) m->private;
1314 struct drm_device *dev = node->minor->dev;
1315 drm_i915_private_t *dev_priv = dev->dev_private;
1316 struct intel_opregion *opregion = &dev_priv->opregion;
1317 int ret;
1318
1319 ret = mutex_lock_interruptible(&dev->struct_mutex);
1320 if (ret)
1321 return ret;
1322
1323 if (opregion->header)
1324 seq_write(m, opregion->header, OPREGION_SIZE);
1325
1326 mutex_unlock(&dev->struct_mutex);
1327
1328 return 0;
1329}
1330
Chris Wilson37811fc2010-08-25 22:45:57 +01001331static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1332{
1333 struct drm_info_node *node = (struct drm_info_node *) m->private;
1334 struct drm_device *dev = node->minor->dev;
1335 drm_i915_private_t *dev_priv = dev->dev_private;
1336 struct intel_fbdev *ifbdev;
1337 struct intel_framebuffer *fb;
1338 int ret;
1339
1340 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1341 if (ret)
1342 return ret;
1343
1344 ifbdev = dev_priv->fbdev;
1345 fb = to_intel_framebuffer(ifbdev->helper.fb);
1346
1347 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1348 fb->base.width,
1349 fb->base.height,
1350 fb->base.depth,
1351 fb->base.bits_per_pixel);
Chris Wilson05394f32010-11-08 19:18:58 +00001352 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001353 seq_printf(m, "\n");
1354
1355 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1356 if (&fb->base == ifbdev->helper.fb)
1357 continue;
1358
1359 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1360 fb->base.width,
1361 fb->base.height,
1362 fb->base.depth,
1363 fb->base.bits_per_pixel);
Chris Wilson05394f32010-11-08 19:18:58 +00001364 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001365 seq_printf(m, "\n");
1366 }
1367
1368 mutex_unlock(&dev->mode_config.mutex);
1369
1370 return 0;
1371}
1372
Ben Widawskye76d3632011-03-19 18:14:29 -07001373static int i915_context_status(struct seq_file *m, void *unused)
1374{
1375 struct drm_info_node *node = (struct drm_info_node *) m->private;
1376 struct drm_device *dev = node->minor->dev;
1377 drm_i915_private_t *dev_priv = dev->dev_private;
1378 int ret;
1379
1380 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1381 if (ret)
1382 return ret;
1383
Ben Widawskydc501fb2011-06-29 11:41:51 -07001384 if (dev_priv->pwrctx) {
1385 seq_printf(m, "power context ");
1386 describe_obj(m, dev_priv->pwrctx);
1387 seq_printf(m, "\n");
1388 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001389
Ben Widawskydc501fb2011-06-29 11:41:51 -07001390 if (dev_priv->renderctx) {
1391 seq_printf(m, "render context ");
1392 describe_obj(m, dev_priv->renderctx);
1393 seq_printf(m, "\n");
1394 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001395
1396 mutex_unlock(&dev->mode_config.mutex);
1397
1398 return 0;
1399}
1400
Ben Widawsky6d794d42011-04-25 11:25:56 -07001401static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1402{
1403 struct drm_info_node *node = (struct drm_info_node *) m->private;
1404 struct drm_device *dev = node->minor->dev;
1405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001406 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001407
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001408 spin_lock_irq(&dev_priv->gt_lock);
1409 forcewake_count = dev_priv->forcewake_count;
1410 spin_unlock_irq(&dev_priv->gt_lock);
1411
1412 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001413
1414 return 0;
1415}
1416
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001417static int
1418i915_wedged_open(struct inode *inode,
1419 struct file *filp)
1420{
1421 filp->private_data = inode->i_private;
1422 return 0;
1423}
1424
1425static ssize_t
1426i915_wedged_read(struct file *filp,
1427 char __user *ubuf,
1428 size_t max,
1429 loff_t *ppos)
1430{
1431 struct drm_device *dev = filp->private_data;
1432 drm_i915_private_t *dev_priv = dev->dev_private;
1433 char buf[80];
1434 int len;
1435
Akshay Joshi0206e352011-08-16 15:34:10 -04001436 len = snprintf(buf, sizeof(buf),
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001437 "wedged : %d\n",
1438 atomic_read(&dev_priv->mm.wedged));
1439
Akshay Joshi0206e352011-08-16 15:34:10 -04001440 if (len > sizeof(buf))
1441 len = sizeof(buf);
Dan Carpenterf4433a82010-09-08 21:44:47 +02001442
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001443 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1444}
1445
1446static ssize_t
1447i915_wedged_write(struct file *filp,
1448 const char __user *ubuf,
1449 size_t cnt,
1450 loff_t *ppos)
1451{
1452 struct drm_device *dev = filp->private_data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001453 char buf[20];
1454 int val = 1;
1455
1456 if (cnt > 0) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001457 if (cnt > sizeof(buf) - 1)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001458 return -EINVAL;
1459
1460 if (copy_from_user(buf, ubuf, cnt))
1461 return -EFAULT;
1462 buf[cnt] = 0;
1463
1464 val = simple_strtoul(buf, NULL, 0);
1465 }
1466
1467 DRM_INFO("Manually setting wedged to %d\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001468 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001469
1470 return cnt;
1471}
1472
1473static const struct file_operations i915_wedged_fops = {
1474 .owner = THIS_MODULE,
1475 .open = i915_wedged_open,
1476 .read = i915_wedged_read,
1477 .write = i915_wedged_write,
Arnd Bergmann6038f372010-08-15 18:52:59 +02001478 .llseek = default_llseek,
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001479};
1480
Jesse Barnes358733e2011-07-27 11:53:01 -07001481static int
1482i915_max_freq_open(struct inode *inode,
1483 struct file *filp)
1484{
1485 filp->private_data = inode->i_private;
1486 return 0;
1487}
1488
1489static ssize_t
1490i915_max_freq_read(struct file *filp,
1491 char __user *ubuf,
1492 size_t max,
1493 loff_t *ppos)
1494{
1495 struct drm_device *dev = filp->private_data;
1496 drm_i915_private_t *dev_priv = dev->dev_private;
1497 char buf[80];
1498 int len;
1499
Akshay Joshi0206e352011-08-16 15:34:10 -04001500 len = snprintf(buf, sizeof(buf),
Jesse Barnes358733e2011-07-27 11:53:01 -07001501 "max freq: %d\n", dev_priv->max_delay * 50);
1502
Akshay Joshi0206e352011-08-16 15:34:10 -04001503 if (len > sizeof(buf))
1504 len = sizeof(buf);
Jesse Barnes358733e2011-07-27 11:53:01 -07001505
1506 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1507}
1508
1509static ssize_t
1510i915_max_freq_write(struct file *filp,
1511 const char __user *ubuf,
1512 size_t cnt,
1513 loff_t *ppos)
1514{
1515 struct drm_device *dev = filp->private_data;
1516 struct drm_i915_private *dev_priv = dev->dev_private;
1517 char buf[20];
1518 int val = 1;
1519
1520 if (cnt > 0) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001521 if (cnt > sizeof(buf) - 1)
Jesse Barnes358733e2011-07-27 11:53:01 -07001522 return -EINVAL;
1523
1524 if (copy_from_user(buf, ubuf, cnt))
1525 return -EFAULT;
1526 buf[cnt] = 0;
1527
1528 val = simple_strtoul(buf, NULL, 0);
1529 }
1530
1531 DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
1532
1533 /*
1534 * Turbo will still be enabled, but won't go above the set value.
1535 */
1536 dev_priv->max_delay = val / 50;
1537
1538 gen6_set_rps(dev, val / 50);
1539
1540 return cnt;
1541}
1542
1543static const struct file_operations i915_max_freq_fops = {
1544 .owner = THIS_MODULE,
1545 .open = i915_max_freq_open,
1546 .read = i915_max_freq_read,
1547 .write = i915_max_freq_write,
1548 .llseek = default_llseek,
1549};
1550
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001551static int
1552i915_cache_sharing_open(struct inode *inode,
1553 struct file *filp)
1554{
1555 filp->private_data = inode->i_private;
1556 return 0;
1557}
1558
1559static ssize_t
1560i915_cache_sharing_read(struct file *filp,
1561 char __user *ubuf,
1562 size_t max,
1563 loff_t *ppos)
1564{
1565 struct drm_device *dev = filp->private_data;
1566 drm_i915_private_t *dev_priv = dev->dev_private;
1567 char buf[80];
1568 u32 snpcr;
1569 int len;
1570
1571 mutex_lock(&dev_priv->dev->struct_mutex);
1572 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1573 mutex_unlock(&dev_priv->dev->struct_mutex);
1574
Akshay Joshi0206e352011-08-16 15:34:10 -04001575 len = snprintf(buf, sizeof(buf),
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001576 "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
1577 GEN6_MBC_SNPCR_SHIFT);
1578
Akshay Joshi0206e352011-08-16 15:34:10 -04001579 if (len > sizeof(buf))
1580 len = sizeof(buf);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001581
1582 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1583}
1584
1585static ssize_t
1586i915_cache_sharing_write(struct file *filp,
1587 const char __user *ubuf,
1588 size_t cnt,
1589 loff_t *ppos)
1590{
1591 struct drm_device *dev = filp->private_data;
1592 struct drm_i915_private *dev_priv = dev->dev_private;
1593 char buf[20];
1594 u32 snpcr;
1595 int val = 1;
1596
1597 if (cnt > 0) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001598 if (cnt > sizeof(buf) - 1)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001599 return -EINVAL;
1600
1601 if (copy_from_user(buf, ubuf, cnt))
1602 return -EFAULT;
1603 buf[cnt] = 0;
1604
1605 val = simple_strtoul(buf, NULL, 0);
1606 }
1607
1608 if (val < 0 || val > 3)
1609 return -EINVAL;
1610
1611 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
1612
1613 /* Update the cache sharing policy here as well */
1614 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1615 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1616 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1617 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1618
1619 return cnt;
1620}
1621
1622static const struct file_operations i915_cache_sharing_fops = {
1623 .owner = THIS_MODULE,
1624 .open = i915_cache_sharing_open,
1625 .read = i915_cache_sharing_read,
1626 .write = i915_cache_sharing_write,
1627 .llseek = default_llseek,
1628};
1629
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001630/* As the drm_debugfs_init() routines are called before dev->dev_private is
1631 * allocated we need to hook into the minor for release. */
1632static int
1633drm_add_fake_info_node(struct drm_minor *minor,
1634 struct dentry *ent,
1635 const void *key)
1636{
1637 struct drm_info_node *node;
1638
1639 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1640 if (node == NULL) {
1641 debugfs_remove(ent);
1642 return -ENOMEM;
1643 }
1644
1645 node->minor = minor;
1646 node->dent = ent;
1647 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01001648
1649 mutex_lock(&minor->debugfs_lock);
1650 list_add(&node->list, &minor->debugfs_list);
1651 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001652
1653 return 0;
1654}
1655
1656static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
1657{
1658 struct drm_device *dev = minor->dev;
1659 struct dentry *ent;
1660
1661 ent = debugfs_create_file("i915_wedged",
1662 S_IRUGO | S_IWUSR,
1663 root, dev,
1664 &i915_wedged_fops);
1665 if (IS_ERR(ent))
1666 return PTR_ERR(ent);
1667
1668 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
1669}
Ben Gamari9e3a6d12009-07-01 22:26:53 -04001670
Ben Widawsky6d794d42011-04-25 11:25:56 -07001671static int i915_forcewake_open(struct inode *inode, struct file *file)
1672{
1673 struct drm_device *dev = inode->i_private;
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 int ret;
1676
Daniel Vetter075edca2012-01-24 09:44:28 +01001677 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07001678 return 0;
1679
1680 ret = mutex_lock_interruptible(&dev->struct_mutex);
1681 if (ret)
1682 return ret;
1683 gen6_gt_force_wake_get(dev_priv);
1684 mutex_unlock(&dev->struct_mutex);
1685
1686 return 0;
1687}
1688
1689int i915_forcewake_release(struct inode *inode, struct file *file)
1690{
1691 struct drm_device *dev = inode->i_private;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693
Daniel Vetter075edca2012-01-24 09:44:28 +01001694 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07001695 return 0;
1696
1697 /*
1698 * It's bad that we can potentially hang userspace if struct_mutex gets
1699 * forever stuck. However, if we cannot acquire this lock it means that
1700 * almost certainly the driver has hung, is not unload-able. Therefore
1701 * hanging here is probably a minor inconvenience not to be seen my
1702 * almost every user.
1703 */
1704 mutex_lock(&dev->struct_mutex);
1705 gen6_gt_force_wake_put(dev_priv);
1706 mutex_unlock(&dev->struct_mutex);
1707
1708 return 0;
1709}
1710
1711static const struct file_operations i915_forcewake_fops = {
1712 .owner = THIS_MODULE,
1713 .open = i915_forcewake_open,
1714 .release = i915_forcewake_release,
1715};
1716
1717static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1718{
1719 struct drm_device *dev = minor->dev;
1720 struct dentry *ent;
1721
1722 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07001723 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07001724 root, dev,
1725 &i915_forcewake_fops);
1726 if (IS_ERR(ent))
1727 return PTR_ERR(ent);
1728
Ben Widawsky8eb57292011-05-11 15:10:58 -07001729 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001730}
1731
Jesse Barnes358733e2011-07-27 11:53:01 -07001732static int i915_max_freq_create(struct dentry *root, struct drm_minor *minor)
1733{
1734 struct drm_device *dev = minor->dev;
1735 struct dentry *ent;
1736
1737 ent = debugfs_create_file("i915_max_freq",
1738 S_IRUGO | S_IWUSR,
1739 root, dev,
1740 &i915_max_freq_fops);
1741 if (IS_ERR(ent))
1742 return PTR_ERR(ent);
1743
1744 return drm_add_fake_info_node(minor, ent, &i915_max_freq_fops);
1745}
1746
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001747static int i915_cache_sharing_create(struct dentry *root, struct drm_minor *minor)
1748{
1749 struct drm_device *dev = minor->dev;
1750 struct dentry *ent;
1751
1752 ent = debugfs_create_file("i915_cache_sharing",
1753 S_IRUGO | S_IWUSR,
1754 root, dev,
1755 &i915_cache_sharing_fops);
1756 if (IS_ERR(ent))
1757 return PTR_ERR(ent);
1758
1759 return drm_add_fake_info_node(minor, ent, &i915_cache_sharing_fops);
1760}
1761
Ben Gamari27c202a2009-07-01 22:26:52 -04001762static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00001763 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01001764 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00001765 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Ben Gamari433e12f2009-02-17 20:08:51 -05001766 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1767 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1768 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001769 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
Chris Wilsond21d5972010-09-26 11:19:33 +01001770 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001771 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001772 {"i915_gem_request", i915_gem_request_info, 0},
1773 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00001774 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001775 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001776 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1777 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1778 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
1779 {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
1780 {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
1781 {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
1782 {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
1783 {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
1784 {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
Ben Gamari6911a9b2009-04-02 11:24:54 -07001785 {"i915_batchbuffers", i915_batchbuffer_info, 0},
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001786 {"i915_error_state", i915_error_state, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08001787 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1788 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1789 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1790 {"i915_inttoext_table", i915_inttoext_table, 0},
1791 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001792 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001793 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001794 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001795 {"i915_fbc_status", i915_fbc_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001796 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01001797 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01001798 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07001799 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07001800 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001801};
Ben Gamari27c202a2009-07-01 22:26:52 -04001802#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05001803
Ben Gamari27c202a2009-07-01 22:26:52 -04001804int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001805{
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001806 int ret;
1807
1808 ret = i915_wedged_create(minor->debugfs_root, minor);
1809 if (ret)
1810 return ret;
1811
Ben Widawsky6d794d42011-04-25 11:25:56 -07001812 ret = i915_forcewake_create(minor->debugfs_root, minor);
1813 if (ret)
1814 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001815 ret = i915_max_freq_create(minor->debugfs_root, minor);
1816 if (ret)
1817 return ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001818 ret = i915_cache_sharing_create(minor->debugfs_root, minor);
1819 if (ret)
1820 return ret;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001821
Ben Gamari27c202a2009-07-01 22:26:52 -04001822 return drm_debugfs_create_files(i915_debugfs_list,
1823 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05001824 minor->debugfs_root, minor);
1825}
1826
Ben Gamari27c202a2009-07-01 22:26:52 -04001827void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001828{
Ben Gamari27c202a2009-07-01 22:26:52 -04001829 drm_debugfs_remove_files(i915_debugfs_list,
1830 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001831 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
1832 1, minor);
Kristian Høgsberg33db6792009-11-11 12:19:16 -05001833 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1834 1, minor);
Jesse Barnes358733e2011-07-27 11:53:01 -07001835 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
1836 1, minor);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001837 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
1838 1, minor);
Ben Gamari20172632009-02-17 20:08:50 -05001839}
1840
1841#endif /* CONFIG_DEBUG_FS */