blob: f9c7c2e4f922ce8aed8ab33d6ad707dc22dd8566 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
37#include <sound/driver.h>
38#include <asm/io.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010041#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/module.h>
43#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Clemens Ladischb7fe4622005-10-04 08:46:51 +020053static int index = SNDRV_DEFAULT_IDX1;
54static char *id = SNDRV_DEFAULT_STR1;
55static char *model;
56static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010057static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Clemens Ladischb7fe4622005-10-04 08:46:51 +020061module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020063module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020065module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020067module_param(position_fix, int, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020068MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
69 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010070module_param(probe_mask, int, 0444);
71MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010072module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020073MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
74 "(for debugging only).");
Takashi Iwai134a11f2006-11-10 12:08:37 +010075module_param(enable_msi, int, 0);
76MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010077
Takashi Iwaicb53c622007-08-10 17:21:45 +020078/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Takashi Iwai2b3e5842005-10-06 13:47:23 +020080/* just for backward compatibility */
81static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020082module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020083
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_LICENSE("GPL");
85MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
86 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070087 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020088 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010089 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010090 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020091 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +020092 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +020093 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +020094 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +020095 "{ATI, RS780},"
96 "{ATI, R600},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020097 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +020098 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +020099 "{SiS, SIS966},"
100 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101MODULE_DESCRIPTION("Intel HDA driver");
102
103#define SFX "hda-intel: "
104
105/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200106 * build flags
107 */
108
109/*
110 * reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114#define HDA_POWER_SAVE_RESET_CONTROLLER
115
116
117/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 * registers
119 */
120#define ICH6_REG_GCAP 0x00
121#define ICH6_REG_VMIN 0x02
122#define ICH6_REG_VMAJ 0x03
123#define ICH6_REG_OUTPAY 0x04
124#define ICH6_REG_INPAY 0x06
125#define ICH6_REG_GCTL 0x08
126#define ICH6_REG_WAKEEN 0x0c
127#define ICH6_REG_STATESTS 0x0e
128#define ICH6_REG_GSTS 0x10
129#define ICH6_REG_INTCTL 0x20
130#define ICH6_REG_INTSTS 0x24
131#define ICH6_REG_WALCLK 0x30
132#define ICH6_REG_SYNC 0x34
133#define ICH6_REG_CORBLBASE 0x40
134#define ICH6_REG_CORBUBASE 0x44
135#define ICH6_REG_CORBWP 0x48
136#define ICH6_REG_CORBRP 0x4A
137#define ICH6_REG_CORBCTL 0x4c
138#define ICH6_REG_CORBSTS 0x4d
139#define ICH6_REG_CORBSIZE 0x4e
140
141#define ICH6_REG_RIRBLBASE 0x50
142#define ICH6_REG_RIRBUBASE 0x54
143#define ICH6_REG_RIRBWP 0x58
144#define ICH6_REG_RINTCNT 0x5a
145#define ICH6_REG_RIRBCTL 0x5c
146#define ICH6_REG_RIRBSTS 0x5d
147#define ICH6_REG_RIRBSIZE 0x5e
148
149#define ICH6_REG_IC 0x60
150#define ICH6_REG_IR 0x64
151#define ICH6_REG_IRS 0x68
152#define ICH6_IRS_VALID (1<<1)
153#define ICH6_IRS_BUSY (1<<0)
154
155#define ICH6_REG_DPLBASE 0x70
156#define ICH6_REG_DPUBASE 0x74
157#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
158
159/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
160enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
161
162/* stream register offsets from stream base */
163#define ICH6_REG_SD_CTL 0x00
164#define ICH6_REG_SD_STS 0x03
165#define ICH6_REG_SD_LPIB 0x04
166#define ICH6_REG_SD_CBL 0x08
167#define ICH6_REG_SD_LVI 0x0c
168#define ICH6_REG_SD_FIFOW 0x0e
169#define ICH6_REG_SD_FIFOSIZE 0x10
170#define ICH6_REG_SD_FORMAT 0x12
171#define ICH6_REG_SD_BDLPL 0x18
172#define ICH6_REG_SD_BDLPU 0x1c
173
174/* PCI space */
175#define ICH6_PCIREG_TCSEL 0x44
176
177/*
178 * other constants
179 */
180
181/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200182/* ICH, ATI and VIA have 4 playback and 4 capture */
183#define ICH6_CAPTURE_INDEX 0
184#define ICH6_NUM_CAPTURE 4
185#define ICH6_PLAYBACK_INDEX 4
186#define ICH6_NUM_PLAYBACK 4
187
188/* ULI has 6 playback and 5 capture */
189#define ULI_CAPTURE_INDEX 0
190#define ULI_NUM_CAPTURE 5
191#define ULI_PLAYBACK_INDEX 5
192#define ULI_NUM_PLAYBACK 6
193
Felix Kuehling778b6e12006-05-17 11:22:21 +0200194/* ATI HDMI has 1 playback and 0 capture */
195#define ATIHDMI_CAPTURE_INDEX 0
196#define ATIHDMI_NUM_CAPTURE 0
197#define ATIHDMI_PLAYBACK_INDEX 0
198#define ATIHDMI_NUM_PLAYBACK 1
199
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200200/* this number is statically defined for simplicity */
201#define MAX_AZX_DEV 16
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200204#define BDL_SIZE PAGE_ALIGN(8192)
205#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206/* max buffer size - no h/w limit, you can increase as you like */
207#define AZX_MAX_BUF_SIZE (1024*1024*1024)
208/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200209#define AZX_MAX_AUDIO_PCMS 6
210#define AZX_MAX_MODEM_PCMS 2
211#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213/* RIRB int mask: overrun[2], response[0] */
214#define RIRB_INT_RESPONSE 0x01
215#define RIRB_INT_OVERRUN 0x04
216#define RIRB_INT_MASK 0x05
217
218/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100219#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222/* SD_CTL bits */
223#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
224#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
225#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
226#define SD_CTL_STREAM_TAG_SHIFT 20
227
228/* SD_CTL and SD_STS */
229#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
230#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
231#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200232#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
233 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235/* SD_STS */
236#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
237
238/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200239#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
240#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
241#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Matt41e2fce2005-07-04 17:49:55 +0200243/* GCTL unsolicited response enable bit */
244#define ICH6_GCTL_UREN (1<<8)
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246/* GCTL reset bit */
247#define ICH6_GCTL_RESET (1<<0)
248
249/* CORB/RIRB control, read/write pointer */
250#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
251#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
252#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
253/* below are so far hardcoded - should read registers in future */
254#define ICH6_MAX_CORB_ENTRIES 256
255#define ICH6_MAX_RIRB_ENTRIES 256
256
Takashi Iwaic74db862005-05-12 14:26:27 +0200257/* position fix mode */
258enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200259 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200260 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200261 POS_FIX_POSBUF,
262 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200263};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Frederick Lif5d40b32005-05-12 14:55:20 +0200265/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200266#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
267#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
268
Vinod Gda3fca22005-09-13 18:49:12 +0200269/* Defines for Nvidia HDA support */
270#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
271#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200272
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 */
275
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100276struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200277 u32 *bdl; /* virtual address of the BDL */
278 dma_addr_t bdl_addr; /* physical address of the BDL */
279 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Takashi Iwaid01ce992007-07-27 16:52:19 +0200281 unsigned int bufsize; /* size of the play buffer in bytes */
282 unsigned int fragsize; /* size of each period in bytes */
283 unsigned int frags; /* number for period in the play buffer */
284 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Takashi Iwaid01ce992007-07-27 16:52:19 +0200286 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Takashi Iwaid01ce992007-07-27 16:52:19 +0200288 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 struct snd_pcm_substream *substream; /* assigned substream,
292 * set in PCM open
293 */
294 unsigned int format_val; /* format value to be set in the
295 * controller and the codec
296 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 unsigned char stream_tag; /* assigned stream */
298 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100299 /* for sanity check of position buffer */
300 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Pavel Machek927fc862006-08-31 17:03:43 +0200302 unsigned int opened :1;
303 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304};
305
306/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100307struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 u32 *buf; /* CORB/RIRB buffer
309 * Each CORB entry is 4byte, RIRB is 8byte
310 */
311 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
312 /* for RIRB */
313 unsigned short rp, wp; /* read/write pointers */
314 int cmds; /* number of pending requests */
315 u32 res; /* last read value */
316};
317
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100318struct azx {
319 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 struct pci_dev *pci;
321
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200322 /* chip type specific */
323 int driver_type;
324 int playback_streams;
325 int playback_index_offset;
326 int capture_streams;
327 int capture_index_offset;
328 int num_streams;
329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 /* pci resources */
331 unsigned long addr;
332 void __iomem *remap_addr;
333 int irq;
334
335 /* locks */
336 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100337 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200339 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100340 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342 /* PCM */
343 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100344 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
346 /* HD codec */
347 unsigned short codec_mask;
348 struct hda_bus *bus;
349
350 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100351 struct azx_rb corb;
352 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 /* BDL, CORB/RIRB and position buffers */
355 struct snd_dma_buffer bdl;
356 struct snd_dma_buffer rb;
357 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200358
359 /* flags */
360 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200361 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200362 unsigned int initialized :1;
363 unsigned int single_cmd :1;
364 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200365 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200366
367 /* for debugging */
368 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369};
370
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200371/* driver types */
372enum {
373 AZX_DRIVER_ICH,
374 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200375 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200376 AZX_DRIVER_VIA,
377 AZX_DRIVER_SIS,
378 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200379 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380};
381
382static char *driver_short_names[] __devinitdata = {
383 [AZX_DRIVER_ICH] = "HDA Intel",
384 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200385 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
387 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200388 [AZX_DRIVER_ULI] = "HDA ULI M5461",
389 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390};
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392/*
393 * macros for easy use
394 */
395#define azx_writel(chip,reg,value) \
396 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
397#define azx_readl(chip,reg) \
398 readl((chip)->remap_addr + ICH6_REG_##reg)
399#define azx_writew(chip,reg,value) \
400 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
401#define azx_readw(chip,reg) \
402 readw((chip)->remap_addr + ICH6_REG_##reg)
403#define azx_writeb(chip,reg,value) \
404 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
405#define azx_readb(chip,reg) \
406 readb((chip)->remap_addr + ICH6_REG_##reg)
407
408#define azx_sd_writel(dev,reg,value) \
409 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
410#define azx_sd_readl(dev,reg) \
411 readl((dev)->sd_addr + ICH6_REG_##reg)
412#define azx_sd_writew(dev,reg,value) \
413 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
414#define azx_sd_readw(dev,reg) \
415 readw((dev)->sd_addr + ICH6_REG_##reg)
416#define azx_sd_writeb(dev,reg,value) \
417 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
418#define azx_sd_readb(dev,reg) \
419 readb((dev)->sd_addr + ICH6_REG_##reg)
420
421/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100422#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424/* Get the upper 32bit of the given dma_addr_t
425 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
426 */
427#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
428
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200429static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
431/*
432 * Interface for HD codec
433 */
434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435/*
436 * CORB / RIRB interface
437 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100438static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
440 int err;
441
442 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200443 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
444 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 PAGE_SIZE, &chip->rb);
446 if (err < 0) {
447 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
448 return err;
449 }
450 return 0;
451}
452
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100453static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454{
455 /* CORB set up */
456 chip->corb.addr = chip->rb.addr;
457 chip->corb.buf = (u32 *)chip->rb.area;
458 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
459 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
460
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200461 /* set the corb size to 256 entries (ULI requires explicitly) */
462 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 /* set the corb write pointer to 0 */
464 azx_writew(chip, CORBWP, 0);
465 /* reset the corb hw read pointer */
466 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
467 /* enable corb dma */
468 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
469
470 /* RIRB set up */
471 chip->rirb.addr = chip->rb.addr + 2048;
472 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
473 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
474 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
475
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200476 /* set the rirb size to 256 entries (ULI requires explicitly) */
477 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 /* reset the rirb hw write pointer */
479 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
480 /* set N=1, get RIRB response interrupt for new entry */
481 azx_writew(chip, RINTCNT, 1);
482 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 chip->rirb.rp = chip->rirb.cmds = 0;
485}
486
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100487static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
489 /* disable ringbuffer DMAs */
490 azx_writeb(chip, RIRBCTL, 0);
491 azx_writeb(chip, CORBCTL, 0);
492}
493
494/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200495static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100497 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 /* add command to corb */
501 wp = azx_readb(chip, CORBWP);
502 wp++;
503 wp %= ICH6_MAX_CORB_ENTRIES;
504
505 spin_lock_irq(&chip->reg_lock);
506 chip->rirb.cmds++;
507 chip->corb.buf[wp] = cpu_to_le32(val);
508 azx_writel(chip, CORBWP, wp);
509 spin_unlock_irq(&chip->reg_lock);
510
511 return 0;
512}
513
514#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
515
516/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100517static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518{
519 unsigned int rp, wp;
520 u32 res, res_ex;
521
522 wp = azx_readb(chip, RIRBWP);
523 if (wp == chip->rirb.wp)
524 return;
525 chip->rirb.wp = wp;
526
527 while (chip->rirb.rp != wp) {
528 chip->rirb.rp++;
529 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
530
531 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
532 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
533 res = le32_to_cpu(chip->rirb.buf[rp]);
534 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
535 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
536 else if (chip->rirb.cmds) {
537 chip->rirb.cmds--;
538 chip->rirb.res = res;
539 }
540 }
541}
542
543/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100544static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100546 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200547 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200549 again:
550 timeout = jiffies + msecs_to_jiffies(1000);
551 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200552 if (chip->polling_mode) {
553 spin_lock_irq(&chip->reg_lock);
554 azx_update_rirb(chip);
555 spin_unlock_irq(&chip->reg_lock);
556 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200557 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200558 return chip->rirb.res; /* the last value */
Takashi Iwaie65365d2007-06-25 12:09:32 +0200559 schedule_timeout(1);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200560 } while (time_after_eq(timeout, jiffies));
561
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200562 if (chip->msi) {
563 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200564 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200565 free_irq(chip->irq, chip);
566 chip->irq = -1;
567 pci_disable_msi(chip->pci);
568 chip->msi = 0;
569 if (azx_acquire_irq(chip, 1) < 0)
570 return -1;
571 goto again;
572 }
573
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200574 if (!chip->polling_mode) {
575 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200576 "switching to polling mode: last cmd=0x%08x\n",
577 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200578 chip->polling_mode = 1;
579 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200581
582 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200583 "switching to single_cmd mode: last cmd=0x%08x\n",
584 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200585 chip->rirb.rp = azx_readb(chip, RIRBWP);
586 chip->rirb.cmds = 0;
587 /* switch to single_cmd mode */
588 chip->single_cmd = 1;
589 azx_free_cmd_io(chip);
590 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593/*
594 * Use the single immediate command instead of CORB/RIRB for simplicity
595 *
596 * Note: according to Intel, this is not preferred use. The command was
597 * intended for the BIOS only, and may get confused with unsolicited
598 * responses. So, we shouldn't use it for normal operation from the
599 * driver.
600 * I left the codes, however, for debugging/testing purposes.
601 */
602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200604static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100606 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 int timeout = 50;
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 while (timeout--) {
610 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200611 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200613 azx_writew(chip, IRS, azx_readw(chip, IRS) |
614 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200616 azx_writew(chip, IRS, azx_readw(chip, IRS) |
617 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 return 0;
619 }
620 udelay(1);
621 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200622 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
623 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 return -EIO;
625}
626
627/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100628static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100630 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 int timeout = 50;
632
633 while (timeout--) {
634 /* check IRV busy bit */
635 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
636 return azx_readl(chip, IR);
637 udelay(1);
638 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200639 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
640 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return (unsigned int)-1;
642}
643
Takashi Iwai111d3af2006-02-16 18:17:58 +0100644/*
645 * The below are the main callbacks from hda_codec.
646 *
647 * They are just the skeleton to call sub-callbacks according to the
648 * current setting of chip->single_cmd.
649 */
650
651/* send a command */
652static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
653 int direct, unsigned int verb,
654 unsigned int para)
655{
656 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200657 u32 val;
658
659 val = (u32)(codec->addr & 0x0f) << 28;
660 val |= (u32)direct << 27;
661 val |= (u32)nid << 20;
662 val |= verb << 8;
663 val |= para;
664 chip->last_cmd = val;
665
Takashi Iwai111d3af2006-02-16 18:17:58 +0100666 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200667 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100668 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200669 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100670}
671
672/* get a response */
673static unsigned int azx_get_response(struct hda_codec *codec)
674{
675 struct azx *chip = codec->bus->private_data;
676 if (chip->single_cmd)
677 return azx_single_get_response(codec);
678 else
679 return azx_rirb_get_response(codec);
680}
681
Takashi Iwaicb53c622007-08-10 17:21:45 +0200682#ifdef CONFIG_SND_HDA_POWER_SAVE
683static void azx_power_notify(struct hda_codec *codec);
684#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100687static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
689 int count;
690
691 /* reset controller */
692 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
693
694 count = 50;
695 while (azx_readb(chip, GCTL) && --count)
696 msleep(1);
697
698 /* delay for >= 100us for codec PLL to settle per spec
699 * Rev 0.9 section 5.5.1
700 */
701 msleep(1);
702
703 /* Bring controller out of reset */
704 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
705
706 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200707 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 msleep(1);
709
Pavel Machek927fc862006-08-31 17:03:43 +0200710 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 msleep(1);
712
713 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200714 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 snd_printd("azx_reset: controller not ready!\n");
716 return -EBUSY;
717 }
718
Matt41e2fce2005-07-04 17:49:55 +0200719 /* Accept unsolicited responses */
720 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200723 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 chip->codec_mask = azx_readw(chip, STATESTS);
725 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
726 }
727
728 return 0;
729}
730
731
732/*
733 * Lowlevel interface
734 */
735
736/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100737static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738{
739 /* enable controller CIE and GIE */
740 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
741 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
742}
743
744/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100745static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
747 int i;
748
749 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200750 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100751 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 azx_sd_writeb(azx_dev, SD_CTL,
753 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
754 }
755
756 /* disable SIE for all streams */
757 azx_writeb(chip, INTCTL, 0);
758
759 /* disable controller CIE and GIE */
760 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
761 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
762}
763
764/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100765static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766{
767 int i;
768
769 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200770 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100771 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
773 }
774
775 /* clear STATESTS */
776 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
777
778 /* clear rirb status */
779 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
780
781 /* clear int status */
782 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
783}
784
785/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100786static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787{
788 /* enable SIE */
789 azx_writeb(chip, INTCTL,
790 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
791 /* set DMA start and interrupt mask */
792 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
793 SD_CTL_DMA_START | SD_INT_MASK);
794}
795
796/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100797static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798{
799 /* stop DMA */
800 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
801 ~(SD_CTL_DMA_START | SD_INT_MASK));
802 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
803 /* disable SIE */
804 azx_writeb(chip, INTCTL,
805 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
806}
807
808
809/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200810 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100812static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200814 if (chip->initialized)
815 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
817 /* reset controller */
818 azx_reset(chip);
819
820 /* initialize interrupts */
821 azx_int_clear(chip);
822 azx_int_enable(chip);
823
824 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200825 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100826 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200828 /* program the position buffer */
829 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
830 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200831
Takashi Iwaicb53c622007-08-10 17:21:45 +0200832 chip->initialized = 1;
833}
834
835/*
836 * initialize the PCI registers
837 */
838/* update bits in a PCI register byte */
839static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
840 unsigned char mask, unsigned char val)
841{
842 unsigned char data;
843
844 pci_read_config_byte(pci, reg, &data);
845 data &= ~mask;
846 data |= (val & mask);
847 pci_write_config_byte(pci, reg, data);
848}
849
850static void azx_init_pci(struct azx *chip)
851{
852 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
853 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
854 * Ensuring these bits are 0 clears playback static on some HD Audio
855 * codecs
856 */
857 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
858
Vinod Gda3fca22005-09-13 18:49:12 +0200859 switch (chip->driver_type) {
860 case AZX_DRIVER_ATI:
861 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200862 update_pci_byte(chip->pci,
863 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
864 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200865 break;
866 case AZX_DRIVER_NVIDIA:
867 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200868 update_pci_byte(chip->pci,
869 NVIDIA_HDA_TRANSREG_ADDR,
870 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200871 break;
872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873}
874
875
876/*
877 * interrupt handler
878 */
David Howells7d12e782006-10-05 14:55:46 +0100879static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100881 struct azx *chip = dev_id;
882 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 u32 status;
884 int i;
885
886 spin_lock(&chip->reg_lock);
887
888 status = azx_readl(chip, INTSTS);
889 if (status == 0) {
890 spin_unlock(&chip->reg_lock);
891 return IRQ_NONE;
892 }
893
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200894 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 azx_dev = &chip->azx_dev[i];
896 if (status & azx_dev->sd_int_sta_mask) {
897 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
898 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100899 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 spin_unlock(&chip->reg_lock);
901 snd_pcm_period_elapsed(azx_dev->substream);
902 spin_lock(&chip->reg_lock);
903 }
904 }
905 }
906
907 /* clear rirb int */
908 status = azx_readb(chip, RIRBSTS);
909 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200910 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 azx_update_rirb(chip);
912 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
913 }
914
915#if 0
916 /* clear state status int */
917 if (azx_readb(chip, STATESTS) & 0x04)
918 azx_writeb(chip, STATESTS, 0x04);
919#endif
920 spin_unlock(&chip->reg_lock);
921
922 return IRQ_HANDLED;
923}
924
925
926/*
927 * set up BDL entries
928 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100929static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930{
931 u32 *bdl = azx_dev->bdl;
932 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
933 int idx;
934
935 /* reset BDL address */
936 azx_sd_writel(azx_dev, SD_BDLPL, 0);
937 azx_sd_writel(azx_dev, SD_BDLPU, 0);
938
939 /* program the initial BDL entries */
940 for (idx = 0; idx < azx_dev->frags; idx++) {
941 unsigned int off = idx << 2; /* 4 dword step */
942 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
943 /* program the address field of the BDL entry */
944 bdl[off] = cpu_to_le32((u32)addr);
945 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
946
947 /* program the size field of the BDL entry */
948 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
949
950 /* program the IOC to enable interrupt when buffer completes */
951 bdl[off+3] = cpu_to_le32(0x01);
952 }
953}
954
955/*
956 * set up the SD for streaming
957 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100958static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959{
960 unsigned char val;
961 int timeout;
962
963 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200964 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
965 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200967 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
968 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 udelay(3);
970 timeout = 300;
971 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
972 --timeout)
973 ;
974 val &= ~SD_CTL_STREAM_RESET;
975 azx_sd_writeb(azx_dev, SD_CTL, val);
976 udelay(3);
977
978 timeout = 300;
979 /* waiting for hardware to report that the stream is out of reset */
980 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
981 --timeout)
982 ;
983
984 /* program the stream_tag */
985 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +0200986 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
988
989 /* program the length of samples in cyclic buffer */
990 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
991
992 /* program the stream format */
993 /* this value needs to be the same as the one programmed */
994 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
995
996 /* program the stream LVI (last valid index) of the BDL */
997 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
998
999 /* program the BDL address */
1000 /* lower BDL address */
1001 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1002 /* upper BDL address */
1003 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1004
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001005 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001006 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1007 azx_writel(chip, DPLBASE,
1008 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001011 azx_sd_writel(azx_dev, SD_CTL,
1012 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014 return 0;
1015}
1016
1017
1018/*
1019 * Codec initialization
1020 */
1021
Takashi Iwaia9995a32007-03-12 21:30:46 +01001022static unsigned int azx_max_codecs[] __devinitdata = {
1023 [AZX_DRIVER_ICH] = 3,
1024 [AZX_DRIVER_ATI] = 4,
1025 [AZX_DRIVER_ATIHDMI] = 4,
1026 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1027 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1028 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1029 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1030};
1031
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001032static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033{
1034 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001035 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
1037 memset(&bus_temp, 0, sizeof(bus_temp));
1038 bus_temp.private_data = chip;
1039 bus_temp.modelname = model;
1040 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001041 bus_temp.ops.command = azx_send_cmd;
1042 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001043#ifdef CONFIG_SND_HDA_POWER_SAVE
1044 bus_temp.ops.pm_notify = azx_power_notify;
1045#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
Takashi Iwaid01ce992007-07-27 16:52:19 +02001047 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1048 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 return err;
1050
Takashi Iwaibccad142007-04-24 12:23:53 +02001051 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001052 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +01001053 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001054 struct hda_codec *codec;
1055 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 if (err < 0)
1057 continue;
1058 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001059 if (codec->afg)
1060 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 }
1062 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001063 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001064 /* probe additional slots if no codec is found */
1065 for (; c < azx_max_codecs[chip->driver_type]; c++) {
1066 if ((chip->codec_mask & (1 << c)) & probe_mask) {
1067 err = snd_hda_codec_new(chip->bus, c, NULL);
1068 if (err < 0)
1069 continue;
1070 codecs++;
1071 }
1072 }
1073 }
1074 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1076 return -ENXIO;
1077 }
1078
1079 return 0;
1080}
1081
1082
1083/*
1084 * PCM support
1085 */
1086
1087/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001088static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001090 int dev, i, nums;
1091 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1092 dev = chip->playback_index_offset;
1093 nums = chip->playback_streams;
1094 } else {
1095 dev = chip->capture_index_offset;
1096 nums = chip->capture_streams;
1097 }
1098 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001099 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 chip->azx_dev[dev].opened = 1;
1101 return &chip->azx_dev[dev];
1102 }
1103 return NULL;
1104}
1105
1106/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001107static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108{
1109 azx_dev->opened = 0;
1110}
1111
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001112static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001113 .info = (SNDRV_PCM_INFO_MMAP |
1114 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1116 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001117 /* No full-resume yet implemented */
1118 /* SNDRV_PCM_INFO_RESUME |*/
1119 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1121 .rates = SNDRV_PCM_RATE_48000,
1122 .rate_min = 48000,
1123 .rate_max = 48000,
1124 .channels_min = 2,
1125 .channels_max = 2,
1126 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1127 .period_bytes_min = 128,
1128 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1129 .periods_min = 2,
1130 .periods_max = AZX_MAX_FRAG,
1131 .fifo_size = 0,
1132};
1133
1134struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001135 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 struct hda_codec *codec;
1137 struct hda_pcm_stream *hinfo[2];
1138};
1139
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001140static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
1142 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1143 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001144 struct azx *chip = apcm->chip;
1145 struct azx_dev *azx_dev;
1146 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 unsigned long flags;
1148 int err;
1149
Ingo Molnar62932df2006-01-16 16:34:20 +01001150 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 azx_dev = azx_assign_device(chip, substream->stream);
1152 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001153 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 return -EBUSY;
1155 }
1156 runtime->hw = azx_pcm_hw;
1157 runtime->hw.channels_min = hinfo->channels_min;
1158 runtime->hw.channels_max = hinfo->channels_max;
1159 runtime->hw.formats = hinfo->formats;
1160 runtime->hw.rates = hinfo->rates;
1161 snd_pcm_limit_hw_rates(runtime);
1162 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001163 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1164 128);
1165 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1166 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001167 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001168 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1169 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001171 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001172 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 return err;
1174 }
1175 spin_lock_irqsave(&chip->reg_lock, flags);
1176 azx_dev->substream = substream;
1177 azx_dev->running = 0;
1178 spin_unlock_irqrestore(&chip->reg_lock, flags);
1179
1180 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001181 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 return 0;
1183}
1184
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001185static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
1187 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1188 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001189 struct azx *chip = apcm->chip;
1190 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 unsigned long flags;
1192
Ingo Molnar62932df2006-01-16 16:34:20 +01001193 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 spin_lock_irqsave(&chip->reg_lock, flags);
1195 azx_dev->substream = NULL;
1196 azx_dev->running = 0;
1197 spin_unlock_irqrestore(&chip->reg_lock, flags);
1198 azx_release_device(azx_dev);
1199 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001200 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001201 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 return 0;
1203}
1204
Takashi Iwaid01ce992007-07-27 16:52:19 +02001205static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1206 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001208 return snd_pcm_lib_malloc_pages(substream,
1209 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210}
1211
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001212static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
1214 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001215 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1217
1218 /* reset BDL address */
1219 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1220 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1221 azx_sd_writel(azx_dev, SD_CTL, 0);
1222
1223 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1224
1225 return snd_pcm_lib_free_pages(substream);
1226}
1227
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001228static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229{
1230 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001231 struct azx *chip = apcm->chip;
1232 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001234 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
1236 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1237 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1238 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1239 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1240 runtime->channels,
1241 runtime->format,
1242 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001243 if (!azx_dev->format_val) {
1244 snd_printk(KERN_ERR SFX
1245 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 runtime->rate, runtime->channels, runtime->format);
1247 return -EINVAL;
1248 }
1249
Takashi Iwaid01ce992007-07-27 16:52:19 +02001250 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1251 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1253 azx_setup_periods(azx_dev);
1254 azx_setup_controller(chip, azx_dev);
1255 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1256 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1257 else
1258 azx_dev->fifo_size = 0;
1259
1260 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1261 azx_dev->format_val, substream);
1262}
1263
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001264static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265{
1266 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001267 struct azx_dev *azx_dev = get_azx_dev(substream);
1268 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 int err = 0;
1270
1271 spin_lock(&chip->reg_lock);
1272 switch (cmd) {
1273 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1274 case SNDRV_PCM_TRIGGER_RESUME:
1275 case SNDRV_PCM_TRIGGER_START:
1276 azx_stream_start(chip, azx_dev);
1277 azx_dev->running = 1;
1278 break;
1279 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001280 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 case SNDRV_PCM_TRIGGER_STOP:
1282 azx_stream_stop(chip, azx_dev);
1283 azx_dev->running = 0;
1284 break;
1285 default:
1286 err = -EINVAL;
1287 }
1288 spin_unlock(&chip->reg_lock);
1289 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001290 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 cmd == SNDRV_PCM_TRIGGER_STOP) {
1292 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001293 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1294 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 ;
1296 }
1297 return err;
1298}
1299
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001300static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301{
Takashi Iwaic74db862005-05-12 14:26:27 +02001302 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001303 struct azx *chip = apcm->chip;
1304 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 unsigned int pos;
1306
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001307 if (chip->position_fix == POS_FIX_POSBUF ||
1308 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001309 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001310 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001311 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001312 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001313 printk(KERN_WARNING
1314 "hda-intel: Invalid position buffer, "
1315 "using LPIB read method instead.\n");
1316 chip->position_fix = POS_FIX_NONE;
1317 goto read_lpib;
1318 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001319 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001320 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001321 /* read LPIB */
1322 pos = azx_sd_readl(azx_dev, SD_LPIB);
1323 if (chip->position_fix == POS_FIX_FIFO)
1324 pos += azx_dev->fifo_size;
1325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 if (pos >= azx_dev->bufsize)
1327 pos = 0;
1328 return bytes_to_frames(substream->runtime, pos);
1329}
1330
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001331static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 .open = azx_pcm_open,
1333 .close = azx_pcm_close,
1334 .ioctl = snd_pcm_lib_ioctl,
1335 .hw_params = azx_pcm_hw_params,
1336 .hw_free = azx_pcm_hw_free,
1337 .prepare = azx_pcm_prepare,
1338 .trigger = azx_pcm_trigger,
1339 .pointer = azx_pcm_pointer,
1340};
1341
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001342static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343{
1344 kfree(pcm->private_data);
1345}
1346
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001347static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 struct hda_pcm *cpcm, int pcm_dev)
1349{
1350 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001351 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 struct azx_pcm *apcm;
1353
Takashi Iwaie08a0072006-09-07 17:52:14 +02001354 /* if no substreams are defined for both playback and capture,
1355 * it's just a placeholder. ignore it.
1356 */
1357 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1358 return 0;
1359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 snd_assert(cpcm->name, return -EINVAL);
1361
1362 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001363 cpcm->stream[0].substreams,
1364 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 &pcm);
1366 if (err < 0)
1367 return err;
1368 strcpy(pcm->name, cpcm->name);
1369 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1370 if (apcm == NULL)
1371 return -ENOMEM;
1372 apcm->chip = chip;
1373 apcm->codec = codec;
1374 apcm->hinfo[0] = &cpcm->stream[0];
1375 apcm->hinfo[1] = &cpcm->stream[1];
1376 pcm->private_data = apcm;
1377 pcm->private_free = azx_pcm_free;
1378 if (cpcm->stream[0].substreams)
1379 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1380 if (cpcm->stream[1].substreams)
1381 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1382 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1383 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001384 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001386 if (chip->pcm_devs < pcm_dev + 1)
1387 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 return 0;
1390}
1391
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001392static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
1394 struct list_head *p;
1395 struct hda_codec *codec;
1396 int c, err;
1397 int pcm_dev;
1398
Takashi Iwaid01ce992007-07-27 16:52:19 +02001399 err = snd_hda_build_pcms(chip->bus);
1400 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 return err;
1402
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001403 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 pcm_dev = 0;
1405 list_for_each(p, &chip->bus->codec_list) {
1406 codec = list_entry(p, struct hda_codec, list);
1407 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001408 if (codec->pcm_info[c].is_modem)
1409 continue; /* create later */
1410 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001411 snd_printk(KERN_ERR SFX
1412 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001413 return -EINVAL;
1414 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001415 err = create_codec_pcm(chip, codec,
1416 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001417 if (err < 0)
1418 return err;
1419 pcm_dev++;
1420 }
1421 }
1422
1423 /* create modem PCMs */
1424 pcm_dev = AZX_MAX_AUDIO_PCMS;
1425 list_for_each(p, &chip->bus->codec_list) {
1426 codec = list_entry(p, struct hda_codec, list);
1427 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001428 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001429 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001430 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001431 snd_printk(KERN_ERR SFX
1432 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 return -EINVAL;
1434 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001435 err = create_codec_pcm(chip, codec,
1436 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 if (err < 0)
1438 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001439 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 pcm_dev++;
1441 }
1442 }
1443 return 0;
1444}
1445
1446/*
1447 * mixer creation - all stuff is implemented in hda module
1448 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001449static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450{
1451 return snd_hda_build_controls(chip->bus);
1452}
1453
1454
1455/*
1456 * initialize SD streams
1457 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001458static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459{
1460 int i;
1461
1462 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001463 * assign the starting bdl address to each stream (device)
1464 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001466 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001468 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1470 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001471 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1473 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1474 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1475 azx_dev->sd_int_sta_mask = 1 << i;
1476 /* stream tag: must be non-zero and unique */
1477 azx_dev->index = i;
1478 azx_dev->stream_tag = i + 1;
1479 }
1480
1481 return 0;
1482}
1483
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001484static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1485{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001486 if (request_irq(chip->pci->irq, azx_interrupt,
1487 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001488 "HDA Intel", chip)) {
1489 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1490 "disabling device\n", chip->pci->irq);
1491 if (do_disconnect)
1492 snd_card_disconnect(chip->card);
1493 return -1;
1494 }
1495 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001496 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001497 return 0;
1498}
1499
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
Takashi Iwaicb53c622007-08-10 17:21:45 +02001501static void azx_stop_chip(struct azx *chip)
1502{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001503 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001504 return;
1505
1506 /* disable interrupts */
1507 azx_int_disable(chip);
1508 azx_int_clear(chip);
1509
1510 /* disable CORB/RIRB */
1511 azx_free_cmd_io(chip);
1512
1513 /* disable position buffer */
1514 azx_writel(chip, DPLBASE, 0);
1515 azx_writel(chip, DPUBASE, 0);
1516
1517 chip->initialized = 0;
1518}
1519
1520#ifdef CONFIG_SND_HDA_POWER_SAVE
1521/* power-up/down the controller */
1522static void azx_power_notify(struct hda_codec *codec)
1523{
1524 struct azx *chip = codec->bus->private_data;
1525 struct hda_codec *c;
1526 int power_on = 0;
1527
1528 list_for_each_entry(c, &codec->bus->codec_list, list) {
1529 if (c->power_on) {
1530 power_on = 1;
1531 break;
1532 }
1533 }
1534 if (power_on)
1535 azx_init_chip(chip);
1536#ifdef HDA_POWER_SAVE_RESET_CONTROLLER
1537 else if (chip->running)
1538 azx_stop_chip(chip);
1539#endif
1540}
1541#endif /* CONFIG_SND_HDA_POWER_SAVE */
1542
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543#ifdef CONFIG_PM
1544/*
1545 * power management
1546 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001547static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548{
Takashi Iwai421a1252005-11-17 16:11:09 +01001549 struct snd_card *card = pci_get_drvdata(pci);
1550 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 int i;
1552
Takashi Iwai421a1252005-11-17 16:11:09 +01001553 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001555 snd_pcm_suspend_all(chip->pcm[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001557 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001558 if (chip->irq >= 0) {
1559 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001560 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001561 chip->irq = -1;
1562 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001563 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001564 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001565 pci_disable_device(pci);
1566 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001567 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 return 0;
1569}
1570
Takashi Iwai421a1252005-11-17 16:11:09 +01001571static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572{
Takashi Iwai421a1252005-11-17 16:11:09 +01001573 struct snd_card *card = pci_get_drvdata(pci);
1574 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Takashi Iwai30b35392006-10-11 18:52:53 +02001576 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001577 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001578 if (pci_enable_device(pci) < 0) {
1579 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1580 "disabling device\n");
1581 snd_card_disconnect(card);
1582 return -EIO;
1583 }
1584 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001585 if (chip->msi)
1586 if (pci_enable_msi(pci) < 0)
1587 chip->msi = 0;
1588 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001589 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001590 azx_init_pci(chip);
1591#ifndef CONFIG_SND_HDA_POWER_SAVE
1592 /* the explicit resume is needed only when POWER_SAVE isn't set */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 azx_init_chip(chip);
1594 snd_hda_resume(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001595#endif
Takashi Iwai421a1252005-11-17 16:11:09 +01001596 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 return 0;
1598}
1599#endif /* CONFIG_PM */
1600
1601
1602/*
1603 * destructor
1604 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001605static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001607 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001609 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001611 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 }
1613
Stephen Hemminger7376d012006-08-21 19:17:46 +02001614 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001615 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001617 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001618 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001619 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001620 if (chip->remap_addr)
1621 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 if (chip->bdl.area)
1624 snd_dma_free_pages(&chip->bdl);
1625 if (chip->rb.area)
1626 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 if (chip->posbuf.area)
1628 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 pci_release_regions(chip->pci);
1630 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001631 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 kfree(chip);
1633
1634 return 0;
1635}
1636
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001637static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
1639 return azx_free(device->device_data);
1640}
1641
1642/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001643 * white/black-listing for position_fix
1644 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001645static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001646 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
1647 {}
1648};
1649
1650static int __devinit check_position_fix(struct azx *chip, int fix)
1651{
1652 const struct snd_pci_quirk *q;
1653
1654 if (fix == POS_FIX_AUTO) {
1655 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1656 if (q) {
1657 snd_printdd(KERN_INFO
1658 "hda_intel: position_fix set to %d "
1659 "for device %04x:%04x\n",
1660 q->value, q->subvendor, q->subdevice);
1661 return q->value;
1662 }
1663 }
1664 return fix;
1665}
1666
1667/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 * constructor
1669 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001670static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001671 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001672 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001674 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001675 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001676 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 .dev_free = azx_dev_free,
1678 };
1679
1680 *rchip = NULL;
1681
Pavel Machek927fc862006-08-31 17:03:43 +02001682 err = pci_enable_device(pci);
1683 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 return err;
1685
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001686 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001687 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1689 pci_disable_device(pci);
1690 return -ENOMEM;
1691 }
1692
1693 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001694 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 chip->card = card;
1696 chip->pci = pci;
1697 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001698 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001699 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
Takashi Iwai3372a152007-02-01 15:46:50 +01001701 chip->position_fix = check_position_fix(chip, position_fix);
1702
Takashi Iwai27346162006-01-12 18:28:44 +01001703 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001704
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001705#if BITS_PER_LONG != 64
1706 /* Fix up base address on ULI M5461 */
1707 if (chip->driver_type == AZX_DRIVER_ULI) {
1708 u16 tmp3;
1709 pci_read_config_word(pci, 0x40, &tmp3);
1710 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1711 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1712 }
1713#endif
1714
Pavel Machek927fc862006-08-31 17:03:43 +02001715 err = pci_request_regions(pci, "ICH HD audio");
1716 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 kfree(chip);
1718 pci_disable_device(pci);
1719 return err;
1720 }
1721
Pavel Machek927fc862006-08-31 17:03:43 +02001722 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1724 if (chip->remap_addr == NULL) {
1725 snd_printk(KERN_ERR SFX "ioremap error\n");
1726 err = -ENXIO;
1727 goto errout;
1728 }
1729
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001730 if (chip->msi)
1731 if (pci_enable_msi(pci) < 0)
1732 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001733
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001734 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 err = -EBUSY;
1736 goto errout;
1737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
1739 pci_set_master(pci);
1740 synchronize_irq(chip->irq);
1741
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001742 switch (chip->driver_type) {
1743 case AZX_DRIVER_ULI:
1744 chip->playback_streams = ULI_NUM_PLAYBACK;
1745 chip->capture_streams = ULI_NUM_CAPTURE;
1746 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1747 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1748 break;
Felix Kuehling778b6e12006-05-17 11:22:21 +02001749 case AZX_DRIVER_ATIHDMI:
1750 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1751 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1752 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1753 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1754 break;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001755 default:
1756 chip->playback_streams = ICH6_NUM_PLAYBACK;
1757 chip->capture_streams = ICH6_NUM_CAPTURE;
1758 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1759 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1760 break;
1761 }
1762 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001763 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1764 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001765 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001766 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1767 goto errout;
1768 }
1769
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001771 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1772 snd_dma_pci_data(chip->pci),
1773 BDL_SIZE, &chip->bdl);
1774 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1776 goto errout;
1777 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001778 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001779 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1780 snd_dma_pci_data(chip->pci),
1781 chip->num_streams * 8, &chip->posbuf);
1782 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001783 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1784 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001787 if (!chip->single_cmd) {
1788 err = azx_alloc_cmd_io(chip);
1789 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001790 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001791 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
1793 /* initialize streams */
1794 azx_init_stream(chip);
1795
1796 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001797 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 azx_init_chip(chip);
1799
1800 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001801 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 snd_printk(KERN_ERR SFX "no codecs found!\n");
1803 err = -ENODEV;
1804 goto errout;
1805 }
1806
Takashi Iwaid01ce992007-07-27 16:52:19 +02001807 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1808 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1810 goto errout;
1811 }
1812
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001813 strcpy(card->driver, "HDA-Intel");
1814 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001815 sprintf(card->longname, "%s at 0x%lx irq %i",
1816 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001817
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 *rchip = chip;
1819 return 0;
1820
1821 errout:
1822 azx_free(chip);
1823 return err;
1824}
1825
Takashi Iwaicb53c622007-08-10 17:21:45 +02001826static void power_down_all_codecs(struct azx *chip)
1827{
1828#ifdef CONFIG_SND_HDA_POWER_SAVE
1829 /* The codecs were powered up in snd_hda_codec_new().
1830 * Now all initialization done, so turn them down if possible
1831 */
1832 struct hda_codec *codec;
1833 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1834 snd_hda_power_down(codec);
1835 }
1836#endif
1837}
1838
Takashi Iwaid01ce992007-07-27 16:52:19 +02001839static int __devinit azx_probe(struct pci_dev *pci,
1840 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001842 struct snd_card *card;
1843 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001844 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001846 card = snd_card_new(index, id, THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001847 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 snd_printk(KERN_ERR SFX "Error creating card!\n");
1849 return -ENOMEM;
1850 }
1851
Pavel Machek927fc862006-08-31 17:03:43 +02001852 err = azx_create(card, pci, pci_id->driver_data, &chip);
1853 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 snd_card_free(card);
1855 return err;
1856 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001857 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 /* create codec instances */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001860 err = azx_codec_create(chip, model);
1861 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 snd_card_free(card);
1863 return err;
1864 }
1865
1866 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001867 err = azx_pcm_create(chip);
1868 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 snd_card_free(card);
1870 return err;
1871 }
1872
1873 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001874 err = azx_mixer_create(chip);
1875 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 snd_card_free(card);
1877 return err;
1878 }
1879
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 snd_card_set_dev(card, &pci->dev);
1881
Takashi Iwaid01ce992007-07-27 16:52:19 +02001882 err = snd_card_register(card);
1883 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 snd_card_free(card);
1885 return err;
1886 }
1887
1888 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001889 chip->running = 1;
1890 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
1892 return err;
1893}
1894
1895static void __devexit azx_remove(struct pci_dev *pci)
1896{
1897 snd_card_free(pci_get_drvdata(pci));
1898 pci_set_drvdata(pci, NULL);
1899}
1900
1901/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001902static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001903 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1904 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1905 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001906 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001907 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1908 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001909 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001910 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001911 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001912 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001913 { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
1914 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001915 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1916 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1917 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001918 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1919 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1920 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1921 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1922 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1923 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1924 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1925 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02001926 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1927 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1928 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1929 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1930 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1931 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 { 0, }
1933};
1934MODULE_DEVICE_TABLE(pci, azx_ids);
1935
1936/* pci_driver definition */
1937static struct pci_driver driver = {
1938 .name = "HDA Intel",
1939 .id_table = azx_ids,
1940 .probe = azx_probe,
1941 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001942#ifdef CONFIG_PM
1943 .suspend = azx_suspend,
1944 .resume = azx_resume,
1945#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946};
1947
1948static int __init alsa_card_azx_init(void)
1949{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001950 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951}
1952
1953static void __exit alsa_card_azx_exit(void)
1954{
1955 pci_unregister_driver(&driver);
1956}
1957
1958module_init(alsa_card_azx_init)
1959module_exit(alsa_card_azx_exit)