blob: 9c5db4edd685e9aa5374a18a13623cbd6144761e [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
Ben Gamari20172632009-02-17 20:08:50 -050033#include "drmP.h"
34#include "drm.h"
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010035#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000036#include "intel_ringbuffer.h"
Ben Gamari20172632009-02-17 20:08:50 -050037#include "i915_drm.h"
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 FLUSHING_LIST,
48 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010049 PINNED_LIST,
50 DEFERRED_FREE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010051};
Ben Gamari433e12f2009-02-17 20:08:51 -050052
Chris Wilson70d39fe2010-08-25 16:03:34 +010053static const char *yesno(int v)
54{
55 return v ? "yes" : "no";
56}
57
58static int i915_capabilities(struct seq_file *m, void *data)
59{
60 struct drm_info_node *node = (struct drm_info_node *) m->private;
61 struct drm_device *dev = node->minor->dev;
62 const struct intel_device_info *info = INTEL_INFO(dev);
63
64 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030065 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Chris Wilson70d39fe2010-08-25 16:03:34 +010066#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
67 B(is_mobile);
Chris Wilson70d39fe2010-08-25 16:03:34 +010068 B(is_i85x);
69 B(is_i915g);
Chris Wilson70d39fe2010-08-25 16:03:34 +010070 B(is_i945gm);
Chris Wilson70d39fe2010-08-25 16:03:34 +010071 B(is_g33);
72 B(need_gfx_hws);
73 B(is_g4x);
74 B(is_pineview);
75 B(is_broadwater);
76 B(is_crestline);
Chris Wilson70d39fe2010-08-25 16:03:34 +010077 B(has_fbc);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 B(has_pipe_cxsr);
79 B(has_hotplug);
80 B(cursor_needs_physical);
81 B(has_overlay);
82 B(overlay_needs_physical);
Chris Wilsona6c45cf2010-09-17 00:32:17 +010083 B(supports_tv);
Chris Wilson549f7362010-10-19 11:19:32 +010084 B(has_bsd_ring);
85 B(has_blt_ring);
Eugeni Dodonov3d29b842012-01-17 14:43:53 -020086 B(has_llc);
Chris Wilson70d39fe2010-08-25 16:03:34 +010087#undef B
88
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Chris Wilson05394f32010-11-08 19:18:58 +000092static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Chris Wilson05394f32010-11-08 19:18:58 +000094 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000095 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000096 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000097 return "p";
98 else
99 return " ";
100}
101
Chris Wilson05394f32010-11-08 19:18:58 +0000102static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000103{
Akshay Joshi0206e352011-08-16 15:34:10 -0400104 switch (obj->tiling_mode) {
105 default:
106 case I915_TILING_NONE: return " ";
107 case I915_TILING_X: return "X";
108 case I915_TILING_Y: return "Y";
109 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000110}
111
Chris Wilson93dfb402011-03-29 16:59:50 -0700112static const char *cache_level_str(int type)
Chris Wilson08c18322011-01-10 00:00:24 +0000113{
114 switch (type) {
Chris Wilson93dfb402011-03-29 16:59:50 -0700115 case I915_CACHE_NONE: return " uncached";
116 case I915_CACHE_LLC: return " snooped (LLC)";
117 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
Chris Wilson08c18322011-01-10 00:00:24 +0000118 default: return "";
119 }
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Chris Wilson08c18322011-01-10 00:00:24 +0000125 seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 &obj->base,
127 get_pin_flag(obj),
128 get_tiling_flag(obj),
129 obj->base.size,
130 obj->base.read_domains,
131 obj->base.write_domain,
132 obj->last_rendering_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000133 obj->last_fenced_seqno,
Chris Wilson93dfb402011-03-29 16:59:50 -0700134 cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100135 obj->dirty ? " dirty" : "",
136 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
137 if (obj->base.name)
138 seq_printf(m, " (name: %d)", obj->base.name);
139 if (obj->fence_reg != I915_FENCE_REG_NONE)
140 seq_printf(m, " (fence: %d)", obj->fence_reg);
141 if (obj->gtt_space != NULL)
Chris Wilsona00b10c2010-09-24 21:15:47 +0100142 seq_printf(m, " (gtt offset: %08x, size: %08x)",
143 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
Chris Wilson6299f992010-11-24 12:23:44 +0000144 if (obj->pin_mappable || obj->fault_mappable) {
145 char s[3], *t = s;
146 if (obj->pin_mappable)
147 *t++ = 'p';
148 if (obj->fault_mappable)
149 *t++ = 'f';
150 *t = '\0';
151 seq_printf(m, " (%s mappable)", s);
152 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100153 if (obj->ring != NULL)
154 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100155}
156
Ben Gamari433e12f2009-02-17 20:08:51 -0500157static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500158{
159 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500160 uintptr_t list = (uintptr_t) node->info_ent->data;
161 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500162 struct drm_device *dev = node->minor->dev;
163 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_i915_gem_object *obj;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100165 size_t total_obj_size, total_gtt_size;
166 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100167
168 ret = mutex_lock_interruptible(&dev->struct_mutex);
169 if (ret)
170 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500171
Ben Gamari433e12f2009-02-17 20:08:51 -0500172 switch (list) {
173 case ACTIVE_LIST:
174 seq_printf(m, "Active:\n");
Chris Wilson69dc4982010-10-19 10:36:51 +0100175 head = &dev_priv->mm.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500176 break;
177 case INACTIVE_LIST:
Ben Gamaria17458f2009-07-01 15:01:36 -0400178 seq_printf(m, "Inactive:\n");
Ben Gamari433e12f2009-02-17 20:08:51 -0500179 head = &dev_priv->mm.inactive_list;
180 break;
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100181 case PINNED_LIST:
182 seq_printf(m, "Pinned:\n");
183 head = &dev_priv->mm.pinned_list;
184 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500185 case FLUSHING_LIST:
186 seq_printf(m, "Flushing:\n");
187 head = &dev_priv->mm.flushing_list;
188 break;
Chris Wilsond21d5972010-09-26 11:19:33 +0100189 case DEFERRED_FREE_LIST:
190 seq_printf(m, "Deferred free:\n");
191 head = &dev_priv->mm.deferred_free_list;
192 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500193 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100194 mutex_unlock(&dev->struct_mutex);
195 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500196 }
197
Chris Wilson8f2480f2010-09-26 11:44:19 +0100198 total_obj_size = total_gtt_size = count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000199 list_for_each_entry(obj, head, mm_list) {
Chris Wilson37811fc2010-08-25 22:45:57 +0100200 seq_printf(m, " ");
Chris Wilson05394f32010-11-08 19:18:58 +0000201 describe_obj(m, obj);
Eric Anholtf4ceda82009-02-17 23:53:41 -0800202 seq_printf(m, "\n");
Chris Wilson05394f32010-11-08 19:18:58 +0000203 total_obj_size += obj->base.size;
204 total_gtt_size += obj->gtt_space->size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100205 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500206 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100207 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700208
Chris Wilson8f2480f2010-09-26 11:44:19 +0100209 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
210 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500211 return 0;
212}
213
Chris Wilson6299f992010-11-24 12:23:44 +0000214#define count_objects(list, member) do { \
215 list_for_each_entry(obj, list, member) { \
216 size += obj->gtt_space->size; \
217 ++count; \
218 if (obj->map_and_fenceable) { \
219 mappable_size += obj->gtt_space->size; \
220 ++mappable_count; \
221 } \
222 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400223} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000224
Chris Wilson73aa8082010-09-30 11:46:12 +0100225static int i915_gem_object_info(struct seq_file *m, void* data)
226{
227 struct drm_info_node *node = (struct drm_info_node *) m->private;
228 struct drm_device *dev = node->minor->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6299f992010-11-24 12:23:44 +0000230 u32 count, mappable_count;
231 size_t size, mappable_size;
232 struct drm_i915_gem_object *obj;
Chris Wilson73aa8082010-09-30 11:46:12 +0100233 int ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
Chris Wilson6299f992010-11-24 12:23:44 +0000239 seq_printf(m, "%u objects, %zu bytes\n",
240 dev_priv->mm.object_count,
241 dev_priv->mm.object_memory);
242
243 size = count = mappable_size = mappable_count = 0;
244 count_objects(&dev_priv->mm.gtt_list, gtt_list);
245 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
246 count, mappable_count, size, mappable_size);
247
248 size = count = mappable_size = mappable_count = 0;
249 count_objects(&dev_priv->mm.active_list, mm_list);
250 count_objects(&dev_priv->mm.flushing_list, mm_list);
251 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
252 count, mappable_count, size, mappable_size);
253
254 size = count = mappable_size = mappable_count = 0;
255 count_objects(&dev_priv->mm.pinned_list, mm_list);
256 seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
257 count, mappable_count, size, mappable_size);
258
259 size = count = mappable_size = mappable_count = 0;
260 count_objects(&dev_priv->mm.inactive_list, mm_list);
261 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
262 count, mappable_count, size, mappable_size);
263
264 size = count = mappable_size = mappable_count = 0;
265 count_objects(&dev_priv->mm.deferred_free_list, mm_list);
266 seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
267 count, mappable_count, size, mappable_size);
268
269 size = count = mappable_size = mappable_count = 0;
270 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
271 if (obj->fault_mappable) {
272 size += obj->gtt_space->size;
273 ++count;
274 }
275 if (obj->pin_mappable) {
276 mappable_size += obj->gtt_space->size;
277 ++mappable_count;
278 }
279 }
280 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
281 mappable_count, mappable_size);
282 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
283 count, size);
284
285 seq_printf(m, "%zu [%zu] gtt total\n",
286 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
Chris Wilson73aa8082010-09-30 11:46:12 +0100287
288 mutex_unlock(&dev->struct_mutex);
289
290 return 0;
291}
292
Chris Wilson08c18322011-01-10 00:00:24 +0000293static int i915_gem_gtt_info(struct seq_file *m, void* data)
294{
295 struct drm_info_node *node = (struct drm_info_node *) m->private;
296 struct drm_device *dev = node->minor->dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 struct drm_i915_gem_object *obj;
299 size_t total_obj_size, total_gtt_size;
300 int count, ret;
301
302 ret = mutex_lock_interruptible(&dev->struct_mutex);
303 if (ret)
304 return ret;
305
306 total_obj_size = total_gtt_size = count = 0;
307 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
308 seq_printf(m, " ");
309 describe_obj(m, obj);
310 seq_printf(m, "\n");
311 total_obj_size += obj->base.size;
312 total_gtt_size += obj->gtt_space->size;
313 count++;
314 }
315
316 mutex_unlock(&dev->struct_mutex);
317
318 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
319 count, total_obj_size, total_gtt_size);
320
321 return 0;
322}
323
Chris Wilson73aa8082010-09-30 11:46:12 +0100324
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100325static int i915_gem_pageflip_info(struct seq_file *m, void *data)
326{
327 struct drm_info_node *node = (struct drm_info_node *) m->private;
328 struct drm_device *dev = node->minor->dev;
329 unsigned long flags;
330 struct intel_crtc *crtc;
331
332 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800333 const char pipe = pipe_name(crtc->pipe);
334 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100335 struct intel_unpin_work *work;
336
337 spin_lock_irqsave(&dev->event_lock, flags);
338 work = crtc->unpin_work;
339 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800340 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100341 pipe, plane);
342 } else {
343 if (!work->pending) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800344 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100345 pipe, plane);
346 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800347 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100348 pipe, plane);
349 }
350 if (work->enable_stall_check)
351 seq_printf(m, "Stall check enabled, ");
352 else
353 seq_printf(m, "Stall check waiting for page flip ioctl, ");
354 seq_printf(m, "%d prepares\n", work->pending);
355
356 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000357 struct drm_i915_gem_object *obj = work->old_fb_obj;
358 if (obj)
359 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100360 }
361 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000362 struct drm_i915_gem_object *obj = work->pending_flip_obj;
363 if (obj)
364 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100365 }
366 }
367 spin_unlock_irqrestore(&dev->event_lock, flags);
368 }
369
370 return 0;
371}
372
Ben Gamari20172632009-02-17 20:08:50 -0500373static int i915_gem_request_info(struct seq_file *m, void *data)
374{
375 struct drm_info_node *node = (struct drm_info_node *) m->private;
376 struct drm_device *dev = node->minor->dev;
377 drm_i915_private_t *dev_priv = dev->dev_private;
378 struct drm_i915_gem_request *gem_request;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100379 int ret, count;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100380
381 ret = mutex_lock_interruptible(&dev->struct_mutex);
382 if (ret)
383 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500384
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100385 count = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000386 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100387 seq_printf(m, "Render requests:\n");
388 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000389 &dev_priv->ring[RCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100390 list) {
391 seq_printf(m, " %d @ %d\n",
392 gem_request->seqno,
393 (int) (jiffies - gem_request->emitted_jiffies));
394 }
395 count++;
396 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000397 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100398 seq_printf(m, "BSD requests:\n");
399 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000400 &dev_priv->ring[VCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100401 list) {
402 seq_printf(m, " %d @ %d\n",
403 gem_request->seqno,
404 (int) (jiffies - gem_request->emitted_jiffies));
405 }
406 count++;
407 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000408 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100409 seq_printf(m, "BLT requests:\n");
410 list_for_each_entry(gem_request,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000411 &dev_priv->ring[BCS].request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100412 list) {
413 seq_printf(m, " %d @ %d\n",
414 gem_request->seqno,
415 (int) (jiffies - gem_request->emitted_jiffies));
416 }
417 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500418 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100419 mutex_unlock(&dev->struct_mutex);
420
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100421 if (count == 0)
422 seq_printf(m, "No requests\n");
423
Ben Gamari20172632009-02-17 20:08:50 -0500424 return 0;
425}
426
Chris Wilsonb2223492010-10-27 15:27:33 +0100427static void i915_ring_seqno_info(struct seq_file *m,
428 struct intel_ring_buffer *ring)
429{
430 if (ring->get_seqno) {
431 seq_printf(m, "Current sequence (%s): %d\n",
432 ring->name, ring->get_seqno(ring));
433 seq_printf(m, "Waiter sequence (%s): %d\n",
434 ring->name, ring->waiting_seqno);
435 seq_printf(m, "IRQ sequence (%s): %d\n",
436 ring->name, ring->irq_seqno);
437 }
438}
439
Ben Gamari20172632009-02-17 20:08:50 -0500440static int i915_gem_seqno_info(struct seq_file *m, void *data)
441{
442 struct drm_info_node *node = (struct drm_info_node *) m->private;
443 struct drm_device *dev = node->minor->dev;
444 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000445 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100446
447 ret = mutex_lock_interruptible(&dev->struct_mutex);
448 if (ret)
449 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500450
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000451 for (i = 0; i < I915_NUM_RINGS; i++)
452 i915_ring_seqno_info(m, &dev_priv->ring[i]);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100453
454 mutex_unlock(&dev->struct_mutex);
455
Ben Gamari20172632009-02-17 20:08:50 -0500456 return 0;
457}
458
459
460static int i915_interrupt_info(struct seq_file *m, void *data)
461{
462 struct drm_info_node *node = (struct drm_info_node *) m->private;
463 struct drm_device *dev = node->minor->dev;
464 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800465 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100466
467 ret = mutex_lock_interruptible(&dev->struct_mutex);
468 if (ret)
469 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800472 seq_printf(m, "Interrupt enable: %08x\n",
473 I915_READ(IER));
474 seq_printf(m, "Interrupt identity: %08x\n",
475 I915_READ(IIR));
476 seq_printf(m, "Interrupt mask: %08x\n",
477 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800478 for_each_pipe(pipe)
479 seq_printf(m, "Pipe %c stat: %08x\n",
480 pipe_name(pipe),
481 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800482 } else {
483 seq_printf(m, "North Display Interrupt enable: %08x\n",
484 I915_READ(DEIER));
485 seq_printf(m, "North Display Interrupt identity: %08x\n",
486 I915_READ(DEIIR));
487 seq_printf(m, "North Display Interrupt mask: %08x\n",
488 I915_READ(DEIMR));
489 seq_printf(m, "South Display Interrupt enable: %08x\n",
490 I915_READ(SDEIER));
491 seq_printf(m, "South Display Interrupt identity: %08x\n",
492 I915_READ(SDEIIR));
493 seq_printf(m, "South Display Interrupt mask: %08x\n",
494 I915_READ(SDEIMR));
495 seq_printf(m, "Graphics Interrupt enable: %08x\n",
496 I915_READ(GTIER));
497 seq_printf(m, "Graphics Interrupt identity: %08x\n",
498 I915_READ(GTIIR));
499 seq_printf(m, "Graphics Interrupt mask: %08x\n",
500 I915_READ(GTIMR));
501 }
Ben Gamari20172632009-02-17 20:08:50 -0500502 seq_printf(m, "Interrupts received: %d\n",
503 atomic_read(&dev_priv->irq_received));
Chris Wilson9862e602011-01-04 22:22:17 +0000504 for (i = 0; i < I915_NUM_RINGS; i++) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700505 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilson9862e602011-01-04 22:22:17 +0000506 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
507 dev_priv->ring[i].name,
508 I915_READ_IMR(&dev_priv->ring[i]));
509 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000510 i915_ring_seqno_info(m, &dev_priv->ring[i]);
Chris Wilson9862e602011-01-04 22:22:17 +0000511 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100512 mutex_unlock(&dev->struct_mutex);
513
Ben Gamari20172632009-02-17 20:08:50 -0500514 return 0;
515}
516
Chris Wilsona6172a82009-02-11 14:26:38 +0000517static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
518{
519 struct drm_info_node *node = (struct drm_info_node *) m->private;
520 struct drm_device *dev = node->minor->dev;
521 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100522 int i, ret;
523
524 ret = mutex_lock_interruptible(&dev->struct_mutex);
525 if (ret)
526 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000527
528 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
529 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
530 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000531 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000532
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100533 seq_printf(m, "Fenced object[%2d] = ", i);
534 if (obj == NULL)
535 seq_printf(m, "unused");
536 else
Chris Wilson05394f32010-11-08 19:18:58 +0000537 describe_obj(m, obj);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100538 seq_printf(m, "\n");
Chris Wilsona6172a82009-02-11 14:26:38 +0000539 }
540
Chris Wilson05394f32010-11-08 19:18:58 +0000541 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000542 return 0;
543}
544
Ben Gamari20172632009-02-17 20:08:50 -0500545static int i915_hws_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100550 struct intel_ring_buffer *ring;
Chris Wilson311bd682011-01-13 19:06:50 +0000551 const volatile u32 __iomem *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100552 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500553
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000554 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilson311bd682011-01-13 19:06:50 +0000555 hws = (volatile u32 __iomem *)ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500556 if (hws == NULL)
557 return 0;
558
559 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
560 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
561 i * 4,
562 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
563 }
564 return 0;
565}
566
Chris Wilson5cdf5882010-09-27 15:51:07 +0100567static void i915_dump_object(struct seq_file *m,
568 struct io_mapping *mapping,
Chris Wilson05394f32010-11-08 19:18:58 +0000569 struct drm_i915_gem_object *obj)
Ben Gamari6911a9b2009-04-02 11:24:54 -0700570{
Chris Wilson5cdf5882010-09-27 15:51:07 +0100571 int page, page_count, i;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700572
Chris Wilson05394f32010-11-08 19:18:58 +0000573 page_count = obj->base.size / PAGE_SIZE;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700574 for (page = 0; page < page_count; page++) {
Chris Wilson5cdf5882010-09-27 15:51:07 +0100575 u32 *mem = io_mapping_map_wc(mapping,
Chris Wilson05394f32010-11-08 19:18:58 +0000576 obj->gtt_offset + page * PAGE_SIZE);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700577 for (i = 0; i < PAGE_SIZE; i += 4)
578 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
Chris Wilson5cdf5882010-09-27 15:51:07 +0100579 io_mapping_unmap(mem);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700580 }
581}
582
583static int i915_batchbuffer_info(struct seq_file *m, void *data)
584{
585 struct drm_info_node *node = (struct drm_info_node *) m->private;
586 struct drm_device *dev = node->minor->dev;
587 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000588 struct drm_i915_gem_object *obj;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700589 int ret;
590
Chris Wilsonde227ef2010-07-03 07:58:38 +0100591 ret = mutex_lock_interruptible(&dev->struct_mutex);
592 if (ret)
593 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700594
Chris Wilson05394f32010-11-08 19:18:58 +0000595 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
596 if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
597 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
598 i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700599 }
600 }
601
Chris Wilsonde227ef2010-07-03 07:58:38 +0100602 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700603 return 0;
604}
605
606static int i915_ringbuffer_data(struct seq_file *m, void *data)
607{
608 struct drm_info_node *node = (struct drm_info_node *) m->private;
609 struct drm_device *dev = node->minor->dev;
610 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100611 struct intel_ring_buffer *ring;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100612 int ret;
613
614 ret = mutex_lock_interruptible(&dev->struct_mutex);
615 if (ret)
616 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700617
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000618 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilson05394f32010-11-08 19:18:58 +0000619 if (!ring->obj) {
Ben Gamari6911a9b2009-04-02 11:24:54 -0700620 seq_printf(m, "No ringbuffer setup\n");
Chris Wilsonde227ef2010-07-03 07:58:38 +0100621 } else {
Chris Wilson311bd682011-01-13 19:06:50 +0000622 const u8 __iomem *virt = ring->virtual_start;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100623 uint32_t off;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700624
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100625 for (off = 0; off < ring->size; off += 4) {
Chris Wilsonde227ef2010-07-03 07:58:38 +0100626 uint32_t *ptr = (uint32_t *)(virt + off);
627 seq_printf(m, "%08x : %08x\n", off, *ptr);
628 }
Ben Gamari6911a9b2009-04-02 11:24:54 -0700629 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100630 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700631
632 return 0;
633}
634
635static int i915_ringbuffer_info(struct seq_file *m, void *data)
636{
637 struct drm_info_node *node = (struct drm_info_node *) m->private;
638 struct drm_device *dev = node->minor->dev;
639 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100640 struct intel_ring_buffer *ring;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700641 int ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700642
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100644 if (ring->size == 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645 return 0;
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100646
Ben Widawsky616fdb52011-10-05 11:44:54 -0700647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
650
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100651 seq_printf(m, "Ring %s:\n", ring->name);
652 seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
653 seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
654 seq_printf(m, " Size : %08x\n", ring->size);
655 seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000656 seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
657 if (IS_GEN6(dev)) {
658 seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
659 seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
660 }
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100661 seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
662 seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
Ben Gamari6911a9b2009-04-02 11:24:54 -0700663
Ben Widawsky616fdb52011-10-05 11:44:54 -0700664 mutex_unlock(&dev->struct_mutex);
665
Ben Gamari6911a9b2009-04-02 11:24:54 -0700666 return 0;
667}
668
Chris Wilsone5c65262010-11-01 11:35:28 +0000669static const char *ring_str(int ring)
670{
671 switch (ring) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100672 case RCS: return "render";
673 case VCS: return "bsd";
674 case BCS: return "blt";
Chris Wilsone5c65262010-11-01 11:35:28 +0000675 default: return "";
676 }
677}
678
Chris Wilson9df30792010-02-18 10:24:56 +0000679static const char *pin_flag(int pinned)
680{
681 if (pinned > 0)
682 return " P";
683 else if (pinned < 0)
684 return " p";
685 else
686 return "";
687}
688
689static const char *tiling_flag(int tiling)
690{
691 switch (tiling) {
692 default:
693 case I915_TILING_NONE: return "";
694 case I915_TILING_X: return " X";
695 case I915_TILING_Y: return " Y";
696 }
697}
698
699static const char *dirty_flag(int dirty)
700{
701 return dirty ? " dirty" : "";
702}
703
704static const char *purgeable_flag(int purgeable)
705{
706 return purgeable ? " purgeable" : "";
707}
708
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000709static void print_error_buffers(struct seq_file *m,
710 const char *name,
711 struct drm_i915_error_buffer *err,
712 int count)
713{
714 seq_printf(m, "%s [%d]:\n", name, count);
715
716 while (count--) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100717 seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000718 err->gtt_offset,
719 err->size,
720 err->read_domains,
721 err->write_domain,
722 err->seqno,
723 pin_flag(err->pinned),
724 tiling_flag(err->tiling),
725 dirty_flag(err->dirty),
726 purgeable_flag(err->purgeable),
Daniel Vetter96154f22011-12-14 13:57:00 +0100727 err->ring != -1 ? " " : "",
Chris Wilsona779e5a2011-01-09 21:07:49 +0000728 ring_str(err->ring),
Chris Wilson93dfb402011-03-29 16:59:50 -0700729 cache_level_str(err->cache_level));
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000730
731 if (err->name)
732 seq_printf(m, " (name: %d)", err->name);
733 if (err->fence_reg != I915_FENCE_REG_NONE)
734 seq_printf(m, " (fence: %d)", err->fence_reg);
735
736 seq_printf(m, "\n");
737 err++;
738 }
739}
740
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700741static int i915_error_state(struct seq_file *m, void *unused)
742{
743 struct drm_info_node *node = (struct drm_info_node *) m->private;
744 struct drm_device *dev = node->minor->dev;
745 drm_i915_private_t *dev_priv = dev->dev_private;
746 struct drm_i915_error_state *error;
747 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000748 int i, page, offset, elt;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700749
750 spin_lock_irqsave(&dev_priv->error_lock, flags);
751 if (!dev_priv->first_error) {
752 seq_printf(m, "no error state collected\n");
753 goto out;
754 }
755
756 error = dev_priv->first_error;
757
Jesse Barnes8a905232009-07-11 16:48:03 -0400758 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
759 error->time.tv_usec);
Chris Wilson9df30792010-02-18 10:24:56 +0000760 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100761 seq_printf(m, "EIR: 0x%08x\n", error->eir);
762 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
Chris Wilsonf4068392010-10-27 20:36:41 +0100763 if (INTEL_INFO(dev)->gen >= 6) {
764 seq_printf(m, "ERROR: 0x%08x\n", error->error);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100765 seq_printf(m, "Blitter command stream:\n");
766 seq_printf(m, " ACTHD: 0x%08x\n", error->bcs_acthd);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100767 seq_printf(m, " IPEIR: 0x%08x\n", error->bcs_ipeir);
Chris Wilsone5c65262010-11-01 11:35:28 +0000768 seq_printf(m, " IPEHR: 0x%08x\n", error->bcs_ipehr);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100769 seq_printf(m, " INSTDONE: 0x%08x\n", error->bcs_instdone);
770 seq_printf(m, " seqno: 0x%08x\n", error->bcs_seqno);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100771 seq_printf(m, "Video (BSD) command stream:\n");
772 seq_printf(m, " ACTHD: 0x%08x\n", error->vcs_acthd);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100773 seq_printf(m, " IPEIR: 0x%08x\n", error->vcs_ipeir);
Chris Wilsone5c65262010-11-01 11:35:28 +0000774 seq_printf(m, " IPEHR: 0x%08x\n", error->vcs_ipehr);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100775 seq_printf(m, " INSTDONE: 0x%08x\n", error->vcs_instdone);
776 seq_printf(m, " seqno: 0x%08x\n", error->vcs_seqno);
Chris Wilsonf4068392010-10-27 20:36:41 +0100777 }
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100778 seq_printf(m, "Render command stream:\n");
779 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700780 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
781 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
782 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100783 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700784 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100785 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700786 }
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100787 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
788 seq_printf(m, " seqno: 0x%08x\n", error->seqno);
Chris Wilson9df30792010-02-18 10:24:56 +0000789
Daniel Vetterbf3301a2011-05-12 22:17:12 +0100790 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +0100791 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
792
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000793 if (error->active_bo)
794 print_error_buffers(m, "Active",
795 error->active_bo,
796 error->active_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000797
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000798 if (error->pinned_bo)
799 print_error_buffers(m, "Pinned",
800 error->pinned_bo,
801 error->pinned_bo_count);
Chris Wilson9df30792010-02-18 10:24:56 +0000802
803 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
804 if (error->batchbuffer[i]) {
805 struct drm_i915_error_object *obj = error->batchbuffer[i];
806
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000807 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
808 dev_priv->ring[i].name,
809 obj->gtt_offset);
Chris Wilson9df30792010-02-18 10:24:56 +0000810 offset = 0;
811 for (page = 0; page < obj->page_count; page++) {
812 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
813 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
814 offset += 4;
815 }
816 }
817 }
818 }
819
Chris Wilsone2f973d2011-01-27 19:15:11 +0000820 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++) {
821 if (error->ringbuffer[i]) {
822 struct drm_i915_error_object *obj = error->ringbuffer[i];
823 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
824 dev_priv->ring[i].name,
825 obj->gtt_offset);
826 offset = 0;
827 for (page = 0; page < obj->page_count; page++) {
828 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
829 seq_printf(m, "%08x : %08x\n",
830 offset,
831 obj->pages[page][elt]);
832 offset += 4;
833 }
Chris Wilson9df30792010-02-18 10:24:56 +0000834 }
835 }
836 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700837
Chris Wilson6ef3d422010-08-04 20:26:07 +0100838 if (error->overlay)
839 intel_overlay_print_error_state(m, error->overlay);
840
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000841 if (error->display)
842 intel_display_print_error_state(m, dev, error->display);
843
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700844out:
845 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
846
847 return 0;
848}
Ben Gamari6911a9b2009-04-02 11:24:54 -0700849
Jesse Barnesf97108d2010-01-29 11:27:07 -0800850static int i915_rstdby_delays(struct seq_file *m, void *unused)
851{
852 struct drm_info_node *node = (struct drm_info_node *) m->private;
853 struct drm_device *dev = node->minor->dev;
854 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700855 u16 crstanddelay;
856 int ret;
857
858 ret = mutex_lock_interruptible(&dev->struct_mutex);
859 if (ret)
860 return ret;
861
862 crstanddelay = I915_READ16(CRSTANDVID);
863
864 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800865
866 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
867
868 return 0;
869}
870
871static int i915_cur_delayinfo(struct seq_file *m, void *unused)
872{
873 struct drm_info_node *node = (struct drm_info_node *) m->private;
874 struct drm_device *dev = node->minor->dev;
875 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100876 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800877
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800878 if (IS_GEN5(dev)) {
879 u16 rgvswctl = I915_READ16(MEMSWCTL);
880 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
881
882 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
883 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
884 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
885 MEMSTAT_VID_SHIFT);
886 seq_printf(m, "Current P-state: %d\n",
887 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -0700888 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800889 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
890 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
891 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800892 u32 rpstat;
893 u32 rpupei, rpcurup, rpprevup;
894 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800895 int max_freq;
896
897 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100898 ret = mutex_lock_interruptible(&dev->struct_mutex);
899 if (ret)
900 return ret;
901
Ben Widawskyfcca7922011-04-25 11:23:07 -0700902 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800903
Jesse Barnesccab5c82011-01-18 15:49:25 -0800904 rpstat = I915_READ(GEN6_RPSTAT1);
905 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
906 rpcurup = I915_READ(GEN6_RP_CUR_UP);
907 rpprevup = I915_READ(GEN6_RP_PREV_UP);
908 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
909 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
910 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
911
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100912 gen6_gt_force_wake_put(dev_priv);
913 mutex_unlock(&dev->struct_mutex);
914
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800915 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800916 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800917 seq_printf(m, "Render p-state ratio: %d\n",
918 (gt_perf_status & 0xff00) >> 8);
919 seq_printf(m, "Render p-state VID: %d\n",
920 gt_perf_status & 0xff);
921 seq_printf(m, "Render p-state limit: %d\n",
922 rp_state_limits & 0xff);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800923 seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
Jesse Barnese281fca2011-03-18 10:32:07 -0700924 GEN6_CAGF_SHIFT) * 50);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800925 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
926 GEN6_CURICONT_MASK);
927 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
928 GEN6_CURBSYTAVG_MASK);
929 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
930 GEN6_CURBSYTAVG_MASK);
931 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
932 GEN6_CURIAVG_MASK);
933 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
934 GEN6_CURBSYTAVG_MASK);
935 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
936 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800937
938 max_freq = (rp_state_cap & 0xff0000) >> 16;
939 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Jesse Barnese281fca2011-03-18 10:32:07 -0700940 max_freq * 50);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800941
942 max_freq = (rp_state_cap & 0xff00) >> 8;
943 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Jesse Barnese281fca2011-03-18 10:32:07 -0700944 max_freq * 50);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800945
946 max_freq = rp_state_cap & 0xff;
947 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Jesse Barnese281fca2011-03-18 10:32:07 -0700948 max_freq * 50);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800949 } else {
950 seq_printf(m, "no P-state info available\n");
951 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800952
953 return 0;
954}
955
956static int i915_delayfreq_table(struct seq_file *m, void *unused)
957{
958 struct drm_info_node *node = (struct drm_info_node *) m->private;
959 struct drm_device *dev = node->minor->dev;
960 drm_i915_private_t *dev_priv = dev->dev_private;
961 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700962 int ret, i;
963
964 ret = mutex_lock_interruptible(&dev->struct_mutex);
965 if (ret)
966 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800967
968 for (i = 0; i < 16; i++) {
969 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
971 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800972 }
973
Ben Widawsky616fdb52011-10-05 11:44:54 -0700974 mutex_unlock(&dev->struct_mutex);
975
Jesse Barnesf97108d2010-01-29 11:27:07 -0800976 return 0;
977}
978
979static inline int MAP_TO_MV(int map)
980{
981 return 1250 - (map * 25);
982}
983
984static int i915_inttoext_table(struct seq_file *m, void *unused)
985{
986 struct drm_info_node *node = (struct drm_info_node *) m->private;
987 struct drm_device *dev = node->minor->dev;
988 drm_i915_private_t *dev_priv = dev->dev_private;
989 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700990 int ret, i;
991
992 ret = mutex_lock_interruptible(&dev->struct_mutex);
993 if (ret)
994 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800995
996 for (i = 1; i <= 32; i++) {
997 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
998 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
999 }
1000
Ben Widawsky616fdb52011-10-05 11:44:54 -07001001 mutex_unlock(&dev->struct_mutex);
1002
Jesse Barnesf97108d2010-01-29 11:27:07 -08001003 return 0;
1004}
1005
Ben Widawsky4d855292011-12-12 19:34:16 -08001006static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001007{
1008 struct drm_info_node *node = (struct drm_info_node *) m->private;
1009 struct drm_device *dev = node->minor->dev;
1010 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001011 u32 rgvmodectl, rstdbyctl;
1012 u16 crstandvid;
1013 int ret;
1014
1015 ret = mutex_lock_interruptible(&dev->struct_mutex);
1016 if (ret)
1017 return ret;
1018
1019 rgvmodectl = I915_READ(MEMMODECTL);
1020 rstdbyctl = I915_READ(RSTDBYCTL);
1021 crstandvid = I915_READ16(CRSTANDVID);
1022
1023 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024
1025 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1026 "yes" : "no");
1027 seq_printf(m, "Boost freq: %d\n",
1028 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1029 MEMMODE_BOOST_FREQ_SHIFT);
1030 seq_printf(m, "HW control enabled: %s\n",
1031 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1032 seq_printf(m, "SW control enabled: %s\n",
1033 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1034 seq_printf(m, "Gated voltage change: %s\n",
1035 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1036 seq_printf(m, "Starting frequency: P%d\n",
1037 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001038 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001039 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001040 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1041 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1042 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1043 seq_printf(m, "Render standby enabled: %s\n",
1044 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Jesse Barnes88271da2011-01-05 12:01:24 -08001045 seq_printf(m, "Current RS state: ");
1046 switch (rstdbyctl & RSX_STATUS_MASK) {
1047 case RSX_STATUS_ON:
1048 seq_printf(m, "on\n");
1049 break;
1050 case RSX_STATUS_RC1:
1051 seq_printf(m, "RC1\n");
1052 break;
1053 case RSX_STATUS_RC1E:
1054 seq_printf(m, "RC1E\n");
1055 break;
1056 case RSX_STATUS_RS1:
1057 seq_printf(m, "RS1\n");
1058 break;
1059 case RSX_STATUS_RS2:
1060 seq_printf(m, "RS2 (RC6)\n");
1061 break;
1062 case RSX_STATUS_RS3:
1063 seq_printf(m, "RC3 (RC6+)\n");
1064 break;
1065 default:
1066 seq_printf(m, "unknown\n");
1067 break;
1068 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069
1070 return 0;
1071}
1072
Ben Widawsky4d855292011-12-12 19:34:16 -08001073static int gen6_drpc_info(struct seq_file *m)
1074{
1075
1076 struct drm_info_node *node = (struct drm_info_node *) m->private;
1077 struct drm_device *dev = node->minor->dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 u32 rpmodectl1, gt_core_status, rcctl1;
1080 int count=0, ret;
1081
1082
1083 ret = mutex_lock_interruptible(&dev->struct_mutex);
1084 if (ret)
1085 return ret;
1086
1087 if (atomic_read(&dev_priv->forcewake_count)) {
1088 seq_printf(m, "RC information inaccurate because userspace "
1089 "holds a reference \n");
1090 } else {
1091 /* NB: we cannot use forcewake, else we read the wrong values */
1092 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1093 udelay(10);
1094 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1095 }
1096
1097 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1098 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1099
1100 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1101 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1102 mutex_unlock(&dev->struct_mutex);
1103
1104 seq_printf(m, "Video Turbo Mode: %s\n",
1105 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1106 seq_printf(m, "HW control enabled: %s\n",
1107 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1108 seq_printf(m, "SW control enabled: %s\n",
1109 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1110 GEN6_RP_MEDIA_SW_MODE));
1111 seq_printf(m, "RC6 Enabled: %s\n",
1112 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1113 seq_printf(m, "RC6 Enabled: %s\n",
1114 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1115 seq_printf(m, "Deep RC6 Enabled: %s\n",
1116 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1117 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1118 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1119 seq_printf(m, "Current RC state: ");
1120 switch (gt_core_status & GEN6_RCn_MASK) {
1121 case GEN6_RC0:
1122 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1123 seq_printf(m, "Core Power Down\n");
1124 else
1125 seq_printf(m, "on\n");
1126 break;
1127 case GEN6_RC3:
1128 seq_printf(m, "RC3\n");
1129 break;
1130 case GEN6_RC6:
1131 seq_printf(m, "RC6\n");
1132 break;
1133 case GEN6_RC7:
1134 seq_printf(m, "RC7\n");
1135 break;
1136 default:
1137 seq_printf(m, "Unknown\n");
1138 break;
1139 }
1140
1141 seq_printf(m, "Core Power Down: %s\n",
1142 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1143 return 0;
1144}
1145
1146static int i915_drpc_info(struct seq_file *m, void *unused)
1147{
1148 struct drm_info_node *node = (struct drm_info_node *) m->private;
1149 struct drm_device *dev = node->minor->dev;
1150
1151 if (IS_GEN6(dev) || IS_GEN7(dev))
1152 return gen6_drpc_info(m);
1153 else
1154 return ironlake_drpc_info(m);
1155}
1156
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001157static int i915_fbc_status(struct seq_file *m, void *unused)
1158{
1159 struct drm_info_node *node = (struct drm_info_node *) m->private;
1160 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001161 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001162
Adam Jacksonee5382a2010-04-23 11:17:39 -04001163 if (!I915_HAS_FBC(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001164 seq_printf(m, "FBC unsupported on this chipset\n");
1165 return 0;
1166 }
1167
Adam Jacksonee5382a2010-04-23 11:17:39 -04001168 if (intel_fbc_enabled(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001169 seq_printf(m, "FBC enabled\n");
1170 } else {
1171 seq_printf(m, "FBC disabled: ");
1172 switch (dev_priv->no_fbc_reason) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001173 case FBC_NO_OUTPUT:
1174 seq_printf(m, "no outputs");
1175 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001176 case FBC_STOLEN_TOO_SMALL:
1177 seq_printf(m, "not enough stolen memory");
1178 break;
1179 case FBC_UNSUPPORTED_MODE:
1180 seq_printf(m, "mode not supported");
1181 break;
1182 case FBC_MODE_TOO_LARGE:
1183 seq_printf(m, "mode too large");
1184 break;
1185 case FBC_BAD_PLANE:
1186 seq_printf(m, "FBC unsupported on plane");
1187 break;
1188 case FBC_NOT_TILED:
1189 seq_printf(m, "scanout buffer not tiled");
1190 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001191 case FBC_MULTIPLE_PIPES:
1192 seq_printf(m, "multiple pipes are enabled");
1193 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001194 case FBC_MODULE_PARAM:
1195 seq_printf(m, "disabled per module param (default off)");
1196 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001197 default:
1198 seq_printf(m, "unknown reason");
1199 }
1200 seq_printf(m, "\n");
1201 }
1202 return 0;
1203}
1204
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001205static int i915_sr_status(struct seq_file *m, void *unused)
1206{
1207 struct drm_info_node *node = (struct drm_info_node *) m->private;
1208 struct drm_device *dev = node->minor->dev;
1209 drm_i915_private_t *dev_priv = dev->dev_private;
1210 bool sr_enabled = false;
1211
Yuanhan Liu13982612010-12-15 15:42:31 +08001212 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001213 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001214 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001215 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1216 else if (IS_I915GM(dev))
1217 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1218 else if (IS_PINEVIEW(dev))
1219 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1220
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001221 seq_printf(m, "self-refresh: %s\n",
1222 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001223
1224 return 0;
1225}
1226
Jesse Barnes7648fa92010-05-20 14:28:11 -07001227static int i915_emon_status(struct seq_file *m, void *unused)
1228{
1229 struct drm_info_node *node = (struct drm_info_node *) m->private;
1230 struct drm_device *dev = node->minor->dev;
1231 drm_i915_private_t *dev_priv = dev->dev_private;
1232 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001233 int ret;
1234
1235 ret = mutex_lock_interruptible(&dev->struct_mutex);
1236 if (ret)
1237 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001238
1239 temp = i915_mch_val(dev_priv);
1240 chipset = i915_chipset_val(dev_priv);
1241 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001242 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001243
1244 seq_printf(m, "GMCH temp: %ld\n", temp);
1245 seq_printf(m, "Chipset power: %ld\n", chipset);
1246 seq_printf(m, "GFX power: %ld\n", gfx);
1247 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1248
1249 return 0;
1250}
1251
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001252static int i915_ring_freq_table(struct seq_file *m, void *unused)
1253{
1254 struct drm_info_node *node = (struct drm_info_node *) m->private;
1255 struct drm_device *dev = node->minor->dev;
1256 drm_i915_private_t *dev_priv = dev->dev_private;
1257 int ret;
1258 int gpu_freq, ia_freq;
1259
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001260 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001261 seq_printf(m, "unsupported on this chipset\n");
1262 return 0;
1263 }
1264
1265 ret = mutex_lock_interruptible(&dev->struct_mutex);
1266 if (ret)
1267 return ret;
1268
1269 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
1270
1271 for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
1272 gpu_freq++) {
1273 I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
1274 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
1275 GEN6_PCODE_READ_MIN_FREQ_TABLE);
1276 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
1277 GEN6_PCODE_READY) == 0, 10)) {
1278 DRM_ERROR("pcode read of freq table timed out\n");
1279 continue;
1280 }
1281 ia_freq = I915_READ(GEN6_PCODE_DATA);
1282 seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
1283 }
1284
1285 mutex_unlock(&dev->struct_mutex);
1286
1287 return 0;
1288}
1289
Jesse Barnes7648fa92010-05-20 14:28:11 -07001290static int i915_gfxec(struct seq_file *m, void *unused)
1291{
1292 struct drm_info_node *node = (struct drm_info_node *) m->private;
1293 struct drm_device *dev = node->minor->dev;
1294 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001295 int ret;
1296
1297 ret = mutex_lock_interruptible(&dev->struct_mutex);
1298 if (ret)
1299 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001300
1301 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1302
Ben Widawsky616fdb52011-10-05 11:44:54 -07001303 mutex_unlock(&dev->struct_mutex);
1304
Jesse Barnes7648fa92010-05-20 14:28:11 -07001305 return 0;
1306}
1307
Chris Wilson44834a62010-08-19 16:09:23 +01001308static int i915_opregion(struct seq_file *m, void *unused)
1309{
1310 struct drm_info_node *node = (struct drm_info_node *) m->private;
1311 struct drm_device *dev = node->minor->dev;
1312 drm_i915_private_t *dev_priv = dev->dev_private;
1313 struct intel_opregion *opregion = &dev_priv->opregion;
1314 int ret;
1315
1316 ret = mutex_lock_interruptible(&dev->struct_mutex);
1317 if (ret)
1318 return ret;
1319
1320 if (opregion->header)
1321 seq_write(m, opregion->header, OPREGION_SIZE);
1322
1323 mutex_unlock(&dev->struct_mutex);
1324
1325 return 0;
1326}
1327
Chris Wilson37811fc2010-08-25 22:45:57 +01001328static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1329{
1330 struct drm_info_node *node = (struct drm_info_node *) m->private;
1331 struct drm_device *dev = node->minor->dev;
1332 drm_i915_private_t *dev_priv = dev->dev_private;
1333 struct intel_fbdev *ifbdev;
1334 struct intel_framebuffer *fb;
1335 int ret;
1336
1337 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1338 if (ret)
1339 return ret;
1340
1341 ifbdev = dev_priv->fbdev;
1342 fb = to_intel_framebuffer(ifbdev->helper.fb);
1343
1344 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1345 fb->base.width,
1346 fb->base.height,
1347 fb->base.depth,
1348 fb->base.bits_per_pixel);
Chris Wilson05394f32010-11-08 19:18:58 +00001349 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001350 seq_printf(m, "\n");
1351
1352 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1353 if (&fb->base == ifbdev->helper.fb)
1354 continue;
1355
1356 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1357 fb->base.width,
1358 fb->base.height,
1359 fb->base.depth,
1360 fb->base.bits_per_pixel);
Chris Wilson05394f32010-11-08 19:18:58 +00001361 describe_obj(m, fb->obj);
Chris Wilson37811fc2010-08-25 22:45:57 +01001362 seq_printf(m, "\n");
1363 }
1364
1365 mutex_unlock(&dev->mode_config.mutex);
1366
1367 return 0;
1368}
1369
Ben Widawskye76d3632011-03-19 18:14:29 -07001370static int i915_context_status(struct seq_file *m, void *unused)
1371{
1372 struct drm_info_node *node = (struct drm_info_node *) m->private;
1373 struct drm_device *dev = node->minor->dev;
1374 drm_i915_private_t *dev_priv = dev->dev_private;
1375 int ret;
1376
1377 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1378 if (ret)
1379 return ret;
1380
Ben Widawskydc501fb2011-06-29 11:41:51 -07001381 if (dev_priv->pwrctx) {
1382 seq_printf(m, "power context ");
1383 describe_obj(m, dev_priv->pwrctx);
1384 seq_printf(m, "\n");
1385 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001386
Ben Widawskydc501fb2011-06-29 11:41:51 -07001387 if (dev_priv->renderctx) {
1388 seq_printf(m, "render context ");
1389 describe_obj(m, dev_priv->renderctx);
1390 seq_printf(m, "\n");
1391 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001392
1393 mutex_unlock(&dev->mode_config.mutex);
1394
1395 return 0;
1396}
1397
Ben Widawsky6d794d42011-04-25 11:25:56 -07001398static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1399{
1400 struct drm_info_node *node = (struct drm_info_node *) m->private;
1401 struct drm_device *dev = node->minor->dev;
1402 struct drm_i915_private *dev_priv = dev->dev_private;
1403
1404 seq_printf(m, "forcewake count = %d\n",
1405 atomic_read(&dev_priv->forcewake_count));
1406
1407 return 0;
1408}
1409
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001410static int
1411i915_wedged_open(struct inode *inode,
1412 struct file *filp)
1413{
1414 filp->private_data = inode->i_private;
1415 return 0;
1416}
1417
1418static ssize_t
1419i915_wedged_read(struct file *filp,
1420 char __user *ubuf,
1421 size_t max,
1422 loff_t *ppos)
1423{
1424 struct drm_device *dev = filp->private_data;
1425 drm_i915_private_t *dev_priv = dev->dev_private;
1426 char buf[80];
1427 int len;
1428
Akshay Joshi0206e352011-08-16 15:34:10 -04001429 len = snprintf(buf, sizeof(buf),
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001430 "wedged : %d\n",
1431 atomic_read(&dev_priv->mm.wedged));
1432
Akshay Joshi0206e352011-08-16 15:34:10 -04001433 if (len > sizeof(buf))
1434 len = sizeof(buf);
Dan Carpenterf4433a82010-09-08 21:44:47 +02001435
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001436 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1437}
1438
1439static ssize_t
1440i915_wedged_write(struct file *filp,
1441 const char __user *ubuf,
1442 size_t cnt,
1443 loff_t *ppos)
1444{
1445 struct drm_device *dev = filp->private_data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001446 char buf[20];
1447 int val = 1;
1448
1449 if (cnt > 0) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001450 if (cnt > sizeof(buf) - 1)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001451 return -EINVAL;
1452
1453 if (copy_from_user(buf, ubuf, cnt))
1454 return -EFAULT;
1455 buf[cnt] = 0;
1456
1457 val = simple_strtoul(buf, NULL, 0);
1458 }
1459
1460 DRM_INFO("Manually setting wedged to %d\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001461 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001462
1463 return cnt;
1464}
1465
1466static const struct file_operations i915_wedged_fops = {
1467 .owner = THIS_MODULE,
1468 .open = i915_wedged_open,
1469 .read = i915_wedged_read,
1470 .write = i915_wedged_write,
Arnd Bergmann6038f372010-08-15 18:52:59 +02001471 .llseek = default_llseek,
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001472};
1473
Jesse Barnes358733e2011-07-27 11:53:01 -07001474static int
1475i915_max_freq_open(struct inode *inode,
1476 struct file *filp)
1477{
1478 filp->private_data = inode->i_private;
1479 return 0;
1480}
1481
1482static ssize_t
1483i915_max_freq_read(struct file *filp,
1484 char __user *ubuf,
1485 size_t max,
1486 loff_t *ppos)
1487{
1488 struct drm_device *dev = filp->private_data;
1489 drm_i915_private_t *dev_priv = dev->dev_private;
1490 char buf[80];
1491 int len;
1492
Akshay Joshi0206e352011-08-16 15:34:10 -04001493 len = snprintf(buf, sizeof(buf),
Jesse Barnes358733e2011-07-27 11:53:01 -07001494 "max freq: %d\n", dev_priv->max_delay * 50);
1495
Akshay Joshi0206e352011-08-16 15:34:10 -04001496 if (len > sizeof(buf))
1497 len = sizeof(buf);
Jesse Barnes358733e2011-07-27 11:53:01 -07001498
1499 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1500}
1501
1502static ssize_t
1503i915_max_freq_write(struct file *filp,
1504 const char __user *ubuf,
1505 size_t cnt,
1506 loff_t *ppos)
1507{
1508 struct drm_device *dev = filp->private_data;
1509 struct drm_i915_private *dev_priv = dev->dev_private;
1510 char buf[20];
1511 int val = 1;
1512
1513 if (cnt > 0) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001514 if (cnt > sizeof(buf) - 1)
Jesse Barnes358733e2011-07-27 11:53:01 -07001515 return -EINVAL;
1516
1517 if (copy_from_user(buf, ubuf, cnt))
1518 return -EFAULT;
1519 buf[cnt] = 0;
1520
1521 val = simple_strtoul(buf, NULL, 0);
1522 }
1523
1524 DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
1525
1526 /*
1527 * Turbo will still be enabled, but won't go above the set value.
1528 */
1529 dev_priv->max_delay = val / 50;
1530
1531 gen6_set_rps(dev, val / 50);
1532
1533 return cnt;
1534}
1535
1536static const struct file_operations i915_max_freq_fops = {
1537 .owner = THIS_MODULE,
1538 .open = i915_max_freq_open,
1539 .read = i915_max_freq_read,
1540 .write = i915_max_freq_write,
1541 .llseek = default_llseek,
1542};
1543
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001544static int
1545i915_cache_sharing_open(struct inode *inode,
1546 struct file *filp)
1547{
1548 filp->private_data = inode->i_private;
1549 return 0;
1550}
1551
1552static ssize_t
1553i915_cache_sharing_read(struct file *filp,
1554 char __user *ubuf,
1555 size_t max,
1556 loff_t *ppos)
1557{
1558 struct drm_device *dev = filp->private_data;
1559 drm_i915_private_t *dev_priv = dev->dev_private;
1560 char buf[80];
1561 u32 snpcr;
1562 int len;
1563
1564 mutex_lock(&dev_priv->dev->struct_mutex);
1565 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1566 mutex_unlock(&dev_priv->dev->struct_mutex);
1567
Akshay Joshi0206e352011-08-16 15:34:10 -04001568 len = snprintf(buf, sizeof(buf),
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001569 "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
1570 GEN6_MBC_SNPCR_SHIFT);
1571
Akshay Joshi0206e352011-08-16 15:34:10 -04001572 if (len > sizeof(buf))
1573 len = sizeof(buf);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001574
1575 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1576}
1577
1578static ssize_t
1579i915_cache_sharing_write(struct file *filp,
1580 const char __user *ubuf,
1581 size_t cnt,
1582 loff_t *ppos)
1583{
1584 struct drm_device *dev = filp->private_data;
1585 struct drm_i915_private *dev_priv = dev->dev_private;
1586 char buf[20];
1587 u32 snpcr;
1588 int val = 1;
1589
1590 if (cnt > 0) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001591 if (cnt > sizeof(buf) - 1)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001592 return -EINVAL;
1593
1594 if (copy_from_user(buf, ubuf, cnt))
1595 return -EFAULT;
1596 buf[cnt] = 0;
1597
1598 val = simple_strtoul(buf, NULL, 0);
1599 }
1600
1601 if (val < 0 || val > 3)
1602 return -EINVAL;
1603
1604 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
1605
1606 /* Update the cache sharing policy here as well */
1607 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1608 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1609 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1610 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1611
1612 return cnt;
1613}
1614
1615static const struct file_operations i915_cache_sharing_fops = {
1616 .owner = THIS_MODULE,
1617 .open = i915_cache_sharing_open,
1618 .read = i915_cache_sharing_read,
1619 .write = i915_cache_sharing_write,
1620 .llseek = default_llseek,
1621};
1622
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001623/* As the drm_debugfs_init() routines are called before dev->dev_private is
1624 * allocated we need to hook into the minor for release. */
1625static int
1626drm_add_fake_info_node(struct drm_minor *minor,
1627 struct dentry *ent,
1628 const void *key)
1629{
1630 struct drm_info_node *node;
1631
1632 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1633 if (node == NULL) {
1634 debugfs_remove(ent);
1635 return -ENOMEM;
1636 }
1637
1638 node->minor = minor;
1639 node->dent = ent;
1640 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01001641
1642 mutex_lock(&minor->debugfs_lock);
1643 list_add(&node->list, &minor->debugfs_list);
1644 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001645
1646 return 0;
1647}
1648
1649static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
1650{
1651 struct drm_device *dev = minor->dev;
1652 struct dentry *ent;
1653
1654 ent = debugfs_create_file("i915_wedged",
1655 S_IRUGO | S_IWUSR,
1656 root, dev,
1657 &i915_wedged_fops);
1658 if (IS_ERR(ent))
1659 return PTR_ERR(ent);
1660
1661 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
1662}
Ben Gamari9e3a6d12009-07-01 22:26:53 -04001663
Ben Widawsky6d794d42011-04-25 11:25:56 -07001664static int i915_forcewake_open(struct inode *inode, struct file *file)
1665{
1666 struct drm_device *dev = inode->i_private;
1667 struct drm_i915_private *dev_priv = dev->dev_private;
1668 int ret;
1669
1670 if (!IS_GEN6(dev))
1671 return 0;
1672
1673 ret = mutex_lock_interruptible(&dev->struct_mutex);
1674 if (ret)
1675 return ret;
1676 gen6_gt_force_wake_get(dev_priv);
1677 mutex_unlock(&dev->struct_mutex);
1678
1679 return 0;
1680}
1681
1682int i915_forcewake_release(struct inode *inode, struct file *file)
1683{
1684 struct drm_device *dev = inode->i_private;
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686
1687 if (!IS_GEN6(dev))
1688 return 0;
1689
1690 /*
1691 * It's bad that we can potentially hang userspace if struct_mutex gets
1692 * forever stuck. However, if we cannot acquire this lock it means that
1693 * almost certainly the driver has hung, is not unload-able. Therefore
1694 * hanging here is probably a minor inconvenience not to be seen my
1695 * almost every user.
1696 */
1697 mutex_lock(&dev->struct_mutex);
1698 gen6_gt_force_wake_put(dev_priv);
1699 mutex_unlock(&dev->struct_mutex);
1700
1701 return 0;
1702}
1703
1704static const struct file_operations i915_forcewake_fops = {
1705 .owner = THIS_MODULE,
1706 .open = i915_forcewake_open,
1707 .release = i915_forcewake_release,
1708};
1709
1710static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1711{
1712 struct drm_device *dev = minor->dev;
1713 struct dentry *ent;
1714
1715 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07001716 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07001717 root, dev,
1718 &i915_forcewake_fops);
1719 if (IS_ERR(ent))
1720 return PTR_ERR(ent);
1721
Ben Widawsky8eb57292011-05-11 15:10:58 -07001722 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001723}
1724
Jesse Barnes358733e2011-07-27 11:53:01 -07001725static int i915_max_freq_create(struct dentry *root, struct drm_minor *minor)
1726{
1727 struct drm_device *dev = minor->dev;
1728 struct dentry *ent;
1729
1730 ent = debugfs_create_file("i915_max_freq",
1731 S_IRUGO | S_IWUSR,
1732 root, dev,
1733 &i915_max_freq_fops);
1734 if (IS_ERR(ent))
1735 return PTR_ERR(ent);
1736
1737 return drm_add_fake_info_node(minor, ent, &i915_max_freq_fops);
1738}
1739
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001740static int i915_cache_sharing_create(struct dentry *root, struct drm_minor *minor)
1741{
1742 struct drm_device *dev = minor->dev;
1743 struct dentry *ent;
1744
1745 ent = debugfs_create_file("i915_cache_sharing",
1746 S_IRUGO | S_IWUSR,
1747 root, dev,
1748 &i915_cache_sharing_fops);
1749 if (IS_ERR(ent))
1750 return PTR_ERR(ent);
1751
1752 return drm_add_fake_info_node(minor, ent, &i915_cache_sharing_fops);
1753}
1754
Ben Gamari27c202a2009-07-01 22:26:52 -04001755static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00001756 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01001757 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00001758 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Ben Gamari433e12f2009-02-17 20:08:51 -05001759 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1760 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1761 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001762 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
Chris Wilsond21d5972010-09-26 11:19:33 +01001763 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001764 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001765 {"i915_gem_request", i915_gem_request_info, 0},
1766 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00001767 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001768 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001769 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1770 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1771 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
1772 {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
1773 {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
1774 {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
1775 {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
1776 {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
1777 {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
Ben Gamari6911a9b2009-04-02 11:24:54 -07001778 {"i915_batchbuffers", i915_batchbuffer_info, 0},
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001779 {"i915_error_state", i915_error_state, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08001780 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1781 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1782 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1783 {"i915_inttoext_table", i915_inttoext_table, 0},
1784 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001785 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001786 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001787 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001788 {"i915_fbc_status", i915_fbc_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001789 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01001790 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01001791 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07001792 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07001793 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001794};
Ben Gamari27c202a2009-07-01 22:26:52 -04001795#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05001796
Ben Gamari27c202a2009-07-01 22:26:52 -04001797int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001798{
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001799 int ret;
1800
1801 ret = i915_wedged_create(minor->debugfs_root, minor);
1802 if (ret)
1803 return ret;
1804
Ben Widawsky6d794d42011-04-25 11:25:56 -07001805 ret = i915_forcewake_create(minor->debugfs_root, minor);
1806 if (ret)
1807 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001808 ret = i915_max_freq_create(minor->debugfs_root, minor);
1809 if (ret)
1810 return ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001811 ret = i915_cache_sharing_create(minor->debugfs_root, minor);
1812 if (ret)
1813 return ret;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001814
Ben Gamari27c202a2009-07-01 22:26:52 -04001815 return drm_debugfs_create_files(i915_debugfs_list,
1816 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05001817 minor->debugfs_root, minor);
1818}
1819
Ben Gamari27c202a2009-07-01 22:26:52 -04001820void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001821{
Ben Gamari27c202a2009-07-01 22:26:52 -04001822 drm_debugfs_remove_files(i915_debugfs_list,
1823 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001824 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
1825 1, minor);
Kristian Høgsberg33db6792009-11-11 12:19:16 -05001826 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1827 1, minor);
Jesse Barnes358733e2011-07-27 11:53:01 -07001828 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
1829 1, minor);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07001830 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
1831 1, minor);
Ben Gamari20172632009-02-17 20:08:50 -05001832}
1833
1834#endif /* CONFIG_DEBUG_FS */