blob: 3260e7137918d8551cece7136851e7325216eadd [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070027#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010028#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
30#include "enum.h"
31#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings8ceee662008-04-27 12:55:59 +010033/**************************************************************************
34 *
35 * Build definitions
36 *
37 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000038
Ben Hutchings6d84b982011-02-25 00:04:42 +000039#define EFX_DRIVER_VERSION "3.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010040
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000041#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010042#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
43#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
44#else
45#define EFX_BUG_ON_PARANOID(x) do {} while (0)
46#define EFX_WARN_ON_PARANOID(x) do {} while (0)
47#endif
48
Ben Hutchings8ceee662008-04-27 12:55:59 +010049/**************************************************************************
50 *
51 * Efx data structures
52 *
53 **************************************************************************/
54
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000055#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010056#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
57
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000058/* Checksum generation is a per-queue option in hardware, so each
59 * queue visible to the networking core is backed by two hardware TX
60 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000061#define EFX_MAX_TX_TC 2
62#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
63#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
64#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
65#define EFX_TXQ_TYPES 4
66#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010067
Ben Hutchings8ceee662008-04-27 12:55:59 +010068/**
69 * struct efx_special_buffer - An Efx special buffer
70 * @addr: CPU base address of the buffer
71 * @dma_addr: DMA base address of the buffer
72 * @len: Buffer length, in bytes
73 * @index: Buffer index within controller;s buffer table
74 * @entries: Number of buffer table entries
75 *
76 * Special buffers are used for the event queues and the TX and RX
77 * descriptor queues for each channel. They are *not* used for the
78 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010079 */
80struct efx_special_buffer {
81 void *addr;
82 dma_addr_t dma_addr;
83 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +000084 unsigned int index;
85 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +010086};
87
88/**
89 * struct efx_tx_buffer - An Efx TX buffer
90 * @skb: The associated socket buffer.
91 * Set only on the final fragment of a packet; %NULL for all other
92 * fragments. When this fragment completes, then we can free this
93 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +010094 * @tsoh: The associated TSO header structure, or %NULL if this
95 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +010096 * @dma_addr: DMA address of the fragment.
97 * @len: Length of this fragment.
98 * This field is zero when the queue slot is empty.
99 * @continuation: True if this fragment is not the end of a packet.
100 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100101 * @unmap_len: Length of this fragment to unmap
102 */
103struct efx_tx_buffer {
104 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100105 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 dma_addr_t dma_addr;
107 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100108 bool continuation;
109 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110 unsigned short unmap_len;
111};
112
113/**
114 * struct efx_tx_queue - An Efx TX queue
115 *
116 * This is a ring buffer of TX fragments.
117 * Since the TX completion path always executes on the same
118 * CPU and the xmit path can operate on different CPUs,
119 * performance is increased by ensuring that the completion
120 * path and the xmit path operate on different cache lines.
121 * This is particularly important if the xmit path is always
122 * executing on one CPU which is different from the completion
123 * path. There is also a cache line for members which are
124 * read but not written on the fast path.
125 *
126 * @efx: The associated Efx NIC
127 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100128 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000129 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100130 * @buffer: The software buffer ring
131 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000132 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000133 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134 * @read_count: Current read pointer.
135 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000136 * @old_write_count: The value of @write_count when last checked.
137 * This is here for performance reasons. The xmit path will
138 * only get the up-to-date value of @write_count if this
139 * variable indicates that the queue is empty. This is to
140 * avoid cache-line ping-pong between the xmit path and the
141 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142 * @insert_count: Current insert pointer
143 * This is the number of buffers that have been added to the
144 * software ring.
145 * @write_count: Current write pointer
146 * This is the number of buffers that have been added to the
147 * hardware ring.
148 * @old_read_count: The value of read_count when last checked.
149 * This is here for performance reasons. The xmit path will
150 * only get the up-to-date value of read_count if this
151 * variable indicates that the queue is full. This is to
152 * avoid cache-line ping-pong between the xmit path and the
153 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100154 * @tso_headers_free: A list of TSO headers allocated for this TX queue
155 * that are not in use, and so available for new TSO sends. The list
156 * is protected by the TX queue lock.
157 * @tso_bursts: Number of times TSO xmit invoked by kernel
158 * @tso_long_headers: Number of packets with headers too long for standard
159 * blocks
160 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000161 * @pushes: Number of times the TX push feature has been used
162 * @empty_read_count: If the completion path has seen the queue as empty
163 * and the transmission path has not yet checked this, the value of
164 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100165 */
166struct efx_tx_queue {
167 /* Members which don't change on the fast path */
168 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000169 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100170 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000171 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100172 struct efx_tx_buffer *buffer;
173 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000174 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000175 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176
177 /* Members used mainly on the completion path */
178 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000179 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100180
181 /* Members used only on the xmit path */
182 unsigned int insert_count ____cacheline_aligned_in_smp;
183 unsigned int write_count;
184 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100185 struct efx_tso_header *tso_headers_free;
186 unsigned int tso_bursts;
187 unsigned int tso_long_headers;
188 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000189 unsigned int pushes;
190
191 /* Members shared between paths and sometimes updated */
192 unsigned int empty_read_count ____cacheline_aligned_in_smp;
193#define EFX_EMPTY_COUNT_VALID 0x80000000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100194};
195
196/**
197 * struct efx_rx_buffer - An Efx RX data buffer
198 * @dma_addr: DMA base address of the buffer
Ben Hutchingsdb339562011-08-26 18:05:11 +0100199 * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
200 * Will be %NULL if the buffer slot is currently free.
201 * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
202 * Will be %NULL if the buffer slot is currently free.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100203 * @len: Buffer length, in bytes.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100204 * @flags: Flags for buffer and packet state.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100205 */
206struct efx_rx_buffer {
207 dma_addr_t dma_addr;
Steve Hodgson8ba53662011-02-24 23:36:01 +0000208 union {
209 struct sk_buff *skb;
210 struct page *page;
211 } u;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100212 unsigned int len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100213 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100214};
Ben Hutchingsdb339562011-08-26 18:05:11 +0100215#define EFX_RX_BUF_PAGE 0x0001
216#define EFX_RX_PKT_CSUMMED 0x0002
217#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchings8ceee662008-04-27 12:55:59 +0100218
219/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000220 * struct efx_rx_page_state - Page-based rx buffer state
221 *
222 * Inserted at the start of every page allocated for receive buffers.
223 * Used to facilitate sharing dma mappings between recycled rx buffers
224 * and those passed up to the kernel.
225 *
226 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
227 * When refcnt falls to zero, the page is unmapped for dma
228 * @dma_addr: The dma address of this page.
229 */
230struct efx_rx_page_state {
231 unsigned refcnt;
232 dma_addr_t dma_addr;
233
234 unsigned int __pad[0] ____cacheline_aligned;
235};
236
237/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238 * struct efx_rx_queue - An Efx RX queue
239 * @efx: The associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100240 * @buffer: The software buffer ring
241 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000242 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000243 * @enabled: Receive queue enabled indicator.
244 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
245 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100246 * @added_count: Number of buffers added to the receive queue.
247 * @notified_count: Number of buffers given to NIC (<= @added_count).
248 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249 * @max_fill: RX descriptor maximum fill level (<= ring size)
250 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
251 * (<= @max_fill)
252 * @fast_fill_limit: The level to which a fast fill will fill
253 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
254 * @min_fill: RX descriptor minimum non-zero fill level.
255 * This records the minimum fill level observed when a ring
256 * refill was triggered.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257 * @alloc_page_count: RX allocation strategy counter.
258 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000259 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260 */
261struct efx_rx_queue {
262 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263 struct efx_rx_buffer *buffer;
264 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000265 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000266 bool enabled;
267 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100268
269 int added_count;
270 int notified_count;
271 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100272 unsigned int max_fill;
273 unsigned int fast_fill_trigger;
274 unsigned int fast_fill_limit;
275 unsigned int min_fill;
276 unsigned int min_overfill;
277 unsigned int alloc_page_count;
278 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000279 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100280 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100281};
282
283/**
284 * struct efx_buffer - An Efx general-purpose buffer
285 * @addr: host base address of the buffer
286 * @dma_addr: DMA base address of the buffer
287 * @len: Buffer length, in bytes
288 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000289 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 * MAC stats dumps.
291 */
292struct efx_buffer {
293 void *addr;
294 dma_addr_t dma_addr;
295 unsigned int len;
296};
297
298
Ben Hutchings8ceee662008-04-27 12:55:59 +0100299enum efx_rx_alloc_method {
300 RX_ALLOC_METHOD_AUTO = 0,
301 RX_ALLOC_METHOD_SKB = 1,
302 RX_ALLOC_METHOD_PAGE = 2,
303};
304
305/**
306 * struct efx_channel - An Efx channel
307 *
308 * A channel comprises an event queue, at least one TX queue, at least
309 * one RX queue, and an associated tasklet for processing the event
310 * queue.
311 *
312 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100313 * @channel: Channel instance number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100314 * @enabled: Channel enabled indicator
315 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000316 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100317 * @napi_dev: Net device used with NAPI
318 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100319 * @work_pending: Is work pending via NAPI?
320 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000321 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322 * @eventq_read_ptr: Event queue read pointer
323 * @last_eventq_read_ptr: Last event queue read pointer value.
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000324 * @last_irq_cpu: Last CPU to handle interrupt for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000325 * @irq_count: Number of IRQs since last adaptive moderation decision
326 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100327 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
328 * and diagnostic counters
329 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
330 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100331 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100332 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
333 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000334 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
336 * @n_rx_overlength: Count of RX_OVERLENGTH errors
337 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000338 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000339 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100340 */
341struct efx_channel {
342 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100343 int channel;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100344 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100346 unsigned int irq_moderation;
347 struct net_device *napi_dev;
348 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100349 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100350 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000351 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100352 unsigned int eventq_read_ptr;
353 unsigned int last_eventq_read_ptr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100354
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000355 int last_irq_cpu;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000356 unsigned int irq_count;
357 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000358#ifdef CONFIG_RFS_ACCEL
359 unsigned int rfs_filters_added;
360#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000361
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362 int rx_alloc_level;
363 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364
365 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100366 unsigned n_rx_ip_hdr_chksum_err;
367 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000368 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369 unsigned n_rx_frm_trunc;
370 unsigned n_rx_overlength;
371 unsigned n_skbuff_leaks;
372
373 /* Used to pipeline received packets in order to optimise memory
374 * access with prefetches.
375 */
376 struct efx_rx_buffer *rx_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100377
Ben Hutchings8313aca2010-09-10 06:41:57 +0000378 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000379 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100380};
381
Ben Hutchings398468e2009-11-23 16:03:45 +0000382enum efx_led_mode {
383 EFX_LED_OFF = 0,
384 EFX_LED_ON = 1,
385 EFX_LED_DEFAULT = 2
386};
387
Ben Hutchingsc4593022009-11-23 16:08:17 +0000388#define STRING_TABLE_LOOKUP(val, member) \
389 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
390
Ben Hutchings18e83e42012-01-05 19:05:20 +0000391extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000392extern const unsigned int efx_loopback_mode_max;
393#define LOOPBACK_MODE(efx) \
394 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
395
Ben Hutchings18e83e42012-01-05 19:05:20 +0000396extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000397extern const unsigned int efx_reset_type_max;
398#define RESET_TYPE(type) \
399 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100400
Ben Hutchings8ceee662008-04-27 12:55:59 +0100401enum efx_int_mode {
402 /* Be careful if altering to correct macro below */
403 EFX_INT_MODE_MSIX = 0,
404 EFX_INT_MODE_MSI = 1,
405 EFX_INT_MODE_LEGACY = 2,
406 EFX_INT_MODE_MAX /* Insert any new items before this */
407};
408#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
409
Ben Hutchings8ceee662008-04-27 12:55:59 +0100410enum nic_state {
411 STATE_INIT = 0,
412 STATE_RUNNING = 1,
413 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100414 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100415 STATE_MAX,
416};
417
418/*
419 * Alignment of page-allocated RX buffers
420 *
421 * Controls the number of bytes inserted at the start of an RX buffer.
422 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
423 * of the skb->head for hardware DMA].
424 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100425#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100426#define EFX_PAGE_IP_ALIGN 0
427#else
428#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
429#endif
430
431/*
432 * Alignment of the skb->head which wraps a page-allocated RX buffer
433 *
434 * The skb allocated to wrap an rx_buffer can have this alignment. Since
435 * the data is memcpy'd from the rx_buf, it does not need to be equal to
436 * EFX_PAGE_IP_ALIGN.
437 */
438#define EFX_PAGE_SKB_ALIGN 2
439
440/* Forward declaration */
441struct efx_nic;
442
443/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400444#define EFX_FC_RX FLOW_CTRL_RX
445#define EFX_FC_TX FLOW_CTRL_TX
446#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100447
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800448/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000449 * struct efx_link_state - Current state of the link
450 * @up: Link is up
451 * @fd: Link is full-duplex
452 * @fc: Actual flow control flags
453 * @speed: Link speed (Mbps)
454 */
455struct efx_link_state {
456 bool up;
457 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400458 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000459 unsigned int speed;
460};
461
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000462static inline bool efx_link_state_equal(const struct efx_link_state *left,
463 const struct efx_link_state *right)
464{
465 return left->up == right->up && left->fd == right->fd &&
466 left->fc == right->fc && left->speed == right->speed;
467}
468
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000469/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000471 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
472 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100473 * @init: Initialise PHY
474 * @fini: Shut down PHY
475 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000476 * @poll: Update @link_state and report whether it changed.
477 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800478 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
479 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000480 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800481 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000482 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000483 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000484 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800485 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100486 */
487struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000488 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100489 int (*init) (struct efx_nic *efx);
490 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000491 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000492 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000493 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800494 void (*get_settings) (struct efx_nic *efx,
495 struct ethtool_cmd *ecmd);
496 int (*set_settings) (struct efx_nic *efx,
497 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000498 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000499 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000500 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800501 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100502};
503
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100504/**
505 * @enum efx_phy_mode - PHY operating mode flags
506 * @PHY_MODE_NORMAL: on and should pass traffic
507 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000508 * @PHY_MODE_LOW_POWER: set to low power through MDIO
509 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100510 * @PHY_MODE_SPECIAL: on but will not pass traffic
511 */
512enum efx_phy_mode {
513 PHY_MODE_NORMAL = 0,
514 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000515 PHY_MODE_LOW_POWER = 2,
516 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100517 PHY_MODE_SPECIAL = 8,
518};
519
520static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
521{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100522 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100523}
524
Ben Hutchings8ceee662008-04-27 12:55:59 +0100525/*
526 * Efx extended statistics
527 *
528 * Not all statistics are provided by all supported MACs. The purpose
529 * is this structure is to contain the raw statistics provided by each
530 * MAC.
531 */
532struct efx_mac_stats {
533 u64 tx_bytes;
534 u64 tx_good_bytes;
535 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100536 u64 tx_packets;
537 u64 tx_bad;
538 u64 tx_pause;
539 u64 tx_control;
540 u64 tx_unicast;
541 u64 tx_multicast;
542 u64 tx_broadcast;
543 u64 tx_lt64;
544 u64 tx_64;
545 u64 tx_65_to_127;
546 u64 tx_128_to_255;
547 u64 tx_256_to_511;
548 u64 tx_512_to_1023;
549 u64 tx_1024_to_15xx;
550 u64 tx_15xx_to_jumbo;
551 u64 tx_gtjumbo;
552 u64 tx_collision;
553 u64 tx_single_collision;
554 u64 tx_multiple_collision;
555 u64 tx_excessive_collision;
556 u64 tx_deferred;
557 u64 tx_late_collision;
558 u64 tx_excessive_deferred;
559 u64 tx_non_tcpudp;
560 u64 tx_mac_src_error;
561 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100562 u64 rx_bytes;
563 u64 rx_good_bytes;
564 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100565 u64 rx_packets;
566 u64 rx_good;
567 u64 rx_bad;
568 u64 rx_pause;
569 u64 rx_control;
570 u64 rx_unicast;
571 u64 rx_multicast;
572 u64 rx_broadcast;
573 u64 rx_lt64;
574 u64 rx_64;
575 u64 rx_65_to_127;
576 u64 rx_128_to_255;
577 u64 rx_256_to_511;
578 u64 rx_512_to_1023;
579 u64 rx_1024_to_15xx;
580 u64 rx_15xx_to_jumbo;
581 u64 rx_gtjumbo;
582 u64 rx_bad_lt64;
583 u64 rx_bad_64_to_15xx;
584 u64 rx_bad_15xx_to_jumbo;
585 u64 rx_bad_gtjumbo;
586 u64 rx_overflow;
587 u64 rx_missed;
588 u64 rx_false_carrier;
589 u64 rx_symbol_error;
590 u64 rx_align_error;
591 u64 rx_length_error;
592 u64 rx_internal_error;
593 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100594};
595
596/* Number of bits used in a multicast filter hash address */
597#define EFX_MCAST_HASH_BITS 8
598
599/* Number of (single-bit) entries in a multicast filter hash */
600#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
601
602/* An Efx multicast filter hash */
603union efx_multicast_hash {
604 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
605 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
606};
607
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000608struct efx_filter_state;
609
Ben Hutchings8ceee662008-04-27 12:55:59 +0100610/**
611 * struct efx_nic - an Efx NIC
612 * @name: Device name (net device name or bus id before net device registered)
613 * @pci_dev: The PCI device
614 * @type: Controller type attributes
615 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000616 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100617 * @workqueue: Workqueue for port reconfigures and the HW monitor.
618 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800619 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100620 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100621 * @membase_phys: Memory BAR value as physical address
622 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100623 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000624 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000625 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
626 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000627 * @msg_enable: Log message enable flags
Ben Hutchings8ceee662008-04-27 12:55:59 +0100628 * @state: Device state flag. Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100629 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100630 * @tx_queue: TX DMA queues
631 * @rx_queue: RX DMA queues
632 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000633 * @channel_name: Names for channels and their IRQs
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000634 * @rxq_entries: Size of receive queues requested by user.
635 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000636 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800637 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000638 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
639 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100640 * @rx_buffer_len: RX buffer length
641 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000642 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000643 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000644 * @int_error_count: Number of internal errors seen recently
645 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100646 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000647 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000648 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchings76884832009-11-29 15:10:44 +0000649 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300650 * @nic_data: Hardware dependent state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100651 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100652 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100653 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000654 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
655 * efx_mac_work() with kernel interfaces. Safe to read under any
656 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
657 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100658 * @port_initialized: Port initialized?
659 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100660 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100661 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100662 * @phy_op: PHY interface
663 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000664 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000665 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100666 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000667 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000668 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100669 * @n_link_state_changes: Number of times the link has changed state
670 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
671 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800672 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100673 * @fc_disable: When non-zero flow control is disabled. Typically used to
674 * ensure that network back pressure doesn't delay dma queue flushes.
675 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000676 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100677 * @loopback_mode: Loopback status
678 * @loopback_modes: Supported loopback mode bitmask
679 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000680 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
681 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
682 * Decremented when the efx_flush_rx_queue() is called.
683 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
684 * completed (either success or failure). Not used when MCDI is used to
685 * flush receive queues.
686 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000687 * @monitor_work: Hardware monitor workitem
688 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000689 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
690 * field is used by efx_test_interrupts() to verify that an
691 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000692 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
693 * @mac_stats: MAC statistics. These include all statistics the MACs
694 * can provide. Generic code converts these into a standard
695 * &struct net_device_stats.
696 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100697 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100698 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000699 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100700 */
701struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000702 /* The following fields should be written very rarely */
703
Ben Hutchings8ceee662008-04-27 12:55:59 +0100704 char name[IFNAMSIZ];
705 struct pci_dev *pci_dev;
706 const struct efx_nic_type *type;
707 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000708 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100709 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800710 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100711 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100712 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100713 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000714
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000716 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000717 bool irq_rx_adaptive;
718 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000719 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720
Ben Hutchings8ceee662008-04-27 12:55:59 +0100721 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100722 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100723
Ben Hutchings8313aca2010-09-10 06:41:57 +0000724 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000725 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100726
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000727 unsigned rxq_entries;
728 unsigned txq_entries;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000729 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000730 unsigned n_channels;
731 unsigned n_rx_channels;
Ben Hutchings97653432011-01-12 18:26:56 +0000732 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000733 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734 unsigned int rx_buffer_len;
735 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000736 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000737 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000739 unsigned int_error_count;
740 unsigned long int_error_expire;
741
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000743 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000744 unsigned irq_level;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100745
Ben Hutchings76884832009-11-29 15:10:44 +0000746#ifdef CONFIG_SFC_MTD
747 struct list_head mtd_list;
748#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100749
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000750 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100751
752 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800753 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100754 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100755
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100756 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100757 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100758
Ben Hutchings8ceee662008-04-27 12:55:59 +0100759 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100760
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000761 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000762 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100763 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000764 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000765 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100766 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000768 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000769 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770 unsigned int n_link_state_changes;
771
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100772 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100773 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400774 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100775 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776
777 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100778 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000779 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100780
781 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000782
783 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000784
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000785 atomic_t drain_pending;
786 atomic_t rxq_flush_pending;
787 atomic_t rxq_flush_outstanding;
788 wait_queue_head_t flush_wq;
789
Ben Hutchingsab28c122010-12-06 22:53:15 +0000790 /* The following fields may be written more often */
791
792 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
793 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000794 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000795 unsigned n_rx_nodesc_drop_cnt;
796 struct efx_mac_stats mac_stats;
797 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100798};
799
Ben Hutchings55668612008-05-16 21:16:10 +0100800static inline int efx_dev_registered(struct efx_nic *efx)
801{
802 return efx->net_dev->reg_state == NETREG_REGISTERED;
803}
804
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000805static inline unsigned int efx_port_num(struct efx_nic *efx)
806{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000807 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000808}
809
Ben Hutchings8ceee662008-04-27 12:55:59 +0100810/**
811 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000812 * @probe: Probe the controller
813 * @remove: Free resources allocated by probe()
814 * @init: Initialise the controller
815 * @fini: Shut down the controller
816 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100817 * @map_reset_reason: Map ethtool reset reason to a reset method
818 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000819 * @reset: Reset the controller hardware and possibly the PHY. This will
820 * be called while the controller is uninitialised.
821 * @probe_port: Probe the MAC and PHY
822 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000823 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000824 * @prepare_flush: Prepare the hardware for flushing the DMA queues
825 * @update_stats: Update statistics not provided by event handling
826 * @start_stats: Start the regular fetching of statistics
827 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000828 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000829 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000830 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100831 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
832 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100833 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000834 * @get_wol: Get WoL configuration from driver state
835 * @set_wol: Push WoL configuration to the NIC
836 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000837 * @test_registers: Test read/write functionality of control registers
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000838 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000839 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100840 * @mem_map_size: Memory BAR mapped size
841 * @txd_ptr_tbl_base: TX descriptor ring base address
842 * @rxd_ptr_tbl_base: RX descriptor ring base address
843 * @buf_tbl_base: Buffer table base address
844 * @evq_ptr_tbl_base: Event queue pointer table base address
845 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100846 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000847 * @rx_buffer_hash_size: Size of hash at start of RX buffer
848 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100849 * @max_interrupt_mode: Highest capability interrupt mode supported
850 * from &enum efx_init_mode.
851 * @phys_addr_channels: Number of channels with physically addressed
852 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000853 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000854 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
855 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
Ben Hutchingsc383b532009-11-29 15:11:02 +0000856 * @offload_features: net_device feature flags for protocol offload
857 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100858 */
859struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000860 int (*probe)(struct efx_nic *efx);
861 void (*remove)(struct efx_nic *efx);
862 int (*init)(struct efx_nic *efx);
863 void (*fini)(struct efx_nic *efx);
864 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100865 enum reset_type (*map_reset_reason)(enum reset_type reason);
866 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000867 int (*reset)(struct efx_nic *efx, enum reset_type method);
868 int (*probe_port)(struct efx_nic *efx);
869 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000870 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000871 void (*prepare_flush)(struct efx_nic *efx);
872 void (*update_stats)(struct efx_nic *efx);
873 void (*start_stats)(struct efx_nic *efx);
874 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000875 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000876 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000877 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100878 int (*reconfigure_mac)(struct efx_nic *efx);
879 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000880 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
881 int (*set_wol)(struct efx_nic *efx, u32 type);
882 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000883 int (*test_registers)(struct efx_nic *efx);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000884 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000885
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000886 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100887 unsigned int mem_map_size;
888 unsigned int txd_ptr_tbl_base;
889 unsigned int rxd_ptr_tbl_base;
890 unsigned int buf_tbl_base;
891 unsigned int evq_ptr_tbl_base;
892 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100893 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000894 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100895 unsigned int rx_buffer_padding;
896 unsigned int max_interrupt_mode;
897 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000898 unsigned int timer_period_max;
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000899 unsigned int tx_dc_base;
900 unsigned int rx_dc_base;
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000901 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100902};
903
904/**************************************************************************
905 *
906 * Prototypes and inline functions
907 *
908 *************************************************************************/
909
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000910static inline struct efx_channel *
911efx_get_channel(struct efx_nic *efx, unsigned index)
912{
913 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000914 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000915}
916
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917/* Iterate over all used channels */
918#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000919 for (_channel = (_efx)->channel[0]; \
920 _channel; \
921 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
922 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100923
Ben Hutchings97653432011-01-12 18:26:56 +0000924static inline struct efx_tx_queue *
925efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
926{
927 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
928 type >= EFX_TXQ_TYPES);
929 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
930}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000931
Ben Hutchings525da902011-02-07 23:04:38 +0000932static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
933{
934 return channel->channel - channel->efx->tx_channel_offset <
935 channel->efx->n_tx_channels;
936}
937
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000938static inline struct efx_tx_queue *
939efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
940{
Ben Hutchings525da902011-02-07 23:04:38 +0000941 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
942 type >= EFX_TXQ_TYPES);
943 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000944}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945
Ben Hutchings94b274b2011-01-10 21:18:20 +0000946static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
947{
948 return !(tx_queue->efx->net_dev->num_tc < 2 &&
949 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
950}
951
Ben Hutchings8ceee662008-04-27 12:55:59 +0100952/* Iterate over all TX queues belonging to a channel */
953#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +0000954 if (!efx_channel_has_tx_queues(_channel)) \
955 ; \
956 else \
957 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +0000958 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
959 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +0000960 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100961
Ben Hutchings94b274b2011-01-10 21:18:20 +0000962/* Iterate over all possible TX queues belonging to a channel */
963#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
964 for (_tx_queue = (_channel)->tx_queue; \
965 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
966 _tx_queue++)
967
Ben Hutchings525da902011-02-07 23:04:38 +0000968static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
969{
970 return channel->channel < channel->efx->n_rx_channels;
971}
972
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000973static inline struct efx_rx_queue *
974efx_channel_get_rx_queue(struct efx_channel *channel)
975{
Ben Hutchings525da902011-02-07 23:04:38 +0000976 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
977 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000978}
979
Ben Hutchings8ceee662008-04-27 12:55:59 +0100980/* Iterate over all RX queues belonging to a channel */
981#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +0000982 if (!efx_channel_has_rx_queue(_channel)) \
983 ; \
984 else \
985 for (_rx_queue = &(_channel)->rx_queue; \
986 _rx_queue; \
987 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100988
Ben Hutchingsba1e8a32010-09-10 06:41:36 +0000989static inline struct efx_channel *
990efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
991{
Ben Hutchings8313aca2010-09-10 06:41:57 +0000992 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +0000993}
994
995static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
996{
Ben Hutchings8313aca2010-09-10 06:41:57 +0000997 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +0000998}
999
Ben Hutchings8ceee662008-04-27 12:55:59 +01001000/* Returns a pointer to the specified receive buffer in the RX
1001 * descriptor queue.
1002 */
1003static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1004 unsigned int index)
1005{
Eric Dumazet807540b2010-09-23 05:40:09 +00001006 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001007}
1008
1009/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001010static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001011{
1012 addr[nr / 8] |= (1 << (nr % 8));
1013}
1014
1015/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001016static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001017{
1018 addr[nr / 8] &= ~(1 << (nr % 8));
1019}
1020
1021
1022/**
1023 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1024 *
1025 * This calculates the maximum frame length that will be used for a
1026 * given MTU. The frame length will be equal to the MTU plus a
1027 * constant amount of header space and padding. This is the quantity
1028 * that the net driver will program into the MAC as the maximum frame
1029 * length.
1030 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001031 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001032 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001033 *
1034 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1035 * XGMII cycle). If the frame length reaches the maximum value in the
1036 * same cycle, the XMAC can miss the IPG altogether. We work around
1037 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001038 */
1039#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001040 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001041
1042
1043#endif /* EFX_NET_DRIVER_H */