blob: 63b38608c80058315dafe0eb4e820f06a00d8851 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson31169712009-09-14 16:50:28 +010061static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
Chris Wilson30dbf0c2010-09-25 10:19:17 +010064int
65i915_gem_check_is_wedged(struct drm_device *dev)
66{
67 struct drm_i915_private *dev_priv = dev->dev_private;
68 struct completion *x = &dev_priv->error_completion;
69 unsigned long flags;
70 int ret;
71
72 if (!atomic_read(&dev_priv->mm.wedged))
73 return 0;
74
75 ret = wait_for_completion_interruptible(x);
76 if (ret)
77 return ret;
78
79 /* Success, we reset the GPU! */
80 if (!atomic_read(&dev_priv->mm.wedged))
81 return 0;
82
83 /* GPU is hung, bump the completion count to account for
84 * the token we just consumed so that we never hit zero and
85 * end up waiting upon a subsequent completion event that
86 * will never happen.
87 */
88 spin_lock_irqsave(&x->wait.lock, flags);
89 x->done++;
90 spin_unlock_irqrestore(&x->wait.lock, flags);
91 return -EIO;
92}
93
Chris Wilson76c1dec2010-09-25 11:22:51 +010094static int i915_mutex_lock_interruptible(struct drm_device *dev)
95{
96 struct drm_i915_private *dev_priv = dev->dev_private;
97 int ret;
98
99 ret = i915_gem_check_is_wedged(dev);
100 if (ret)
101 return ret;
102
103 ret = mutex_lock_interruptible(&dev->struct_mutex);
104 if (ret)
105 return ret;
106
107 if (atomic_read(&dev_priv->mm.wedged)) {
108 mutex_unlock(&dev->struct_mutex);
109 return -EAGAIN;
110 }
111
112 return 0;
113}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson7d1c4802010-08-07 21:45:03 +0100115static inline bool
116i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
117{
118 return obj_priv->gtt_space &&
119 !obj_priv->active &&
120 obj_priv->pin_count == 0;
121}
122
Jesse Barnes79e53942008-11-07 14:24:08 -0800123int i915_gem_do_init(struct drm_device *dev, unsigned long start,
124 unsigned long end)
125{
126 drm_i915_private_t *dev_priv = dev->dev_private;
127
128 if (start >= end ||
129 (start & (PAGE_SIZE - 1)) != 0 ||
130 (end & (PAGE_SIZE - 1)) != 0) {
131 return -EINVAL;
132 }
133
134 drm_mm_init(&dev_priv->mm.gtt_space, start,
135 end - start);
136
137 dev->gtt_total = (uint32_t) (end - start);
138
139 return 0;
140}
Keith Packard6dbe2772008-10-14 21:41:13 -0700141
Eric Anholt673a3942008-07-30 12:06:12 -0700142int
143i915_gem_init_ioctl(struct drm_device *dev, void *data,
144 struct drm_file *file_priv)
145{
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800147 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700148
149 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800150 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700151 mutex_unlock(&dev->struct_mutex);
152
Jesse Barnes79e53942008-11-07 14:24:08 -0800153 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700154}
155
Eric Anholt5a125c32008-10-22 21:40:13 -0700156int
157i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
158 struct drm_file *file_priv)
159{
Eric Anholt5a125c32008-10-22 21:40:13 -0700160 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
162 if (!(dev->driver->driver_features & DRIVER_GEM))
163 return -ENODEV;
164
165 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800166 args->aper_available_size = (args->aper_size -
167 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
169 return 0;
170}
171
Eric Anholt673a3942008-07-30 12:06:12 -0700172
173/**
174 * Creates a new mm object and returns a handle to it.
175 */
176int
177i915_gem_create_ioctl(struct drm_device *dev, void *data,
178 struct drm_file *file_priv)
179{
180 struct drm_i915_gem_create *args = data;
181 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300182 int ret;
183 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700184
185 args->size = roundup(args->size, PAGE_SIZE);
186
187 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000188 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700189 if (obj == NULL)
190 return -ENOMEM;
191
192 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100193 if (ret) {
194 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700195 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100196 }
197
198 /* Sink the floating reference from kref_init(handlecount) */
199 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700202 return 0;
203}
204
Eric Anholt40123c12009-03-09 13:42:30 -0700205static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700206fast_shmem_read(struct page **pages,
207 loff_t page_base, int page_offset,
208 char __user *data,
209 int length)
210{
211 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200212 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700213
214 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
215 if (vaddr == NULL)
216 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200217 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700218 kunmap_atomic(vaddr, KM_USER0);
219
Florian Mickler2bc43b52009-04-06 22:55:41 +0200220 if (unwritten)
221 return -EFAULT;
222
223 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700224}
225
Eric Anholt280b7132009-03-12 16:56:27 -0700226static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
227{
228 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100229 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700230
231 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
232 obj_priv->tiling_mode != I915_TILING_NONE;
233}
234
Chris Wilson99a03df2010-05-27 14:15:34 +0100235static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700236slow_shmem_copy(struct page *dst_page,
237 int dst_offset,
238 struct page *src_page,
239 int src_offset,
240 int length)
241{
242 char *dst_vaddr, *src_vaddr;
243
Chris Wilson99a03df2010-05-27 14:15:34 +0100244 dst_vaddr = kmap(dst_page);
245 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700246
247 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
248
Chris Wilson99a03df2010-05-27 14:15:34 +0100249 kunmap(src_page);
250 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700251}
252
Chris Wilson99a03df2010-05-27 14:15:34 +0100253static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700254slow_shmem_bit17_copy(struct page *gpu_page,
255 int gpu_offset,
256 struct page *cpu_page,
257 int cpu_offset,
258 int length,
259 int is_read)
260{
261 char *gpu_vaddr, *cpu_vaddr;
262
263 /* Use the unswizzled path if this page isn't affected. */
264 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
265 if (is_read)
266 return slow_shmem_copy(cpu_page, cpu_offset,
267 gpu_page, gpu_offset, length);
268 else
269 return slow_shmem_copy(gpu_page, gpu_offset,
270 cpu_page, cpu_offset, length);
271 }
272
Chris Wilson99a03df2010-05-27 14:15:34 +0100273 gpu_vaddr = kmap(gpu_page);
274 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700275
276 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
277 * XORing with the other bits (A9 for Y, A9 and A10 for X)
278 */
279 while (length > 0) {
280 int cacheline_end = ALIGN(gpu_offset + 1, 64);
281 int this_length = min(cacheline_end - gpu_offset, length);
282 int swizzled_gpu_offset = gpu_offset ^ 64;
283
284 if (is_read) {
285 memcpy(cpu_vaddr + cpu_offset,
286 gpu_vaddr + swizzled_gpu_offset,
287 this_length);
288 } else {
289 memcpy(gpu_vaddr + swizzled_gpu_offset,
290 cpu_vaddr + cpu_offset,
291 this_length);
292 }
293 cpu_offset += this_length;
294 gpu_offset += this_length;
295 length -= this_length;
296 }
297
Chris Wilson99a03df2010-05-27 14:15:34 +0100298 kunmap(cpu_page);
299 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700300}
301
Eric Anholt673a3942008-07-30 12:06:12 -0700302/**
Eric Anholteb014592009-03-10 11:44:52 -0700303 * This is the fast shmem pread path, which attempts to copy_from_user directly
304 * from the backing pages of the object to the user's address space. On a
305 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
306 */
307static int
308i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
309 struct drm_i915_gem_pread *args,
310 struct drm_file *file_priv)
311{
Daniel Vetter23010e42010-03-08 13:35:02 +0100312 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700313 ssize_t remain;
314 loff_t offset, page_base;
315 char __user *user_data;
316 int page_offset, page_length;
317 int ret;
318
319 user_data = (char __user *) (uintptr_t) args->data_ptr;
320 remain = args->size;
321
Chris Wilson76c1dec2010-09-25 11:22:51 +0100322 ret = i915_mutex_lock_interruptible(dev);
323 if (ret)
324 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700325
Chris Wilson4bdadb92010-01-27 13:36:32 +0000326 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700327 if (ret != 0)
328 goto fail_unlock;
329
330 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
331 args->size);
332 if (ret != 0)
333 goto fail_put_pages;
334
Daniel Vetter23010e42010-03-08 13:35:02 +0100335 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700336 offset = args->offset;
337
338 while (remain > 0) {
339 /* Operation in this page
340 *
341 * page_base = page offset within aperture
342 * page_offset = offset within page
343 * page_length = bytes to copy for this page
344 */
345 page_base = (offset & ~(PAGE_SIZE-1));
346 page_offset = offset & (PAGE_SIZE-1);
347 page_length = remain;
348 if ((page_offset + remain) > PAGE_SIZE)
349 page_length = PAGE_SIZE - page_offset;
350
351 ret = fast_shmem_read(obj_priv->pages,
352 page_base, page_offset,
353 user_data, page_length);
354 if (ret)
355 goto fail_put_pages;
356
357 remain -= page_length;
358 user_data += page_length;
359 offset += page_length;
360 }
361
362fail_put_pages:
363 i915_gem_object_put_pages(obj);
364fail_unlock:
365 mutex_unlock(&dev->struct_mutex);
366
367 return ret;
368}
369
Chris Wilson07f73f62009-09-14 16:50:30 +0100370static int
371i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
372{
373 int ret;
374
Chris Wilson4bdadb92010-01-27 13:36:32 +0000375 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100376
377 /* If we've insufficient memory to map in the pages, attempt
378 * to make some space by throwing out some old buffers.
379 */
380 if (ret == -ENOMEM) {
381 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100382
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100383 ret = i915_gem_evict_something(dev, obj->size,
384 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100385 if (ret)
386 return ret;
387
Chris Wilson4bdadb92010-01-27 13:36:32 +0000388 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100389 }
390
391 return ret;
392}
393
Eric Anholteb014592009-03-10 11:44:52 -0700394/**
395 * This is the fallback shmem pread path, which allocates temporary storage
396 * in kernel space to copy_to_user into outside of the struct_mutex, so we
397 * can copy out of the object's backing pages while holding the struct mutex
398 * and not take page faults.
399 */
400static int
401i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
402 struct drm_i915_gem_pread *args,
403 struct drm_file *file_priv)
404{
Daniel Vetter23010e42010-03-08 13:35:02 +0100405 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700406 struct mm_struct *mm = current->mm;
407 struct page **user_pages;
408 ssize_t remain;
409 loff_t offset, pinned_pages, i;
410 loff_t first_data_page, last_data_page, num_pages;
411 int shmem_page_index, shmem_page_offset;
412 int data_page_index, data_page_offset;
413 int page_length;
414 int ret;
415 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700416 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700417
418 remain = args->size;
419
420 /* Pin the user pages containing the data. We can't fault while
421 * holding the struct mutex, yet we want to hold it while
422 * dereferencing the user data.
423 */
424 first_data_page = data_ptr / PAGE_SIZE;
425 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
426 num_pages = last_data_page - first_data_page + 1;
427
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700428 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700429 if (user_pages == NULL)
430 return -ENOMEM;
431
432 down_read(&mm->mmap_sem);
433 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700434 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700435 up_read(&mm->mmap_sem);
436 if (pinned_pages < num_pages) {
437 ret = -EFAULT;
438 goto fail_put_user_pages;
439 }
440
Eric Anholt280b7132009-03-12 16:56:27 -0700441 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
442
Chris Wilson76c1dec2010-09-25 11:22:51 +0100443 ret = i915_mutex_lock_interruptible(dev);
444 if (ret)
445 goto fail_put_user_pages;
Eric Anholteb014592009-03-10 11:44:52 -0700446
Chris Wilson07f73f62009-09-14 16:50:30 +0100447 ret = i915_gem_object_get_pages_or_evict(obj);
448 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700449 goto fail_unlock;
450
451 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
452 args->size);
453 if (ret != 0)
454 goto fail_put_pages;
455
Daniel Vetter23010e42010-03-08 13:35:02 +0100456 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700457 offset = args->offset;
458
459 while (remain > 0) {
460 /* Operation in this page
461 *
462 * shmem_page_index = page number within shmem file
463 * shmem_page_offset = offset within page in shmem file
464 * data_page_index = page number in get_user_pages return
465 * data_page_offset = offset with data_page_index page.
466 * page_length = bytes to copy for this page
467 */
468 shmem_page_index = offset / PAGE_SIZE;
469 shmem_page_offset = offset & ~PAGE_MASK;
470 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
471 data_page_offset = data_ptr & ~PAGE_MASK;
472
473 page_length = remain;
474 if ((shmem_page_offset + page_length) > PAGE_SIZE)
475 page_length = PAGE_SIZE - shmem_page_offset;
476 if ((data_page_offset + page_length) > PAGE_SIZE)
477 page_length = PAGE_SIZE - data_page_offset;
478
Eric Anholt280b7132009-03-12 16:56:27 -0700479 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100480 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700481 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100482 user_pages[data_page_index],
483 data_page_offset,
484 page_length,
485 1);
486 } else {
487 slow_shmem_copy(user_pages[data_page_index],
488 data_page_offset,
489 obj_priv->pages[shmem_page_index],
490 shmem_page_offset,
491 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700492 }
Eric Anholteb014592009-03-10 11:44:52 -0700493
494 remain -= page_length;
495 data_ptr += page_length;
496 offset += page_length;
497 }
498
499fail_put_pages:
500 i915_gem_object_put_pages(obj);
501fail_unlock:
502 mutex_unlock(&dev->struct_mutex);
503fail_put_user_pages:
504 for (i = 0; i < pinned_pages; i++) {
505 SetPageDirty(user_pages[i]);
506 page_cache_release(user_pages[i]);
507 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700508 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700509
510 return ret;
511}
512
Eric Anholt673a3942008-07-30 12:06:12 -0700513/**
514 * Reads data from the object referenced by handle.
515 *
516 * On error, the contents of *data are undefined.
517 */
518int
519i915_gem_pread_ioctl(struct drm_device *dev, void *data,
520 struct drm_file *file_priv)
521{
522 struct drm_i915_gem_pread *args = data;
523 struct drm_gem_object *obj;
524 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700525 int ret;
526
527 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
528 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100529 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100530 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700531
532 /* Bounds check source.
533 *
534 * XXX: This could use review for overflow issues...
535 */
536 if (args->offset > obj->size || args->size > obj->size ||
537 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000538 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700539 return -EINVAL;
540 }
541
Eric Anholt280b7132009-03-12 16:56:27 -0700542 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700543 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700544 } else {
545 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
546 if (ret != 0)
547 ret = i915_gem_shmem_pread_slow(dev, obj, args,
548 file_priv);
549 }
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Luca Barbieribc9025b2010-02-09 05:49:12 +0000551 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700552
Eric Anholteb014592009-03-10 11:44:52 -0700553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700554}
555
Keith Packard0839ccb2008-10-30 19:38:48 -0700556/* This is the fast write path which cannot handle
557 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700558 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700559
Keith Packard0839ccb2008-10-30 19:38:48 -0700560static inline int
561fast_user_write(struct io_mapping *mapping,
562 loff_t page_base, int page_offset,
563 char __user *user_data,
564 int length)
565{
566 char *vaddr_atomic;
567 unsigned long unwritten;
568
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100569 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
571 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100572 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700573 if (unwritten)
574 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700575 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700576}
577
578/* Here's the write path which can sleep for
579 * page faults
580 */
581
Chris Wilsonab34c222010-05-27 14:15:35 +0100582static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700583slow_kernel_write(struct io_mapping *mapping,
584 loff_t gtt_base, int gtt_offset,
585 struct page *user_page, int user_offset,
586 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700587{
Chris Wilsonab34c222010-05-27 14:15:35 +0100588 char __iomem *dst_vaddr;
589 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590
Chris Wilsonab34c222010-05-27 14:15:35 +0100591 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
592 src_vaddr = kmap(user_page);
593
594 memcpy_toio(dst_vaddr + gtt_offset,
595 src_vaddr + user_offset,
596 length);
597
598 kunmap(user_page);
599 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700600}
601
Eric Anholt40123c12009-03-09 13:42:30 -0700602static inline int
603fast_shmem_write(struct page **pages,
604 loff_t page_base, int page_offset,
605 char __user *data,
606 int length)
607{
608 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400609 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700610
611 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
612 if (vaddr == NULL)
613 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400614 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700615 kunmap_atomic(vaddr, KM_USER0);
616
Dave Airlied0088772009-03-28 20:29:48 -0400617 if (unwritten)
618 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700619 return 0;
620}
621
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622/**
623 * This is the fast pwrite path, where we copy the data directly from the
624 * user into the GTT, uncached.
625 */
Eric Anholt673a3942008-07-30 12:06:12 -0700626static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700627i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
628 struct drm_i915_gem_pwrite *args,
629 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700630{
Daniel Vetter23010e42010-03-08 13:35:02 +0100631 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700633 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700635 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 int page_offset, page_length;
637 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
639 user_data = (char __user *) (uintptr_t) args->data_ptr;
640 remain = args->size;
641 if (!access_ok(VERIFY_READ, user_data, remain))
642 return -EFAULT;
643
Chris Wilson76c1dec2010-09-25 11:22:51 +0100644 ret = i915_mutex_lock_interruptible(dev);
645 if (ret)
646 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Eric Anholt673a3942008-07-30 12:06:12 -0700648 ret = i915_gem_object_pin(obj, 0);
649 if (ret) {
650 mutex_unlock(&dev->struct_mutex);
651 return ret;
652 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800653 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700654 if (ret)
655 goto fail;
656
Daniel Vetter23010e42010-03-08 13:35:02 +0100657 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700658 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700659
660 while (remain > 0) {
661 /* Operation in this page
662 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700663 * page_base = page offset within aperture
664 * page_offset = offset within page
665 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700666 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700667 page_base = (offset & ~(PAGE_SIZE-1));
668 page_offset = offset & (PAGE_SIZE-1);
669 page_length = remain;
670 if ((page_offset + remain) > PAGE_SIZE)
671 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700672
Keith Packard0839ccb2008-10-30 19:38:48 -0700673 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
674 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700675
Keith Packard0839ccb2008-10-30 19:38:48 -0700676 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677 * source page isn't available. Return the error and we'll
678 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700679 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700680 if (ret)
681 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Keith Packard0839ccb2008-10-30 19:38:48 -0700683 remain -= page_length;
684 user_data += page_length;
685 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700686 }
Eric Anholt673a3942008-07-30 12:06:12 -0700687
688fail:
689 i915_gem_object_unpin(obj);
690 mutex_unlock(&dev->struct_mutex);
691
692 return ret;
693}
694
Eric Anholt3de09aa2009-03-09 09:42:23 -0700695/**
696 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
697 * the memory and maps it using kmap_atomic for copying.
698 *
699 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
700 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
701 */
Eric Anholt3043c602008-10-02 12:24:47 -0700702static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700703i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
704 struct drm_i915_gem_pwrite *args,
705 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700706{
Daniel Vetter23010e42010-03-08 13:35:02 +0100707 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700708 drm_i915_private_t *dev_priv = dev->dev_private;
709 ssize_t remain;
710 loff_t gtt_page_base, offset;
711 loff_t first_data_page, last_data_page, num_pages;
712 loff_t pinned_pages, i;
713 struct page **user_pages;
714 struct mm_struct *mm = current->mm;
715 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700716 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700717 uint64_t data_ptr = args->data_ptr;
718
719 remain = args->size;
720
721 /* Pin the user pages containing the data. We can't fault while
722 * holding the struct mutex, and all of the pwrite implementations
723 * want to hold it while dereferencing the user data.
724 */
725 first_data_page = data_ptr / PAGE_SIZE;
726 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
727 num_pages = last_data_page - first_data_page + 1;
728
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700729 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700730 if (user_pages == NULL)
731 return -ENOMEM;
732
733 down_read(&mm->mmap_sem);
734 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
735 num_pages, 0, 0, user_pages, NULL);
736 up_read(&mm->mmap_sem);
737 if (pinned_pages < num_pages) {
738 ret = -EFAULT;
739 goto out_unpin_pages;
740 }
741
Chris Wilson76c1dec2010-09-25 11:22:51 +0100742 ret = i915_mutex_lock_interruptible(dev);
743 if (ret)
744 goto out_unpin_pages;
745
Eric Anholt3de09aa2009-03-09 09:42:23 -0700746 ret = i915_gem_object_pin(obj, 0);
747 if (ret)
748 goto out_unlock;
749
750 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
751 if (ret)
752 goto out_unpin_object;
753
Daniel Vetter23010e42010-03-08 13:35:02 +0100754 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700755 offset = obj_priv->gtt_offset + args->offset;
756
757 while (remain > 0) {
758 /* Operation in this page
759 *
760 * gtt_page_base = page offset within aperture
761 * gtt_page_offset = offset within page in aperture
762 * data_page_index = page number in get_user_pages return
763 * data_page_offset = offset with data_page_index page.
764 * page_length = bytes to copy for this page
765 */
766 gtt_page_base = offset & PAGE_MASK;
767 gtt_page_offset = offset & ~PAGE_MASK;
768 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
769 data_page_offset = data_ptr & ~PAGE_MASK;
770
771 page_length = remain;
772 if ((gtt_page_offset + page_length) > PAGE_SIZE)
773 page_length = PAGE_SIZE - gtt_page_offset;
774 if ((data_page_offset + page_length) > PAGE_SIZE)
775 page_length = PAGE_SIZE - data_page_offset;
776
Chris Wilsonab34c222010-05-27 14:15:35 +0100777 slow_kernel_write(dev_priv->mm.gtt_mapping,
778 gtt_page_base, gtt_page_offset,
779 user_pages[data_page_index],
780 data_page_offset,
781 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700782
783 remain -= page_length;
784 offset += page_length;
785 data_ptr += page_length;
786 }
787
788out_unpin_object:
789 i915_gem_object_unpin(obj);
790out_unlock:
791 mutex_unlock(&dev->struct_mutex);
792out_unpin_pages:
793 for (i = 0; i < pinned_pages; i++)
794 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700795 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796
797 return ret;
798}
799
Eric Anholt40123c12009-03-09 13:42:30 -0700800/**
801 * This is the fast shmem pwrite path, which attempts to directly
802 * copy_from_user into the kmapped pages backing the object.
803 */
Eric Anholt673a3942008-07-30 12:06:12 -0700804static int
Eric Anholt40123c12009-03-09 13:42:30 -0700805i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
806 struct drm_i915_gem_pwrite *args,
807 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700808{
Daniel Vetter23010e42010-03-08 13:35:02 +0100809 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700810 ssize_t remain;
811 loff_t offset, page_base;
812 char __user *user_data;
813 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700814 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700815
816 user_data = (char __user *) (uintptr_t) args->data_ptr;
817 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Chris Wilson76c1dec2010-09-25 11:22:51 +0100819 ret = i915_mutex_lock_interruptible(dev);
820 if (ret)
821 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700822
Chris Wilson4bdadb92010-01-27 13:36:32 +0000823 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700824 if (ret != 0)
825 goto fail_unlock;
826
Eric Anholte47c68e2008-11-14 13:35:19 -0800827 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700828 if (ret != 0)
829 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700830
Daniel Vetter23010e42010-03-08 13:35:02 +0100831 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700832 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700833 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700834
Eric Anholt40123c12009-03-09 13:42:30 -0700835 while (remain > 0) {
836 /* Operation in this page
837 *
838 * page_base = page offset within aperture
839 * page_offset = offset within page
840 * page_length = bytes to copy for this page
841 */
842 page_base = (offset & ~(PAGE_SIZE-1));
843 page_offset = offset & (PAGE_SIZE-1);
844 page_length = remain;
845 if ((page_offset + remain) > PAGE_SIZE)
846 page_length = PAGE_SIZE - page_offset;
847
848 ret = fast_shmem_write(obj_priv->pages,
849 page_base, page_offset,
850 user_data, page_length);
851 if (ret)
852 goto fail_put_pages;
853
854 remain -= page_length;
855 user_data += page_length;
856 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700857 }
858
Eric Anholt40123c12009-03-09 13:42:30 -0700859fail_put_pages:
860 i915_gem_object_put_pages(obj);
861fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700862 mutex_unlock(&dev->struct_mutex);
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864 return ret;
865}
866
867/**
868 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
869 * the memory and maps it using kmap_atomic for copying.
870 *
871 * This avoids taking mmap_sem for faulting on the user's address while the
872 * struct_mutex is held.
873 */
874static int
875i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
876 struct drm_i915_gem_pwrite *args,
877 struct drm_file *file_priv)
878{
Daniel Vetter23010e42010-03-08 13:35:02 +0100879 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700880 struct mm_struct *mm = current->mm;
881 struct page **user_pages;
882 ssize_t remain;
883 loff_t offset, pinned_pages, i;
884 loff_t first_data_page, last_data_page, num_pages;
885 int shmem_page_index, shmem_page_offset;
886 int data_page_index, data_page_offset;
887 int page_length;
888 int ret;
889 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700890 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700891
892 remain = args->size;
893
894 /* Pin the user pages containing the data. We can't fault while
895 * holding the struct mutex, and all of the pwrite implementations
896 * want to hold it while dereferencing the user data.
897 */
898 first_data_page = data_ptr / PAGE_SIZE;
899 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
900 num_pages = last_data_page - first_data_page + 1;
901
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700902 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700903 if (user_pages == NULL)
904 return -ENOMEM;
905
906 down_read(&mm->mmap_sem);
907 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
908 num_pages, 0, 0, user_pages, NULL);
909 up_read(&mm->mmap_sem);
910 if (pinned_pages < num_pages) {
911 ret = -EFAULT;
912 goto fail_put_user_pages;
913 }
914
Eric Anholt280b7132009-03-12 16:56:27 -0700915 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
916
Chris Wilson76c1dec2010-09-25 11:22:51 +0100917 ret = i915_mutex_lock_interruptible(dev);
918 if (ret)
919 goto fail_put_user_pages;
Eric Anholt40123c12009-03-09 13:42:30 -0700920
Chris Wilson07f73f62009-09-14 16:50:30 +0100921 ret = i915_gem_object_get_pages_or_evict(obj);
922 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700923 goto fail_unlock;
924
925 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
926 if (ret != 0)
927 goto fail_put_pages;
928
Daniel Vetter23010e42010-03-08 13:35:02 +0100929 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930 offset = args->offset;
931 obj_priv->dirty = 1;
932
933 while (remain > 0) {
934 /* Operation in this page
935 *
936 * shmem_page_index = page number within shmem file
937 * shmem_page_offset = offset within page in shmem file
938 * data_page_index = page number in get_user_pages return
939 * data_page_offset = offset with data_page_index page.
940 * page_length = bytes to copy for this page
941 */
942 shmem_page_index = offset / PAGE_SIZE;
943 shmem_page_offset = offset & ~PAGE_MASK;
944 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
945 data_page_offset = data_ptr & ~PAGE_MASK;
946
947 page_length = remain;
948 if ((shmem_page_offset + page_length) > PAGE_SIZE)
949 page_length = PAGE_SIZE - shmem_page_offset;
950 if ((data_page_offset + page_length) > PAGE_SIZE)
951 page_length = PAGE_SIZE - data_page_offset;
952
Eric Anholt280b7132009-03-12 16:56:27 -0700953 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100954 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700955 shmem_page_offset,
956 user_pages[data_page_index],
957 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100958 page_length,
959 0);
960 } else {
961 slow_shmem_copy(obj_priv->pages[shmem_page_index],
962 shmem_page_offset,
963 user_pages[data_page_index],
964 data_page_offset,
965 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700966 }
Eric Anholt40123c12009-03-09 13:42:30 -0700967
968 remain -= page_length;
969 data_ptr += page_length;
970 offset += page_length;
971 }
972
973fail_put_pages:
974 i915_gem_object_put_pages(obj);
975fail_unlock:
976 mutex_unlock(&dev->struct_mutex);
977fail_put_user_pages:
978 for (i = 0; i < pinned_pages; i++)
979 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700980 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700981
982 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700983}
984
985/**
986 * Writes data to the object referenced by handle.
987 *
988 * On error, the contents of the buffer that were to be modified are undefined.
989 */
990int
991i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
994 struct drm_i915_gem_pwrite *args = data;
995 struct drm_gem_object *obj;
996 struct drm_i915_gem_object *obj_priv;
997 int ret = 0;
998
999 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1000 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001001 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001002 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001003
1004 /* Bounds check destination.
1005 *
1006 * XXX: This could use review for overflow issues...
1007 */
1008 if (args->offset > obj->size || args->size > obj->size ||
1009 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001010 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001011 return -EINVAL;
1012 }
1013
1014 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1015 * it would end up going through the fenced access, and we'll get
1016 * different detiling behavior between reading and writing.
1017 * pread/pwrite currently are reading and writing from the CPU
1018 * perspective, requiring manual detiling by the client.
1019 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001020 if (obj_priv->phys_obj)
1021 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
1022 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001023 dev->gtt_total != 0 &&
1024 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -07001025 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
1026 if (ret == -EFAULT) {
1027 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
1028 file_priv);
1029 }
Eric Anholt280b7132009-03-12 16:56:27 -07001030 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1031 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 } else {
1033 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1034 if (ret == -EFAULT) {
1035 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1036 file_priv);
1037 }
1038 }
Eric Anholt673a3942008-07-30 12:06:12 -07001039
1040#if WATCH_PWRITE
1041 if (ret)
1042 DRM_INFO("pwrite failed %d\n", ret);
1043#endif
1044
Luca Barbieribc9025b2010-02-09 05:49:12 +00001045 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001046
1047 return ret;
1048}
1049
1050/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001051 * Called when user space prepares to use an object with the CPU, either
1052 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001053 */
1054int
1055i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file_priv)
1057{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001058 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001059 struct drm_i915_gem_set_domain *args = data;
1060 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001061 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001062 uint32_t read_domains = args->read_domains;
1063 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001064 int ret;
1065
1066 if (!(dev->driver->driver_features & DRIVER_GEM))
1067 return -ENODEV;
1068
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001069 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001070 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001071 return -EINVAL;
1072
Chris Wilson21d509e2009-06-06 09:46:02 +01001073 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001074 return -EINVAL;
1075
1076 /* Having something in the write domain implies it's in the read
1077 * domain, and only that read domain. Enforce that in the request.
1078 */
1079 if (write_domain != 0 && read_domains != write_domain)
1080 return -EINVAL;
1081
Eric Anholt673a3942008-07-30 12:06:12 -07001082 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1083 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001084 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001085 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001086
Chris Wilson76c1dec2010-09-25 11:22:51 +01001087 ret = i915_mutex_lock_interruptible(dev);
1088 if (ret) {
1089 drm_gem_object_unreference_unlocked(obj);
1090 return ret;
1091 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001092
1093 intel_mark_busy(dev, obj);
1094
Eric Anholt673a3942008-07-30 12:06:12 -07001095#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001096 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001097 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001098#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001099 if (read_domains & I915_GEM_DOMAIN_GTT) {
1100 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001101
Eric Anholta09ba7f2009-08-29 12:49:51 -07001102 /* Update the LRU on the fence for the CPU access that's
1103 * about to occur.
1104 */
1105 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001106 struct drm_i915_fence_reg *reg =
1107 &dev_priv->fence_regs[obj_priv->fence_reg];
1108 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001109 &dev_priv->mm.fence_list);
1110 }
1111
Eric Anholt02354392008-11-26 13:58:13 -08001112 /* Silently promote "you're not bound, there was nothing to do"
1113 * to success, since the client was just asking us to
1114 * make sure everything was done.
1115 */
1116 if (ret == -EINVAL)
1117 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001118 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001119 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001120 }
1121
Chris Wilson7d1c4802010-08-07 21:45:03 +01001122 /* Maintain LRU order of "inactive" objects */
1123 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1124 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1125
Eric Anholt673a3942008-07-30 12:06:12 -07001126 drm_gem_object_unreference(obj);
1127 mutex_unlock(&dev->struct_mutex);
1128 return ret;
1129}
1130
1131/**
1132 * Called when user space has done writes to this buffer
1133 */
1134int
1135i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1136 struct drm_file *file_priv)
1137{
1138 struct drm_i915_gem_sw_finish *args = data;
1139 struct drm_gem_object *obj;
1140 struct drm_i915_gem_object *obj_priv;
1141 int ret = 0;
1142
1143 if (!(dev->driver->driver_features & DRIVER_GEM))
1144 return -ENODEV;
1145
Eric Anholt673a3942008-07-30 12:06:12 -07001146 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson76c1dec2010-09-25 11:22:51 +01001147 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001148 return -ENOENT;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001149
1150 ret = i915_mutex_lock_interruptible(dev);
1151 if (ret) {
1152 drm_gem_object_unreference_unlocked(obj);
1153 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001154 }
1155
1156#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001157 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001158 __func__, args->handle, obj, obj->size);
1159#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001160 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001161
1162 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001163 if (obj_priv->pin_count)
1164 i915_gem_object_flush_cpu_write_domain(obj);
1165
Eric Anholt673a3942008-07-30 12:06:12 -07001166 drm_gem_object_unreference(obj);
1167 mutex_unlock(&dev->struct_mutex);
1168 return ret;
1169}
1170
1171/**
1172 * Maps the contents of an object, returning the address it is mapped
1173 * into.
1174 *
1175 * While the mapping holds a reference on the contents of the object, it doesn't
1176 * imply a ref on the object itself.
1177 */
1178int
1179i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1180 struct drm_file *file_priv)
1181{
1182 struct drm_i915_gem_mmap *args = data;
1183 struct drm_gem_object *obj;
1184 loff_t offset;
1185 unsigned long addr;
1186
1187 if (!(dev->driver->driver_features & DRIVER_GEM))
1188 return -ENODEV;
1189
1190 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1191 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001192 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001193
1194 offset = args->offset;
1195
1196 down_write(&current->mm->mmap_sem);
1197 addr = do_mmap(obj->filp, 0, args->size,
1198 PROT_READ | PROT_WRITE, MAP_SHARED,
1199 args->offset);
1200 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001201 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001202 if (IS_ERR((void *)addr))
1203 return addr;
1204
1205 args->addr_ptr = (uint64_t) addr;
1206
1207 return 0;
1208}
1209
Jesse Barnesde151cf2008-11-12 10:03:55 -08001210/**
1211 * i915_gem_fault - fault a page into the GTT
1212 * vma: VMA in question
1213 * vmf: fault info
1214 *
1215 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1216 * from userspace. The fault handler takes care of binding the object to
1217 * the GTT (if needed), allocating and programming a fence register (again,
1218 * only if needed based on whether the old reg is still valid or the object
1219 * is tiled) and inserting a new PTE into the faulting process.
1220 *
1221 * Note that the faulting process may involve evicting existing objects
1222 * from the GTT and/or fence registers to make room. So performance may
1223 * suffer if the GTT working set is large or there are few fence registers
1224 * left.
1225 */
1226int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1227{
1228 struct drm_gem_object *obj = vma->vm_private_data;
1229 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001230 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001231 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001232 pgoff_t page_offset;
1233 unsigned long pfn;
1234 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001235 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001236
1237 /* We don't use vmf->pgoff since that has the fake offset */
1238 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1239 PAGE_SHIFT;
1240
1241 /* Now bind it into the GTT if needed */
1242 mutex_lock(&dev->struct_mutex);
1243 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001244 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001245 if (ret)
1246 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001247
Jesse Barnesde151cf2008-11-12 10:03:55 -08001248 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001249 if (ret)
1250 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001251 }
1252
1253 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001254 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001255 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001256 if (ret)
1257 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001258 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001259
Chris Wilson7d1c4802010-08-07 21:45:03 +01001260 if (i915_gem_object_is_inactive(obj_priv))
1261 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1262
Jesse Barnesde151cf2008-11-12 10:03:55 -08001263 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1264 page_offset;
1265
1266 /* Finally, remap it using the new GTT offset */
1267 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001268unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001269 mutex_unlock(&dev->struct_mutex);
1270
1271 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001272 case 0:
1273 case -ERESTARTSYS:
1274 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001275 case -ENOMEM:
1276 case -EAGAIN:
1277 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001278 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001279 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001280 }
1281}
1282
1283/**
1284 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1285 * @obj: obj in question
1286 *
1287 * GEM memory mapping works by handing back to userspace a fake mmap offset
1288 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1289 * up the object based on the offset and sets up the various memory mapping
1290 * structures.
1291 *
1292 * This routine allocates and attaches a fake offset for @obj.
1293 */
1294static int
1295i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1296{
1297 struct drm_device *dev = obj->dev;
1298 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001299 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001300 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001301 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302 int ret = 0;
1303
1304 /* Set the object up for mmap'ing */
1305 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001306 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001307 if (!list->map)
1308 return -ENOMEM;
1309
1310 map = list->map;
1311 map->type = _DRM_GEM;
1312 map->size = obj->size;
1313 map->handle = obj;
1314
1315 /* Get a DRM GEM mmap offset allocated... */
1316 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1317 obj->size / PAGE_SIZE, 0, 0);
1318 if (!list->file_offset_node) {
1319 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001320 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001321 goto out_free_list;
1322 }
1323
1324 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1325 obj->size / PAGE_SIZE, 0);
1326 if (!list->file_offset_node) {
1327 ret = -ENOMEM;
1328 goto out_free_list;
1329 }
1330
1331 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001332 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1333 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001334 DRM_ERROR("failed to add to map hash\n");
1335 goto out_free_mm;
1336 }
1337
1338 /* By now we should be all set, any drm_mmap request on the offset
1339 * below will get to our mmap & fault handler */
1340 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1341
1342 return 0;
1343
1344out_free_mm:
1345 drm_mm_put_block(list->file_offset_node);
1346out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001347 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001348
1349 return ret;
1350}
1351
Chris Wilson901782b2009-07-10 08:18:50 +01001352/**
1353 * i915_gem_release_mmap - remove physical page mappings
1354 * @obj: obj in question
1355 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001356 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001357 * relinquish ownership of the pages back to the system.
1358 *
1359 * It is vital that we remove the page mapping if we have mapped a tiled
1360 * object through the GTT and then lose the fence register due to
1361 * resource pressure. Similarly if the object has been moved out of the
1362 * aperture, than pages mapped into userspace must be revoked. Removing the
1363 * mapping will then trigger a page fault on the next user access, allowing
1364 * fixup by i915_gem_fault().
1365 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001366void
Chris Wilson901782b2009-07-10 08:18:50 +01001367i915_gem_release_mmap(struct drm_gem_object *obj)
1368{
1369 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001370 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001371
1372 if (dev->dev_mapping)
1373 unmap_mapping_range(dev->dev_mapping,
1374 obj_priv->mmap_offset, obj->size, 1);
1375}
1376
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001377static void
1378i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1379{
1380 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001381 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001382 struct drm_gem_mm *mm = dev->mm_private;
1383 struct drm_map_list *list;
1384
1385 list = &obj->map_list;
1386 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1387
1388 if (list->file_offset_node) {
1389 drm_mm_put_block(list->file_offset_node);
1390 list->file_offset_node = NULL;
1391 }
1392
1393 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001394 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001395 list->map = NULL;
1396 }
1397
1398 obj_priv->mmap_offset = 0;
1399}
1400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401/**
1402 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1403 * @obj: object to check
1404 *
1405 * Return the required GTT alignment for an object, taking into account
1406 * potential fence register mapping if needed.
1407 */
1408static uint32_t
1409i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1410{
1411 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001412 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001413 int start, i;
1414
1415 /*
1416 * Minimum alignment is 4k (GTT page size), but might be greater
1417 * if a fence register is needed for the object.
1418 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001419 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001420 return 4096;
1421
1422 /*
1423 * Previous chips need to be aligned to the size of the smallest
1424 * fence register that can contain the object.
1425 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001426 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 start = 1024*1024;
1428 else
1429 start = 512*1024;
1430
1431 for (i = start; i < obj->size; i <<= 1)
1432 ;
1433
1434 return i;
1435}
1436
1437/**
1438 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1439 * @dev: DRM device
1440 * @data: GTT mapping ioctl data
1441 * @file_priv: GEM object info
1442 *
1443 * Simply returns the fake offset to userspace so it can mmap it.
1444 * The mmap call will end up in drm_gem_mmap(), which will set things
1445 * up so we can get faults in the handler above.
1446 *
1447 * The fault handler will take care of binding the object into the GTT
1448 * (since it may have been evicted to make room for something), allocating
1449 * a fence register, and mapping the appropriate aperture address into
1450 * userspace.
1451 */
1452int
1453i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *file_priv)
1455{
1456 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457 struct drm_gem_object *obj;
1458 struct drm_i915_gem_object *obj_priv;
1459 int ret;
1460
1461 if (!(dev->driver->driver_features & DRIVER_GEM))
1462 return -ENODEV;
1463
1464 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1465 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001466 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467
Chris Wilson76c1dec2010-09-25 11:22:51 +01001468 ret = i915_mutex_lock_interruptible(dev);
1469 if (ret) {
1470 drm_gem_object_unreference_unlocked(obj);
1471 return ret;
1472 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001473
Daniel Vetter23010e42010-03-08 13:35:02 +01001474 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475
Chris Wilsonab182822009-09-22 18:46:17 +01001476 if (obj_priv->madv != I915_MADV_WILLNEED) {
1477 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1478 drm_gem_object_unreference(obj);
1479 mutex_unlock(&dev->struct_mutex);
1480 return -EINVAL;
1481 }
1482
1483
Jesse Barnesde151cf2008-11-12 10:03:55 -08001484 if (!obj_priv->mmap_offset) {
1485 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001486 if (ret) {
1487 drm_gem_object_unreference(obj);
1488 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001489 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001490 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491 }
1492
1493 args->offset = obj_priv->mmap_offset;
1494
Jesse Barnesde151cf2008-11-12 10:03:55 -08001495 /*
1496 * Pull it into the GTT so that we have a page list (makes the
1497 * initial fault faster and any subsequent flushing possible).
1498 */
1499 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001500 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001501 if (ret) {
1502 drm_gem_object_unreference(obj);
1503 mutex_unlock(&dev->struct_mutex);
1504 return ret;
1505 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001506 }
1507
1508 drm_gem_object_unreference(obj);
1509 mutex_unlock(&dev->struct_mutex);
1510
1511 return 0;
1512}
1513
Ben Gamari6911a9b2009-04-02 11:24:54 -07001514void
Eric Anholt856fa192009-03-19 14:10:50 -07001515i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001516{
Daniel Vetter23010e42010-03-08 13:35:02 +01001517 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001518 int page_count = obj->size / PAGE_SIZE;
1519 int i;
1520
Eric Anholt856fa192009-03-19 14:10:50 -07001521 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001522 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001523
1524 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001525 return;
1526
Eric Anholt280b7132009-03-12 16:56:27 -07001527 if (obj_priv->tiling_mode != I915_TILING_NONE)
1528 i915_gem_object_save_bit_17_swizzle(obj);
1529
Chris Wilson3ef94da2009-09-14 16:50:29 +01001530 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001531 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001532
1533 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001534 if (obj_priv->dirty)
1535 set_page_dirty(obj_priv->pages[i]);
1536
1537 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001538 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001539
1540 page_cache_release(obj_priv->pages[i]);
1541 }
Eric Anholt673a3942008-07-30 12:06:12 -07001542 obj_priv->dirty = 0;
1543
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001544 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001545 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001546}
1547
Chris Wilsona56ba562010-09-28 10:07:56 +01001548static uint32_t
1549i915_gem_next_request_seqno(struct drm_device *dev,
1550 struct intel_ring_buffer *ring)
1551{
1552 drm_i915_private_t *dev_priv = dev->dev_private;
1553
1554 ring->outstanding_lazy_request = true;
1555 return dev_priv->next_seqno;
1556}
1557
Eric Anholt673a3942008-07-30 12:06:12 -07001558static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001559i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001560 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001561{
Chris Wilsona56ba562010-09-28 10:07:56 +01001562 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001563 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001564 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001565
Zou Nan hai852835f2010-05-21 09:08:56 +08001566 BUG_ON(ring == NULL);
1567 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001568
1569 /* Add a reference if we're newly entering the active list. */
1570 if (!obj_priv->active) {
1571 drm_gem_object_reference(obj);
1572 obj_priv->active = 1;
1573 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001574
Eric Anholt673a3942008-07-30 12:06:12 -07001575 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001576 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001577 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001578}
1579
Eric Anholtce44b0e2008-11-06 16:00:31 -08001580static void
1581i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1582{
1583 struct drm_device *dev = obj->dev;
1584 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001585 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001586
1587 BUG_ON(!obj_priv->active);
1588 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1589 obj_priv->last_rendering_seqno = 0;
1590}
Eric Anholt673a3942008-07-30 12:06:12 -07001591
Chris Wilson963b4832009-09-20 23:03:54 +01001592/* Immediately discard the backing storage */
1593static void
1594i915_gem_object_truncate(struct drm_gem_object *obj)
1595{
Daniel Vetter23010e42010-03-08 13:35:02 +01001596 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001597 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001598
Chris Wilsonae9fed62010-08-07 11:01:30 +01001599 /* Our goal here is to return as much of the memory as
1600 * is possible back to the system as we are called from OOM.
1601 * To do this we must instruct the shmfs to drop all of its
1602 * backing pages, *now*. Here we mirror the actions taken
1603 * when by shmem_delete_inode() to release the backing store.
1604 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001605 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001606 truncate_inode_pages(inode->i_mapping, 0);
1607 if (inode->i_op->truncate_range)
1608 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001609
1610 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001611}
1612
1613static inline int
1614i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1615{
1616 return obj_priv->madv == I915_MADV_DONTNEED;
1617}
1618
Eric Anholt673a3942008-07-30 12:06:12 -07001619static void
1620i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1621{
1622 struct drm_device *dev = obj->dev;
1623 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001624 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001625
1626 i915_verify_inactive(dev, __FILE__, __LINE__);
1627 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001628 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001629 else
1630 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1631
Daniel Vetter99fcb762010-02-07 16:20:18 +01001632 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1633
Eric Anholtce44b0e2008-11-06 16:00:31 -08001634 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001635 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001636 if (obj_priv->active) {
1637 obj_priv->active = 0;
1638 drm_gem_object_unreference(obj);
1639 }
1640 i915_verify_inactive(dev, __FILE__, __LINE__);
1641}
1642
Chris Wilson92204342010-09-18 11:02:01 +01001643static void
Daniel Vetter63560392010-02-19 11:51:59 +01001644i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001645 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001646 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001647{
1648 drm_i915_private_t *dev_priv = dev->dev_private;
1649 struct drm_i915_gem_object *obj_priv, *next;
1650
1651 list_for_each_entry_safe(obj_priv, next,
1652 &dev_priv->mm.gpu_write_list,
1653 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001654 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001655
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001656 if (obj->write_domain & flush_domains &&
1657 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001658 uint32_t old_write_domain = obj->write_domain;
1659
1660 obj->write_domain = 0;
1661 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001662 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001663
1664 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001665 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1666 struct drm_i915_fence_reg *reg =
1667 &dev_priv->fence_regs[obj_priv->fence_reg];
1668 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001669 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001670 }
Daniel Vetter63560392010-02-19 11:51:59 +01001671
1672 trace_i915_gem_object_change_domain(obj,
1673 obj->read_domains,
1674 old_write_domain);
1675 }
1676 }
1677}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001678
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001679uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001680i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001681 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001682 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001683 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001684{
1685 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001686 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001687 uint32_t seqno;
1688 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001689
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001690 if (file != NULL)
1691 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001692
Chris Wilson8dc5d142010-08-12 12:36:12 +01001693 if (request == NULL) {
1694 request = kzalloc(sizeof(*request), GFP_KERNEL);
1695 if (request == NULL)
1696 return 0;
1697 }
Eric Anholt673a3942008-07-30 12:06:12 -07001698
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001699 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001700 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001701
1702 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001703 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001704 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001705 was_empty = list_empty(&ring->request_list);
1706 list_add_tail(&request->list, &ring->request_list);
1707
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001708 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001709 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001710 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001711 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001712 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001713 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001714 }
Eric Anholt673a3942008-07-30 12:06:12 -07001715
Ben Gamarif65d9422009-09-14 17:48:44 -04001716 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001717 mod_timer(&dev_priv->hangcheck_timer,
1718 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001719 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001720 queue_delayed_work(dev_priv->wq,
1721 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001722 }
Eric Anholt673a3942008-07-30 12:06:12 -07001723 return seqno;
1724}
1725
1726/**
1727 * Command execution barrier
1728 *
1729 * Ensures that all commands in the ring are finished
1730 * before signalling the CPU
1731 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001732static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001733i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001734{
Eric Anholt673a3942008-07-30 12:06:12 -07001735 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001736
1737 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001738 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001739 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001740
1741 ring->flush(dev, ring,
1742 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001743}
1744
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001745static inline void
1746i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001747{
Chris Wilson1c255952010-09-26 11:03:27 +01001748 struct drm_i915_file_private *file_priv = request->file_priv;
1749
1750 if (!file_priv)
1751 return;
1752
1753 spin_lock(&file_priv->mm.lock);
1754 list_del(&request->client_list);
1755 request->file_priv = NULL;
1756 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001757}
1758
Chris Wilsondfaae392010-09-22 10:31:52 +01001759static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1760 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001761{
Chris Wilsondfaae392010-09-22 10:31:52 +01001762 while (!list_empty(&ring->request_list)) {
1763 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001764
Chris Wilsondfaae392010-09-22 10:31:52 +01001765 request = list_first_entry(&ring->request_list,
1766 struct drm_i915_gem_request,
1767 list);
1768
1769 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001770 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001771 kfree(request);
1772 }
1773
1774 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001775 struct drm_i915_gem_object *obj_priv;
1776
Chris Wilsondfaae392010-09-22 10:31:52 +01001777 obj_priv = list_first_entry(&ring->active_list,
1778 struct drm_i915_gem_object,
1779 list);
1780
1781 obj_priv->base.write_domain = 0;
1782 list_del_init(&obj_priv->gpu_write_list);
1783 i915_gem_object_move_to_inactive(&obj_priv->base);
1784 }
1785}
1786
1787void i915_gem_reset_lists(struct drm_device *dev)
1788{
1789 struct drm_i915_private *dev_priv = dev->dev_private;
1790 struct drm_i915_gem_object *obj_priv;
1791
1792 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1793 if (HAS_BSD(dev))
1794 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1795
1796 /* Remove anything from the flushing lists. The GPU cache is likely
1797 * to be lost on reset along with the data, so simply move the
1798 * lost bo to the inactive list.
1799 */
1800 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001801 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1802 struct drm_i915_gem_object,
1803 list);
1804
1805 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001806 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001807 i915_gem_object_move_to_inactive(&obj_priv->base);
1808 }
Chris Wilson9375e442010-09-19 12:21:28 +01001809
Chris Wilsondfaae392010-09-22 10:31:52 +01001810 /* Move everything out of the GPU domains to ensure we do any
1811 * necessary invalidation upon reuse.
1812 */
Chris Wilson77f01232010-09-19 12:31:36 +01001813 list_for_each_entry(obj_priv,
1814 &dev_priv->mm.inactive_list,
1815 list)
1816 {
1817 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1818 }
1819}
1820
Eric Anholt673a3942008-07-30 12:06:12 -07001821/**
1822 * This function clears the request list as sequence numbers are passed.
1823 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001824static void
1825i915_gem_retire_requests_ring(struct drm_device *dev,
1826 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001827{
1828 drm_i915_private_t *dev_priv = dev->dev_private;
1829 uint32_t seqno;
1830
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001831 if (!ring->status_page.page_addr ||
1832 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001833 return;
1834
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001835 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001836 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001837 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001838
Zou Nan hai852835f2010-05-21 09:08:56 +08001839 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001840 struct drm_i915_gem_request,
1841 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001842
Chris Wilsondfaae392010-09-22 10:31:52 +01001843 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001844 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001845
1846 trace_i915_gem_request_retire(dev, request->seqno);
1847
1848 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001849 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001850 kfree(request);
1851 }
1852
1853 /* Move any buffers on the active list that are no longer referenced
1854 * by the ringbuffer to the flushing/inactive lists as appropriate.
1855 */
1856 while (!list_empty(&ring->active_list)) {
1857 struct drm_gem_object *obj;
1858 struct drm_i915_gem_object *obj_priv;
1859
1860 obj_priv = list_first_entry(&ring->active_list,
1861 struct drm_i915_gem_object,
1862 list);
1863
Chris Wilsondfaae392010-09-22 10:31:52 +01001864 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001865 break;
1866
1867 obj = &obj_priv->base;
1868
1869#if WATCH_LRU
1870 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1871 __func__, request->seqno, obj);
1872#endif
1873
1874 if (obj->write_domain != 0)
1875 i915_gem_object_move_to_flushing(obj);
1876 else
1877 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001878 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001879
1880 if (unlikely (dev_priv->trace_irq_seqno &&
1881 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001882 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001883 dev_priv->trace_irq_seqno = 0;
1884 }
Eric Anholt673a3942008-07-30 12:06:12 -07001885}
1886
1887void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001888i915_gem_retire_requests(struct drm_device *dev)
1889{
1890 drm_i915_private_t *dev_priv = dev->dev_private;
1891
Chris Wilsonbe726152010-07-23 23:18:50 +01001892 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1893 struct drm_i915_gem_object *obj_priv, *tmp;
1894
1895 /* We must be careful that during unbind() we do not
1896 * accidentally infinitely recurse into retire requests.
1897 * Currently:
1898 * retire -> free -> unbind -> wait -> retire_ring
1899 */
1900 list_for_each_entry_safe(obj_priv, tmp,
1901 &dev_priv->mm.deferred_free_list,
1902 list)
1903 i915_gem_free_object_tail(&obj_priv->base);
1904 }
1905
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001906 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1907 if (HAS_BSD(dev))
1908 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1909}
1910
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001911static void
Eric Anholt673a3942008-07-30 12:06:12 -07001912i915_gem_retire_work_handler(struct work_struct *work)
1913{
1914 drm_i915_private_t *dev_priv;
1915 struct drm_device *dev;
1916
1917 dev_priv = container_of(work, drm_i915_private_t,
1918 mm.retire_work.work);
1919 dev = dev_priv->dev;
1920
1921 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001922 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001923
Keith Packard6dbe2772008-10-14 21:41:13 -07001924 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001925 (!list_empty(&dev_priv->render_ring.request_list) ||
1926 (HAS_BSD(dev) &&
1927 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001928 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001929 mutex_unlock(&dev->struct_mutex);
1930}
1931
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001932int
Zou Nan hai852835f2010-05-21 09:08:56 +08001933i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001934 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001935{
1936 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001937 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001938 int ret = 0;
1939
1940 BUG_ON(seqno == 0);
1941
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001942 if (atomic_read(&dev_priv->mm.wedged))
1943 return -EAGAIN;
1944
Chris Wilsona56ba562010-09-28 10:07:56 +01001945 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001946 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001947 if (seqno == 0)
1948 return -ENOMEM;
1949 }
Chris Wilsona56ba562010-09-28 10:07:56 +01001950 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001951
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001952 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001953 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001954 ier = I915_READ(DEIER) | I915_READ(GTIER);
1955 else
1956 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001957 if (!ier) {
1958 DRM_ERROR("something (likely vbetool) disabled "
1959 "interrupts, re-enabling\n");
1960 i915_driver_irq_preinstall(dev);
1961 i915_driver_irq_postinstall(dev);
1962 }
1963
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001964 trace_i915_gem_request_wait_begin(dev, seqno);
1965
Zou Nan hai852835f2010-05-21 09:08:56 +08001966 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001967 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001968 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001969 ret = wait_event_interruptible(ring->irq_queue,
1970 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001971 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001972 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001973 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001974 wait_event(ring->irq_queue,
1975 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001976 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001977 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001978
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001979 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001980 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001981
1982 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001983 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001984 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001985 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001986
1987 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001988 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001989 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01001990 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001991
1992 /* Directly dispatch request retiring. While we have the work queue
1993 * to handle this, the waiter on a request often wants an associated
1994 * buffer to have made it to the inactive list, and we would need
1995 * a separate wait queue to handle that.
1996 */
1997 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001998 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001999
2000 return ret;
2001}
2002
Daniel Vetter48764bf2009-09-15 22:57:32 +02002003/**
2004 * Waits for a sequence number to be signaled, and cleans up the
2005 * request and object lists appropriately for that event.
2006 */
2007static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002008i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002009 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002010{
Zou Nan hai852835f2010-05-21 09:08:56 +08002011 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002012}
2013
Chris Wilson20f0cd52010-09-23 11:00:38 +01002014static void
Chris Wilson92204342010-09-18 11:02:01 +01002015i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002016 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002017 struct intel_ring_buffer *ring,
2018 uint32_t invalidate_domains,
2019 uint32_t flush_domains)
2020{
2021 ring->flush(dev, ring, invalidate_domains, flush_domains);
2022 i915_gem_process_flushing_list(dev, flush_domains, ring);
2023}
2024
2025static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002026i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002027 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002028 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002029 uint32_t flush_domains,
2030 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002031{
2032 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002033
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002034 if (flush_domains & I915_GEM_DOMAIN_CPU)
2035 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002036
Chris Wilson92204342010-09-18 11:02:01 +01002037 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2038 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002039 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002040 &dev_priv->render_ring,
2041 invalidate_domains, flush_domains);
2042 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002043 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002044 &dev_priv->bsd_ring,
2045 invalidate_domains, flush_domains);
2046 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002047}
2048
Eric Anholt673a3942008-07-30 12:06:12 -07002049/**
2050 * Ensures that all rendering to the object has completed and the object is
2051 * safe to unbind from the GTT or access from the CPU.
2052 */
2053static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002054i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2055 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002056{
2057 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002058 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002059 int ret;
2060
Eric Anholte47c68e2008-11-14 13:35:19 -08002061 /* This function only exists to support waiting for existing rendering,
2062 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002063 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002064 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002065
2066 /* If there is rendering queued on the buffer being evicted, wait for
2067 * it.
2068 */
2069 if (obj_priv->active) {
2070#if WATCH_BUF
2071 DRM_INFO("%s: object %p wait for seqno %08x\n",
2072 __func__, obj, obj_priv->last_rendering_seqno);
2073#endif
Chris Wilson2cf34d72010-09-14 13:03:28 +01002074 ret = i915_do_wait_request(dev,
2075 obj_priv->last_rendering_seqno,
2076 interruptible,
2077 obj_priv->ring);
2078 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002079 return ret;
2080 }
2081
2082 return 0;
2083}
2084
2085/**
2086 * Unbinds an object from the GTT aperture.
2087 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002088int
Eric Anholt673a3942008-07-30 12:06:12 -07002089i915_gem_object_unbind(struct drm_gem_object *obj)
2090{
2091 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002092 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002093 int ret = 0;
2094
2095#if WATCH_BUF
2096 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
2097 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
2098#endif
2099 if (obj_priv->gtt_space == NULL)
2100 return 0;
2101
2102 if (obj_priv->pin_count != 0) {
2103 DRM_ERROR("Attempting to unbind pinned buffer\n");
2104 return -EINVAL;
2105 }
2106
Eric Anholt5323fd02009-09-09 11:50:45 -07002107 /* blow away mappings if mapped through GTT */
2108 i915_gem_release_mmap(obj);
2109
Eric Anholt673a3942008-07-30 12:06:12 -07002110 /* Move the object to the CPU domain to ensure that
2111 * any possible CPU writes while it's not in the GTT
2112 * are flushed when we go to remap it. This will
2113 * also ensure that all pending GPU writes are finished
2114 * before we unbind.
2115 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002116 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002117 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002118 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002119 /* Continue on if we fail due to EIO, the GPU is hung so we
2120 * should be safe and we need to cleanup or else we might
2121 * cause memory corruption through use-after-free.
2122 */
Eric Anholt673a3942008-07-30 12:06:12 -07002123
Daniel Vetter96b47b62009-12-15 17:50:00 +01002124 /* release the fence reg _after_ flushing */
2125 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2126 i915_gem_clear_fence_reg(obj);
2127
Eric Anholt673a3942008-07-30 12:06:12 -07002128 if (obj_priv->agp_mem != NULL) {
2129 drm_unbind_agp(obj_priv->agp_mem);
2130 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2131 obj_priv->agp_mem = NULL;
2132 }
2133
Eric Anholt856fa192009-03-19 14:10:50 -07002134 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002135 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002136
2137 if (obj_priv->gtt_space) {
2138 atomic_dec(&dev->gtt_count);
2139 atomic_sub(obj->size, &dev->gtt_memory);
2140
2141 drm_mm_put_block(obj_priv->gtt_space);
2142 obj_priv->gtt_space = NULL;
2143 }
2144
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002145 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Chris Wilson963b4832009-09-20 23:03:54 +01002147 if (i915_gem_object_is_purgeable(obj_priv))
2148 i915_gem_object_truncate(obj);
2149
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002150 trace_i915_gem_object_unbind(obj);
2151
Chris Wilson8dc17752010-07-23 23:18:51 +01002152 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002153}
2154
Chris Wilsona56ba562010-09-28 10:07:56 +01002155static int i915_ring_idle(struct drm_device *dev,
2156 struct intel_ring_buffer *ring)
2157{
2158 i915_gem_flush_ring(dev, NULL, ring,
2159 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2160 return i915_wait_request(dev,
2161 i915_gem_next_request_seqno(dev, ring),
2162 ring);
2163}
2164
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002165int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002166i915_gpu_idle(struct drm_device *dev)
2167{
2168 drm_i915_private_t *dev_priv = dev->dev_private;
2169 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002170 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002171
Zou Nan haid1b851f2010-05-21 09:08:57 +08002172 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2173 list_empty(&dev_priv->render_ring.active_list) &&
2174 (!HAS_BSD(dev) ||
2175 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002176 if (lists_empty)
2177 return 0;
2178
2179 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002180 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002181 if (ret)
2182 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002183
2184 if (HAS_BSD(dev)) {
Chris Wilsona56ba562010-09-28 10:07:56 +01002185 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002186 if (ret)
2187 return ret;
2188 }
2189
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002190 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002191}
2192
Ben Gamari6911a9b2009-04-02 11:24:54 -07002193int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002194i915_gem_object_get_pages(struct drm_gem_object *obj,
2195 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002196{
Daniel Vetter23010e42010-03-08 13:35:02 +01002197 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002198 int page_count, i;
2199 struct address_space *mapping;
2200 struct inode *inode;
2201 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002202
Daniel Vetter778c3542010-05-13 11:49:44 +02002203 BUG_ON(obj_priv->pages_refcount
2204 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2205
Eric Anholt856fa192009-03-19 14:10:50 -07002206 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002207 return 0;
2208
2209 /* Get the list of pages out of our struct file. They'll be pinned
2210 * at this point until we release them.
2211 */
2212 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002213 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002214 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002215 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002216 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002217 return -ENOMEM;
2218 }
2219
2220 inode = obj->filp->f_path.dentry->d_inode;
2221 mapping = inode->i_mapping;
2222 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002223 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002224 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002225 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002226 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002227 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002228 if (IS_ERR(page))
2229 goto err_pages;
2230
Eric Anholt856fa192009-03-19 14:10:50 -07002231 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002232 }
Eric Anholt280b7132009-03-12 16:56:27 -07002233
2234 if (obj_priv->tiling_mode != I915_TILING_NONE)
2235 i915_gem_object_do_bit_17_swizzle(obj);
2236
Eric Anholt673a3942008-07-30 12:06:12 -07002237 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002238
2239err_pages:
2240 while (i--)
2241 page_cache_release(obj_priv->pages[i]);
2242
2243 drm_free_large(obj_priv->pages);
2244 obj_priv->pages = NULL;
2245 obj_priv->pages_refcount--;
2246 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002247}
2248
Eric Anholt4e901fd2009-10-26 16:44:17 -07002249static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2250{
2251 struct drm_gem_object *obj = reg->obj;
2252 struct drm_device *dev = obj->dev;
2253 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002254 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002255 int regnum = obj_priv->fence_reg;
2256 uint64_t val;
2257
2258 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2259 0xfffff000) << 32;
2260 val |= obj_priv->gtt_offset & 0xfffff000;
2261 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2262 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2263
2264 if (obj_priv->tiling_mode == I915_TILING_Y)
2265 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2266 val |= I965_FENCE_REG_VALID;
2267
2268 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2269}
2270
Jesse Barnesde151cf2008-11-12 10:03:55 -08002271static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2272{
2273 struct drm_gem_object *obj = reg->obj;
2274 struct drm_device *dev = obj->dev;
2275 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002276 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002277 int regnum = obj_priv->fence_reg;
2278 uint64_t val;
2279
2280 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2281 0xfffff000) << 32;
2282 val |= obj_priv->gtt_offset & 0xfffff000;
2283 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2284 if (obj_priv->tiling_mode == I915_TILING_Y)
2285 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2286 val |= I965_FENCE_REG_VALID;
2287
2288 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2289}
2290
2291static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2292{
2293 struct drm_gem_object *obj = reg->obj;
2294 struct drm_device *dev = obj->dev;
2295 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002296 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002297 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002298 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002299 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002300 uint32_t pitch_val;
2301
2302 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2303 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002304 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002305 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002306 return;
2307 }
2308
Jesse Barnes0f973f22009-01-26 17:10:45 -08002309 if (obj_priv->tiling_mode == I915_TILING_Y &&
2310 HAS_128_BYTE_Y_TILING(dev))
2311 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002312 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002313 tile_width = 512;
2314
2315 /* Note: pitch better be a power of two tile widths */
2316 pitch_val = obj_priv->stride / tile_width;
2317 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002318
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002319 if (obj_priv->tiling_mode == I915_TILING_Y &&
2320 HAS_128_BYTE_Y_TILING(dev))
2321 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2322 else
2323 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2324
Jesse Barnesde151cf2008-11-12 10:03:55 -08002325 val = obj_priv->gtt_offset;
2326 if (obj_priv->tiling_mode == I915_TILING_Y)
2327 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2328 val |= I915_FENCE_SIZE_BITS(obj->size);
2329 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2330 val |= I830_FENCE_REG_VALID;
2331
Eric Anholtdc529a42009-03-10 22:34:49 -07002332 if (regnum < 8)
2333 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2334 else
2335 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2336 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337}
2338
2339static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2340{
2341 struct drm_gem_object *obj = reg->obj;
2342 struct drm_device *dev = obj->dev;
2343 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002344 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345 int regnum = obj_priv->fence_reg;
2346 uint32_t val;
2347 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002348 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002350 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002351 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002352 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002353 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002354 return;
2355 }
2356
Eric Anholte76a16d2009-05-26 17:44:56 -07002357 pitch_val = obj_priv->stride / 128;
2358 pitch_val = ffs(pitch_val) - 1;
2359 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2360
Jesse Barnesde151cf2008-11-12 10:03:55 -08002361 val = obj_priv->gtt_offset;
2362 if (obj_priv->tiling_mode == I915_TILING_Y)
2363 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002364 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2365 WARN_ON(fence_size_bits & ~0x00000f00);
2366 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2368 val |= I830_FENCE_REG_VALID;
2369
2370 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002371}
2372
Chris Wilson2cf34d72010-09-14 13:03:28 +01002373static int i915_find_fence_reg(struct drm_device *dev,
2374 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002375{
2376 struct drm_i915_fence_reg *reg = NULL;
2377 struct drm_i915_gem_object *obj_priv = NULL;
2378 struct drm_i915_private *dev_priv = dev->dev_private;
2379 struct drm_gem_object *obj = NULL;
2380 int i, avail, ret;
2381
2382 /* First try to find a free reg */
2383 avail = 0;
2384 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2385 reg = &dev_priv->fence_regs[i];
2386 if (!reg->obj)
2387 return i;
2388
Daniel Vetter23010e42010-03-08 13:35:02 +01002389 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002390 if (!obj_priv->pin_count)
2391 avail++;
2392 }
2393
2394 if (avail == 0)
2395 return -ENOSPC;
2396
2397 /* None available, try to steal one or wait for a user to finish */
2398 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002399 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2400 lru_list) {
2401 obj = reg->obj;
2402 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002403
2404 if (obj_priv->pin_count)
2405 continue;
2406
2407 /* found one! */
2408 i = obj_priv->fence_reg;
2409 break;
2410 }
2411
2412 BUG_ON(i == I915_FENCE_REG_NONE);
2413
2414 /* We only have a reference on obj from the active list. put_fence_reg
2415 * might drop that one, causing a use-after-free in it. So hold a
2416 * private reference to obj like the other callers of put_fence_reg
2417 * (set_tiling ioctl) do. */
2418 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002419 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002420 drm_gem_object_unreference(obj);
2421 if (ret != 0)
2422 return ret;
2423
2424 return i;
2425}
2426
Jesse Barnesde151cf2008-11-12 10:03:55 -08002427/**
2428 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2429 * @obj: object to map through a fence reg
2430 *
2431 * When mapping objects through the GTT, userspace wants to be able to write
2432 * to them without having to worry about swizzling if the object is tiled.
2433 *
2434 * This function walks the fence regs looking for a free one for @obj,
2435 * stealing one if it can't find any.
2436 *
2437 * It then sets up the reg based on the object's properties: address, pitch
2438 * and tiling format.
2439 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002440int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002441i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2442 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002443{
2444 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002445 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002446 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002447 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002448 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002449
Eric Anholta09ba7f2009-08-29 12:49:51 -07002450 /* Just update our place in the LRU if our fence is getting used. */
2451 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002452 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2453 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002454 return 0;
2455 }
2456
Jesse Barnesde151cf2008-11-12 10:03:55 -08002457 switch (obj_priv->tiling_mode) {
2458 case I915_TILING_NONE:
2459 WARN(1, "allocating a fence for non-tiled object?\n");
2460 break;
2461 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002462 if (!obj_priv->stride)
2463 return -EINVAL;
2464 WARN((obj_priv->stride & (512 - 1)),
2465 "object 0x%08x is X tiled but has non-512B pitch\n",
2466 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002467 break;
2468 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002469 if (!obj_priv->stride)
2470 return -EINVAL;
2471 WARN((obj_priv->stride & (128 - 1)),
2472 "object 0x%08x is Y tiled but has non-128B pitch\n",
2473 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002474 break;
2475 }
2476
Chris Wilson2cf34d72010-09-14 13:03:28 +01002477 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002478 if (ret < 0)
2479 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002480
Daniel Vetterae3db242010-02-19 11:51:58 +01002481 obj_priv->fence_reg = ret;
2482 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002483 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002484
Jesse Barnesde151cf2008-11-12 10:03:55 -08002485 reg->obj = obj;
2486
Chris Wilsone259bef2010-09-17 00:32:02 +01002487 switch (INTEL_INFO(dev)->gen) {
2488 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002489 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002490 break;
2491 case 5:
2492 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002494 break;
2495 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002496 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002497 break;
2498 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002499 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002500 break;
2501 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002502
Daniel Vetterae3db242010-02-19 11:51:58 +01002503 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2504 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002505
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002506 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002507}
2508
2509/**
2510 * i915_gem_clear_fence_reg - clear out fence register info
2511 * @obj: object to clear
2512 *
2513 * Zeroes out the fence register itself and clears out the associated
2514 * data structures in dev_priv and obj_priv.
2515 */
2516static void
2517i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2518{
2519 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002520 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002521 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002522 struct drm_i915_fence_reg *reg =
2523 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002524 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002525
Chris Wilsone259bef2010-09-17 00:32:02 +01002526 switch (INTEL_INFO(dev)->gen) {
2527 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002528 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2529 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002530 break;
2531 case 5:
2532 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002533 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002534 break;
2535 case 3:
2536 if (obj_priv->fence_reg > 8)
2537 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002538 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002539 case 2:
2540 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002541
2542 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002543 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002544 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002545
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002546 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002547 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002548 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549}
2550
Eric Anholt673a3942008-07-30 12:06:12 -07002551/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002552 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2553 * to the buffer to finish, and then resets the fence register.
2554 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002555 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002556 *
2557 * Zeroes out the fence register itself and clears out the associated
2558 * data structures in dev_priv and obj_priv.
2559 */
2560int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002561i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2562 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002563{
2564 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002565 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002566 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002567 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002568
2569 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2570 return 0;
2571
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002572 /* If we've changed tiling, GTT-mappings of the object
2573 * need to re-fault to ensure that the correct fence register
2574 * setup is in place.
2575 */
2576 i915_gem_release_mmap(obj);
2577
Chris Wilson52dc7d32009-06-06 09:46:01 +01002578 /* On the i915, GPU access to tiled buffers is via a fence,
2579 * therefore we must wait for any outstanding access to complete
2580 * before clearing the fence.
2581 */
Chris Wilson53640e12010-09-20 11:40:50 +01002582 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2583 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002584 int ret;
2585
Chris Wilson2cf34d72010-09-14 13:03:28 +01002586 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002587 if (ret)
2588 return ret;
2589
Chris Wilson2cf34d72010-09-14 13:03:28 +01002590 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002591 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002592 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002593
2594 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002595 }
2596
Daniel Vetter4a726612010-02-01 13:59:16 +01002597 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002598 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002599
2600 return 0;
2601}
2602
2603/**
Eric Anholt673a3942008-07-30 12:06:12 -07002604 * Finds free space in the GTT aperture and binds the object there.
2605 */
2606static int
2607i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2608{
2609 struct drm_device *dev = obj->dev;
2610 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002611 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002612 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002613 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002614 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002615
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002616 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002617 DRM_ERROR("Attempting to bind a purgeable object\n");
2618 return -EINVAL;
2619 }
2620
Eric Anholt673a3942008-07-30 12:06:12 -07002621 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002622 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002623 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002624 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2625 return -EINVAL;
2626 }
2627
Chris Wilson654fc602010-05-27 13:18:21 +01002628 /* If the object is bigger than the entire aperture, reject it early
2629 * before evicting everything in a vain attempt to find space.
2630 */
2631 if (obj->size > dev->gtt_total) {
2632 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2633 return -E2BIG;
2634 }
2635
Eric Anholt673a3942008-07-30 12:06:12 -07002636 search_free:
2637 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2638 obj->size, alignment, 0);
2639 if (free_space != NULL) {
2640 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2641 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002642 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002643 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002644 }
2645 if (obj_priv->gtt_space == NULL) {
2646 /* If the gtt is empty and we're still having trouble
2647 * fitting our object in, we're out of memory.
2648 */
2649#if WATCH_LRU
2650 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2651#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002652 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002653 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002654 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002655
Eric Anholt673a3942008-07-30 12:06:12 -07002656 goto search_free;
2657 }
2658
2659#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002660 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002661 obj->size, obj_priv->gtt_offset);
2662#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002663 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002664 if (ret) {
2665 drm_mm_put_block(obj_priv->gtt_space);
2666 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002667
2668 if (ret == -ENOMEM) {
2669 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002670 ret = i915_gem_evict_something(dev, obj->size,
2671 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002672 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002673 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002674 if (gfpmask) {
2675 gfpmask = 0;
2676 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002677 }
2678
2679 return ret;
2680 }
2681
2682 goto search_free;
2683 }
2684
Eric Anholt673a3942008-07-30 12:06:12 -07002685 return ret;
2686 }
2687
Eric Anholt673a3942008-07-30 12:06:12 -07002688 /* Create an AGP memory structure pointing at our pages, and bind it
2689 * into the GTT.
2690 */
2691 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002692 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002693 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002694 obj_priv->gtt_offset,
2695 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002696 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002697 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002698 drm_mm_put_block(obj_priv->gtt_space);
2699 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002700
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002701 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002702 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002703 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002704
2705 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002706 }
2707 atomic_inc(&dev->gtt_count);
2708 atomic_add(obj->size, &dev->gtt_memory);
2709
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002710 /* keep track of bounds object by adding it to the inactive list */
2711 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2712
Eric Anholt673a3942008-07-30 12:06:12 -07002713 /* Assert that the object is not currently in any GPU domain. As it
2714 * wasn't in the GTT, there shouldn't be any way it could have been in
2715 * a GPU cache
2716 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002717 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2718 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002719
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002720 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2721
Eric Anholt673a3942008-07-30 12:06:12 -07002722 return 0;
2723}
2724
2725void
2726i915_gem_clflush_object(struct drm_gem_object *obj)
2727{
Daniel Vetter23010e42010-03-08 13:35:02 +01002728 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002729
2730 /* If we don't have a page list set up, then we're not pinned
2731 * to GPU, and we can ignore the cache flush because it'll happen
2732 * again at bind time.
2733 */
Eric Anholt856fa192009-03-19 14:10:50 -07002734 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002735 return;
2736
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002737 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002738
Eric Anholt856fa192009-03-19 14:10:50 -07002739 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002740}
2741
Eric Anholte47c68e2008-11-14 13:35:19 -08002742/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002743static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002744i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2745 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002746{
2747 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002748 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002749
2750 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002751 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002752
2753 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002754 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002755 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002756 to_intel_bo(obj)->ring,
2757 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002758 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002759
2760 trace_i915_gem_object_change_domain(obj,
2761 obj->read_domains,
2762 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002763
2764 if (pipelined)
2765 return 0;
2766
Chris Wilson2cf34d72010-09-14 13:03:28 +01002767 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002768}
2769
2770/** Flushes the GTT write domain for the object if it's dirty. */
2771static void
2772i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2773{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002774 uint32_t old_write_domain;
2775
Eric Anholte47c68e2008-11-14 13:35:19 -08002776 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2777 return;
2778
2779 /* No actual flushing is required for the GTT write domain. Writes
2780 * to it immediately go to main memory as far as we know, so there's
2781 * no chipset flush. It also doesn't land in render cache.
2782 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002783 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002784 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002785
2786 trace_i915_gem_object_change_domain(obj,
2787 obj->read_domains,
2788 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002789}
2790
2791/** Flushes the CPU write domain for the object if it's dirty. */
2792static void
2793i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2794{
2795 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002796 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002797
2798 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2799 return;
2800
2801 i915_gem_clflush_object(obj);
2802 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002803 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002804 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002805
2806 trace_i915_gem_object_change_domain(obj,
2807 obj->read_domains,
2808 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002809}
2810
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002811/**
2812 * Moves a single object to the GTT read, and possibly write domain.
2813 *
2814 * This function returns when the move is complete, including waiting on
2815 * flushes to occur.
2816 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002817int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002818i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2819{
Daniel Vetter23010e42010-03-08 13:35:02 +01002820 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002821 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002822 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002823
Eric Anholt02354392008-11-26 13:58:13 -08002824 /* Not valid to be called on unbound objects. */
2825 if (obj_priv->gtt_space == NULL)
2826 return -EINVAL;
2827
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002828 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002829 if (ret != 0)
2830 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002831
Chris Wilson72133422010-09-13 23:56:38 +01002832 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002833
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002834 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002835 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002836 if (ret)
2837 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002838 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002839
Chris Wilson72133422010-09-13 23:56:38 +01002840 old_write_domain = obj->write_domain;
2841 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002842
2843 /* It should now be out of any other write domains, and we can update
2844 * the domain values for our changes.
2845 */
2846 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2847 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002848 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002849 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002850 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002851 obj_priv->dirty = 1;
2852 }
2853
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002854 trace_i915_gem_object_change_domain(obj,
2855 old_read_domains,
2856 old_write_domain);
2857
Eric Anholte47c68e2008-11-14 13:35:19 -08002858 return 0;
2859}
2860
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002861/*
2862 * Prepare buffer for display plane. Use uninterruptible for possible flush
2863 * wait, as in modesetting process we're not supposed to be interrupted.
2864 */
2865int
Chris Wilson48b956c2010-09-14 12:50:34 +01002866i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2867 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002868{
Daniel Vetter23010e42010-03-08 13:35:02 +01002869 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002870 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002871 int ret;
2872
2873 /* Not valid to be called on unbound objects. */
2874 if (obj_priv->gtt_space == NULL)
2875 return -EINVAL;
2876
Chris Wilsonced270f2010-09-26 22:47:46 +01002877 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002878 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002879 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002880
Chris Wilsonced270f2010-09-26 22:47:46 +01002881 /* Currently, we are always called from an non-interruptible context. */
2882 if (!pipelined) {
2883 ret = i915_gem_object_wait_rendering(obj, false);
2884 if (ret)
2885 return ret;
2886 }
2887
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002888 i915_gem_object_flush_cpu_write_domain(obj);
2889
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002890 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002891 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002892
2893 trace_i915_gem_object_change_domain(obj,
2894 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002895 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002896
2897 return 0;
2898}
2899
Eric Anholte47c68e2008-11-14 13:35:19 -08002900/**
2901 * Moves a single object to the CPU read, and possibly write domain.
2902 *
2903 * This function returns when the move is complete, including waiting on
2904 * flushes to occur.
2905 */
2906static int
2907i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2908{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002909 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002910 int ret;
2911
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002912 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002913 if (ret != 0)
2914 return ret;
2915
2916 i915_gem_object_flush_gtt_write_domain(obj);
2917
2918 /* If we have a partially-valid cache of the object in the CPU,
2919 * finish invalidating it and free the per-page flags.
2920 */
2921 i915_gem_object_set_to_full_cpu_read_domain(obj);
2922
Chris Wilson72133422010-09-13 23:56:38 +01002923 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002924 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002925 if (ret)
2926 return ret;
2927 }
2928
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002929 old_write_domain = obj->write_domain;
2930 old_read_domains = obj->read_domains;
2931
Eric Anholte47c68e2008-11-14 13:35:19 -08002932 /* Flush the CPU cache if it's still invalid. */
2933 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2934 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002935
2936 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2937 }
2938
2939 /* It should now be out of any other write domains, and we can update
2940 * the domain values for our changes.
2941 */
2942 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2943
2944 /* If we're writing through the CPU, then the GPU read domains will
2945 * need to be invalidated at next use.
2946 */
2947 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002948 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002949 obj->write_domain = I915_GEM_DOMAIN_CPU;
2950 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002951
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002952 trace_i915_gem_object_change_domain(obj,
2953 old_read_domains,
2954 old_write_domain);
2955
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002956 return 0;
2957}
2958
Eric Anholt673a3942008-07-30 12:06:12 -07002959/*
2960 * Set the next domain for the specified object. This
2961 * may not actually perform the necessary flushing/invaliding though,
2962 * as that may want to be batched with other set_domain operations
2963 *
2964 * This is (we hope) the only really tricky part of gem. The goal
2965 * is fairly simple -- track which caches hold bits of the object
2966 * and make sure they remain coherent. A few concrete examples may
2967 * help to explain how it works. For shorthand, we use the notation
2968 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2969 * a pair of read and write domain masks.
2970 *
2971 * Case 1: the batch buffer
2972 *
2973 * 1. Allocated
2974 * 2. Written by CPU
2975 * 3. Mapped to GTT
2976 * 4. Read by GPU
2977 * 5. Unmapped from GTT
2978 * 6. Freed
2979 *
2980 * Let's take these a step at a time
2981 *
2982 * 1. Allocated
2983 * Pages allocated from the kernel may still have
2984 * cache contents, so we set them to (CPU, CPU) always.
2985 * 2. Written by CPU (using pwrite)
2986 * The pwrite function calls set_domain (CPU, CPU) and
2987 * this function does nothing (as nothing changes)
2988 * 3. Mapped by GTT
2989 * This function asserts that the object is not
2990 * currently in any GPU-based read or write domains
2991 * 4. Read by GPU
2992 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2993 * As write_domain is zero, this function adds in the
2994 * current read domains (CPU+COMMAND, 0).
2995 * flush_domains is set to CPU.
2996 * invalidate_domains is set to COMMAND
2997 * clflush is run to get data out of the CPU caches
2998 * then i915_dev_set_domain calls i915_gem_flush to
2999 * emit an MI_FLUSH and drm_agp_chipset_flush
3000 * 5. Unmapped from GTT
3001 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3002 * flush_domains and invalidate_domains end up both zero
3003 * so no flushing/invalidating happens
3004 * 6. Freed
3005 * yay, done
3006 *
3007 * Case 2: The shared render buffer
3008 *
3009 * 1. Allocated
3010 * 2. Mapped to GTT
3011 * 3. Read/written by GPU
3012 * 4. set_domain to (CPU,CPU)
3013 * 5. Read/written by CPU
3014 * 6. Read/written by GPU
3015 *
3016 * 1. Allocated
3017 * Same as last example, (CPU, CPU)
3018 * 2. Mapped to GTT
3019 * Nothing changes (assertions find that it is not in the GPU)
3020 * 3. Read/written by GPU
3021 * execbuffer calls set_domain (RENDER, RENDER)
3022 * flush_domains gets CPU
3023 * invalidate_domains gets GPU
3024 * clflush (obj)
3025 * MI_FLUSH and drm_agp_chipset_flush
3026 * 4. set_domain (CPU, CPU)
3027 * flush_domains gets GPU
3028 * invalidate_domains gets CPU
3029 * wait_rendering (obj) to make sure all drawing is complete.
3030 * This will include an MI_FLUSH to get the data from GPU
3031 * to memory
3032 * clflush (obj) to invalidate the CPU cache
3033 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3034 * 5. Read/written by CPU
3035 * cache lines are loaded and dirtied
3036 * 6. Read written by GPU
3037 * Same as last GPU access
3038 *
3039 * Case 3: The constant buffer
3040 *
3041 * 1. Allocated
3042 * 2. Written by CPU
3043 * 3. Read by GPU
3044 * 4. Updated (written) by CPU again
3045 * 5. Read by GPU
3046 *
3047 * 1. Allocated
3048 * (CPU, CPU)
3049 * 2. Written by CPU
3050 * (CPU, CPU)
3051 * 3. Read by GPU
3052 * (CPU+RENDER, 0)
3053 * flush_domains = CPU
3054 * invalidate_domains = RENDER
3055 * clflush (obj)
3056 * MI_FLUSH
3057 * drm_agp_chipset_flush
3058 * 4. Updated (written) by CPU again
3059 * (CPU, CPU)
3060 * flush_domains = 0 (no previous write domain)
3061 * invalidate_domains = 0 (no new read domains)
3062 * 5. Read by GPU
3063 * (CPU+RENDER, 0)
3064 * flush_domains = CPU
3065 * invalidate_domains = RENDER
3066 * clflush (obj)
3067 * MI_FLUSH
3068 * drm_agp_chipset_flush
3069 */
Keith Packardc0d90822008-11-20 23:11:08 -08003070static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003071i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003072{
3073 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003074 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003075 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003076 uint32_t invalidate_domains = 0;
3077 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003078 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003079
Eric Anholt8b0e3782009-02-19 14:40:50 -08003080 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3081 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003082
Jesse Barnes652c3932009-08-17 13:31:43 -07003083 intel_mark_busy(dev, obj);
3084
Eric Anholt673a3942008-07-30 12:06:12 -07003085#if WATCH_BUF
3086 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
3087 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08003088 obj->read_domains, obj->pending_read_domains,
3089 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003090#endif
3091 /*
3092 * If the object isn't moving to a new write domain,
3093 * let the object stay in multiple read domains
3094 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003095 if (obj->pending_write_domain == 0)
3096 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003097 else
3098 obj_priv->dirty = 1;
3099
3100 /*
3101 * Flush the current write domain if
3102 * the new read domains don't match. Invalidate
3103 * any read domains which differ from the old
3104 * write domain
3105 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003106 if (obj->write_domain &&
3107 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003108 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003109 invalidate_domains |=
3110 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003111 }
3112 /*
3113 * Invalidate any read caches which may have
3114 * stale data. That is, any new read domains.
3115 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003116 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003117 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
3118#if WATCH_BUF
3119 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
3120 __func__, flush_domains, invalidate_domains);
3121#endif
Eric Anholt673a3942008-07-30 12:06:12 -07003122 i915_gem_clflush_object(obj);
3123 }
3124
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003125 old_read_domains = obj->read_domains;
3126
Eric Anholtefbeed92009-02-19 14:54:51 -08003127 /* The actual obj->write_domain will be updated with
3128 * pending_write_domain after we emit the accumulated flush for all
3129 * of our domain changes in execbuffers (which clears objects'
3130 * write_domains). So if we have a current write domain that we
3131 * aren't changing, set pending_write_domain to that.
3132 */
3133 if (flush_domains == 0 && obj->pending_write_domain == 0)
3134 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003135 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003136
3137 dev->invalidate_domains |= invalidate_domains;
3138 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003139 if (obj_priv->ring)
3140 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003141#if WATCH_BUF
3142 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3143 __func__,
3144 obj->read_domains, obj->write_domain,
3145 dev->invalidate_domains, dev->flush_domains);
3146#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003147
3148 trace_i915_gem_object_change_domain(obj,
3149 old_read_domains,
3150 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003151}
3152
3153/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003154 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003155 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003156 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3157 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3158 */
3159static void
3160i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3161{
Daniel Vetter23010e42010-03-08 13:35:02 +01003162 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003163
3164 if (!obj_priv->page_cpu_valid)
3165 return;
3166
3167 /* If we're partially in the CPU read domain, finish moving it in.
3168 */
3169 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3170 int i;
3171
3172 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3173 if (obj_priv->page_cpu_valid[i])
3174 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003175 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003176 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003177 }
3178
3179 /* Free the page_cpu_valid mappings which are now stale, whether
3180 * or not we've got I915_GEM_DOMAIN_CPU.
3181 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003182 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003183 obj_priv->page_cpu_valid = NULL;
3184}
3185
3186/**
3187 * Set the CPU read domain on a range of the object.
3188 *
3189 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3190 * not entirely valid. The page_cpu_valid member of the object flags which
3191 * pages have been flushed, and will be respected by
3192 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3193 * of the whole object.
3194 *
3195 * This function returns when the move is complete, including waiting on
3196 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003197 */
3198static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003199i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3200 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003201{
Daniel Vetter23010e42010-03-08 13:35:02 +01003202 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003203 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003204 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003205
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 if (offset == 0 && size == obj->size)
3207 return i915_gem_object_set_to_cpu_domain(obj, 0);
3208
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003209 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003210 if (ret != 0)
3211 return ret;
3212 i915_gem_object_flush_gtt_write_domain(obj);
3213
3214 /* If we're already fully in the CPU read domain, we're done. */
3215 if (obj_priv->page_cpu_valid == NULL &&
3216 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003217 return 0;
3218
Eric Anholte47c68e2008-11-14 13:35:19 -08003219 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3220 * newly adding I915_GEM_DOMAIN_CPU
3221 */
Eric Anholt673a3942008-07-30 12:06:12 -07003222 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003223 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3224 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003225 if (obj_priv->page_cpu_valid == NULL)
3226 return -ENOMEM;
3227 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3228 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003229
3230 /* Flush the cache on any pages that are still invalid from the CPU's
3231 * perspective.
3232 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003233 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3234 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003235 if (obj_priv->page_cpu_valid[i])
3236 continue;
3237
Eric Anholt856fa192009-03-19 14:10:50 -07003238 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003239
3240 obj_priv->page_cpu_valid[i] = 1;
3241 }
3242
Eric Anholte47c68e2008-11-14 13:35:19 -08003243 /* It should now be out of any other write domains, and we can update
3244 * the domain values for our changes.
3245 */
3246 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3247
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003249 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3250
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003251 trace_i915_gem_object_change_domain(obj,
3252 old_read_domains,
3253 obj->write_domain);
3254
Eric Anholt673a3942008-07-30 12:06:12 -07003255 return 0;
3256}
3257
3258/**
Eric Anholt673a3942008-07-30 12:06:12 -07003259 * Pin an object to the GTT and evaluate the relocations landing in it.
3260 */
3261static int
3262i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3263 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003264 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003265 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003266{
3267 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003268 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003269 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003270 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003271 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003272 bool need_fence;
3273
3274 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3275 obj_priv->tiling_mode != I915_TILING_NONE;
3276
3277 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003278 if (need_fence &&
3279 !i915_gem_object_fence_offset_ok(obj,
3280 obj_priv->tiling_mode)) {
3281 ret = i915_gem_object_unbind(obj);
3282 if (ret)
3283 return ret;
3284 }
Eric Anholt673a3942008-07-30 12:06:12 -07003285
3286 /* Choose the GTT offset for our buffer and put it there. */
3287 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3288 if (ret)
3289 return ret;
3290
Jesse Barnes76446ca2009-12-17 22:05:42 -05003291 /*
3292 * Pre-965 chips need a fence register set up in order to
3293 * properly handle blits to/from tiled surfaces.
3294 */
3295 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003296 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003297 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003298 i915_gem_object_unpin(obj);
3299 return ret;
3300 }
Chris Wilson53640e12010-09-20 11:40:50 +01003301
3302 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003303 }
3304
Eric Anholt673a3942008-07-30 12:06:12 -07003305 entry->offset = obj_priv->gtt_offset;
3306
Eric Anholt673a3942008-07-30 12:06:12 -07003307 /* Apply the relocations, using the GTT aperture to avoid cache
3308 * flushing requirements.
3309 */
3310 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003311 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003312 struct drm_gem_object *target_obj;
3313 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003314 uint32_t reloc_val, reloc_offset;
3315 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003316
Eric Anholt673a3942008-07-30 12:06:12 -07003317 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003318 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003319 if (target_obj == NULL) {
3320 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003321 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003322 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003323 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003324
Chris Wilson8542a0b2009-09-09 21:15:15 +01003325#if WATCH_RELOC
3326 DRM_INFO("%s: obj %p offset %08x target %d "
3327 "read %08x write %08x gtt %08x "
3328 "presumed %08x delta %08x\n",
3329 __func__,
3330 obj,
3331 (int) reloc->offset,
3332 (int) reloc->target_handle,
3333 (int) reloc->read_domains,
3334 (int) reloc->write_domain,
3335 (int) target_obj_priv->gtt_offset,
3336 (int) reloc->presumed_offset,
3337 reloc->delta);
3338#endif
3339
Eric Anholt673a3942008-07-30 12:06:12 -07003340 /* The target buffer should have appeared before us in the
3341 * exec_object list, so it should have a GTT space bound by now.
3342 */
3343 if (target_obj_priv->gtt_space == NULL) {
3344 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003345 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003346 drm_gem_object_unreference(target_obj);
3347 i915_gem_object_unpin(obj);
3348 return -EINVAL;
3349 }
3350
Chris Wilson8542a0b2009-09-09 21:15:15 +01003351 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003352 if (reloc->write_domain & (reloc->write_domain - 1)) {
3353 DRM_ERROR("reloc with multiple write domains: "
3354 "obj %p target %d offset %d "
3355 "read %08x write %08x",
3356 obj, reloc->target_handle,
3357 (int) reloc->offset,
3358 reloc->read_domains,
3359 reloc->write_domain);
3360 return -EINVAL;
3361 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003362 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3363 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3364 DRM_ERROR("reloc with read/write CPU domains: "
3365 "obj %p target %d offset %d "
3366 "read %08x write %08x",
3367 obj, reloc->target_handle,
3368 (int) reloc->offset,
3369 reloc->read_domains,
3370 reloc->write_domain);
3371 drm_gem_object_unreference(target_obj);
3372 i915_gem_object_unpin(obj);
3373 return -EINVAL;
3374 }
3375 if (reloc->write_domain && target_obj->pending_write_domain &&
3376 reloc->write_domain != target_obj->pending_write_domain) {
3377 DRM_ERROR("Write domain conflict: "
3378 "obj %p target %d offset %d "
3379 "new %08x old %08x\n",
3380 obj, reloc->target_handle,
3381 (int) reloc->offset,
3382 reloc->write_domain,
3383 target_obj->pending_write_domain);
3384 drm_gem_object_unreference(target_obj);
3385 i915_gem_object_unpin(obj);
3386 return -EINVAL;
3387 }
3388
3389 target_obj->pending_read_domains |= reloc->read_domains;
3390 target_obj->pending_write_domain |= reloc->write_domain;
3391
3392 /* If the relocation already has the right value in it, no
3393 * more work needs to be done.
3394 */
3395 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3396 drm_gem_object_unreference(target_obj);
3397 continue;
3398 }
3399
3400 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003401 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003402 DRM_ERROR("Relocation beyond object bounds: "
3403 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003404 obj, reloc->target_handle,
3405 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003406 drm_gem_object_unreference(target_obj);
3407 i915_gem_object_unpin(obj);
3408 return -EINVAL;
3409 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003410 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003411 DRM_ERROR("Relocation not 4-byte aligned: "
3412 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003413 obj, reloc->target_handle,
3414 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003415 drm_gem_object_unreference(target_obj);
3416 i915_gem_object_unpin(obj);
3417 return -EINVAL;
3418 }
3419
Chris Wilson8542a0b2009-09-09 21:15:15 +01003420 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003421 if (reloc->delta >= target_obj->size) {
3422 DRM_ERROR("Relocation beyond target object bounds: "
3423 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003424 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003425 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003426 drm_gem_object_unreference(target_obj);
3427 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003428 return -EINVAL;
3429 }
3430
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003431 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3432 if (ret != 0) {
3433 drm_gem_object_unreference(target_obj);
3434 i915_gem_object_unpin(obj);
3435 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003436 }
3437
3438 /* Map the page containing the relocation we're going to
3439 * perform.
3440 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003441 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003442 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3443 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003444 ~(PAGE_SIZE - 1)),
3445 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003446 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003447 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003448 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003449
3450#if WATCH_BUF
3451 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003452 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003453 readl(reloc_entry), reloc_val);
3454#endif
3455 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003456 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003457
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003458 /* The updated presumed offset for this entry will be
3459 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003460 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003461 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003462
3463 drm_gem_object_unreference(target_obj);
3464 }
3465
Eric Anholt673a3942008-07-30 12:06:12 -07003466#if WATCH_BUF
3467 if (0)
3468 i915_gem_dump_object(obj, 128, __func__, ~0);
3469#endif
3470 return 0;
3471}
3472
Eric Anholt673a3942008-07-30 12:06:12 -07003473/* Throttle our rendering by waiting until the ring has completed our requests
3474 * emitted over 20 msec ago.
3475 *
Eric Anholtb9624422009-06-03 07:27:35 +00003476 * Note that if we were to use the current jiffies each time around the loop,
3477 * we wouldn't escape the function with any frames outstanding if the time to
3478 * render a frame was over 20ms.
3479 *
Eric Anholt673a3942008-07-30 12:06:12 -07003480 * This should get us reasonable parallelism between CPU and GPU but also
3481 * relatively low latency when blocking on a particular request to finish.
3482 */
3483static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003484i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003485{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003488 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003489 struct drm_i915_gem_request *request;
3490 struct intel_ring_buffer *ring = NULL;
3491 u32 seqno = 0;
3492 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003493
Chris Wilson1c255952010-09-26 11:03:27 +01003494 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003495 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003496 if (time_after_eq(request->emitted_jiffies, recent_enough))
3497 break;
3498
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003499 ring = request->ring;
3500 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003501 }
Chris Wilson1c255952010-09-26 11:03:27 +01003502 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003503
3504 if (seqno == 0)
3505 return 0;
3506
3507 ret = 0;
3508 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3509 /* And wait for the seqno passing without holding any locks and
3510 * causing extra latency for others. This is safe as the irq
3511 * generation is designed to be run atomically and so is
3512 * lockless.
3513 */
3514 ring->user_irq_get(dev, ring);
3515 ret = wait_event_interruptible(ring->irq_queue,
3516 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3517 || atomic_read(&dev_priv->mm.wedged));
3518 ring->user_irq_put(dev, ring);
3519
3520 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3521 ret = -EIO;
3522 }
3523
3524 if (ret == 0)
3525 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003526
Eric Anholt673a3942008-07-30 12:06:12 -07003527 return ret;
3528}
3529
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003530static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003531i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003532 uint32_t buffer_count,
3533 struct drm_i915_gem_relocation_entry **relocs)
3534{
3535 uint32_t reloc_count = 0, reloc_index = 0, i;
3536 int ret;
3537
3538 *relocs = NULL;
3539 for (i = 0; i < buffer_count; i++) {
3540 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3541 return -EINVAL;
3542 reloc_count += exec_list[i].relocation_count;
3543 }
3544
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003545 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003546 if (*relocs == NULL) {
3547 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003548 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003549 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003550
3551 for (i = 0; i < buffer_count; i++) {
3552 struct drm_i915_gem_relocation_entry __user *user_relocs;
3553
3554 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3555
3556 ret = copy_from_user(&(*relocs)[reloc_index],
3557 user_relocs,
3558 exec_list[i].relocation_count *
3559 sizeof(**relocs));
3560 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003561 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003562 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003563 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003564 }
3565
3566 reloc_index += exec_list[i].relocation_count;
3567 }
3568
Florian Mickler2bc43b52009-04-06 22:55:41 +02003569 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003570}
3571
3572static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003573i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003574 uint32_t buffer_count,
3575 struct drm_i915_gem_relocation_entry *relocs)
3576{
3577 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003578 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003579
Chris Wilson93533c22010-01-31 10:40:48 +00003580 if (relocs == NULL)
3581 return 0;
3582
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003583 for (i = 0; i < buffer_count; i++) {
3584 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003585 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003586
3587 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3588
Florian Mickler2bc43b52009-04-06 22:55:41 +02003589 unwritten = copy_to_user(user_relocs,
3590 &relocs[reloc_count],
3591 exec_list[i].relocation_count *
3592 sizeof(*relocs));
3593
3594 if (unwritten) {
3595 ret = -EFAULT;
3596 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003597 }
3598
3599 reloc_count += exec_list[i].relocation_count;
3600 }
3601
Florian Mickler2bc43b52009-04-06 22:55:41 +02003602err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003603 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003604
3605 return ret;
3606}
3607
Chris Wilson83d60792009-06-06 09:45:57 +01003608static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003609i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003610 uint64_t exec_offset)
3611{
3612 uint32_t exec_start, exec_len;
3613
3614 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3615 exec_len = (uint32_t) exec->batch_len;
3616
3617 if ((exec_start | exec_len) & 0x7)
3618 return -EINVAL;
3619
3620 if (!exec_start)
3621 return -EINVAL;
3622
3623 return 0;
3624}
3625
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003626static int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003627i915_gem_wait_for_pending_flip(struct drm_device *dev,
3628 struct drm_gem_object **object_list,
3629 int count)
3630{
3631 drm_i915_private_t *dev_priv = dev->dev_private;
3632 struct drm_i915_gem_object *obj_priv;
3633 DEFINE_WAIT(wait);
3634 int i, ret = 0;
3635
3636 for (;;) {
3637 prepare_to_wait(&dev_priv->pending_flip_queue,
3638 &wait, TASK_INTERRUPTIBLE);
3639 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003640 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003641 if (atomic_read(&obj_priv->pending_flip) > 0)
3642 break;
3643 }
3644 if (i == count)
3645 break;
3646
3647 if (!signal_pending(current)) {
3648 mutex_unlock(&dev->struct_mutex);
3649 schedule();
3650 mutex_lock(&dev->struct_mutex);
3651 continue;
3652 }
3653 ret = -ERESTARTSYS;
3654 break;
3655 }
3656 finish_wait(&dev_priv->pending_flip_queue, &wait);
3657
3658 return ret;
3659}
3660
Chris Wilson8dc5d142010-08-12 12:36:12 +01003661static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003662i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3663 struct drm_file *file_priv,
3664 struct drm_i915_gem_execbuffer2 *args,
3665 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003666{
3667 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003668 struct drm_gem_object **object_list = NULL;
3669 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003670 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003671 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003672 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003673 struct drm_i915_gem_request *request = NULL;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003674 int ret, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003675 uint64_t exec_offset;
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003676 uint32_t reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003677 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003678
Zou Nan hai852835f2010-05-21 09:08:56 +08003679 struct intel_ring_buffer *ring = NULL;
3680
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003681 ret = i915_gem_check_is_wedged(dev);
3682 if (ret)
3683 return ret;
3684
Eric Anholt673a3942008-07-30 12:06:12 -07003685#if WATCH_EXEC
3686 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3687 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3688#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003689 if (args->flags & I915_EXEC_BSD) {
3690 if (!HAS_BSD(dev)) {
3691 DRM_ERROR("execbuf with wrong flag\n");
3692 return -EINVAL;
3693 }
3694 ring = &dev_priv->bsd_ring;
3695 } else {
3696 ring = &dev_priv->render_ring;
3697 }
3698
Eric Anholt4f481ed2008-09-10 14:22:49 -07003699 if (args->buffer_count < 1) {
3700 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3701 return -EINVAL;
3702 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003703 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003704 if (object_list == NULL) {
3705 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003706 args->buffer_count);
3707 ret = -ENOMEM;
3708 goto pre_mutex_err;
3709 }
Eric Anholt673a3942008-07-30 12:06:12 -07003710
Eric Anholt201361a2009-03-11 12:30:04 -07003711 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003712 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3713 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003714 if (cliprects == NULL) {
3715 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003716 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003717 }
Eric Anholt201361a2009-03-11 12:30:04 -07003718
3719 ret = copy_from_user(cliprects,
3720 (struct drm_clip_rect __user *)
3721 (uintptr_t) args->cliprects_ptr,
3722 sizeof(*cliprects) * args->num_cliprects);
3723 if (ret != 0) {
3724 DRM_ERROR("copy %d cliprects failed: %d\n",
3725 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003726 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003727 goto pre_mutex_err;
3728 }
3729 }
3730
Chris Wilson8dc5d142010-08-12 12:36:12 +01003731 request = kzalloc(sizeof(*request), GFP_KERNEL);
3732 if (request == NULL) {
3733 ret = -ENOMEM;
3734 goto pre_mutex_err;
3735 }
3736
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003737 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3738 &relocs);
3739 if (ret != 0)
3740 goto pre_mutex_err;
3741
Chris Wilson76c1dec2010-09-25 11:22:51 +01003742 ret = i915_mutex_lock_interruptible(dev);
3743 if (ret)
3744 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003745
3746 i915_verify_inactive(dev, __FILE__, __LINE__);
3747
Eric Anholt673a3942008-07-30 12:06:12 -07003748 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003749 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003750 ret = -EBUSY;
3751 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003752 }
3753
Keith Packardac94a962008-11-20 23:30:27 -08003754 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003755 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003756 for (i = 0; i < args->buffer_count; i++) {
3757 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3758 exec_list[i].handle);
3759 if (object_list[i] == NULL) {
3760 DRM_ERROR("Invalid object handle %d at index %d\n",
3761 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003762 /* prevent error path from reading uninitialized data */
3763 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003764 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003765 goto err;
3766 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003767
Daniel Vetter23010e42010-03-08 13:35:02 +01003768 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003769 if (obj_priv->in_execbuffer) {
3770 DRM_ERROR("Object %p appears more than once in object list\n",
3771 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003772 /* prevent error path from reading uninitialized data */
3773 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003774 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003775 goto err;
3776 }
3777 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003778 flips += atomic_read(&obj_priv->pending_flip);
3779 }
3780
3781 if (flips > 0) {
3782 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3783 args->buffer_count);
3784 if (ret)
3785 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003786 }
Eric Anholt673a3942008-07-30 12:06:12 -07003787
Keith Packardac94a962008-11-20 23:30:27 -08003788 /* Pin and relocate */
3789 for (pin_tries = 0; ; pin_tries++) {
3790 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003791 reloc_index = 0;
3792
Keith Packardac94a962008-11-20 23:30:27 -08003793 for (i = 0; i < args->buffer_count; i++) {
3794 object_list[i]->pending_read_domains = 0;
3795 object_list[i]->pending_write_domain = 0;
3796 ret = i915_gem_object_pin_and_relocate(object_list[i],
3797 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003798 &exec_list[i],
3799 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003800 if (ret)
3801 break;
3802 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003803 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003804 }
3805 /* success */
3806 if (ret == 0)
3807 break;
3808
3809 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003810 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003811 if (ret != -ERESTARTSYS) {
3812 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003813 int num_fences = 0;
3814 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003815 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003816
Chris Wilson07f73f62009-09-14 16:50:30 +01003817 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003818 num_fences +=
3819 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3820 obj_priv->tiling_mode != I915_TILING_NONE;
3821 }
3822 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003823 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003824 total_size, num_fences,
3825 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003826 DRM_ERROR("%d objects [%d pinned], "
3827 "%d object bytes [%d pinned], "
3828 "%d/%d gtt bytes\n",
3829 atomic_read(&dev->object_count),
3830 atomic_read(&dev->pin_count),
3831 atomic_read(&dev->object_memory),
3832 atomic_read(&dev->pin_memory),
3833 atomic_read(&dev->gtt_memory),
3834 dev->gtt_total);
3835 }
Eric Anholt673a3942008-07-30 12:06:12 -07003836 goto err;
3837 }
Keith Packardac94a962008-11-20 23:30:27 -08003838
3839 /* unpin all of our buffers */
3840 for (i = 0; i < pinned; i++)
3841 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003842 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003843
3844 /* evict everyone we can from the aperture */
3845 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003846 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003847 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003848 }
3849
3850 /* Set the pending read domains for the batch buffer to COMMAND */
3851 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003852 if (batch_obj->pending_write_domain) {
3853 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3854 ret = -EINVAL;
3855 goto err;
3856 }
3857 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003858
Chris Wilson83d60792009-06-06 09:45:57 +01003859 /* Sanity check the batch buffer, prior to moving objects */
3860 exec_offset = exec_list[args->buffer_count - 1].offset;
3861 ret = i915_gem_check_execbuffer (args, exec_offset);
3862 if (ret != 0) {
3863 DRM_ERROR("execbuf with invalid offset/length\n");
3864 goto err;
3865 }
3866
Eric Anholt673a3942008-07-30 12:06:12 -07003867 i915_verify_inactive(dev, __FILE__, __LINE__);
3868
Keith Packard646f0f62008-11-20 23:23:03 -08003869 /* Zero the global flush/invalidate flags. These
3870 * will be modified as new domains are computed
3871 * for each object
3872 */
3873 dev->invalidate_domains = 0;
3874 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003875 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003876
Eric Anholt673a3942008-07-30 12:06:12 -07003877 for (i = 0; i < args->buffer_count; i++) {
3878 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003879
Keith Packard646f0f62008-11-20 23:23:03 -08003880 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003881 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003882 }
3883
3884 i915_verify_inactive(dev, __FILE__, __LINE__);
3885
Keith Packard646f0f62008-11-20 23:23:03 -08003886 if (dev->invalidate_domains | dev->flush_domains) {
3887#if WATCH_EXEC
3888 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3889 __func__,
3890 dev->invalidate_domains,
3891 dev->flush_domains);
3892#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003893 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003894 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003895 dev->flush_domains,
3896 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003897 }
3898
Eric Anholtefbeed92009-02-19 14:54:51 -08003899 for (i = 0; i < args->buffer_count; i++) {
3900 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003901 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003902 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003903
3904 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003905 if (obj->write_domain)
3906 list_move_tail(&obj_priv->gpu_write_list,
3907 &dev_priv->mm.gpu_write_list);
3908 else
3909 list_del_init(&obj_priv->gpu_write_list);
3910
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003911 trace_i915_gem_object_change_domain(obj,
3912 obj->read_domains,
3913 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003914 }
3915
Eric Anholt673a3942008-07-30 12:06:12 -07003916 i915_verify_inactive(dev, __FILE__, __LINE__);
3917
3918#if WATCH_COHERENCY
3919 for (i = 0; i < args->buffer_count; i++) {
3920 i915_gem_object_check_coherency(object_list[i],
3921 exec_list[i].handle);
3922 }
3923#endif
3924
Eric Anholt673a3942008-07-30 12:06:12 -07003925#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003926 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003927 args->batch_len,
3928 __func__,
3929 ~0);
3930#endif
3931
Eric Anholt673a3942008-07-30 12:06:12 -07003932 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003933 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3934 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003935 if (ret) {
3936 DRM_ERROR("dispatch failed %d\n", ret);
3937 goto err;
3938 }
3939
3940 /*
3941 * Ensure that the commands in the batch buffer are
3942 * finished before the interrupt fires
3943 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003944 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003945
3946 i915_verify_inactive(dev, __FILE__, __LINE__);
3947
Daniel Vetter617dbe22010-02-11 22:16:02 +01003948 for (i = 0; i < args->buffer_count; i++) {
3949 struct drm_gem_object *obj = object_list[i];
3950 obj_priv = to_intel_bo(obj);
3951
3952 i915_gem_object_move_to_active(obj, ring);
3953#if WATCH_LRU
3954 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3955#endif
3956 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003957
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003958 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003959 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003960
Eric Anholt673a3942008-07-30 12:06:12 -07003961#if WATCH_LRU
3962 i915_dump_lru(dev, __func__);
3963#endif
3964
3965 i915_verify_inactive(dev, __FILE__, __LINE__);
3966
Eric Anholt673a3942008-07-30 12:06:12 -07003967err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003968 for (i = 0; i < pinned; i++)
3969 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003970
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003971 for (i = 0; i < args->buffer_count; i++) {
3972 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003973 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003974 obj_priv->in_execbuffer = false;
3975 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003976 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003977 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003978
Eric Anholt673a3942008-07-30 12:06:12 -07003979 mutex_unlock(&dev->struct_mutex);
3980
Chris Wilson93533c22010-01-31 10:40:48 +00003981pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003982 /* Copy the updated relocations out regardless of current error
3983 * state. Failure to update the relocs would mean that the next
3984 * time userland calls execbuf, it would do so with presumed offset
3985 * state that didn't match the actual object state.
3986 */
3987 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3988 relocs);
3989 if (ret2 != 0) {
3990 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3991
3992 if (ret == 0)
3993 ret = ret2;
3994 }
3995
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003996 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003997 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003998 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003999
4000 return ret;
4001}
4002
Jesse Barnes76446ca2009-12-17 22:05:42 -05004003/*
4004 * Legacy execbuffer just creates an exec2 list from the original exec object
4005 * list array and passes it to the real function.
4006 */
4007int
4008i915_gem_execbuffer(struct drm_device *dev, void *data,
4009 struct drm_file *file_priv)
4010{
4011 struct drm_i915_gem_execbuffer *args = data;
4012 struct drm_i915_gem_execbuffer2 exec2;
4013 struct drm_i915_gem_exec_object *exec_list = NULL;
4014 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4015 int ret, i;
4016
4017#if WATCH_EXEC
4018 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4019 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4020#endif
4021
4022 if (args->buffer_count < 1) {
4023 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4024 return -EINVAL;
4025 }
4026
4027 /* Copy in the exec list from userland */
4028 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4029 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4030 if (exec_list == NULL || exec2_list == NULL) {
4031 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4032 args->buffer_count);
4033 drm_free_large(exec_list);
4034 drm_free_large(exec2_list);
4035 return -ENOMEM;
4036 }
4037 ret = copy_from_user(exec_list,
4038 (struct drm_i915_relocation_entry __user *)
4039 (uintptr_t) args->buffers_ptr,
4040 sizeof(*exec_list) * args->buffer_count);
4041 if (ret != 0) {
4042 DRM_ERROR("copy %d exec entries failed %d\n",
4043 args->buffer_count, ret);
4044 drm_free_large(exec_list);
4045 drm_free_large(exec2_list);
4046 return -EFAULT;
4047 }
4048
4049 for (i = 0; i < args->buffer_count; i++) {
4050 exec2_list[i].handle = exec_list[i].handle;
4051 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4052 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4053 exec2_list[i].alignment = exec_list[i].alignment;
4054 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004055 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004056 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4057 else
4058 exec2_list[i].flags = 0;
4059 }
4060
4061 exec2.buffers_ptr = args->buffers_ptr;
4062 exec2.buffer_count = args->buffer_count;
4063 exec2.batch_start_offset = args->batch_start_offset;
4064 exec2.batch_len = args->batch_len;
4065 exec2.DR1 = args->DR1;
4066 exec2.DR4 = args->DR4;
4067 exec2.num_cliprects = args->num_cliprects;
4068 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004069 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004070
4071 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4072 if (!ret) {
4073 /* Copy the new buffer offsets back to the user's exec list. */
4074 for (i = 0; i < args->buffer_count; i++)
4075 exec_list[i].offset = exec2_list[i].offset;
4076 /* ... and back out to userspace */
4077 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4078 (uintptr_t) args->buffers_ptr,
4079 exec_list,
4080 sizeof(*exec_list) * args->buffer_count);
4081 if (ret) {
4082 ret = -EFAULT;
4083 DRM_ERROR("failed to copy %d exec entries "
4084 "back to user (%d)\n",
4085 args->buffer_count, ret);
4086 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004087 }
4088
4089 drm_free_large(exec_list);
4090 drm_free_large(exec2_list);
4091 return ret;
4092}
4093
4094int
4095i915_gem_execbuffer2(struct drm_device *dev, void *data,
4096 struct drm_file *file_priv)
4097{
4098 struct drm_i915_gem_execbuffer2 *args = data;
4099 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4100 int ret;
4101
4102#if WATCH_EXEC
4103 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4104 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4105#endif
4106
4107 if (args->buffer_count < 1) {
4108 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4109 return -EINVAL;
4110 }
4111
4112 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4113 if (exec2_list == NULL) {
4114 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4115 args->buffer_count);
4116 return -ENOMEM;
4117 }
4118 ret = copy_from_user(exec2_list,
4119 (struct drm_i915_relocation_entry __user *)
4120 (uintptr_t) args->buffers_ptr,
4121 sizeof(*exec2_list) * args->buffer_count);
4122 if (ret != 0) {
4123 DRM_ERROR("copy %d exec entries failed %d\n",
4124 args->buffer_count, ret);
4125 drm_free_large(exec2_list);
4126 return -EFAULT;
4127 }
4128
4129 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4130 if (!ret) {
4131 /* Copy the new buffer offsets back to the user's exec list. */
4132 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4133 (uintptr_t) args->buffers_ptr,
4134 exec2_list,
4135 sizeof(*exec2_list) * args->buffer_count);
4136 if (ret) {
4137 ret = -EFAULT;
4138 DRM_ERROR("failed to copy %d exec entries "
4139 "back to user (%d)\n",
4140 args->buffer_count, ret);
4141 }
4142 }
4143
4144 drm_free_large(exec2_list);
4145 return ret;
4146}
4147
Eric Anholt673a3942008-07-30 12:06:12 -07004148int
4149i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4150{
4151 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004152 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004153 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004154 int ret;
4155
Daniel Vetter778c3542010-05-13 11:49:44 +02004156 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4157
Eric Anholt673a3942008-07-30 12:06:12 -07004158 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004159
4160 if (obj_priv->gtt_space != NULL) {
4161 if (alignment == 0)
4162 alignment = i915_gem_get_gtt_alignment(obj);
4163 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004164 WARN(obj_priv->pin_count,
4165 "bo is already pinned with incorrect alignment:"
4166 " offset=%x, req.alignment=%x\n",
4167 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004168 ret = i915_gem_object_unbind(obj);
4169 if (ret)
4170 return ret;
4171 }
4172 }
4173
Eric Anholt673a3942008-07-30 12:06:12 -07004174 if (obj_priv->gtt_space == NULL) {
4175 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004176 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004177 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004178 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004179
Eric Anholt673a3942008-07-30 12:06:12 -07004180 obj_priv->pin_count++;
4181
4182 /* If the object is not active and not pending a flush,
4183 * remove it from the inactive list
4184 */
4185 if (obj_priv->pin_count == 1) {
4186 atomic_inc(&dev->pin_count);
4187 atomic_add(obj->size, &dev->pin_memory);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004188 if (!obj_priv->active)
4189 list_move_tail(&obj_priv->list,
4190 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004191 }
4192 i915_verify_inactive(dev, __FILE__, __LINE__);
4193
4194 return 0;
4195}
4196
4197void
4198i915_gem_object_unpin(struct drm_gem_object *obj)
4199{
4200 struct drm_device *dev = obj->dev;
4201 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004202 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004203
4204 i915_verify_inactive(dev, __FILE__, __LINE__);
4205 obj_priv->pin_count--;
4206 BUG_ON(obj_priv->pin_count < 0);
4207 BUG_ON(obj_priv->gtt_space == NULL);
4208
4209 /* If the object is no longer pinned, and is
4210 * neither active nor being flushed, then stick it on
4211 * the inactive list
4212 */
4213 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004214 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004215 list_move_tail(&obj_priv->list,
4216 &dev_priv->mm.inactive_list);
4217 atomic_dec(&dev->pin_count);
4218 atomic_sub(obj->size, &dev->pin_memory);
4219 }
4220 i915_verify_inactive(dev, __FILE__, __LINE__);
4221}
4222
4223int
4224i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4225 struct drm_file *file_priv)
4226{
4227 struct drm_i915_gem_pin *args = data;
4228 struct drm_gem_object *obj;
4229 struct drm_i915_gem_object *obj_priv;
4230 int ret;
4231
Eric Anholt673a3942008-07-30 12:06:12 -07004232 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4233 if (obj == NULL) {
4234 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4235 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004236 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004237 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004238 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004239
Chris Wilson76c1dec2010-09-25 11:22:51 +01004240 ret = i915_mutex_lock_interruptible(dev);
4241 if (ret) {
4242 drm_gem_object_unreference_unlocked(obj);
4243 return ret;
4244 }
4245
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004246 if (obj_priv->madv != I915_MADV_WILLNEED) {
4247 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004248 drm_gem_object_unreference(obj);
4249 mutex_unlock(&dev->struct_mutex);
4250 return -EINVAL;
4251 }
4252
Jesse Barnes79e53942008-11-07 14:24:08 -08004253 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4254 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4255 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004256 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004257 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004258 return -EINVAL;
4259 }
4260
4261 obj_priv->user_pin_count++;
4262 obj_priv->pin_filp = file_priv;
4263 if (obj_priv->user_pin_count == 1) {
4264 ret = i915_gem_object_pin(obj, args->alignment);
4265 if (ret != 0) {
4266 drm_gem_object_unreference(obj);
4267 mutex_unlock(&dev->struct_mutex);
4268 return ret;
4269 }
Eric Anholt673a3942008-07-30 12:06:12 -07004270 }
4271
4272 /* XXX - flush the CPU caches for pinned objects
4273 * as the X server doesn't manage domains yet
4274 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004275 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004276 args->offset = obj_priv->gtt_offset;
4277 drm_gem_object_unreference(obj);
4278 mutex_unlock(&dev->struct_mutex);
4279
4280 return 0;
4281}
4282
4283int
4284i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4285 struct drm_file *file_priv)
4286{
4287 struct drm_i915_gem_pin *args = data;
4288 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004289 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004290 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004291
4292 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4293 if (obj == NULL) {
4294 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4295 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004296 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004297 }
4298
Daniel Vetter23010e42010-03-08 13:35:02 +01004299 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004300
4301 ret = i915_mutex_lock_interruptible(dev);
4302 if (ret) {
4303 drm_gem_object_unreference_unlocked(obj);
4304 return ret;
4305 }
4306
Jesse Barnes79e53942008-11-07 14:24:08 -08004307 if (obj_priv->pin_filp != file_priv) {
4308 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4309 args->handle);
4310 drm_gem_object_unreference(obj);
4311 mutex_unlock(&dev->struct_mutex);
4312 return -EINVAL;
4313 }
4314 obj_priv->user_pin_count--;
4315 if (obj_priv->user_pin_count == 0) {
4316 obj_priv->pin_filp = NULL;
4317 i915_gem_object_unpin(obj);
4318 }
Eric Anholt673a3942008-07-30 12:06:12 -07004319
4320 drm_gem_object_unreference(obj);
4321 mutex_unlock(&dev->struct_mutex);
4322 return 0;
4323}
4324
4325int
4326i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4327 struct drm_file *file_priv)
4328{
4329 struct drm_i915_gem_busy *args = data;
4330 struct drm_gem_object *obj;
4331 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004332 int ret;
4333
Eric Anholt673a3942008-07-30 12:06:12 -07004334 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4335 if (obj == NULL) {
4336 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4337 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004338 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004339 }
4340
Chris Wilson76c1dec2010-09-25 11:22:51 +01004341 ret = i915_mutex_lock_interruptible(dev);
4342 if (ret) {
4343 drm_gem_object_unreference_unlocked(obj);
4344 return ret;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004345 }
4346
Chris Wilson0be555b2010-08-04 15:36:30 +01004347 /* Count all active objects as busy, even if they are currently not used
4348 * by the gpu. Users of this interface expect objects to eventually
4349 * become non-busy without any further actions, therefore emit any
4350 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004351 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004352 obj_priv = to_intel_bo(obj);
4353 args->busy = obj_priv->active;
4354 if (args->busy) {
4355 /* Unconditionally flush objects, even when the gpu still uses this
4356 * object. Userspace calling this function indicates that it wants to
4357 * use this buffer rather sooner than later, so issuing the required
4358 * flush earlier is beneficial.
4359 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004360 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4361 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004362 obj_priv->ring,
4363 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004364
4365 /* Update the active list for the hardware's current position.
4366 * Otherwise this only updates on a delayed timer or when irqs
4367 * are actually unmasked, and our working set ends up being
4368 * larger than required.
4369 */
4370 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4371
4372 args->busy = obj_priv->active;
4373 }
Eric Anholt673a3942008-07-30 12:06:12 -07004374
4375 drm_gem_object_unreference(obj);
4376 mutex_unlock(&dev->struct_mutex);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004377 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004378}
4379
4380int
4381i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4382 struct drm_file *file_priv)
4383{
4384 return i915_gem_ring_throttle(dev, file_priv);
4385}
4386
Chris Wilson3ef94da2009-09-14 16:50:29 +01004387int
4388i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4389 struct drm_file *file_priv)
4390{
4391 struct drm_i915_gem_madvise *args = data;
4392 struct drm_gem_object *obj;
4393 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004394 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004395
4396 switch (args->madv) {
4397 case I915_MADV_DONTNEED:
4398 case I915_MADV_WILLNEED:
4399 break;
4400 default:
4401 return -EINVAL;
4402 }
4403
4404 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4405 if (obj == NULL) {
4406 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4407 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004408 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004409 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004410 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004411
Chris Wilson76c1dec2010-09-25 11:22:51 +01004412 ret = i915_mutex_lock_interruptible(dev);
4413 if (ret) {
4414 drm_gem_object_unreference_unlocked(obj);
4415 return ret;
4416 }
4417
Chris Wilson3ef94da2009-09-14 16:50:29 +01004418 if (obj_priv->pin_count) {
4419 drm_gem_object_unreference(obj);
4420 mutex_unlock(&dev->struct_mutex);
4421
4422 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4423 return -EINVAL;
4424 }
4425
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004426 if (obj_priv->madv != __I915_MADV_PURGED)
4427 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004428
Chris Wilson2d7ef392009-09-20 23:13:10 +01004429 /* if the object is no longer bound, discard its backing storage */
4430 if (i915_gem_object_is_purgeable(obj_priv) &&
4431 obj_priv->gtt_space == NULL)
4432 i915_gem_object_truncate(obj);
4433
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004434 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4435
Chris Wilson3ef94da2009-09-14 16:50:29 +01004436 drm_gem_object_unreference(obj);
4437 mutex_unlock(&dev->struct_mutex);
4438
4439 return 0;
4440}
4441
Daniel Vetterac52bc52010-04-09 19:05:06 +00004442struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4443 size_t size)
4444{
Daniel Vetterc397b902010-04-09 19:05:07 +00004445 struct drm_i915_gem_object *obj;
4446
4447 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4448 if (obj == NULL)
4449 return NULL;
4450
4451 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4452 kfree(obj);
4453 return NULL;
4454 }
4455
4456 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4457 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4458
4459 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004460 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004461 obj->fence_reg = I915_FENCE_REG_NONE;
4462 INIT_LIST_HEAD(&obj->list);
4463 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004464 obj->madv = I915_MADV_WILLNEED;
4465
4466 trace_i915_gem_object_create(&obj->base);
4467
4468 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004469}
4470
Eric Anholt673a3942008-07-30 12:06:12 -07004471int i915_gem_init_object(struct drm_gem_object *obj)
4472{
Daniel Vetterc397b902010-04-09 19:05:07 +00004473 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004474
Eric Anholt673a3942008-07-30 12:06:12 -07004475 return 0;
4476}
4477
Chris Wilsonbe726152010-07-23 23:18:50 +01004478static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4479{
4480 struct drm_device *dev = obj->dev;
4481 drm_i915_private_t *dev_priv = dev->dev_private;
4482 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4483 int ret;
4484
4485 ret = i915_gem_object_unbind(obj);
4486 if (ret == -ERESTARTSYS) {
4487 list_move(&obj_priv->list,
4488 &dev_priv->mm.deferred_free_list);
4489 return;
4490 }
4491
4492 if (obj_priv->mmap_offset)
4493 i915_gem_free_mmap_offset(obj);
4494
4495 drm_gem_object_release(obj);
4496
4497 kfree(obj_priv->page_cpu_valid);
4498 kfree(obj_priv->bit_17);
4499 kfree(obj_priv);
4500}
4501
Eric Anholt673a3942008-07-30 12:06:12 -07004502void i915_gem_free_object(struct drm_gem_object *obj)
4503{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004504 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004505 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004506
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004507 trace_i915_gem_object_destroy(obj);
4508
Eric Anholt673a3942008-07-30 12:06:12 -07004509 while (obj_priv->pin_count > 0)
4510 i915_gem_object_unpin(obj);
4511
Dave Airlie71acb5e2008-12-30 20:31:46 +10004512 if (obj_priv->phys_obj)
4513 i915_gem_detach_phys_object(dev, obj);
4514
Chris Wilsonbe726152010-07-23 23:18:50 +01004515 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004516}
4517
Jesse Barnes5669fca2009-02-17 15:13:31 -08004518int
Eric Anholt673a3942008-07-30 12:06:12 -07004519i915_gem_idle(struct drm_device *dev)
4520{
4521 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004522 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004523
Keith Packard6dbe2772008-10-14 21:41:13 -07004524 mutex_lock(&dev->struct_mutex);
4525
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004526 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004527 (dev_priv->render_ring.gem_object == NULL) ||
4528 (HAS_BSD(dev) &&
4529 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004530 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004531 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004532 }
Eric Anholt673a3942008-07-30 12:06:12 -07004533
Chris Wilson29105cc2010-01-07 10:39:13 +00004534 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004535 if (ret) {
4536 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004537 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004538 }
Eric Anholt673a3942008-07-30 12:06:12 -07004539
Chris Wilson29105cc2010-01-07 10:39:13 +00004540 /* Under UMS, be paranoid and evict. */
4541 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004542 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004543 if (ret) {
4544 mutex_unlock(&dev->struct_mutex);
4545 return ret;
4546 }
4547 }
4548
4549 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4550 * We need to replace this with a semaphore, or something.
4551 * And not confound mm.suspended!
4552 */
4553 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004554 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004555
4556 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004557 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004558
Keith Packard6dbe2772008-10-14 21:41:13 -07004559 mutex_unlock(&dev->struct_mutex);
4560
Chris Wilson29105cc2010-01-07 10:39:13 +00004561 /* Cancel the retire work handler, which should be idle now. */
4562 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4563
Eric Anholt673a3942008-07-30 12:06:12 -07004564 return 0;
4565}
4566
Jesse Barnese552eb72010-04-21 11:39:23 -07004567/*
4568 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4569 * over cache flushing.
4570 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004571static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004572i915_gem_init_pipe_control(struct drm_device *dev)
4573{
4574 drm_i915_private_t *dev_priv = dev->dev_private;
4575 struct drm_gem_object *obj;
4576 struct drm_i915_gem_object *obj_priv;
4577 int ret;
4578
Eric Anholt34dc4d42010-05-07 14:30:03 -07004579 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004580 if (obj == NULL) {
4581 DRM_ERROR("Failed to allocate seqno page\n");
4582 ret = -ENOMEM;
4583 goto err;
4584 }
4585 obj_priv = to_intel_bo(obj);
4586 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4587
4588 ret = i915_gem_object_pin(obj, 4096);
4589 if (ret)
4590 goto err_unref;
4591
4592 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4593 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4594 if (dev_priv->seqno_page == NULL)
4595 goto err_unpin;
4596
4597 dev_priv->seqno_obj = obj;
4598 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4599
4600 return 0;
4601
4602err_unpin:
4603 i915_gem_object_unpin(obj);
4604err_unref:
4605 drm_gem_object_unreference(obj);
4606err:
4607 return ret;
4608}
4609
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004610
4611static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004612i915_gem_cleanup_pipe_control(struct drm_device *dev)
4613{
4614 drm_i915_private_t *dev_priv = dev->dev_private;
4615 struct drm_gem_object *obj;
4616 struct drm_i915_gem_object *obj_priv;
4617
4618 obj = dev_priv->seqno_obj;
4619 obj_priv = to_intel_bo(obj);
4620 kunmap(obj_priv->pages[0]);
4621 i915_gem_object_unpin(obj);
4622 drm_gem_object_unreference(obj);
4623 dev_priv->seqno_obj = NULL;
4624
4625 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004626}
4627
Eric Anholt673a3942008-07-30 12:06:12 -07004628int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004629i915_gem_init_ringbuffer(struct drm_device *dev)
4630{
4631 drm_i915_private_t *dev_priv = dev->dev_private;
4632 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004633
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004634 if (HAS_PIPE_CONTROL(dev)) {
4635 ret = i915_gem_init_pipe_control(dev);
4636 if (ret)
4637 return ret;
4638 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004639
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004640 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004641 if (ret)
4642 goto cleanup_pipe_control;
4643
4644 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004645 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004646 if (ret)
4647 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004648 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004649
Chris Wilson6f392d5482010-08-07 11:01:22 +01004650 dev_priv->next_seqno = 1;
4651
Chris Wilson68f95ba2010-05-27 13:18:22 +01004652 return 0;
4653
4654cleanup_render_ring:
4655 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4656cleanup_pipe_control:
4657 if (HAS_PIPE_CONTROL(dev))
4658 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004659 return ret;
4660}
4661
4662void
4663i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4664{
4665 drm_i915_private_t *dev_priv = dev->dev_private;
4666
4667 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004668 if (HAS_BSD(dev))
4669 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004670 if (HAS_PIPE_CONTROL(dev))
4671 i915_gem_cleanup_pipe_control(dev);
4672}
4673
4674int
Eric Anholt673a3942008-07-30 12:06:12 -07004675i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4676 struct drm_file *file_priv)
4677{
4678 drm_i915_private_t *dev_priv = dev->dev_private;
4679 int ret;
4680
Jesse Barnes79e53942008-11-07 14:24:08 -08004681 if (drm_core_check_feature(dev, DRIVER_MODESET))
4682 return 0;
4683
Ben Gamariba1234d2009-09-14 17:48:47 -04004684 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004685 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004686 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004687 }
4688
Eric Anholt673a3942008-07-30 12:06:12 -07004689 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004690 dev_priv->mm.suspended = 0;
4691
4692 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004693 if (ret != 0) {
4694 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004695 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004696 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004697
Zou Nan hai852835f2010-05-21 09:08:56 +08004698 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004699 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004700 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4701 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004702 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004703 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004704 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004705
Chris Wilson5f353082010-06-07 14:03:03 +01004706 ret = drm_irq_install(dev);
4707 if (ret)
4708 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004709
Eric Anholt673a3942008-07-30 12:06:12 -07004710 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004711
4712cleanup_ringbuffer:
4713 mutex_lock(&dev->struct_mutex);
4714 i915_gem_cleanup_ringbuffer(dev);
4715 dev_priv->mm.suspended = 1;
4716 mutex_unlock(&dev->struct_mutex);
4717
4718 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004719}
4720
4721int
4722i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4723 struct drm_file *file_priv)
4724{
Jesse Barnes79e53942008-11-07 14:24:08 -08004725 if (drm_core_check_feature(dev, DRIVER_MODESET))
4726 return 0;
4727
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004728 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004729 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004730}
4731
4732void
4733i915_gem_lastclose(struct drm_device *dev)
4734{
4735 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004736
Eric Anholte806b492009-01-22 09:56:58 -08004737 if (drm_core_check_feature(dev, DRIVER_MODESET))
4738 return;
4739
Keith Packard6dbe2772008-10-14 21:41:13 -07004740 ret = i915_gem_idle(dev);
4741 if (ret)
4742 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004743}
4744
4745void
4746i915_gem_load(struct drm_device *dev)
4747{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004748 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004749 drm_i915_private_t *dev_priv = dev->dev_private;
4750
Eric Anholt673a3942008-07-30 12:06:12 -07004751 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004752 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004753 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004754 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004755 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004756 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004757 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4758 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004759 if (HAS_BSD(dev)) {
4760 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4761 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4762 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004763 for (i = 0; i < 16; i++)
4764 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004765 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4766 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004767 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004768 spin_lock(&shrink_list_lock);
4769 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4770 spin_unlock(&shrink_list_lock);
4771
Dave Airlie94400122010-07-20 13:15:31 +10004772 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4773 if (IS_GEN3(dev)) {
4774 u32 tmp = I915_READ(MI_ARB_STATE);
4775 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4776 /* arb state is a masked write, so set bit + bit in mask */
4777 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4778 I915_WRITE(MI_ARB_STATE, tmp);
4779 }
4780 }
4781
Jesse Barnesde151cf2008-11-12 10:03:55 -08004782 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004783 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4784 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004785
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004786 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004787 dev_priv->num_fence_regs = 16;
4788 else
4789 dev_priv->num_fence_regs = 8;
4790
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004791 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004792 switch (INTEL_INFO(dev)->gen) {
4793 case 6:
4794 for (i = 0; i < 16; i++)
4795 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4796 break;
4797 case 5:
4798 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004799 for (i = 0; i < 16; i++)
4800 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004801 break;
4802 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004803 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4804 for (i = 0; i < 8; i++)
4805 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004806 case 2:
4807 for (i = 0; i < 8; i++)
4808 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4809 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004810 }
Eric Anholt673a3942008-07-30 12:06:12 -07004811 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004812 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004813}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814
4815/*
4816 * Create a physically contiguous memory object for this object
4817 * e.g. for cursor + overlay regs
4818 */
Chris Wilson995b6762010-08-20 13:23:26 +01004819static int i915_gem_init_phys_object(struct drm_device *dev,
4820 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821{
4822 drm_i915_private_t *dev_priv = dev->dev_private;
4823 struct drm_i915_gem_phys_object *phys_obj;
4824 int ret;
4825
4826 if (dev_priv->mm.phys_objs[id - 1] || !size)
4827 return 0;
4828
Eric Anholt9a298b22009-03-24 12:23:04 -07004829 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004830 if (!phys_obj)
4831 return -ENOMEM;
4832
4833 phys_obj->id = id;
4834
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004835 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004836 if (!phys_obj->handle) {
4837 ret = -ENOMEM;
4838 goto kfree_obj;
4839 }
4840#ifdef CONFIG_X86
4841 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4842#endif
4843
4844 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4845
4846 return 0;
4847kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004848 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004849 return ret;
4850}
4851
Chris Wilson995b6762010-08-20 13:23:26 +01004852static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004853{
4854 drm_i915_private_t *dev_priv = dev->dev_private;
4855 struct drm_i915_gem_phys_object *phys_obj;
4856
4857 if (!dev_priv->mm.phys_objs[id - 1])
4858 return;
4859
4860 phys_obj = dev_priv->mm.phys_objs[id - 1];
4861 if (phys_obj->cur_obj) {
4862 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4863 }
4864
4865#ifdef CONFIG_X86
4866 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4867#endif
4868 drm_pci_free(dev, phys_obj->handle);
4869 kfree(phys_obj);
4870 dev_priv->mm.phys_objs[id - 1] = NULL;
4871}
4872
4873void i915_gem_free_all_phys_object(struct drm_device *dev)
4874{
4875 int i;
4876
Dave Airlie260883c2009-01-22 17:58:49 +10004877 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004878 i915_gem_free_phys_object(dev, i);
4879}
4880
4881void i915_gem_detach_phys_object(struct drm_device *dev,
4882 struct drm_gem_object *obj)
4883{
4884 struct drm_i915_gem_object *obj_priv;
4885 int i;
4886 int ret;
4887 int page_count;
4888
Daniel Vetter23010e42010-03-08 13:35:02 +01004889 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004890 if (!obj_priv->phys_obj)
4891 return;
4892
Chris Wilson4bdadb92010-01-27 13:36:32 +00004893 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004894 if (ret)
4895 goto out;
4896
4897 page_count = obj->size / PAGE_SIZE;
4898
4899 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004900 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004901 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4902
4903 memcpy(dst, src, PAGE_SIZE);
4904 kunmap_atomic(dst, KM_USER0);
4905 }
Eric Anholt856fa192009-03-19 14:10:50 -07004906 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004907 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004908
4909 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004910out:
4911 obj_priv->phys_obj->cur_obj = NULL;
4912 obj_priv->phys_obj = NULL;
4913}
4914
4915int
4916i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004917 struct drm_gem_object *obj,
4918 int id,
4919 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004920{
4921 drm_i915_private_t *dev_priv = dev->dev_private;
4922 struct drm_i915_gem_object *obj_priv;
4923 int ret = 0;
4924 int page_count;
4925 int i;
4926
4927 if (id > I915_MAX_PHYS_OBJECT)
4928 return -EINVAL;
4929
Daniel Vetter23010e42010-03-08 13:35:02 +01004930 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004931
4932 if (obj_priv->phys_obj) {
4933 if (obj_priv->phys_obj->id == id)
4934 return 0;
4935 i915_gem_detach_phys_object(dev, obj);
4936 }
4937
Dave Airlie71acb5e2008-12-30 20:31:46 +10004938 /* create a new object */
4939 if (!dev_priv->mm.phys_objs[id - 1]) {
4940 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004941 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004942 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004943 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004944 goto out;
4945 }
4946 }
4947
4948 /* bind to the object */
4949 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4950 obj_priv->phys_obj->cur_obj = obj;
4951
Chris Wilson4bdadb92010-01-27 13:36:32 +00004952 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004953 if (ret) {
4954 DRM_ERROR("failed to get page list\n");
4955 goto out;
4956 }
4957
4958 page_count = obj->size / PAGE_SIZE;
4959
4960 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004961 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004962 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4963
4964 memcpy(dst, src, PAGE_SIZE);
4965 kunmap_atomic(src, KM_USER0);
4966 }
4967
Chris Wilsond78b47b2009-06-17 21:52:49 +01004968 i915_gem_object_put_pages(obj);
4969
Dave Airlie71acb5e2008-12-30 20:31:46 +10004970 return 0;
4971out:
4972 return ret;
4973}
4974
4975static int
4976i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4977 struct drm_i915_gem_pwrite *args,
4978 struct drm_file *file_priv)
4979{
Daniel Vetter23010e42010-03-08 13:35:02 +01004980 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004981 void *obj_addr;
4982 int ret;
4983 char __user *user_data;
4984
4985 user_data = (char __user *) (uintptr_t) args->data_ptr;
4986 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4987
Zhao Yakui44d98a62009-10-09 11:39:40 +08004988 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004989 ret = copy_from_user(obj_addr, user_data, args->size);
4990 if (ret)
4991 return -EFAULT;
4992
4993 drm_agp_chipset_flush(dev);
4994 return 0;
4995}
Eric Anholtb9624422009-06-03 07:27:35 +00004996
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004997void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004998{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004999 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005000
5001 /* Clean up our request list when the client is going away, so that
5002 * later retire_requests won't dereference our soon-to-be-gone
5003 * file_priv.
5004 */
Chris Wilson1c255952010-09-26 11:03:27 +01005005 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005006 while (!list_empty(&file_priv->mm.request_list)) {
5007 struct drm_i915_gem_request *request;
5008
5009 request = list_first_entry(&file_priv->mm.request_list,
5010 struct drm_i915_gem_request,
5011 client_list);
5012 list_del(&request->client_list);
5013 request->file_priv = NULL;
5014 }
Chris Wilson1c255952010-09-26 11:03:27 +01005015 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005016}
Chris Wilson31169712009-09-14 16:50:28 +01005017
Chris Wilson31169712009-09-14 16:50:28 +01005018static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005019i915_gpu_is_active(struct drm_device *dev)
5020{
5021 drm_i915_private_t *dev_priv = dev->dev_private;
5022 int lists_empty;
5023
Chris Wilson1637ef42010-04-20 17:10:35 +01005024 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08005025 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005026 if (HAS_BSD(dev))
5027 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005028
5029 return !lists_empty;
5030}
5031
5032static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10005033i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005034{
5035 drm_i915_private_t *dev_priv, *next_dev;
5036 struct drm_i915_gem_object *obj_priv, *next_obj;
5037 int cnt = 0;
5038 int would_deadlock = 1;
5039
5040 /* "fast-path" to count number of available objects */
5041 if (nr_to_scan == 0) {
5042 spin_lock(&shrink_list_lock);
5043 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5044 struct drm_device *dev = dev_priv->dev;
5045
5046 if (mutex_trylock(&dev->struct_mutex)) {
5047 list_for_each_entry(obj_priv,
5048 &dev_priv->mm.inactive_list,
5049 list)
5050 cnt++;
5051 mutex_unlock(&dev->struct_mutex);
5052 }
5053 }
5054 spin_unlock(&shrink_list_lock);
5055
5056 return (cnt / 100) * sysctl_vfs_cache_pressure;
5057 }
5058
5059 spin_lock(&shrink_list_lock);
5060
Chris Wilson1637ef42010-04-20 17:10:35 +01005061rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005062 /* first scan for clean buffers */
5063 list_for_each_entry_safe(dev_priv, next_dev,
5064 &shrink_list, mm.shrink_list) {
5065 struct drm_device *dev = dev_priv->dev;
5066
5067 if (! mutex_trylock(&dev->struct_mutex))
5068 continue;
5069
5070 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01005071 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005072
Chris Wilson31169712009-09-14 16:50:28 +01005073 list_for_each_entry_safe(obj_priv, next_obj,
5074 &dev_priv->mm.inactive_list,
5075 list) {
5076 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005077 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005078 if (--nr_to_scan <= 0)
5079 break;
5080 }
5081 }
5082
5083 spin_lock(&shrink_list_lock);
5084 mutex_unlock(&dev->struct_mutex);
5085
Chris Wilson963b4832009-09-20 23:03:54 +01005086 would_deadlock = 0;
5087
Chris Wilson31169712009-09-14 16:50:28 +01005088 if (nr_to_scan <= 0)
5089 break;
5090 }
5091
5092 /* second pass, evict/count anything still on the inactive list */
5093 list_for_each_entry_safe(dev_priv, next_dev,
5094 &shrink_list, mm.shrink_list) {
5095 struct drm_device *dev = dev_priv->dev;
5096
5097 if (! mutex_trylock(&dev->struct_mutex))
5098 continue;
5099
5100 spin_unlock(&shrink_list_lock);
5101
5102 list_for_each_entry_safe(obj_priv, next_obj,
5103 &dev_priv->mm.inactive_list,
5104 list) {
5105 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005106 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005107 nr_to_scan--;
5108 } else
5109 cnt++;
5110 }
5111
5112 spin_lock(&shrink_list_lock);
5113 mutex_unlock(&dev->struct_mutex);
5114
5115 would_deadlock = 0;
5116 }
5117
Chris Wilson1637ef42010-04-20 17:10:35 +01005118 if (nr_to_scan) {
5119 int active = 0;
5120
5121 /*
5122 * We are desperate for pages, so as a last resort, wait
5123 * for the GPU to finish and discard whatever we can.
5124 * This has a dramatic impact to reduce the number of
5125 * OOM-killer events whilst running the GPU aggressively.
5126 */
5127 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5128 struct drm_device *dev = dev_priv->dev;
5129
5130 if (!mutex_trylock(&dev->struct_mutex))
5131 continue;
5132
5133 spin_unlock(&shrink_list_lock);
5134
5135 if (i915_gpu_is_active(dev)) {
5136 i915_gpu_idle(dev);
5137 active++;
5138 }
5139
5140 spin_lock(&shrink_list_lock);
5141 mutex_unlock(&dev->struct_mutex);
5142 }
5143
5144 if (active)
5145 goto rescan;
5146 }
5147
Chris Wilson31169712009-09-14 16:50:28 +01005148 spin_unlock(&shrink_list_lock);
5149
5150 if (would_deadlock)
5151 return -1;
5152 else if (cnt > 0)
5153 return (cnt / 100) * sysctl_vfs_cache_pressure;
5154 else
5155 return 0;
5156}
5157
5158static struct shrinker shrinker = {
5159 .shrink = i915_gem_shrink,
5160 .seeks = DEFAULT_SEEKS,
5161};
5162
5163__init void
5164i915_gem_shrinker_init(void)
5165{
5166 register_shrinker(&shrinker);
5167}
5168
5169__exit void
5170i915_gem_shrinker_exit(void)
5171{
5172 unregister_shrinker(&shrinker);
5173}