blob: f86414ebe05ed163039a34fe7eaa3bd3b9e2ee7b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070026#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040027#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070028#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070029#include <asm/uaccess.h>
30
Paul Gortmaker078a55f2013-06-18 13:38:59 +000031static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070032
33static int __init fpu_disable(char *s)
34{
35 cpu_data[0].options &= ~MIPS_CPU_FPU;
36 mips_fpu_disabled = 1;
37
38 return 1;
39}
40
41__setup("nofpu", fpu_disable);
42
Paul Gortmaker078a55f2013-06-18 13:38:59 +000043int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070044
45static int __init dsp_disable(char *s)
46{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050047 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070048 mips_dsp_disabled = 1;
49
50 return 1;
51}
52
53__setup("nodsp", dsp_disable);
54
Marc St-Jean9267a302007-06-14 15:55:31 -060055static inline void check_errata(void)
56{
57 struct cpuinfo_mips *c = &current_cpu_data;
58
Ralf Baechle69f24d12013-09-17 10:25:47 +020059 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -060060 case CPU_34K:
61 /*
62 * Erratum "RPS May Cause Incorrect Instruction Execution"
63 * This code only handles VPE0, any SMP/SMTC/RTOS code
64 * making use of VPE1 will be responsable for that VPE.
65 */
66 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
67 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
68 break;
69 default:
70 break;
71 }
72}
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074void __init check_bugs32(void)
75{
Marc St-Jean9267a302007-06-14 15:55:31 -060076 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
79/*
80 * Probe whether cpu has config register by trying to play with
81 * alternate cache bit and see whether it matters.
82 * It's used by cpu_probe to distinguish between R3000A and R3081.
83 */
84static inline int cpu_has_confreg(void)
85{
86#ifdef CONFIG_CPU_R3000
87 extern unsigned long r3k_cache_size(unsigned long);
88 unsigned long size1, size2;
89 unsigned long cfg = read_c0_conf();
90
91 size1 = r3k_cache_size(ST0_ISC);
92 write_c0_conf(cfg ^ R30XX_CONF_AC);
93 size2 = r3k_cache_size(ST0_ISC);
94 write_c0_conf(cfg);
95 return size1 != size2;
96#else
97 return 0;
98#endif
99}
100
Robert Millanc094c992011-04-18 11:37:55 -0700101static inline void set_elf_platform(int cpu, const char *plat)
102{
103 if (cpu == 0)
104 __elf_platform = plat;
105}
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107/*
108 * Get the FPU Implementation/Revision.
109 */
110static inline unsigned long cpu_get_fpu_id(void)
111{
112 unsigned long tmp, fpu_id;
113
114 tmp = read_c0_status();
Paul Burton597ce172013-11-22 13:12:07 +0000115 __enable_fpu(FPU_AS_IS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 fpu_id = read_32bit_cp1_register(CP1_REVISION);
117 write_c0_status(tmp);
118 return fpu_id;
119}
120
121/*
122 * Check the CPU has an FPU the official way.
123 */
124static inline int __cpu_has_fpu(void)
125{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100126 return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
Guenter Roeck91dfc422010-02-02 08:52:20 -0800129static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
130{
131#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800132 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800133 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800134 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800135#endif
136}
137
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000138static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000139{
140 switch (isa) {
141 case MIPS_CPU_ISA_M64R2:
142 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
143 case MIPS_CPU_ISA_M64R1:
144 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
145 case MIPS_CPU_ISA_V:
146 c->isa_level |= MIPS_CPU_ISA_V;
147 case MIPS_CPU_ISA_IV:
148 c->isa_level |= MIPS_CPU_ISA_IV;
149 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200150 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000151 break;
152
153 case MIPS_CPU_ISA_M32R2:
154 c->isa_level |= MIPS_CPU_ISA_M32R2;
155 case MIPS_CPU_ISA_M32R1:
156 c->isa_level |= MIPS_CPU_ISA_M32R1;
157 case MIPS_CPU_ISA_II:
158 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000159 break;
160 }
161}
162
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000163static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100164 "Unsupported ISA type, c0.config0: %d.";
165
166static inline unsigned int decode_config0(struct cpuinfo_mips *c)
167{
168 unsigned int config0;
169 int isa;
170
171 config0 = read_c0_config();
172
173 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
174 c->options |= MIPS_CPU_TLB;
175 isa = (config0 & MIPS_CONF_AT) >> 13;
176 switch (isa) {
177 case 0:
178 switch ((config0 & MIPS_CONF_AR) >> 10) {
179 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000180 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100181 break;
182 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000183 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100184 break;
185 default:
186 goto unknown;
187 }
188 break;
189 case 2:
190 switch ((config0 & MIPS_CONF_AR) >> 10) {
191 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000192 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100193 break;
194 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000195 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100196 break;
197 default:
198 goto unknown;
199 }
200 break;
201 default:
202 goto unknown;
203 }
204
205 return config0 & MIPS_CONF_M;
206
207unknown:
208 panic(unknown_isa, config0);
209}
210
211static inline unsigned int decode_config1(struct cpuinfo_mips *c)
212{
213 unsigned int config1;
214
215 config1 = read_c0_config1();
216
217 if (config1 & MIPS_CONF1_MD)
218 c->ases |= MIPS_ASE_MDMX;
219 if (config1 & MIPS_CONF1_WR)
220 c->options |= MIPS_CPU_WATCH;
221 if (config1 & MIPS_CONF1_CA)
222 c->ases |= MIPS_ASE_MIPS16;
223 if (config1 & MIPS_CONF1_EP)
224 c->options |= MIPS_CPU_EJTAG;
225 if (config1 & MIPS_CONF1_FP) {
226 c->options |= MIPS_CPU_FPU;
227 c->options |= MIPS_CPU_32FPR;
228 }
229 if (cpu_has_tlb)
230 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
231
232 return config1 & MIPS_CONF_M;
233}
234
235static inline unsigned int decode_config2(struct cpuinfo_mips *c)
236{
237 unsigned int config2;
238
239 config2 = read_c0_config2();
240
241 if (config2 & MIPS_CONF2_SL)
242 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
243
244 return config2 & MIPS_CONF_M;
245}
246
247static inline unsigned int decode_config3(struct cpuinfo_mips *c)
248{
249 unsigned int config3;
250
251 config3 = read_c0_config3();
252
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500253 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100254 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500255 c->options |= MIPS_CPU_RIXI;
256 }
257 if (config3 & MIPS_CONF3_RXI)
258 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100259 if (config3 & MIPS_CONF3_DSP)
260 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500261 if (config3 & MIPS_CONF3_DSP2P)
262 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100263 if (config3 & MIPS_CONF3_VINT)
264 c->options |= MIPS_CPU_VINT;
265 if (config3 & MIPS_CONF3_VEIC)
266 c->options |= MIPS_CPU_VEIC;
267 if (config3 & MIPS_CONF3_MT)
268 c->ases |= MIPS_ASE_MIPSMT;
269 if (config3 & MIPS_CONF3_ULRI)
270 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000271 if (config3 & MIPS_CONF3_ISA)
272 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100273 if (config3 & MIPS_CONF3_VZ)
274 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000275 if (config3 & MIPS_CONF3_SC)
276 c->options |= MIPS_CPU_SEGMENTS;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100277
278 return config3 & MIPS_CONF_M;
279}
280
281static inline unsigned int decode_config4(struct cpuinfo_mips *c)
282{
283 unsigned int config4;
284
285 config4 = read_c0_config4();
286
287 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
288 && cpu_has_tlb)
289 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
290
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000291 if (cpu_has_tlb) {
292 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
293 c->options |= MIPS_CPU_TLBINV;
294 }
295
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100296 c->kscratch_mask = (config4 >> 16) & 0xff;
297
298 return config4 & MIPS_CONF_M;
299}
300
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200301static inline unsigned int decode_config5(struct cpuinfo_mips *c)
302{
303 unsigned int config5;
304
305 config5 = read_c0_config5();
306 config5 &= ~MIPS_CONF5_UFR;
307 write_c0_config5(config5);
308
309 return config5 & MIPS_CONF_M;
310}
311
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000312static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100313{
314 int ok;
315
316 /* MIPS32 or MIPS64 compliant CPU. */
317 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
318 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
319
320 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
321
322 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100323 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100324 if (ok)
325 ok = decode_config1(c);
326 if (ok)
327 ok = decode_config2(c);
328 if (ok)
329 ok = decode_config3(c);
330 if (ok)
331 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200332 if (ok)
333 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100334
335 mips_probe_watch_registers(c);
336
337 if (cpu_has_mips_r2)
338 c->core = read_c0_ebase() & 0x3ff;
339}
340
Ralf Baechle02cf2112005-10-01 13:06:32 +0100341#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 | MIPS_CPU_COUNTER)
343
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000344static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100346 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 case PRID_IMP_R2000:
348 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000349 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100350 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500351 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 if (__cpu_has_fpu())
353 c->options |= MIPS_CPU_FPU;
354 c->tlbsize = 64;
355 break;
356 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100357 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000358 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000360 __cpu_name[cpu] = "R3081";
361 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000363 __cpu_name[cpu] = "R3000A";
364 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000365 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000367 __cpu_name[cpu] = "R3000";
368 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100369 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500370 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 if (__cpu_has_fpu())
372 c->options |= MIPS_CPU_FPU;
373 c->tlbsize = 64;
374 break;
375 case PRID_IMP_R4000:
376 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100377 if ((c->processor_id & PRID_REV_MASK) >=
378 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000380 __cpu_name[cpu] = "R4400PC";
381 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000383 __cpu_name[cpu] = "R4000PC";
384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100386 int cca = read_c0_config() & CONF_CM_CMASK;
387 int mc;
388
389 /*
390 * SC and MC versions can't be reliably told apart,
391 * but only the latter support coherent caching
392 * modes so assume the firmware has set the KSEG0
393 * coherency attribute reasonably (if uncached, we
394 * assume SC).
395 */
396 switch (cca) {
397 case CONF_CM_CACHABLE_CE:
398 case CONF_CM_CACHABLE_COW:
399 case CONF_CM_CACHABLE_CUW:
400 mc = 1;
401 break;
402 default:
403 mc = 0;
404 break;
405 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100406 if ((c->processor_id & PRID_REV_MASK) >=
407 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100408 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
409 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000410 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100411 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
412 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 }
415
Steven J. Hilla96102b2012-12-07 04:31:36 +0000416 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500418 MIPS_CPU_WATCH | MIPS_CPU_VCE |
419 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 c->tlbsize = 48;
421 break;
422 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900423 set_isa(c, MIPS_CPU_ISA_III);
424 c->options = R4K_OPTS;
425 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 case PRID_REV_VR4111:
428 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000429 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 case PRID_REV_VR4121:
432 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000433 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 break;
435 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000436 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000438 __cpu_name[cpu] = "NEC VR4122";
439 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000441 __cpu_name[cpu] = "NEC VR4181A";
442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 break;
444 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000445 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000447 __cpu_name[cpu] = "NEC VR4131";
448 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900450 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000451 __cpu_name[cpu] = "NEC VR4133";
452 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 break;
454 default:
455 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
456 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000457 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 break;
459 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 break;
461 case PRID_IMP_R4300:
462 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000463 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000464 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500466 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 c->tlbsize = 32;
468 break;
469 case PRID_IMP_R4600:
470 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000471 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000472 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000473 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
474 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 c->tlbsize = 48;
476 break;
477 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500478 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 /*
480 * This processor doesn't have an MMU, so it's not
481 * "real easy" to run Linux on it. It is left purely
482 * for documentation. Commented out because it shares
483 * it's c0_prid id number with the TX3900.
484 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000485 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000486 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000487 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500489 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 break;
491 #endif
492 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100493 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
496 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000497 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 c->tlbsize = 64;
499 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100500 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 case PRID_REV_TX3912:
502 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000503 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 c->tlbsize = 32;
505 break;
506 case PRID_REV_TX3922:
507 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000508 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 c->tlbsize = 64;
510 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 }
512 }
513 break;
514 case PRID_IMP_R4700:
515 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000516 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000517 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500519 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 c->tlbsize = 48;
521 break;
522 case PRID_IMP_TX49:
523 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000524 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000525 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 c->options = R4K_OPTS | MIPS_CPU_LLSC;
527 if (!(c->processor_id & 0x08))
528 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
529 c->tlbsize = 48;
530 break;
531 case PRID_IMP_R5000:
532 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000533 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000534 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500536 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 c->tlbsize = 48;
538 break;
539 case PRID_IMP_R5432:
540 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000541 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000542 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500544 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 c->tlbsize = 48;
546 break;
547 case PRID_IMP_R5500:
548 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000549 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000550 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500552 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 c->tlbsize = 48;
554 break;
555 case PRID_IMP_NEVADA:
556 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000557 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000558 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500560 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 c->tlbsize = 48;
562 break;
563 case PRID_IMP_R6000:
564 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000565 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000566 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500568 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 c->tlbsize = 32;
570 break;
571 case PRID_IMP_R6000A:
572 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000573 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000574 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500576 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 c->tlbsize = 32;
578 break;
579 case PRID_IMP_RM7000:
580 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000581 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000582 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500584 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100586 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 * the RM7000 v2.0 indicates if the TLB has 48 or 64
588 * entries.
589 *
Ralf Baechle70342282013-01-22 12:59:30 +0100590 * 29 1 => 64 entry JTLB
591 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 */
593 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
594 break;
595 case PRID_IMP_RM9000:
596 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000597 __cpu_name[cpu] = "RM9000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000598 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500600 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 /*
602 * Bit 29 in the info register of the RM9000
603 * indicates if the TLB has 48 or 64 entries.
604 *
Ralf Baechle70342282013-01-22 12:59:30 +0100605 * 29 1 => 64 entry JTLB
606 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 */
608 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
609 break;
610 case PRID_IMP_R8000:
611 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000612 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000613 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500615 MIPS_CPU_FPU | MIPS_CPU_32FPR |
616 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
618 break;
619 case PRID_IMP_R10000:
620 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000621 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000622 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000623 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500624 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500626 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 c->tlbsize = 64;
628 break;
629 case PRID_IMP_R12000:
630 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000631 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000632 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000633 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500634 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500636 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 c->tlbsize = 64;
638 break;
Kumba44d921b2006-05-16 22:23:59 -0400639 case PRID_IMP_R14000:
640 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000641 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000642 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400643 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500644 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400645 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500646 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400647 c->tlbsize = 64;
648 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800649 case PRID_IMP_LOONGSON2:
650 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000651 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700652
653 switch (c->processor_id & PRID_REV_MASK) {
654 case PRID_REV_LOONGSON2E:
655 set_elf_platform(cpu, "loongson2e");
656 break;
657 case PRID_REV_LOONGSON2F:
658 set_elf_platform(cpu, "loongson2f");
659 break;
660 }
661
Steven J. Hilla96102b2012-12-07 04:31:36 +0000662 set_isa(c, MIPS_CPU_ISA_III);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800663 c->options = R4K_OPTS |
664 MIPS_CPU_FPU | MIPS_CPU_LLSC |
665 MIPS_CPU_32FPR;
666 c->tlbsize = 64;
667 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100668 case PRID_IMP_LOONGSON1:
669 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100671 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000672
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100673 switch (c->processor_id & PRID_REV_MASK) {
674 case PRID_REV_LOONGSON1B:
675 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000676 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000677 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100678
Ralf Baechle41943182005-05-05 16:45:59 +0000679 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000680 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681}
682
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000683static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Ralf Baechle41943182005-05-05 16:45:59 +0000685 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100686 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 case PRID_IMP_4KC:
688 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000689 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 break;
691 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000692 case PRID_IMP_4KECR2:
693 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000694 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000695 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100697 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000699 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 break;
701 case PRID_IMP_5KC:
702 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000703 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200705 case PRID_IMP_5KE:
706 c->cputype = CPU_5KE;
707 __cpu_name[cpu] = "MIPS 5KE";
708 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 case PRID_IMP_20KC:
710 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000711 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 break;
713 case PRID_IMP_24K:
714 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000715 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100717 case PRID_IMP_24KE:
718 c->cputype = CPU_24K;
719 __cpu_name[cpu] = "MIPS 24KEc";
720 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 case PRID_IMP_25KF:
722 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000723 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000725 case PRID_IMP_34K:
726 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000727 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000728 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100729 case PRID_IMP_74K:
730 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000731 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100732 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200733 case PRID_IMP_M14KC:
734 c->cputype = CPU_M14KC;
735 __cpu_name[cpu] = "MIPS M14Kc";
736 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000737 case PRID_IMP_M14KEC:
738 c->cputype = CPU_M14KEC;
739 __cpu_name[cpu] = "MIPS M14KEc";
740 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100741 case PRID_IMP_1004K:
742 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000743 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100744 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000745 case PRID_IMP_1074K:
746 c->cputype = CPU_74K;
747 __cpu_name[cpu] = "MIPS 1074Kc";
748 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +0000749 case PRID_IMP_PROAPTIV_UP:
750 c->cputype = CPU_PROAPTIV;
751 __cpu_name[cpu] = "MIPS proAptiv";
752 break;
753 case PRID_IMP_PROAPTIV_MP:
754 c->cputype = CPU_PROAPTIV;
755 __cpu_name[cpu] = "MIPS proAptiv (multi)";
756 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100758
759 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000762static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
Ralf Baechle41943182005-05-05 16:45:59 +0000764 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100765 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 case PRID_IMP_AU1_REV1:
767 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100768 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 switch ((c->processor_id >> 24) & 0xff) {
770 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000771 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 break;
773 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000774 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 break;
776 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000777 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 break;
779 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000780 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000782 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000783 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100784 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000785 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100786 break;
787 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000788 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000789 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100791 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 break;
793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 break;
795 }
796}
797
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000798static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
Ralf Baechle41943182005-05-05 16:45:59 +0000800 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100801
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100802 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 case PRID_IMP_SB1:
804 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000805 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100807 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000808 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700810 case PRID_IMP_SB1A:
811 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000812 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700813 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
815}
816
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000817static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818{
Ralf Baechle41943182005-05-05 16:45:59 +0000819 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100820 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 case PRID_IMP_SR71000:
822 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000823 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 c->scache.ways = 8;
825 c->tlbsize = 64;
826 break;
827 }
828}
829
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000830static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000831{
832 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100833 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +0000834 case PRID_IMP_PR4450:
835 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000836 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000837 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +0000838 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000839 }
840}
841
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000842static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200843{
844 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100845 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800846 case PRID_IMP_BMIPS32_REV4:
847 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700848 c->cputype = CPU_BMIPS32;
849 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700850 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200851 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700852 case PRID_IMP_BMIPS3300:
853 case PRID_IMP_BMIPS3300_ALT:
854 case PRID_IMP_BMIPS3300_BUG:
855 c->cputype = CPU_BMIPS3300;
856 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700857 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200858 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700859 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100860 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700861
862 if (rev >= PRID_REV_BMIPS4380_LO &&
863 rev <= PRID_REV_BMIPS4380_HI) {
864 c->cputype = CPU_BMIPS4380;
865 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700866 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700867 } else {
868 c->cputype = CPU_BMIPS4350;
869 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700870 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +0100871 }
872 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200873 }
Kevin Cernekee602977b2010-10-16 14:22:30 -0700874 case PRID_IMP_BMIPS5000:
875 c->cputype = CPU_BMIPS5000;
876 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700877 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700878 c->options |= MIPS_CPU_ULRI;
879 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700880 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200881}
882
David Daney0dd47812008-12-11 15:33:26 -0800883static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
884{
885 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100886 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -0800887 case PRID_IMP_CAVIUM_CN38XX:
888 case PRID_IMP_CAVIUM_CN31XX:
889 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -0800890 c->cputype = CPU_CAVIUM_OCTEON;
891 __cpu_name[cpu] = "Cavium Octeon";
892 goto platform;
David Daney0dd47812008-12-11 15:33:26 -0800893 case PRID_IMP_CAVIUM_CN58XX:
894 case PRID_IMP_CAVIUM_CN56XX:
895 case PRID_IMP_CAVIUM_CN50XX:
896 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -0800897 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
898 __cpu_name[cpu] = "Cavium Octeon+";
899platform:
Robert Millanc094c992011-04-18 11:37:55 -0700900 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -0800901 break;
David Daneya1431b62011-09-24 02:29:54 +0200902 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -0700903 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +0200904 case PRID_IMP_CAVIUM_CN66XX:
905 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -0700906 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -0700907 c->cputype = CPU_CAVIUM_OCTEON2;
908 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -0700909 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -0700910 break;
David Daneyaf04bb82013-07-29 15:07:01 -0700911 case PRID_IMP_CAVIUM_CN70XX:
912 case PRID_IMP_CAVIUM_CN78XX:
913 c->cputype = CPU_CAVIUM_OCTEON3;
914 __cpu_name[cpu] = "Cavium Octeon III";
915 set_elf_platform(cpu, "octeon3");
916 break;
David Daney0dd47812008-12-11 15:33:26 -0800917 default:
918 printk(KERN_INFO "Unknown Octeon chip!\n");
919 c->cputype = CPU_UNKNOWN;
920 break;
921 }
922}
923
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000924static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
925{
926 decode_configs(c);
927 /* JZRISC does not implement the CP0 counter. */
928 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100929 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000930 case PRID_IMP_JZRISC:
931 c->cputype = CPU_JZRISC;
932 __cpu_name[cpu] = "Ingenic JZRISC";
933 break;
934 default:
935 panic("Unknown Ingenic Processor ID!");
936 break;
937 }
938}
939
Jayachandran Ca7117c62011-05-11 12:04:58 +0530940static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
941{
942 decode_configs(c);
943
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100944 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +0100945 c->cputype = CPU_ALCHEMY;
946 __cpu_name[cpu] = "Au1300";
947 /* following stuff is not for Alchemy */
948 return;
949 }
950
Ralf Baechle70342282013-01-22 12:59:30 +0100951 c->options = (MIPS_CPU_TLB |
952 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +0530953 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +0100954 MIPS_CPU_DIVEC |
955 MIPS_CPU_WATCH |
956 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +0530957 MIPS_CPU_LLSC);
958
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100959 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +0530960 case PRID_IMP_NETLOGIC_XLP2XX:
961 c->cputype = CPU_XLP;
962 __cpu_name[cpu] = "Broadcom XLPII";
963 break;
964
Jayachandran C2aa54b22011-11-16 00:21:29 +0000965 case PRID_IMP_NETLOGIC_XLP8XX:
966 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000967 c->cputype = CPU_XLP;
968 __cpu_name[cpu] = "Netlogic XLP";
969 break;
970
Jayachandran Ca7117c62011-05-11 12:04:58 +0530971 case PRID_IMP_NETLOGIC_XLR732:
972 case PRID_IMP_NETLOGIC_XLR716:
973 case PRID_IMP_NETLOGIC_XLR532:
974 case PRID_IMP_NETLOGIC_XLR308:
975 case PRID_IMP_NETLOGIC_XLR532C:
976 case PRID_IMP_NETLOGIC_XLR516C:
977 case PRID_IMP_NETLOGIC_XLR508C:
978 case PRID_IMP_NETLOGIC_XLR308C:
979 c->cputype = CPU_XLR;
980 __cpu_name[cpu] = "Netlogic XLR";
981 break;
982
983 case PRID_IMP_NETLOGIC_XLS608:
984 case PRID_IMP_NETLOGIC_XLS408:
985 case PRID_IMP_NETLOGIC_XLS404:
986 case PRID_IMP_NETLOGIC_XLS208:
987 case PRID_IMP_NETLOGIC_XLS204:
988 case PRID_IMP_NETLOGIC_XLS108:
989 case PRID_IMP_NETLOGIC_XLS104:
990 case PRID_IMP_NETLOGIC_XLS616B:
991 case PRID_IMP_NETLOGIC_XLS608B:
992 case PRID_IMP_NETLOGIC_XLS416B:
993 case PRID_IMP_NETLOGIC_XLS412B:
994 case PRID_IMP_NETLOGIC_XLS408B:
995 case PRID_IMP_NETLOGIC_XLS404B:
996 c->cputype = CPU_XLR;
997 __cpu_name[cpu] = "Netlogic XLS";
998 break;
999
1000 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001001 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301002 c->processor_id);
1003 c->cputype = CPU_XLR;
1004 break;
1005 }
1006
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001007 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001008 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001009 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1010 /* This will be updated again after all threads are woken up */
1011 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1012 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001013 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001014 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1015 }
Jayachandran C7777b932013-06-11 14:41:35 +00001016 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301017}
1018
David Daney949e51b2010-10-14 11:32:33 -07001019#ifdef CONFIG_64BIT
1020/* For use by uaccess.h */
1021u64 __ua_limit;
1022EXPORT_SYMBOL(__ua_limit);
1023#endif
1024
Ralf Baechle9966db252007-10-11 23:46:17 +01001025const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001026const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001027
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001028void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029{
1030 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001031 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Ralf Baechle70342282013-01-22 12:59:30 +01001033 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 c->fpu_id = FPIR_IMP_NONE;
1035 c->cputype = CPU_UNKNOWN;
1036
1037 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001038 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001040 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 break;
1042 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001043 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 break;
1045 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001046 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 break;
1048 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001049 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001051 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001052 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001053 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001055 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001057 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001058 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001059 break;
David Daney0dd47812008-12-11 15:33:26 -08001060 case PRID_COMP_CAVIUM:
1061 cpu_probe_cavium(c, cpu);
1062 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001063 case PRID_COMP_INGENIC:
1064 cpu_probe_ingenic(c, cpu);
1065 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301066 case PRID_COMP_NETLOGIC:
1067 cpu_probe_netlogic(c, cpu);
1068 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001070
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001071 BUG_ON(!__cpu_name[cpu]);
1072 BUG_ON(c->cputype == CPU_UNKNOWN);
1073
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001074 /*
1075 * Platform code can force the cpu type to optimize code
1076 * generation. In that case be sure the cpu type is correctly
1077 * manually setup otherwise it could trigger some nasty bugs.
1078 */
1079 BUG_ON(current_cpu_type() != c->cputype);
1080
Kevin Cernekee0103d232010-05-02 14:43:52 -07001081 if (mips_fpu_disabled)
1082 c->options &= ~MIPS_CPU_FPU;
1083
1084 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001085 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001086
Ralf Baechle41943182005-05-05 16:45:59 +00001087 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001089
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001090 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1091 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Ralf Baechle41943182005-05-05 16:45:59 +00001092 if (c->fpu_id & MIPS_FPIR_3D)
1093 c->ases |= MIPS_ASE_MIPS3D;
1094 }
1095 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001096
Al Cooperda4b62c2012-07-13 16:44:51 -04001097 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001098 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001099 /* R2 has Performance Counter Interrupt indicator */
1100 c->options |= MIPS_CPU_PCI;
1101 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001102 else
1103 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001104
1105 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001106
1107#ifdef CONFIG_64BIT
1108 if (cpu == 0)
1109 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111}
1112
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001113void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
1115 struct cpuinfo_mips *c = &current_cpu_data;
1116
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001117 pr_info("CPU%d revision is: %08x (%s)\n",
1118 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001120 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121}