blob: b8c0e7b4ca1cdd0e0d4d3a9251af47cff784a326 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/************************************************************************
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07002 * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08003 * Copyright(c) 2002-2007 Neterion Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 *
13 * Credits:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070014 * Jeff Garzik : For pointing out the improper error condition
15 * check in the s2io_xmit routine and also some
16 * issues in the Tx watch dog function. Also for
17 * patiently answering all those innumerable
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * questions regaring the 2.6 porting issues.
19 * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
20 * macros available only in 2.6 Kernel.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070021 * Francois Romieu : For pointing out all code part that were
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * deprecated and also styling related comments.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070023 * Grant Grundler : For helping me get rid of some Architecture
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * dependent code.
25 * Christopher Hellwig : Some more 2.6 specific issues in the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070026 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 * The module loadable parameters that are supported by the driver and a brief
28 * explaination of all the variables.
Ananda Raju9dc737a2006-04-21 19:05:41 -040029 *
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070030 * rx_ring_num : This can be used to program the number of receive rings used
31 * in the driver.
Ananda Raju9dc737a2006-04-21 19:05:41 -040032 * rx_ring_sz: This defines the number of receive blocks each ring can have.
33 * This is also an array of size 8.
Ananda Rajuda6971d2005-10-31 16:55:31 -050034 * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
Veena Parat6d517a22007-07-23 02:20:51 -040035 * values are 1, 2.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070037 * tx_fifo_len: This too is an array of 8. Each element defines the number of
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 * Tx descriptors that can be associated with each corresponding FIFO.
Ananda Raju9dc737a2006-04-21 19:05:41 -040039 * intr_type: This defines the type of interrupt. The values can be 0(INTA),
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -070040 * 2(MSI_X). Default value is '2(MSI_X)'
Stephen Hemminger43b7c452007-10-05 12:39:21 -070041 * lro_enable: Specifies whether to enable Large Receive Offload (LRO) or not.
Ananda Raju9dc737a2006-04-21 19:05:41 -040042 * Possible values '1' for enable '0' for disable. Default is '0'
43 * lro_max_pkts: This parameter defines maximum number of packets can be
44 * aggregated as a single large packet
Sivakumar Subramani926930b2007-02-24 01:59:39 -050045 * napi: This parameter used to enable/disable NAPI (polling Rx)
46 * Possible values '1' for enable and '0' for disable. Default is '1'
47 * ufo: This parameter used to enable/disable UDP Fragmentation Offload(UFO)
48 * Possible values '1' for enable and '0' for disable. Default is '0'
49 * vlan_tag_strip: This can be used to enable or disable vlan stripping.
50 * Possible values '1' for enable , '0' for disable.
51 * Default is '2' - which means disable in promisc mode
52 * and enable in non-promiscuous mode.
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 ************************************************************************/
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <linux/module.h>
56#include <linux/types.h>
57#include <linux/errno.h>
58#include <linux/ioport.h>
59#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040060#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include <linux/kernel.h>
62#include <linux/netdevice.h>
63#include <linux/etherdevice.h>
64#include <linux/skbuff.h>
65#include <linux/init.h>
66#include <linux/delay.h>
67#include <linux/stddef.h>
68#include <linux/ioctl.h>
69#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#include <linux/ethtool.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/workqueue.h>
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -070072#include <linux/if_vlan.h>
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -050073#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <net/tcp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#include <asm/system.h>
78#include <asm/uaccess.h>
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070079#include <asm/io.h>
Andrew Mortonfe931392006-02-03 01:45:12 -080080#include <asm/div64.h>
Andrew Morton330ce0d2006-08-14 23:00:14 -070081#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/* local include */
84#include "s2io.h"
85#include "s2io-regs.h"
86
Sivakumar Subramani1a7eb722007-09-14 07:43:16 -040087#define DRV_VERSION "2.0.26.5"
John Linville6c1792f2005-10-04 07:51:45 -040088
Linus Torvalds1da177e2005-04-16 15:20:36 -070089/* S2io Driver name & version. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070090static char s2io_driver_name[] = "Neterion";
John Linville6c1792f2005-10-04 07:51:45 -040091static char s2io_driver_version[] = DRV_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Veena Parat6d517a22007-07-23 02:20:51 -040093static int rxd_size[2] = {32,48};
94static int rxd_count[2] = {127,85};
Ananda Rajuda6971d2005-10-31 16:55:31 -050095
Ralf Baechle1ee6dd72007-01-31 14:09:29 -050096static inline int RXD_IS_UP2DT(struct RxD_t *rxdp)
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -070097{
98 int ret;
99
100 ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
101 (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
102
103 return ret;
104}
105
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700106/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 * Cards with following subsystem_id have a link state indication
108 * problem, 600B, 600C, 600D, 640B, 640C and 640D.
109 * macro below identifies these cards given the subsystem_id.
110 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700111#define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
112 (dev_type == XFRAME_I_DEVICE) ? \
113 ((((subid >= 0x600B) && (subid <= 0x600D)) || \
114 ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116#define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
117 ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
118#define TASKLET_IN_USE test_and_set_bit(0, (&sp->tasklet_status))
119#define PANIC 1
120#define LOW 2
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500121static inline int rx_buffer_level(struct s2io_nic * sp, int rxb_size, int ring)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500123 struct mac_info *mac_control;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700124
125 mac_control = &sp->mac_control;
Ananda Raju863c11a2006-04-21 19:03:13 -0400126 if (rxb_size <= rxd_count[sp->rxd_mode])
127 return PANIC;
128 else if ((mac_control->rings[ring].pkt_cnt - rxb_size) > 16)
129 return LOW;
130 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131}
132
Sivakumar Subramani92b84432007-09-06 06:51:14 -0400133static inline int is_s2io_card_up(const struct s2io_nic * sp)
134{
135 return test_bit(__S2IO_STATE_CARD_UP, &sp->state);
136}
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138/* Ethtool related variables and Macros. */
139static char s2io_gstrings[][ETH_GSTRING_LEN] = {
140 "Register test\t(offline)",
141 "Eeprom test\t(offline)",
142 "Link test\t(online)",
143 "RLDRAM test\t(offline)",
144 "BIST Test\t(offline)"
145};
146
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500147static char ethtool_xena_stats_keys[][ETH_GSTRING_LEN] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 {"tmac_frms"},
149 {"tmac_data_octets"},
150 {"tmac_drop_frms"},
151 {"tmac_mcst_frms"},
152 {"tmac_bcst_frms"},
153 {"tmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400154 {"tmac_ttl_octets"},
155 {"tmac_ucst_frms"},
156 {"tmac_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 {"tmac_any_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400158 {"tmac_ttl_less_fb_octets"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 {"tmac_vld_ip_octets"},
160 {"tmac_vld_ip"},
161 {"tmac_drop_ip"},
162 {"tmac_icmp"},
163 {"tmac_rst_tcp"},
164 {"tmac_tcp"},
165 {"tmac_udp"},
166 {"rmac_vld_frms"},
167 {"rmac_data_octets"},
168 {"rmac_fcs_err_frms"},
169 {"rmac_drop_frms"},
170 {"rmac_vld_mcst_frms"},
171 {"rmac_vld_bcst_frms"},
172 {"rmac_in_rng_len_err_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400173 {"rmac_out_rng_len_err_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 {"rmac_long_frms"},
175 {"rmac_pause_ctrl_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400176 {"rmac_unsup_ctrl_frms"},
177 {"rmac_ttl_octets"},
178 {"rmac_accepted_ucst_frms"},
179 {"rmac_accepted_nucst_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 {"rmac_discarded_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400181 {"rmac_drop_events"},
182 {"rmac_ttl_less_fb_octets"},
183 {"rmac_ttl_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 {"rmac_usized_frms"},
185 {"rmac_osized_frms"},
186 {"rmac_frag_frms"},
187 {"rmac_jabber_frms"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400188 {"rmac_ttl_64_frms"},
189 {"rmac_ttl_65_127_frms"},
190 {"rmac_ttl_128_255_frms"},
191 {"rmac_ttl_256_511_frms"},
192 {"rmac_ttl_512_1023_frms"},
193 {"rmac_ttl_1024_1518_frms"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 {"rmac_ip"},
195 {"rmac_ip_octets"},
196 {"rmac_hdr_err_ip"},
197 {"rmac_drop_ip"},
198 {"rmac_icmp"},
199 {"rmac_tcp"},
200 {"rmac_udp"},
201 {"rmac_err_drp_udp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400202 {"rmac_xgmii_err_sym"},
203 {"rmac_frms_q0"},
204 {"rmac_frms_q1"},
205 {"rmac_frms_q2"},
206 {"rmac_frms_q3"},
207 {"rmac_frms_q4"},
208 {"rmac_frms_q5"},
209 {"rmac_frms_q6"},
210 {"rmac_frms_q7"},
211 {"rmac_full_q0"},
212 {"rmac_full_q1"},
213 {"rmac_full_q2"},
214 {"rmac_full_q3"},
215 {"rmac_full_q4"},
216 {"rmac_full_q5"},
217 {"rmac_full_q6"},
218 {"rmac_full_q7"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 {"rmac_pause_cnt"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400220 {"rmac_xgmii_data_err_cnt"},
221 {"rmac_xgmii_ctrl_err_cnt"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 {"rmac_accepted_ip"},
223 {"rmac_err_tcp"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400224 {"rd_req_cnt"},
225 {"new_rd_req_cnt"},
226 {"new_rd_req_rtry_cnt"},
227 {"rd_rtry_cnt"},
228 {"wr_rtry_rd_ack_cnt"},
229 {"wr_req_cnt"},
230 {"new_wr_req_cnt"},
231 {"new_wr_req_rtry_cnt"},
232 {"wr_rtry_cnt"},
233 {"wr_disc_cnt"},
234 {"rd_rtry_wr_ack_cnt"},
235 {"txp_wr_cnt"},
236 {"txd_rd_cnt"},
237 {"txd_wr_cnt"},
238 {"rxd_rd_cnt"},
239 {"rxd_wr_cnt"},
240 {"txf_rd_cnt"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500241 {"rxf_wr_cnt"}
242};
243
244static char ethtool_enhanced_stats_keys[][ETH_GSTRING_LEN] = {
Ananda Rajubd1034f2006-04-21 19:20:22 -0400245 {"rmac_ttl_1519_4095_frms"},
246 {"rmac_ttl_4096_8191_frms"},
247 {"rmac_ttl_8192_max_frms"},
248 {"rmac_ttl_gt_max_frms"},
249 {"rmac_osized_alt_frms"},
250 {"rmac_jabber_alt_frms"},
251 {"rmac_gt_max_alt_frms"},
252 {"rmac_vlan_frms"},
253 {"rmac_len_discard"},
254 {"rmac_fcs_discard"},
255 {"rmac_pf_discard"},
256 {"rmac_da_discard"},
257 {"rmac_red_discard"},
258 {"rmac_rts_discard"},
259 {"rmac_ingm_full_discard"},
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500260 {"link_fault_cnt"}
261};
262
263static char ethtool_driver_stats_keys[][ETH_GSTRING_LEN] = {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700264 {"\n DRIVER STATISTICS"},
265 {"single_bit_ecc_errs"},
266 {"double_bit_ecc_errs"},
Ananda Rajubd1034f2006-04-21 19:20:22 -0400267 {"parity_err_cnt"},
268 {"serious_err_cnt"},
269 {"soft_reset_cnt"},
270 {"fifo_full_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700271 {"ring_0_full_cnt"},
272 {"ring_1_full_cnt"},
273 {"ring_2_full_cnt"},
274 {"ring_3_full_cnt"},
275 {"ring_4_full_cnt"},
276 {"ring_5_full_cnt"},
277 {"ring_6_full_cnt"},
278 {"ring_7_full_cnt"},
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700279 {"alarm_transceiver_temp_high"},
280 {"alarm_transceiver_temp_low"},
281 {"alarm_laser_bias_current_high"},
282 {"alarm_laser_bias_current_low"},
283 {"alarm_laser_output_power_high"},
284 {"alarm_laser_output_power_low"},
285 {"warn_transceiver_temp_high"},
286 {"warn_transceiver_temp_low"},
287 {"warn_laser_bias_current_high"},
288 {"warn_laser_bias_current_low"},
289 {"warn_laser_output_power_high"},
290 {"warn_laser_output_power_low"},
291 {"lro_aggregated_pkts"},
292 {"lro_flush_both_count"},
293 {"lro_out_of_sequence_pkts"},
294 {"lro_flush_due_to_max_pkts"},
295 {"lro_avg_aggr_pkts"},
296 {"mem_alloc_fail_cnt"},
297 {"pci_map_fail_cnt"},
298 {"watchdog_timer_cnt"},
299 {"mem_allocated"},
300 {"mem_freed"},
301 {"link_up_cnt"},
302 {"link_down_cnt"},
303 {"link_up_time"},
304 {"link_down_time"},
305 {"tx_tcode_buf_abort_cnt"},
306 {"tx_tcode_desc_abort_cnt"},
307 {"tx_tcode_parity_err_cnt"},
308 {"tx_tcode_link_loss_cnt"},
309 {"tx_tcode_list_proc_err_cnt"},
310 {"rx_tcode_parity_err_cnt"},
311 {"rx_tcode_abort_cnt"},
312 {"rx_tcode_parity_abort_cnt"},
313 {"rx_tcode_rda_fail_cnt"},
314 {"rx_tcode_unkn_prot_cnt"},
315 {"rx_tcode_fcs_err_cnt"},
316 {"rx_tcode_buf_size_err_cnt"},
317 {"rx_tcode_rxd_corrupt_cnt"},
318 {"rx_tcode_unkn_err_cnt"},
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -0700319 {"tda_err_cnt"},
320 {"pfc_err_cnt"},
321 {"pcc_err_cnt"},
322 {"tti_err_cnt"},
323 {"tpa_err_cnt"},
324 {"sm_err_cnt"},
325 {"lso_err_cnt"},
326 {"mac_tmac_err_cnt"},
327 {"mac_rmac_err_cnt"},
328 {"xgxs_txgxs_err_cnt"},
329 {"xgxs_rxgxs_err_cnt"},
330 {"rc_err_cnt"},
331 {"prc_pcix_err_cnt"},
332 {"rpa_err_cnt"},
333 {"rda_err_cnt"},
334 {"rti_err_cnt"},
335 {"mc_err_cnt"}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336};
337
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -0500338#define S2IO_XENA_STAT_LEN sizeof(ethtool_xena_stats_keys)/ ETH_GSTRING_LEN
339#define S2IO_ENHANCED_STAT_LEN sizeof(ethtool_enhanced_stats_keys)/ \
340 ETH_GSTRING_LEN
341#define S2IO_DRIVER_STAT_LEN sizeof(ethtool_driver_stats_keys)/ ETH_GSTRING_LEN
342
343#define XFRAME_I_STAT_LEN (S2IO_XENA_STAT_LEN + S2IO_DRIVER_STAT_LEN )
344#define XFRAME_II_STAT_LEN (XFRAME_I_STAT_LEN + S2IO_ENHANCED_STAT_LEN )
345
346#define XFRAME_I_STAT_STRINGS_LEN ( XFRAME_I_STAT_LEN * ETH_GSTRING_LEN )
347#define XFRAME_II_STAT_STRINGS_LEN ( XFRAME_II_STAT_LEN * ETH_GSTRING_LEN )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349#define S2IO_TEST_LEN sizeof(s2io_gstrings) / ETH_GSTRING_LEN
350#define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
351
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -0700352#define S2IO_TIMER_CONF(timer, handle, arg, exp) \
353 init_timer(&timer); \
354 timer.function = handle; \
355 timer.data = (unsigned long) arg; \
356 mod_timer(&timer, (jiffies + exp)) \
357
Sivakumar Subramani2fd37682007-09-14 07:39:19 -0400358/* copy mac addr to def_mac_addr array */
359static void do_s2io_copy_mac_addr(struct s2io_nic *sp, int offset, u64 mac_addr)
360{
361 sp->def_mac_addr[offset].mac_addr[5] = (u8) (mac_addr);
362 sp->def_mac_addr[offset].mac_addr[4] = (u8) (mac_addr >> 8);
363 sp->def_mac_addr[offset].mac_addr[3] = (u8) (mac_addr >> 16);
364 sp->def_mac_addr[offset].mac_addr[2] = (u8) (mac_addr >> 24);
365 sp->def_mac_addr[offset].mac_addr[1] = (u8) (mac_addr >> 32);
366 sp->def_mac_addr[offset].mac_addr[0] = (u8) (mac_addr >> 40);
367}
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700368/* Add the vlan */
369static void s2io_vlan_rx_register(struct net_device *dev,
370 struct vlan_group *grp)
371{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500372 struct s2io_nic *nic = dev->priv;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700373 unsigned long flags;
374
375 spin_lock_irqsave(&nic->tx_lock, flags);
376 nic->vlgrp = grp;
377 spin_unlock_irqrestore(&nic->tx_lock, flags);
378}
379
Sivakumar Subramani926930b2007-02-24 01:59:39 -0500380/* A flag indicating whether 'RX_PA_CFG_STRIP_VLAN_TAG' bit is set or not */
Adrian Bunk7b490342007-03-05 02:49:25 +0100381static int vlan_strip_flag;
Sivakumar Subramani926930b2007-02-24 01:59:39 -0500382
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700383/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 * Constants to be programmed into the Xena's registers, to configure
385 * the XAUI.
386 */
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388#define END_SIGN 0x0
Arjan van de Venf71e1302006-03-03 21:33:57 -0500389static const u64 herc_act_dtx_cfg[] = {
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700390 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700391 0x8000051536750000ULL, 0x80000515367500E0ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700392 /* Write data */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700393 0x8000051536750004ULL, 0x80000515367500E4ULL,
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700394 /* Set address */
395 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
396 /* Write data */
397 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
398 /* Set address */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -0700399 0x801205150D440000ULL, 0x801205150D4400E0ULL,
400 /* Write data */
401 0x801205150D440004ULL, 0x801205150D4400E4ULL,
402 /* Set address */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700403 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
404 /* Write data */
405 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
406 /* Done */
407 END_SIGN
408};
409
Arjan van de Venf71e1302006-03-03 21:33:57 -0500410static const u64 xena_dtx_cfg[] = {
Ananda Rajuc92ca042006-04-21 19:18:03 -0400411 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 0x8000051500000000ULL, 0x80000515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400413 /* Write data */
414 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
415 /* Set address */
416 0x8001051500000000ULL, 0x80010515000000E0ULL,
417 /* Write data */
418 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
419 /* Set address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 0x8002051500000000ULL, 0x80020515000000E0ULL,
Ananda Rajuc92ca042006-04-21 19:18:03 -0400421 /* Write data */
422 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 END_SIGN
424};
425
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700426/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 * Constants for Fixing the MacAddress problem seen mostly on
428 * Alpha machines.
429 */
Arjan van de Venf71e1302006-03-03 21:33:57 -0500430static const u64 fix_mac[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 0x0060000000000000ULL, 0x0060600000000000ULL,
432 0x0040600000000000ULL, 0x0000600000000000ULL,
433 0x0020600000000000ULL, 0x0060600000000000ULL,
434 0x0020600000000000ULL, 0x0060600000000000ULL,
435 0x0020600000000000ULL, 0x0060600000000000ULL,
436 0x0020600000000000ULL, 0x0060600000000000ULL,
437 0x0020600000000000ULL, 0x0060600000000000ULL,
438 0x0020600000000000ULL, 0x0060600000000000ULL,
439 0x0020600000000000ULL, 0x0060600000000000ULL,
440 0x0020600000000000ULL, 0x0060600000000000ULL,
441 0x0020600000000000ULL, 0x0060600000000000ULL,
442 0x0020600000000000ULL, 0x0060600000000000ULL,
443 0x0020600000000000ULL, 0x0000600000000000ULL,
444 0x0040600000000000ULL, 0x0060600000000000ULL,
445 END_SIGN
446};
447
Ananda Rajub41477f2006-07-24 19:52:49 -0400448MODULE_LICENSE("GPL");
449MODULE_VERSION(DRV_VERSION);
450
451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452/* Module Loadable parameters. */
Ananda Rajub41477f2006-07-24 19:52:49 -0400453S2IO_PARM_INT(tx_fifo_num, 1);
454S2IO_PARM_INT(rx_ring_num, 1);
455
456
457S2IO_PARM_INT(rx_ring_mode, 1);
458S2IO_PARM_INT(use_continuous_tx_intrs, 1);
459S2IO_PARM_INT(rmac_pause_time, 0x100);
460S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
461S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
462S2IO_PARM_INT(shared_splits, 0);
463S2IO_PARM_INT(tmac_util_period, 5);
464S2IO_PARM_INT(rmac_util_period, 5);
Ananda Rajub41477f2006-07-24 19:52:49 -0400465S2IO_PARM_INT(l3l4hdr_size, 128);
466/* Frequency of Rx desc syncs expressed as power of 2 */
467S2IO_PARM_INT(rxsync_frequency, 3);
Veena Parateccb8622007-07-23 02:23:54 -0400468/* Interrupt type. Values can be 0(INTA), 2(MSI_X) */
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -0700469S2IO_PARM_INT(intr_type, 2);
Ananda Rajub41477f2006-07-24 19:52:49 -0400470/* Large receive offload feature */
Stephen Hemminger43b7c452007-10-05 12:39:21 -0700471static unsigned int lro_enable;
472module_param_named(lro, lro_enable, uint, 0);
473
Ananda Rajub41477f2006-07-24 19:52:49 -0400474/* Max pkts to be aggregated by LRO at one time. If not specified,
475 * aggregation happens until we hit max IP pkt size(64K)
476 */
477S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
Ananda Rajub41477f2006-07-24 19:52:49 -0400478S2IO_PARM_INT(indicate_max_pkts, 0);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -0500479
480S2IO_PARM_INT(napi, 1);
481S2IO_PARM_INT(ufo, 0);
Sivakumar Subramani926930b2007-02-24 01:59:39 -0500482S2IO_PARM_INT(vlan_tag_strip, NO_STRIP_IN_PROMISC);
Ananda Rajub41477f2006-07-24 19:52:49 -0400483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
Ananda Raju9dc737a2006-04-21 19:05:41 -0400485 {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486static unsigned int rx_ring_sz[MAX_RX_RINGS] =
Ananda Raju9dc737a2006-04-21 19:05:41 -0400487 {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700488static unsigned int rts_frm_len[MAX_RX_RINGS] =
489 {[0 ...(MAX_RX_RINGS - 1)] = 0 };
Ananda Rajub41477f2006-07-24 19:52:49 -0400490
491module_param_array(tx_fifo_len, uint, NULL, 0);
492module_param_array(rx_ring_sz, uint, NULL, 0);
493module_param_array(rts_frm_len, uint, NULL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700495/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 * S2IO device table.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700497 * This table lists all the devices that this driver supports.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 */
499static struct pci_device_id s2io_tbl[] __devinitdata = {
500 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
501 PCI_ANY_ID, PCI_ANY_ID},
502 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
503 PCI_ANY_ID, PCI_ANY_ID},
504 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700505 PCI_ANY_ID, PCI_ANY_ID},
506 {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
507 PCI_ANY_ID, PCI_ANY_ID},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 {0,}
509};
510
511MODULE_DEVICE_TABLE(pci, s2io_tbl);
512
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500513static struct pci_error_handlers s2io_err_handler = {
514 .error_detected = s2io_io_error_detected,
515 .slot_reset = s2io_io_slot_reset,
516 .resume = s2io_io_resume,
517};
518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519static struct pci_driver s2io_driver = {
520 .name = "S2IO",
521 .id_table = s2io_tbl,
522 .probe = s2io_init_nic,
523 .remove = __devexit_p(s2io_rem_nic),
Linas Vepstasd796fdb2007-05-14 18:37:30 -0500524 .err_handler = &s2io_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525};
526
527/* A simplifier macro used both by init and free shared_mem Fns(). */
528#define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
529
530/**
531 * init_shared_mem - Allocation and Initialization of Memory
532 * @nic: Device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700533 * Description: The function allocates all the memory areas shared
534 * between the NIC and the driver. This includes Tx descriptors,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 * Rx descriptors and the statistics block.
536 */
537
538static int init_shared_mem(struct s2io_nic *nic)
539{
540 u32 size;
541 void *tmp_v_addr, *tmp_v_addr_next;
542 dma_addr_t tmp_p_addr, tmp_p_addr_next;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500543 struct RxD_block *pre_rxd_blk = NULL;
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500544 int i, j, blk_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 int lst_size, lst_per_page;
546 struct net_device *dev = nic->dev;
viro@zenIV.linux.org.uk8ae418c2005-09-02 20:15:29 +0100547 unsigned long tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500548 struct buffAdd *ba;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500550 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 struct config_param *config;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400552 unsigned long long mem_allocated = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 mac_control = &nic->mac_control;
555 config = &nic->config;
556
557
558 /* Allocation and initialization of TXDLs in FIOFs */
559 size = 0;
560 for (i = 0; i < config->tx_fifo_num; i++) {
561 size += config->tx_cfg[i].fifo_len;
562 }
563 if (size > MAX_AVAILABLE_TXDS) {
Ananda Rajub41477f2006-07-24 19:52:49 -0400564 DBG_PRINT(ERR_DBG, "s2io: Requested TxDs too high, ");
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -0700565 DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
Ananda Rajub41477f2006-07-24 19:52:49 -0400566 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
568
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500569 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 lst_per_page = PAGE_SIZE / lst_size;
571
572 for (i = 0; i < config->tx_fifo_num; i++) {
573 int fifo_len = config->tx_cfg[i].fifo_len;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500574 int list_holder_size = fifo_len * sizeof(struct list_info_hold);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -0400575 mac_control->fifos[i].list_info = kzalloc(list_holder_size,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700576 GFP_KERNEL);
577 if (!mac_control->fifos[i].list_info) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800578 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 "Malloc failed for list_info\n");
580 return -ENOMEM;
581 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400582 mem_allocated += list_holder_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 }
584 for (i = 0; i < config->tx_fifo_num; i++) {
585 int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
586 lst_per_page);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700587 mac_control->fifos[i].tx_curr_put_info.offset = 0;
588 mac_control->fifos[i].tx_curr_put_info.fifo_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 config->tx_cfg[i].fifo_len - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700590 mac_control->fifos[i].tx_curr_get_info.offset = 0;
591 mac_control->fifos[i].tx_curr_get_info.fifo_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 config->tx_cfg[i].fifo_len - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700593 mac_control->fifos[i].fifo_no = i;
594 mac_control->fifos[i].nic = nic;
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500595 mac_control->fifos[i].max_txds = MAX_SKB_FRAGS + 2;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 for (j = 0; j < page_num; j++) {
598 int k = 0;
599 dma_addr_t tmp_p;
600 void *tmp_v;
601 tmp_v = pci_alloc_consistent(nic->pdev,
602 PAGE_SIZE, &tmp_p);
603 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800604 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 "pci_alloc_consistent ");
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800606 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 return -ENOMEM;
608 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700609 /* If we got a zero DMA address(can happen on
610 * certain platforms like PPC), reallocate.
611 * Store virtual address of page we don't want,
612 * to be freed later.
613 */
614 if (!tmp_p) {
615 mac_control->zerodma_virt_addr = tmp_v;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400616 DBG_PRINT(INIT_DBG,
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700617 "%s: Zero DMA address for TxDL. ", dev->name);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400618 DBG_PRINT(INIT_DBG,
Andrew Morton6b4d6172005-09-12 23:21:55 -0700619 "Virtual address %p\n", tmp_v);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700620 tmp_v = pci_alloc_consistent(nic->pdev,
621 PAGE_SIZE, &tmp_p);
622 if (!tmp_v) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800623 DBG_PRINT(INFO_DBG,
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700624 "pci_alloc_consistent ");
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -0800625 DBG_PRINT(INFO_DBG, "failed for TxDL\n");
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700626 return -ENOMEM;
627 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400628 mem_allocated += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 while (k < lst_per_page) {
631 int l = (j * lst_per_page) + k;
632 if (l == config->tx_cfg[i].fifo_len)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700633 break;
634 mac_control->fifos[i].list_info[l].list_virt_addr =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 tmp_v + (k * lst_size);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700636 mac_control->fifos[i].list_info[l].list_phy_addr =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 tmp_p + (k * lst_size);
638 k++;
639 }
640 }
641 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Al Viro43842472007-01-23 12:25:08 +0000643 nic->ufo_in_band_v = kcalloc(size, sizeof(u64), GFP_KERNEL);
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500644 if (!nic->ufo_in_band_v)
645 return -ENOMEM;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400646 mem_allocated += (size * sizeof(u64));
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 /* Allocation and initialization of RXDs in Rings */
649 size = 0;
650 for (i = 0; i < config->rx_ring_num; i++) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500651 if (config->rx_cfg[i].num_rxd %
652 (rxd_count[nic->rxd_mode] + 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
654 DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ",
655 i);
656 DBG_PRINT(ERR_DBG, "RxDs per Block");
657 return FAILURE;
658 }
659 size += config->rx_cfg[i].num_rxd;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700660 mac_control->rings[i].block_count =
Ananda Rajuda6971d2005-10-31 16:55:31 -0500661 config->rx_cfg[i].num_rxd /
662 (rxd_count[nic->rxd_mode] + 1 );
663 mac_control->rings[i].pkt_cnt = config->rx_cfg[i].num_rxd -
664 mac_control->rings[i].block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
Ananda Rajuda6971d2005-10-31 16:55:31 -0500666 if (nic->rxd_mode == RXD_MODE_1)
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500667 size = (size * (sizeof(struct RxD1)));
Ananda Rajuda6971d2005-10-31 16:55:31 -0500668 else
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500669 size = (size * (sizeof(struct RxD3)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700672 mac_control->rings[i].rx_curr_get_info.block_index = 0;
673 mac_control->rings[i].rx_curr_get_info.offset = 0;
674 mac_control->rings[i].rx_curr_get_info.ring_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 config->rx_cfg[i].num_rxd - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700676 mac_control->rings[i].rx_curr_put_info.block_index = 0;
677 mac_control->rings[i].rx_curr_put_info.offset = 0;
678 mac_control->rings[i].rx_curr_put_info.ring_len =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 config->rx_cfg[i].num_rxd - 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700680 mac_control->rings[i].nic = nic;
681 mac_control->rings[i].ring_no = i;
682
Ananda Rajuda6971d2005-10-31 16:55:31 -0500683 blk_cnt = config->rx_cfg[i].num_rxd /
684 (rxd_count[nic->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 /* Allocating all the Rx blocks */
686 for (j = 0; j < blk_cnt; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500687 struct rx_block_info *rx_blocks;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500688 int l;
689
690 rx_blocks = &mac_control->rings[i].rx_blocks[j];
691 size = SIZE_OF_BLOCK; //size is always page size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
693 &tmp_p_addr);
694 if (tmp_v_addr == NULL) {
695 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700696 * In case of failure, free_shared_mem()
697 * is called, which should free any
698 * memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 * failure happened.
700 */
Ananda Rajuda6971d2005-10-31 16:55:31 -0500701 rx_blocks->block_virt_addr = tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 return -ENOMEM;
703 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400704 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 memset(tmp_v_addr, 0, size);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500706 rx_blocks->block_virt_addr = tmp_v_addr;
707 rx_blocks->block_dma_addr = tmp_p_addr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500708 rx_blocks->rxds = kmalloc(sizeof(struct rxd_info)*
Ananda Rajuda6971d2005-10-31 16:55:31 -0500709 rxd_count[nic->rxd_mode],
710 GFP_KERNEL);
Sivakumar Subramani372cc592007-01-31 13:32:57 -0500711 if (!rx_blocks->rxds)
712 return -ENOMEM;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400713 mem_allocated +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400714 (sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500715 for (l=0; l<rxd_count[nic->rxd_mode];l++) {
716 rx_blocks->rxds[l].virt_addr =
717 rx_blocks->block_virt_addr +
718 (rxd_size[nic->rxd_mode] * l);
719 rx_blocks->rxds[l].dma_addr =
720 rx_blocks->block_dma_addr +
721 (rxd_size[nic->rxd_mode] * l);
722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 }
724 /* Interlinking all Rx Blocks */
725 for (j = 0; j < blk_cnt; j++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700726 tmp_v_addr =
727 mac_control->rings[i].rx_blocks[j].block_virt_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 tmp_v_addr_next =
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700729 mac_control->rings[i].rx_blocks[(j + 1) %
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 blk_cnt].block_virt_addr;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700731 tmp_p_addr =
732 mac_control->rings[i].rx_blocks[j].block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 tmp_p_addr_next =
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700734 mac_control->rings[i].rx_blocks[(j + 1) %
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 blk_cnt].block_dma_addr;
736
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500737 pre_rxd_blk = (struct RxD_block *) tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 pre_rxd_blk->reserved_2_pNext_RxD_block =
739 (unsigned long) tmp_v_addr_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 pre_rxd_blk->pNext_RxD_Blk_physical =
741 (u64) tmp_p_addr_next;
742 }
743 }
Veena Parat6d517a22007-07-23 02:20:51 -0400744 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500745 /*
746 * Allocation of Storages for buffer addresses in 2BUFF mode
747 * and the buffers as well.
748 */
749 for (i = 0; i < config->rx_ring_num; i++) {
750 blk_cnt = config->rx_cfg[i].num_rxd /
751 (rxd_count[nic->rxd_mode]+ 1);
752 mac_control->rings[i].ba =
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500753 kmalloc((sizeof(struct buffAdd *) * blk_cnt),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 GFP_KERNEL);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500755 if (!mac_control->rings[i].ba)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return -ENOMEM;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400757 mem_allocated +=(sizeof(struct buffAdd *) * blk_cnt);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500758 for (j = 0; j < blk_cnt; j++) {
759 int k = 0;
760 mac_control->rings[i].ba[j] =
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500761 kmalloc((sizeof(struct buffAdd) *
Ananda Rajuda6971d2005-10-31 16:55:31 -0500762 (rxd_count[nic->rxd_mode] + 1)),
763 GFP_KERNEL);
764 if (!mac_control->rings[i].ba[j])
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 return -ENOMEM;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400766 mem_allocated += (sizeof(struct buffAdd) * \
767 (rxd_count[nic->rxd_mode] + 1));
Ananda Rajuda6971d2005-10-31 16:55:31 -0500768 while (k != rxd_count[nic->rxd_mode]) {
769 ba = &mac_control->rings[i].ba[j][k];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
Ananda Rajuda6971d2005-10-31 16:55:31 -0500771 ba->ba_0_org = (void *) kmalloc
772 (BUF0_LEN + ALIGN_SIZE, GFP_KERNEL);
773 if (!ba->ba_0_org)
774 return -ENOMEM;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400775 mem_allocated +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400776 (BUF0_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500777 tmp = (unsigned long)ba->ba_0_org;
778 tmp += ALIGN_SIZE;
779 tmp &= ~((unsigned long) ALIGN_SIZE);
780 ba->ba_0 = (void *) tmp;
781
782 ba->ba_1_org = (void *) kmalloc
783 (BUF1_LEN + ALIGN_SIZE, GFP_KERNEL);
784 if (!ba->ba_1_org)
785 return -ENOMEM;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400786 mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400787 += (BUF1_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500788 tmp = (unsigned long) ba->ba_1_org;
789 tmp += ALIGN_SIZE;
790 tmp &= ~((unsigned long) ALIGN_SIZE);
791 ba->ba_1 = (void *) tmp;
792 k++;
793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 }
795 }
796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798 /* Allocation and initialization of Statistics block */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500799 size = sizeof(struct stat_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 mac_control->stats_mem = pci_alloc_consistent
801 (nic->pdev, size, &mac_control->stats_mem_phy);
802
803 if (!mac_control->stats_mem) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700804 /*
805 * In case of failure, free_shared_mem() is called, which
806 * should free any memory that was alloced till the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 * failure happened.
808 */
809 return -ENOMEM;
810 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400811 mem_allocated += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 mac_control->stats_mem_sz = size;
813
814 tmp_v_addr = mac_control->stats_mem;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500815 mac_control->stats_info = (struct stat_block *) tmp_v_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 memset(tmp_v_addr, 0, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
818 (unsigned long long) tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400819 mac_control->stats_info->sw_stat.mem_allocated += mem_allocated;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 return SUCCESS;
821}
822
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700823/**
824 * free_shared_mem - Free the allocated Memory
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 * @nic: Device private variable.
826 * Description: This function is to free all memory locations allocated by
827 * the init_shared_mem() function and return it to the kernel.
828 */
829
830static void free_shared_mem(struct s2io_nic *nic)
831{
832 int i, j, blk_cnt, size;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400833 u32 ufo_size = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 void *tmp_v_addr;
835 dma_addr_t tmp_p_addr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500836 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 struct config_param *config;
838 int lst_size, lst_per_page;
Micah Gruber8910b492007-07-09 11:29:04 +0800839 struct net_device *dev;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400840 int page_num = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 if (!nic)
843 return;
844
Micah Gruber8910b492007-07-09 11:29:04 +0800845 dev = nic->dev;
846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 mac_control = &nic->mac_control;
848 config = &nic->config;
849
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500850 lst_size = (sizeof(struct TxD) * config->max_txds);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 lst_per_page = PAGE_SIZE / lst_size;
852
853 for (i = 0; i < config->tx_fifo_num; i++) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400854 ufo_size += config->tx_cfg[i].fifo_len;
855 page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
856 lst_per_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 for (j = 0; j < page_num; j++) {
858 int mem_blks = (j * lst_per_page);
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700859 if (!mac_control->fifos[i].list_info)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400860 return;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700861 if (!mac_control->fifos[i].list_info[mem_blks].
862 list_virt_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 break;
864 pci_free_consistent(nic->pdev, PAGE_SIZE,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700865 mac_control->fifos[i].
866 list_info[mem_blks].
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 list_virt_addr,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700868 mac_control->fifos[i].
869 list_info[mem_blks].
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 list_phy_addr);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400871 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400872 += PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 }
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700874 /* If we got a zero DMA address during allocation,
875 * free the page now
876 */
877 if (mac_control->zerodma_virt_addr) {
878 pci_free_consistent(nic->pdev, PAGE_SIZE,
879 mac_control->zerodma_virt_addr,
880 (dma_addr_t)0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400881 DBG_PRINT(INIT_DBG,
Andrew Morton6b4d6172005-09-12 23:21:55 -0700882 "%s: Freeing TxDL with zero DMA addr. ",
883 dev->name);
884 DBG_PRINT(INIT_DBG, "Virtual address %p\n",
885 mac_control->zerodma_virt_addr);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400886 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400887 += PAGE_SIZE;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -0700888 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700889 kfree(mac_control->fifos[i].list_info);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400890 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400891 (nic->config.tx_cfg[i].fifo_len *sizeof(struct list_info_hold));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 }
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 size = SIZE_OF_BLOCK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700896 blk_cnt = mac_control->rings[i].block_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 for (j = 0; j < blk_cnt; j++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700898 tmp_v_addr = mac_control->rings[i].rx_blocks[j].
899 block_virt_addr;
900 tmp_p_addr = mac_control->rings[i].rx_blocks[j].
901 block_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 if (tmp_v_addr == NULL)
903 break;
904 pci_free_consistent(nic->pdev, size,
905 tmp_v_addr, tmp_p_addr);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400906 nic->mac_control.stats_info->sw_stat.mem_freed += size;
Ananda Rajuda6971d2005-10-31 16:55:31 -0500907 kfree(mac_control->rings[i].rx_blocks[j].rxds);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400908 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400909 ( sizeof(struct rxd_info)* rxd_count[nic->rxd_mode]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 }
911 }
912
Veena Parat6d517a22007-07-23 02:20:51 -0400913 if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -0500914 /* Freeing buffer storage addresses in 2BUFF mode. */
915 for (i = 0; i < config->rx_ring_num; i++) {
916 blk_cnt = config->rx_cfg[i].num_rxd /
917 (rxd_count[nic->rxd_mode] + 1);
918 for (j = 0; j < blk_cnt; j++) {
919 int k = 0;
920 if (!mac_control->rings[i].ba[j])
921 continue;
922 while (k != rxd_count[nic->rxd_mode]) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500923 struct buffAdd *ba =
Ananda Rajuda6971d2005-10-31 16:55:31 -0500924 &mac_control->rings[i].ba[j][k];
925 kfree(ba->ba_0_org);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400926 nic->mac_control.stats_info->sw_stat.\
927 mem_freed += (BUF0_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500928 kfree(ba->ba_1_org);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400929 nic->mac_control.stats_info->sw_stat.\
930 mem_freed += (BUF1_LEN + ALIGN_SIZE);
Ananda Rajuda6971d2005-10-31 16:55:31 -0500931 k++;
932 }
933 kfree(mac_control->rings[i].ba[j]);
Sivakumar Subramani9caab452007-09-06 06:21:54 -0400934 nic->mac_control.stats_info->sw_stat.mem_freed +=
935 (sizeof(struct buffAdd) *
936 (rxd_count[nic->rxd_mode] + 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 }
Ananda Rajuda6971d2005-10-31 16:55:31 -0500938 kfree(mac_control->rings[i].ba);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400939 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400940 (sizeof(struct buffAdd *) * blk_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
944 if (mac_control->stats_mem) {
945 pci_free_consistent(nic->pdev,
946 mac_control->stats_mem_sz,
947 mac_control->stats_mem,
948 mac_control->stats_mem_phy);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400949 nic->mac_control.stats_info->sw_stat.mem_freed +=
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400950 mac_control->stats_mem_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400952 if (nic->ufo_in_band_v) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -0500953 kfree(nic->ufo_in_band_v);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -0400954 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -0400955 += (ufo_size * sizeof(u64));
956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957}
958
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700959/**
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700960 * s2io_verify_pci_mode -
961 */
962
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500963static int s2io_verify_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700964{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500965 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700966 register u64 val64 = 0;
967 int mode;
968
969 val64 = readq(&bar0->pci_mode);
970 mode = (u8)GET_PCI_MODE(val64);
971
972 if ( val64 & PCI_MODE_UNKNOWN_MODE)
973 return -1; /* Unknown PCI mode */
974 return mode;
975}
976
Ananda Rajuc92ca042006-04-21 19:18:03 -0400977#define NEC_VENID 0x1033
978#define NEC_DEVID 0x0125
979static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
980{
981 struct pci_dev *tdev = NULL;
Alan Cox26d36b62006-09-15 15:22:51 +0100982 while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
983 if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
Ananda Rajuc92ca042006-04-21 19:18:03 -0400984 if (tdev->bus == s2io_pdev->bus->parent)
Alan Cox26d36b62006-09-15 15:22:51 +0100985 pci_dev_put(tdev);
Ananda Rajuc92ca042006-04-21 19:18:03 -0400986 return 1;
987 }
988 }
989 return 0;
990}
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700991
Adrian Bunk7b32a312006-05-16 17:30:50 +0200992static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700993/**
994 * s2io_print_pci_mode -
995 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500996static int s2io_print_pci_mode(struct s2io_nic *nic)
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700997{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -0500998 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700999 register u64 val64 = 0;
1000 int mode;
1001 struct config_param *config = &nic->config;
1002
1003 val64 = readq(&bar0->pci_mode);
1004 mode = (u8)GET_PCI_MODE(val64);
1005
1006 if ( val64 & PCI_MODE_UNKNOWN_MODE)
1007 return -1; /* Unknown PCI mode */
1008
Ananda Rajuc92ca042006-04-21 19:18:03 -04001009 config->bus_speed = bus_speed[mode];
1010
1011 if (s2io_on_nec_bridge(nic->pdev)) {
1012 DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
1013 nic->dev->name);
1014 return mode;
1015 }
1016
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001017 if (val64 & PCI_MODE_32_BITS) {
1018 DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
1019 } else {
1020 DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
1021 }
1022
1023 switch(mode) {
1024 case PCI_MODE_PCI_33:
1025 DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001026 break;
1027 case PCI_MODE_PCI_66:
1028 DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001029 break;
1030 case PCI_MODE_PCIX_M1_66:
1031 DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001032 break;
1033 case PCI_MODE_PCIX_M1_100:
1034 DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001035 break;
1036 case PCI_MODE_PCIX_M1_133:
1037 DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001038 break;
1039 case PCI_MODE_PCIX_M2_66:
1040 DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001041 break;
1042 case PCI_MODE_PCIX_M2_100:
1043 DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001044 break;
1045 case PCI_MODE_PCIX_M2_133:
1046 DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001047 break;
1048 default:
1049 return -1; /* Unsupported bus speed */
1050 }
1051
1052 return mode;
1053}
1054
1055/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001056 * init_nic - Initialization of hardware
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 * @nic: device peivate variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001058 * Description: The function sequentially configures every block
1059 * of the H/W from their reset values.
1060 * Return Value: SUCCESS on success and
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 * '-1' on failure (endian settings incorrect).
1062 */
1063
1064static int init_nic(struct s2io_nic *nic)
1065{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001066 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 struct net_device *dev = nic->dev;
1068 register u64 val64 = 0;
1069 void __iomem *add;
1070 u32 time;
1071 int i, j;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001072 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 struct config_param *config;
Ananda Rajuc92ca042006-04-21 19:18:03 -04001074 int dtx_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 unsigned long long mem_share;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001076 int mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078 mac_control = &nic->mac_control;
1079 config = &nic->config;
1080
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001081 /* to set the swapper controle on the card */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001082 if(s2io_set_swapper(nic)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
1084 return -1;
1085 }
1086
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001087 /*
1088 * Herc requires EOI to be removed from reset before XGXS, so..
1089 */
1090 if (nic->device_type & XFRAME_II_DEVICE) {
1091 val64 = 0xA500000000ULL;
1092 writeq(val64, &bar0->sw_reset);
1093 msleep(500);
1094 val64 = readq(&bar0->sw_reset);
1095 }
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 /* Remove XGXS from reset state */
1098 val64 = 0;
1099 writeq(val64, &bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 msleep(500);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001101 val64 = readq(&bar0->sw_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
1103 /* Enable Receiving broadcasts */
1104 add = &bar0->mac_cfg;
1105 val64 = readq(&bar0->mac_cfg);
1106 val64 |= MAC_RMAC_BCAST_ENABLE;
1107 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1108 writel((u32) val64, add);
1109 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1110 writel((u32) (val64 >> 32), (add + 4));
1111
1112 /* Read registers in all blocks */
1113 val64 = readq(&bar0->mac_int_mask);
1114 val64 = readq(&bar0->mc_int_mask);
1115 val64 = readq(&bar0->xgxs_int_mask);
1116
1117 /* Set MTU */
1118 val64 = dev->mtu;
1119 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
1120
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001121 if (nic->device_type & XFRAME_II_DEVICE) {
1122 while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07001123 SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 &bar0->dtx_control, UF);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001125 if (dtx_cnt & 0x1)
1126 msleep(1); /* Necessary!! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 dtx_cnt++;
1128 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001129 } else {
Ananda Rajuc92ca042006-04-21 19:18:03 -04001130 while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
1131 SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
1132 &bar0->dtx_control, UF);
1133 val64 = readq(&bar0->dtx_control);
1134 dtx_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 }
1136 }
1137
1138 /* Tx DMA Initialization */
1139 val64 = 0;
1140 writeq(val64, &bar0->tx_fifo_partition_0);
1141 writeq(val64, &bar0->tx_fifo_partition_1);
1142 writeq(val64, &bar0->tx_fifo_partition_2);
1143 writeq(val64, &bar0->tx_fifo_partition_3);
1144
1145
1146 for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
1147 val64 |=
1148 vBIT(config->tx_cfg[i].fifo_len - 1, ((i * 32) + 19),
1149 13) | vBIT(config->tx_cfg[i].fifo_priority,
1150 ((i * 32) + 5), 3);
1151
1152 if (i == (config->tx_fifo_num - 1)) {
1153 if (i % 2 == 0)
1154 i++;
1155 }
1156
1157 switch (i) {
1158 case 1:
1159 writeq(val64, &bar0->tx_fifo_partition_0);
1160 val64 = 0;
1161 break;
1162 case 3:
1163 writeq(val64, &bar0->tx_fifo_partition_1);
1164 val64 = 0;
1165 break;
1166 case 5:
1167 writeq(val64, &bar0->tx_fifo_partition_2);
1168 val64 = 0;
1169 break;
1170 case 7:
1171 writeq(val64, &bar0->tx_fifo_partition_3);
1172 break;
1173 }
1174 }
1175
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001176 /*
1177 * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
1178 * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
1179 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001180 if ((nic->device_type == XFRAME_I_DEVICE) &&
Auke Kok44c10132007-06-08 15:46:36 -07001181 (nic->pdev->revision < 4))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001182 writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
1183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 val64 = readq(&bar0->tx_fifo_partition_0);
1185 DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
1186 &bar0->tx_fifo_partition_0, (unsigned long long) val64);
1187
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001188 /*
1189 * Initialization of Tx_PA_CONFIG register to ignore packet
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 * integrity checking.
1191 */
1192 val64 = readq(&bar0->tx_pa_cfg);
1193 val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
1194 TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
1195 writeq(val64, &bar0->tx_pa_cfg);
1196
1197 /* Rx DMA intialization. */
1198 val64 = 0;
1199 for (i = 0; i < config->rx_ring_num; i++) {
1200 val64 |=
1201 vBIT(config->rx_cfg[i].ring_priority, (5 + (i * 8)),
1202 3);
1203 }
1204 writeq(val64, &bar0->rx_queue_priority);
1205
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001206 /*
1207 * Allocating equal share of memory to all the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 * configured Rings.
1209 */
1210 val64 = 0;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001211 if (nic->device_type & XFRAME_II_DEVICE)
1212 mem_size = 32;
1213 else
1214 mem_size = 64;
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 for (i = 0; i < config->rx_ring_num; i++) {
1217 switch (i) {
1218 case 0:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001219 mem_share = (mem_size / config->rx_ring_num +
1220 mem_size % config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
1222 continue;
1223 case 1:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001224 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
1226 continue;
1227 case 2:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001228 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
1230 continue;
1231 case 3:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001232 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
1234 continue;
1235 case 4:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001236 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
1238 continue;
1239 case 5:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001240 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
1242 continue;
1243 case 6:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001244 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
1246 continue;
1247 case 7:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001248 mem_share = (mem_size / config->rx_ring_num);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
1250 continue;
1251 }
1252 }
1253 writeq(val64, &bar0->rx_queue_cfg);
1254
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001255 /*
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001256 * Filling Tx round robin registers
1257 * as per the number of FIFOs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 */
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001259 switch (config->tx_fifo_num) {
1260 case 1:
1261 val64 = 0x0000000000000000ULL;
1262 writeq(val64, &bar0->tx_w_round_robin_0);
1263 writeq(val64, &bar0->tx_w_round_robin_1);
1264 writeq(val64, &bar0->tx_w_round_robin_2);
1265 writeq(val64, &bar0->tx_w_round_robin_3);
1266 writeq(val64, &bar0->tx_w_round_robin_4);
1267 break;
1268 case 2:
1269 val64 = 0x0000010000010000ULL;
1270 writeq(val64, &bar0->tx_w_round_robin_0);
1271 val64 = 0x0100000100000100ULL;
1272 writeq(val64, &bar0->tx_w_round_robin_1);
1273 val64 = 0x0001000001000001ULL;
1274 writeq(val64, &bar0->tx_w_round_robin_2);
1275 val64 = 0x0000010000010000ULL;
1276 writeq(val64, &bar0->tx_w_round_robin_3);
1277 val64 = 0x0100000000000000ULL;
1278 writeq(val64, &bar0->tx_w_round_robin_4);
1279 break;
1280 case 3:
1281 val64 = 0x0001000102000001ULL;
1282 writeq(val64, &bar0->tx_w_round_robin_0);
1283 val64 = 0x0001020000010001ULL;
1284 writeq(val64, &bar0->tx_w_round_robin_1);
1285 val64 = 0x0200000100010200ULL;
1286 writeq(val64, &bar0->tx_w_round_robin_2);
1287 val64 = 0x0001000102000001ULL;
1288 writeq(val64, &bar0->tx_w_round_robin_3);
1289 val64 = 0x0001020000000000ULL;
1290 writeq(val64, &bar0->tx_w_round_robin_4);
1291 break;
1292 case 4:
1293 val64 = 0x0001020300010200ULL;
1294 writeq(val64, &bar0->tx_w_round_robin_0);
1295 val64 = 0x0100000102030001ULL;
1296 writeq(val64, &bar0->tx_w_round_robin_1);
1297 val64 = 0x0200010000010203ULL;
1298 writeq(val64, &bar0->tx_w_round_robin_2);
1299 val64 = 0x0001020001000001ULL;
1300 writeq(val64, &bar0->tx_w_round_robin_3);
1301 val64 = 0x0203000100000000ULL;
1302 writeq(val64, &bar0->tx_w_round_robin_4);
1303 break;
1304 case 5:
1305 val64 = 0x0001000203000102ULL;
1306 writeq(val64, &bar0->tx_w_round_robin_0);
1307 val64 = 0x0001020001030004ULL;
1308 writeq(val64, &bar0->tx_w_round_robin_1);
1309 val64 = 0x0001000203000102ULL;
1310 writeq(val64, &bar0->tx_w_round_robin_2);
1311 val64 = 0x0001020001030004ULL;
1312 writeq(val64, &bar0->tx_w_round_robin_3);
1313 val64 = 0x0001000000000000ULL;
1314 writeq(val64, &bar0->tx_w_round_robin_4);
1315 break;
1316 case 6:
1317 val64 = 0x0001020304000102ULL;
1318 writeq(val64, &bar0->tx_w_round_robin_0);
1319 val64 = 0x0304050001020001ULL;
1320 writeq(val64, &bar0->tx_w_round_robin_1);
1321 val64 = 0x0203000100000102ULL;
1322 writeq(val64, &bar0->tx_w_round_robin_2);
1323 val64 = 0x0304000102030405ULL;
1324 writeq(val64, &bar0->tx_w_round_robin_3);
1325 val64 = 0x0001000200000000ULL;
1326 writeq(val64, &bar0->tx_w_round_robin_4);
1327 break;
1328 case 7:
1329 val64 = 0x0001020001020300ULL;
1330 writeq(val64, &bar0->tx_w_round_robin_0);
1331 val64 = 0x0102030400010203ULL;
1332 writeq(val64, &bar0->tx_w_round_robin_1);
1333 val64 = 0x0405060001020001ULL;
1334 writeq(val64, &bar0->tx_w_round_robin_2);
1335 val64 = 0x0304050000010200ULL;
1336 writeq(val64, &bar0->tx_w_round_robin_3);
1337 val64 = 0x0102030000000000ULL;
1338 writeq(val64, &bar0->tx_w_round_robin_4);
1339 break;
1340 case 8:
1341 val64 = 0x0001020300040105ULL;
1342 writeq(val64, &bar0->tx_w_round_robin_0);
1343 val64 = 0x0200030106000204ULL;
1344 writeq(val64, &bar0->tx_w_round_robin_1);
1345 val64 = 0x0103000502010007ULL;
1346 writeq(val64, &bar0->tx_w_round_robin_2);
1347 val64 = 0x0304010002060500ULL;
1348 writeq(val64, &bar0->tx_w_round_robin_3);
1349 val64 = 0x0103020400000000ULL;
1350 writeq(val64, &bar0->tx_w_round_robin_4);
1351 break;
1352 }
1353
Ananda Rajub41477f2006-07-24 19:52:49 -04001354 /* Enable all configured Tx FIFO partitions */
Ananda Raju5d3213c2006-04-21 19:23:26 -04001355 val64 = readq(&bar0->tx_fifo_partition_0);
1356 val64 |= (TX_FIFO_PARTITION_EN);
1357 writeq(val64, &bar0->tx_fifo_partition_0);
1358
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001359 /* Filling the Rx round robin registers as per the
1360 * number of Rings and steering based on QoS.
1361 */
1362 switch (config->rx_ring_num) {
1363 case 1:
1364 val64 = 0x8080808080808080ULL;
1365 writeq(val64, &bar0->rts_qos_steering);
1366 break;
1367 case 2:
1368 val64 = 0x0000010000010000ULL;
1369 writeq(val64, &bar0->rx_w_round_robin_0);
1370 val64 = 0x0100000100000100ULL;
1371 writeq(val64, &bar0->rx_w_round_robin_1);
1372 val64 = 0x0001000001000001ULL;
1373 writeq(val64, &bar0->rx_w_round_robin_2);
1374 val64 = 0x0000010000010000ULL;
1375 writeq(val64, &bar0->rx_w_round_robin_3);
1376 val64 = 0x0100000000000000ULL;
1377 writeq(val64, &bar0->rx_w_round_robin_4);
1378
1379 val64 = 0x8080808040404040ULL;
1380 writeq(val64, &bar0->rts_qos_steering);
1381 break;
1382 case 3:
1383 val64 = 0x0001000102000001ULL;
1384 writeq(val64, &bar0->rx_w_round_robin_0);
1385 val64 = 0x0001020000010001ULL;
1386 writeq(val64, &bar0->rx_w_round_robin_1);
1387 val64 = 0x0200000100010200ULL;
1388 writeq(val64, &bar0->rx_w_round_robin_2);
1389 val64 = 0x0001000102000001ULL;
1390 writeq(val64, &bar0->rx_w_round_robin_3);
1391 val64 = 0x0001020000000000ULL;
1392 writeq(val64, &bar0->rx_w_round_robin_4);
1393
1394 val64 = 0x8080804040402020ULL;
1395 writeq(val64, &bar0->rts_qos_steering);
1396 break;
1397 case 4:
1398 val64 = 0x0001020300010200ULL;
1399 writeq(val64, &bar0->rx_w_round_robin_0);
1400 val64 = 0x0100000102030001ULL;
1401 writeq(val64, &bar0->rx_w_round_robin_1);
1402 val64 = 0x0200010000010203ULL;
1403 writeq(val64, &bar0->rx_w_round_robin_2);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001404 val64 = 0x0001020001000001ULL;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001405 writeq(val64, &bar0->rx_w_round_robin_3);
1406 val64 = 0x0203000100000000ULL;
1407 writeq(val64, &bar0->rx_w_round_robin_4);
1408
1409 val64 = 0x8080404020201010ULL;
1410 writeq(val64, &bar0->rts_qos_steering);
1411 break;
1412 case 5:
1413 val64 = 0x0001000203000102ULL;
1414 writeq(val64, &bar0->rx_w_round_robin_0);
1415 val64 = 0x0001020001030004ULL;
1416 writeq(val64, &bar0->rx_w_round_robin_1);
1417 val64 = 0x0001000203000102ULL;
1418 writeq(val64, &bar0->rx_w_round_robin_2);
1419 val64 = 0x0001020001030004ULL;
1420 writeq(val64, &bar0->rx_w_round_robin_3);
1421 val64 = 0x0001000000000000ULL;
1422 writeq(val64, &bar0->rx_w_round_robin_4);
1423
1424 val64 = 0x8080404020201008ULL;
1425 writeq(val64, &bar0->rts_qos_steering);
1426 break;
1427 case 6:
1428 val64 = 0x0001020304000102ULL;
1429 writeq(val64, &bar0->rx_w_round_robin_0);
1430 val64 = 0x0304050001020001ULL;
1431 writeq(val64, &bar0->rx_w_round_robin_1);
1432 val64 = 0x0203000100000102ULL;
1433 writeq(val64, &bar0->rx_w_round_robin_2);
1434 val64 = 0x0304000102030405ULL;
1435 writeq(val64, &bar0->rx_w_round_robin_3);
1436 val64 = 0x0001000200000000ULL;
1437 writeq(val64, &bar0->rx_w_round_robin_4);
1438
1439 val64 = 0x8080404020100804ULL;
1440 writeq(val64, &bar0->rts_qos_steering);
1441 break;
1442 case 7:
1443 val64 = 0x0001020001020300ULL;
1444 writeq(val64, &bar0->rx_w_round_robin_0);
1445 val64 = 0x0102030400010203ULL;
1446 writeq(val64, &bar0->rx_w_round_robin_1);
1447 val64 = 0x0405060001020001ULL;
1448 writeq(val64, &bar0->rx_w_round_robin_2);
1449 val64 = 0x0304050000010200ULL;
1450 writeq(val64, &bar0->rx_w_round_robin_3);
1451 val64 = 0x0102030000000000ULL;
1452 writeq(val64, &bar0->rx_w_round_robin_4);
1453
1454 val64 = 0x8080402010080402ULL;
1455 writeq(val64, &bar0->rts_qos_steering);
1456 break;
1457 case 8:
1458 val64 = 0x0001020300040105ULL;
1459 writeq(val64, &bar0->rx_w_round_robin_0);
1460 val64 = 0x0200030106000204ULL;
1461 writeq(val64, &bar0->rx_w_round_robin_1);
1462 val64 = 0x0103000502010007ULL;
1463 writeq(val64, &bar0->rx_w_round_robin_2);
1464 val64 = 0x0304010002060500ULL;
1465 writeq(val64, &bar0->rx_w_round_robin_3);
1466 val64 = 0x0103020400000000ULL;
1467 writeq(val64, &bar0->rx_w_round_robin_4);
1468
1469 val64 = 0x8040201008040201ULL;
1470 writeq(val64, &bar0->rts_qos_steering);
1471 break;
1472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
1474 /* UDP Fix */
1475 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001476 for (i = 0; i < 8; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 writeq(val64, &bar0->rts_frm_len_n[i]);
1478
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001479 /* Set the default rts frame length for the rings configured */
1480 val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
1481 for (i = 0 ; i < config->rx_ring_num ; i++)
1482 writeq(val64, &bar0->rts_frm_len_n[i]);
1483
1484 /* Set the frame length for the configured rings
1485 * desired by the user
1486 */
1487 for (i = 0; i < config->rx_ring_num; i++) {
1488 /* If rts_frm_len[i] == 0 then it is assumed that user not
1489 * specified frame length steering.
1490 * If the user provides the frame length then program
1491 * the rts_frm_len register for those values or else
1492 * leave it as it is.
1493 */
1494 if (rts_frm_len[i] != 0) {
1495 writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
1496 &bar0->rts_frm_len_n[i]);
1497 }
1498 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001499
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05001500 /* Disable differentiated services steering logic */
1501 for (i = 0; i < 64; i++) {
1502 if (rts_ds_steer(nic, i, 0) == FAILURE) {
1503 DBG_PRINT(ERR_DBG, "%s: failed rts ds steering",
1504 dev->name);
1505 DBG_PRINT(ERR_DBG, "set on codepoint %d\n", i);
1506 return FAILURE;
1507 }
1508 }
1509
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001510 /* Program statistics memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001513 if (nic->device_type == XFRAME_II_DEVICE) {
1514 val64 = STAT_BC(0x320);
1515 writeq(val64, &bar0->stat_byte_cnt);
1516 }
1517
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001518 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 * Initializing the sampling rate for the device to calculate the
1520 * bandwidth utilization.
1521 */
1522 val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
1523 MAC_RX_LINK_UTIL_VAL(rmac_util_period);
1524 writeq(val64, &bar0->mac_link_util);
1525
1526
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001527 /*
1528 * Initializing the Transmit and Receive Traffic Interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 * Scheme.
1530 */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001531 /*
1532 * TTI Initialization. Default Tx timer gets us about
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 * 250 interrupts per sec. Continuous interrupts are enabled
1534 * by default.
1535 */
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001536 if (nic->device_type == XFRAME_II_DEVICE) {
1537 int count = (nic->config.bus_speed * 125)/2;
1538 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
1539 } else {
1540
1541 val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
1542 }
1543 val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 TTI_DATA1_MEM_TX_URNG_B(0x10) |
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001545 TTI_DATA1_MEM_TX_URNG_C(0x30) | TTI_DATA1_MEM_TX_TIMER_AC_EN;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001546 if (use_continuous_tx_intrs)
1547 val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 writeq(val64, &bar0->tti_data1_mem);
1549
1550 val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
1551 TTI_DATA2_MEM_TX_UFC_B(0x20) |
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001552 TTI_DATA2_MEM_TX_UFC_C(0x40) | TTI_DATA2_MEM_TX_UFC_D(0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 writeq(val64, &bar0->tti_data2_mem);
1554
1555 val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
1556 writeq(val64, &bar0->tti_command_mem);
1557
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001558 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 * Once the operation completes, the Strobe bit of the command
1560 * register will be reset. We poll for this particular condition
1561 * We wait for a maximum of 500ms for the operation to complete,
1562 * if it's not complete by then we return error.
1563 */
1564 time = 0;
1565 while (TRUE) {
1566 val64 = readq(&bar0->tti_command_mem);
1567 if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
1568 break;
1569 }
1570 if (time > 10) {
1571 DBG_PRINT(ERR_DBG, "%s: TTI init Failed\n",
1572 dev->name);
1573 return -1;
1574 }
1575 msleep(50);
1576 time++;
1577 }
1578
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001579 /* RTI Initialization */
1580 if (nic->device_type == XFRAME_II_DEVICE) {
1581 /*
1582 * Programmed to generate Apprx 500 Intrs per
1583 * second
1584 */
1585 int count = (nic->config.bus_speed * 125)/4;
1586 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
1587 } else
1588 val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
1589 val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
1590 RTI_DATA1_MEM_RX_URNG_B(0x10) |
1591 RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
1592
1593 writeq(val64, &bar0->rti_data1_mem);
1594
1595 val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
1596 RTI_DATA2_MEM_RX_UFC_B(0x2) ;
1597 if (nic->config.intr_type == MSI_X)
1598 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
1599 RTI_DATA2_MEM_RX_UFC_D(0x40));
1600 else
1601 val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
1602 RTI_DATA2_MEM_RX_UFC_D(0x80));
1603 writeq(val64, &bar0->rti_data2_mem);
1604
1605 for (i = 0; i < config->rx_ring_num; i++) {
1606 val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
1607 | RTI_CMD_MEM_OFFSET(i);
1608 writeq(val64, &bar0->rti_command_mem);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001609
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001610 /*
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001611 * Once the operation completes, the Strobe bit of the
1612 * command register will be reset. We poll for this
1613 * particular condition. We wait for a maximum of 500ms
1614 * for the operation to complete, if it's not complete
1615 * by then we return error.
1616 */
1617 time = 0;
1618 while (TRUE) {
1619 val64 = readq(&bar0->rti_command_mem);
1620 if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD))
1621 break;
1622
1623 if (time > 10) {
1624 DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
1625 dev->name);
1626 return -1;
raghavendra.koushik@neterion.comb6e3f982005-08-03 12:38:01 -07001627 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001628 time++;
1629 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 }
1632
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001633 /*
1634 * Initializing proper values as Pause threshold into all
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 * the 8 Queues on Rx side.
1636 */
1637 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
1638 writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
1639
1640 /* Disable RMAC PAD STRIPPING */
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01001641 add = &bar0->mac_cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 val64 = readq(&bar0->mac_cfg);
1643 val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
1644 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1645 writel((u32) (val64), add);
1646 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1647 writel((u32) (val64 >> 32), (add + 4));
1648 val64 = readq(&bar0->mac_cfg);
1649
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05001650 /* Enable FCS stripping by adapter */
1651 add = &bar0->mac_cfg;
1652 val64 = readq(&bar0->mac_cfg);
1653 val64 |= MAC_CFG_RMAC_STRIP_FCS;
1654 if (nic->device_type == XFRAME_II_DEVICE)
1655 writeq(val64, &bar0->mac_cfg);
1656 else {
1657 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1658 writel((u32) (val64), add);
1659 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
1660 writel((u32) (val64 >> 32), (add + 4));
1661 }
1662
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001663 /*
1664 * Set the time value to be inserted in the pause frame
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 * generated by xena.
1666 */
1667 val64 = readq(&bar0->rmac_pause_cfg);
1668 val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
1669 val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
1670 writeq(val64, &bar0->rmac_pause_cfg);
1671
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001672 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 * Set the Threshold Limit for Generating the pause frame
1674 * If the amount of data in any Queue exceeds ratio of
1675 * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
1676 * pause frame is generated
1677 */
1678 val64 = 0;
1679 for (i = 0; i < 4; i++) {
1680 val64 |=
1681 (((u64) 0xFF00 | nic->mac_control.
1682 mc_pause_threshold_q0q3)
1683 << (i * 2 * 8));
1684 }
1685 writeq(val64, &bar0->mc_pause_thresh_q0q3);
1686
1687 val64 = 0;
1688 for (i = 0; i < 4; i++) {
1689 val64 |=
1690 (((u64) 0xFF00 | nic->mac_control.
1691 mc_pause_threshold_q4q7)
1692 << (i * 2 * 8));
1693 }
1694 writeq(val64, &bar0->mc_pause_thresh_q4q7);
1695
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001696 /*
1697 * TxDMA will stop Read request if the number of read split has
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 * exceeded the limit pointed by shared_splits
1699 */
1700 val64 = readq(&bar0->pic_control);
1701 val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
1702 writeq(val64, &bar0->pic_control);
1703
Ananda Raju863c11a2006-04-21 19:03:13 -04001704 if (nic->config.bus_speed == 266) {
1705 writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
1706 writeq(0x0, &bar0->read_retry_delay);
1707 writeq(0x0, &bar0->write_retry_delay);
1708 }
1709
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001710 /*
1711 * Programming the Herc to split every write transaction
1712 * that does not start on an ADB to reduce disconnects.
1713 */
1714 if (nic->device_type == XFRAME_II_DEVICE) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001715 val64 = FAULT_BEHAVIOUR | EXT_REQ_EN |
1716 MISC_LINK_STABILITY_PRD(3);
Ananda Raju863c11a2006-04-21 19:03:13 -04001717 writeq(val64, &bar0->misc_control);
1718 val64 = readq(&bar0->pic_control2);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07001719 val64 &= ~(s2BIT(13)|s2BIT(14)|s2BIT(15));
Ananda Raju863c11a2006-04-21 19:03:13 -04001720 writeq(val64, &bar0->pic_control2);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07001721 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04001722 if (strstr(nic->product_name, "CX4")) {
1723 val64 = TMAC_AVG_IPG(0x17);
1724 writeq(val64, &bar0->tmac_avg_ipg);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001725 }
1726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 return SUCCESS;
1728}
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001729#define LINK_UP_DOWN_INTERRUPT 1
1730#define MAC_RMAC_ERR_TIMER 2
1731
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001732static int s2io_link_fault_indication(struct s2io_nic *nic)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001733{
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07001734 if (nic->config.intr_type != INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04001735 return MAC_RMAC_ERR_TIMER;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001736 if (nic->device_type == XFRAME_II_DEVICE)
1737 return LINK_UP_DOWN_INTERRUPT;
1738 else
1739 return MAC_RMAC_ERR_TIMER;
1740}
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07001741
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001742/**
1743 * do_s2io_write_bits - update alarm bits in alarm register
1744 * @value: alarm bits
1745 * @flag: interrupt status
1746 * @addr: address value
1747 * Description: update alarm bits in alarm register
1748 * Return Value:
1749 * NONE.
1750 */
1751static void do_s2io_write_bits(u64 value, int flag, void __iomem *addr)
1752{
1753 u64 temp64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001755 temp64 = readq(addr);
1756
1757 if(flag == ENABLE_INTRS)
1758 temp64 &= ~((u64) value);
1759 else
1760 temp64 |= ((u64) value);
1761 writeq(temp64, addr);
1762}
1763
Stephen Hemminger43b7c452007-10-05 12:39:21 -07001764static void en_dis_err_alarms(struct s2io_nic *nic, u16 mask, int flag)
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001765{
1766 struct XENA_dev_config __iomem *bar0 = nic->bar0;
1767 register u64 gen_int_mask = 0;
1768
1769 if (mask & TX_DMA_INTR) {
1770
1771 gen_int_mask |= TXDMA_INT_M;
1772
1773 do_s2io_write_bits(TXDMA_TDA_INT | TXDMA_PFC_INT |
1774 TXDMA_PCC_INT | TXDMA_TTI_INT |
1775 TXDMA_LSO_INT | TXDMA_TPA_INT |
1776 TXDMA_SM_INT, flag, &bar0->txdma_int_mask);
1777
1778 do_s2io_write_bits(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM |
1779 PFC_MISC_0_ERR | PFC_MISC_1_ERR |
1780 PFC_PCIX_ERR | PFC_ECC_SG_ERR, flag,
1781 &bar0->pfc_err_mask);
1782
1783 do_s2io_write_bits(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
1784 TDA_SM1_ERR_ALARM | TDA_Fn_ECC_SG_ERR |
1785 TDA_PCIX_ERR, flag, &bar0->tda_err_mask);
1786
1787 do_s2io_write_bits(PCC_FB_ECC_DB_ERR | PCC_TXB_ECC_DB_ERR |
1788 PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM |
1789 PCC_N_SERR | PCC_6_COF_OV_ERR |
1790 PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR |
1791 PCC_7_LSO_OV_ERR | PCC_FB_ECC_SG_ERR |
1792 PCC_TXB_ECC_SG_ERR, flag, &bar0->pcc_err_mask);
1793
1794 do_s2io_write_bits(TTI_SM_ERR_ALARM | TTI_ECC_SG_ERR |
1795 TTI_ECC_DB_ERR, flag, &bar0->tti_err_mask);
1796
1797 do_s2io_write_bits(LSO6_ABORT | LSO7_ABORT |
1798 LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM |
1799 LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
1800 flag, &bar0->lso_err_mask);
1801
1802 do_s2io_write_bits(TPA_SM_ERR_ALARM | TPA_TX_FRM_DROP,
1803 flag, &bar0->tpa_err_mask);
1804
1805 do_s2io_write_bits(SM_SM_ERR_ALARM, flag, &bar0->sm_err_mask);
1806
1807 }
1808
1809 if (mask & TX_MAC_INTR) {
1810 gen_int_mask |= TXMAC_INT_M;
1811 do_s2io_write_bits(MAC_INT_STATUS_TMAC_INT, flag,
1812 &bar0->mac_int_mask);
1813 do_s2io_write_bits(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR |
1814 TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR |
1815 TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
1816 flag, &bar0->mac_tmac_err_mask);
1817 }
1818
1819 if (mask & TX_XGXS_INTR) {
1820 gen_int_mask |= TXXGXS_INT_M;
1821 do_s2io_write_bits(XGXS_INT_STATUS_TXGXS, flag,
1822 &bar0->xgxs_int_mask);
1823 do_s2io_write_bits(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR |
1824 TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
1825 flag, &bar0->xgxs_txgxs_err_mask);
1826 }
1827
1828 if (mask & RX_DMA_INTR) {
1829 gen_int_mask |= RXDMA_INT_M;
1830 do_s2io_write_bits(RXDMA_INT_RC_INT_M | RXDMA_INT_RPA_INT_M |
1831 RXDMA_INT_RDA_INT_M | RXDMA_INT_RTI_INT_M,
1832 flag, &bar0->rxdma_int_mask);
1833 do_s2io_write_bits(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR |
1834 RC_PRCn_SM_ERR_ALARM | RC_FTC_SM_ERR_ALARM |
1835 RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR |
1836 RC_RDA_FAIL_WR_Rn, flag, &bar0->rc_err_mask);
1837 do_s2io_write_bits(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn |
1838 PRC_PCI_AB_F_WR_Rn | PRC_PCI_DP_RD_Rn |
1839 PRC_PCI_DP_WR_Rn | PRC_PCI_DP_F_WR_Rn, flag,
1840 &bar0->prc_pcix_err_mask);
1841 do_s2io_write_bits(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR |
1842 RPA_ECC_SG_ERR | RPA_ECC_DB_ERR, flag,
1843 &bar0->rpa_err_mask);
1844 do_s2io_write_bits(RDA_RXDn_ECC_DB_ERR | RDA_FRM_ECC_DB_N_AERR |
1845 RDA_SM1_ERR_ALARM | RDA_SM0_ERR_ALARM |
1846 RDA_RXD_ECC_DB_SERR | RDA_RXDn_ECC_SG_ERR |
1847 RDA_FRM_ECC_SG_ERR | RDA_MISC_ERR|RDA_PCIX_ERR,
1848 flag, &bar0->rda_err_mask);
1849 do_s2io_write_bits(RTI_SM_ERR_ALARM |
1850 RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
1851 flag, &bar0->rti_err_mask);
1852 }
1853
1854 if (mask & RX_MAC_INTR) {
1855 gen_int_mask |= RXMAC_INT_M;
1856 do_s2io_write_bits(MAC_INT_STATUS_RMAC_INT, flag,
1857 &bar0->mac_int_mask);
1858 do_s2io_write_bits(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR |
1859 RMAC_UNUSED_INT | RMAC_SINGLE_ECC_ERR |
1860 RMAC_DOUBLE_ECC_ERR |
1861 RMAC_LINK_STATE_CHANGE_INT,
1862 flag, &bar0->mac_rmac_err_mask);
1863 }
1864
1865 if (mask & RX_XGXS_INTR)
1866 {
1867 gen_int_mask |= RXXGXS_INT_M;
1868 do_s2io_write_bits(XGXS_INT_STATUS_RXGXS, flag,
1869 &bar0->xgxs_int_mask);
1870 do_s2io_write_bits(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR, flag,
1871 &bar0->xgxs_rxgxs_err_mask);
1872 }
1873
1874 if (mask & MC_INTR) {
1875 gen_int_mask |= MC_INT_M;
1876 do_s2io_write_bits(MC_INT_MASK_MC_INT, flag, &bar0->mc_int_mask);
1877 do_s2io_write_bits(MC_ERR_REG_SM_ERR | MC_ERR_REG_ECC_ALL_SNG |
1878 MC_ERR_REG_ECC_ALL_DBL | PLL_LOCK_N, flag,
1879 &bar0->mc_err_mask);
1880 }
1881 nic->general_int_mask = gen_int_mask;
1882
1883 /* Remove this line when alarm interrupts are enabled */
1884 nic->general_int_mask = 0;
1885}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001886/**
1887 * en_dis_able_nic_intrs - Enable or Disable the interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 * @nic: device private variable,
1889 * @mask: A mask indicating which Intr block must be modified and,
1890 * @flag: A flag indicating whether to enable or disable the Intrs.
1891 * Description: This function will either disable or enable the interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001892 * depending on the flag argument. The mask argument can be used to
1893 * enable/disable any Intr block.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 * Return Value: NONE.
1895 */
1896
1897static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
1898{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001899 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001900 register u64 temp64 = 0, intr_mask = 0;
1901
1902 intr_mask = nic->general_int_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
1904 /* Top level interrupt classification */
1905 /* PIC Interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001906 if (mask & TX_PIC_INTR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 /* Enable PIC Intrs in the general intr mask register */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001908 intr_mask |= TXPIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001910 /*
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001911 * If Hercules adapter enable GPIO otherwise
Ananda Rajub41477f2006-07-24 19:52:49 -04001912 * disable all PCIX, Flash, MDIO, IIC and GPIO
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001913 * interrupts for now.
1914 * TODO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001916 if (s2io_link_fault_indication(nic) ==
1917 LINK_UP_DOWN_INTERRUPT ) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001918 do_s2io_write_bits(PIC_INT_GPIO, flag,
1919 &bar0->pic_int_mask);
1920 do_s2io_write_bits(GPIO_INT_MASK_LINK_UP, flag,
1921 &bar0->gpio_int_mask);
1922 } else
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07001923 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001925 /*
1926 * Disable PIC Intrs in the general
1927 * intr mask register
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 */
1929 writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 }
1931 }
1932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 /* Tx traffic interrupts */
1934 if (mask & TX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001935 intr_mask |= TXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 if (flag == ENABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001937 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 * Enable all the Tx side interrupts
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001939 * writing 0 Enables all 64 TX interrupt levels
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 */
1941 writeq(0x0, &bar0->tx_traffic_mask);
1942 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001943 /*
1944 * Disable Tx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 * register.
1946 */
1947 writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 }
1949 }
1950
1951 /* Rx traffic interrupts */
1952 if (mask & RX_TRAFFIC_INTR) {
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001953 intr_mask |= RXTRAFFIC_INT_M;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 if (flag == ENABLE_INTRS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 /* writing 0 Enables all 8 RX interrupt levels */
1956 writeq(0x0, &bar0->rx_traffic_mask);
1957 } else if (flag == DISABLE_INTRS) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001958 /*
1959 * Disable Rx Traffic Intrs in the general intr mask
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 * register.
1961 */
1962 writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 }
1964 }
Sivakumar Subramani9caab452007-09-06 06:21:54 -04001965
1966 temp64 = readq(&bar0->general_int_mask);
1967 if (flag == ENABLE_INTRS)
1968 temp64 &= ~((u64) intr_mask);
1969 else
1970 temp64 = DISABLE_ALL_INTRS;
1971 writeq(temp64, &bar0->general_int_mask);
1972
1973 nic->general_int_mask = readq(&bar0->general_int_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974}
1975
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001976/**
1977 * verify_pcc_quiescent- Checks for PCC quiescent state
1978 * Return: 1 If PCC is quiescence
1979 * 0 If PCC is not quiescence
1980 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001981static int verify_pcc_quiescent(struct s2io_nic *sp, int flag)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001982{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001983 int ret = 0, herc;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05001984 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001985 u64 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04001986
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001987 herc = (sp->device_type == XFRAME_II_DEVICE);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001988
1989 if (flag == FALSE) {
Auke Kok44c10132007-06-08 15:46:36 -07001990 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001991 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001992 ret = 1;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05001993 } else {
1994 if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001995 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07001996 }
1997 } else {
Auke Kok44c10132007-06-08 15:46:36 -07001998 if ((!herc && (sp->pdev->revision >= 4)) || herc) {
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07001999 if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002000 ADAPTER_STATUS_RMAC_PCC_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002001 ret = 1;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002002 } else {
2003 if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002004 ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE))
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002005 ret = 1;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002006 }
2007 }
2008
2009 return ret;
2010}
2011/**
2012 * verify_xena_quiescence - Checks whether the H/W is ready
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 * Description: Returns whether the H/W is ready to go or not. Depending
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002014 * on whether adapter enable bit was written or not the comparison
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 * differs and the calling function passes the input argument flag to
2016 * indicate this.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002017 * Return: 1 If xena is quiescence
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 * 0 If Xena is not quiescence
2019 */
2020
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002021static int verify_xena_quiescence(struct s2io_nic *sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022{
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002023 int mode;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002024 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002025 u64 val64 = readq(&bar0->adapter_status);
2026 mode = s2io_verify_pci_mode(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002028 if (!(val64 & ADAPTER_STATUS_TDMA_READY)) {
2029 DBG_PRINT(ERR_DBG, "%s", "TDMA is not ready!");
2030 return 0;
2031 }
2032 if (!(val64 & ADAPTER_STATUS_RDMA_READY)) {
2033 DBG_PRINT(ERR_DBG, "%s", "RDMA is not ready!");
2034 return 0;
2035 }
2036 if (!(val64 & ADAPTER_STATUS_PFC_READY)) {
2037 DBG_PRINT(ERR_DBG, "%s", "PFC is not ready!");
2038 return 0;
2039 }
2040 if (!(val64 & ADAPTER_STATUS_TMAC_BUF_EMPTY)) {
2041 DBG_PRINT(ERR_DBG, "%s", "TMAC BUF is not empty!");
2042 return 0;
2043 }
2044 if (!(val64 & ADAPTER_STATUS_PIC_QUIESCENT)) {
2045 DBG_PRINT(ERR_DBG, "%s", "PIC is not QUIESCENT!");
2046 return 0;
2047 }
2048 if (!(val64 & ADAPTER_STATUS_MC_DRAM_READY)) {
2049 DBG_PRINT(ERR_DBG, "%s", "MC_DRAM is not ready!");
2050 return 0;
2051 }
2052 if (!(val64 & ADAPTER_STATUS_MC_QUEUES_READY)) {
2053 DBG_PRINT(ERR_DBG, "%s", "MC_QUEUES is not ready!");
2054 return 0;
2055 }
2056 if (!(val64 & ADAPTER_STATUS_M_PLL_LOCK)) {
2057 DBG_PRINT(ERR_DBG, "%s", "M_PLL is not locked!");
2058 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 }
2060
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002061 /*
2062 * In PCI 33 mode, the P_PLL is not used, and therefore,
2063 * the the P_PLL_LOCK bit in the adapter_status register will
2064 * not be asserted.
2065 */
2066 if (!(val64 & ADAPTER_STATUS_P_PLL_LOCK) &&
2067 sp->device_type == XFRAME_II_DEVICE && mode !=
2068 PCI_MODE_PCI_33) {
2069 DBG_PRINT(ERR_DBG, "%s", "P_PLL is not locked!");
2070 return 0;
2071 }
2072 if (!((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
2073 ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
2074 DBG_PRINT(ERR_DBG, "%s", "RC_PRC is not QUIESCENT!");
2075 return 0;
2076 }
2077 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078}
2079
2080/**
2081 * fix_mac_address - Fix for Mac addr problem on Alpha platforms
2082 * @sp: Pointer to device specifc structure
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002083 * Description :
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 * New procedure to clear mac address reading problems on Alpha platforms
2085 *
2086 */
2087
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002088static void fix_mac_address(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002090 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 u64 val64;
2092 int i = 0;
2093
2094 while (fix_mac[i] != END_SIGN) {
2095 writeq(fix_mac[i++], &bar0->gpio_control);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002096 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 val64 = readq(&bar0->gpio_control);
2098 }
2099}
2100
2101/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002102 * start_nic - Turns the device on
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002104 * Description:
2105 * This function actually turns the device on. Before this function is
2106 * called,all Registers are configured from their reset states
2107 * and shared memory is allocated but the NIC is still quiescent. On
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 * calling this function, the device interrupts are cleared and the NIC is
2109 * literally switched on by writing into the adapter control register.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002110 * Return Value:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 * SUCCESS on success and -1 on failure.
2112 */
2113
2114static int start_nic(struct s2io_nic *nic)
2115{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002116 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 struct net_device *dev = nic->dev;
2118 register u64 val64 = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002119 u16 subid, i;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002120 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 struct config_param *config;
2122
2123 mac_control = &nic->mac_control;
2124 config = &nic->config;
2125
2126 /* PRC Initialization and configuration */
2127 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002128 writeq((u64) mac_control->rings[i].rx_blocks[0].block_dma_addr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 &bar0->prc_rxd0_n[i]);
2130
2131 val64 = readq(&bar0->prc_ctrl_n[i]);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002132 if (nic->rxd_mode == RXD_MODE_1)
2133 val64 |= PRC_CTRL_RC_ENABLED;
2134 else
2135 val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
Ananda Raju863c11a2006-04-21 19:03:13 -04002136 if (nic->device_type == XFRAME_II_DEVICE)
2137 val64 |= PRC_CTRL_GROUP_READS;
2138 val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
2139 val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 writeq(val64, &bar0->prc_ctrl_n[i]);
2141 }
2142
Ananda Rajuda6971d2005-10-31 16:55:31 -05002143 if (nic->rxd_mode == RXD_MODE_3B) {
2144 /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
2145 val64 = readq(&bar0->rx_pa_cfg);
2146 val64 |= RX_PA_CFG_IGNORE_L2_ERR;
2147 writeq(val64, &bar0->rx_pa_cfg);
2148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149
Sivakumar Subramani926930b2007-02-24 01:59:39 -05002150 if (vlan_tag_strip == 0) {
2151 val64 = readq(&bar0->rx_pa_cfg);
2152 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
2153 writeq(val64, &bar0->rx_pa_cfg);
2154 vlan_strip_flag = 0;
2155 }
2156
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002157 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 * Enabling MC-RLDRAM. After enabling the device, we timeout
2159 * for around 100ms, which is approximately the time required
2160 * for the device to be ready for operation.
2161 */
2162 val64 = readq(&bar0->mc_rldram_mrs);
2163 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
2164 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
2165 val64 = readq(&bar0->mc_rldram_mrs);
2166
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002167 msleep(100); /* Delay by around 100 ms. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
2169 /* Enabling ECC Protection. */
2170 val64 = readq(&bar0->adapter_control);
2171 val64 &= ~ADAPTER_ECC_EN;
2172 writeq(val64, &bar0->adapter_control);
2173
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002174 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002175 * Verify if the device is ready to be enabled, if so enable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 * it.
2177 */
2178 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002179 if (!verify_xena_quiescence(nic)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
2181 DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
2182 (unsigned long long) val64);
2183 return FAILURE;
2184 }
2185
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002186 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 * With some switches, link might be already up at this point.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002188 * Because of this weird behavior, when we enable laser,
2189 * we may not get link. We need to handle this. We cannot
2190 * figure out which switch is misbehaving. So we are forced to
2191 * make a global change.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 */
2193
2194 /* Enabling Laser. */
2195 val64 = readq(&bar0->adapter_control);
2196 val64 |= ADAPTER_EOI_TX_ON;
2197 writeq(val64, &bar0->adapter_control);
2198
Ananda Rajuc92ca042006-04-21 19:18:03 -04002199 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
2200 /*
2201 * Dont see link state interrupts initally on some switches,
2202 * so directly scheduling the link state task here.
2203 */
2204 schedule_work(&nic->set_link_task);
2205 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 /* SXE-002: Initialize link and activity LED */
2207 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07002208 if (((subid & 0xFF) >= 0x07) &&
2209 (nic->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 val64 = readq(&bar0->gpio_control);
2211 val64 |= 0x0000800000000000ULL;
2212 writeq(val64, &bar0->gpio_control);
2213 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01002214 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 }
2216
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 return SUCCESS;
2218}
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002219/**
2220 * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
2221 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002222static struct sk_buff *s2io_txdl_getskb(struct fifo_info *fifo_data, struct \
2223 TxD *txdlp, int get_off)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002224{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002225 struct s2io_nic *nic = fifo_data->nic;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002226 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002227 struct TxD *txds;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002228 u16 j, frg_cnt;
2229
2230 txds = txdlp;
Andrew Morton26b76252005-12-14 19:25:23 -08002231 if (txds->Host_Control == (u64)(long)nic->ufo_in_band_v) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002232 pci_unmap_single(nic->pdev, (dma_addr_t)
2233 txds->Buffer_Pointer, sizeof(u64),
2234 PCI_DMA_TODEVICE);
2235 txds++;
2236 }
2237
2238 skb = (struct sk_buff *) ((unsigned long)
2239 txds->Host_Control);
2240 if (!skb) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002241 memset(txdlp, 0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002242 return NULL;
2243 }
2244 pci_unmap_single(nic->pdev, (dma_addr_t)
2245 txds->Buffer_Pointer,
2246 skb->len - skb->data_len,
2247 PCI_DMA_TODEVICE);
2248 frg_cnt = skb_shinfo(skb)->nr_frags;
2249 if (frg_cnt) {
2250 txds++;
2251 for (j = 0; j < frg_cnt; j++, txds++) {
2252 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
2253 if (!txds->Buffer_Pointer)
2254 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002255 pci_unmap_page(nic->pdev, (dma_addr_t)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002256 txds->Buffer_Pointer,
2257 frag->size, PCI_DMA_TODEVICE);
2258 }
2259 }
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002260 memset(txdlp,0, (sizeof(struct TxD) * fifo_data->max_txds));
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002261 return(skb);
2262}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002264/**
2265 * free_tx_buffers - Free all queued Tx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 * @nic : device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002267 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 * Free all queued Tx buffers.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002269 * Return Value: void
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270*/
2271
2272static void free_tx_buffers(struct s2io_nic *nic)
2273{
2274 struct net_device *dev = nic->dev;
2275 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002276 struct TxD *txdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277 int i, j;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002278 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 struct config_param *config;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002280 int cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281
2282 mac_control = &nic->mac_control;
2283 config = &nic->config;
2284
2285 for (i = 0; i < config->tx_fifo_num; i++) {
2286 for (j = 0; j < config->tx_cfg[i].fifo_len - 1; j++) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002287 txdp = (struct TxD *) \
2288 mac_control->fifos[i].list_info[j].list_virt_addr;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002289 skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
2290 if (skb) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002291 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002292 += skb->truesize;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002293 dev_kfree_skb(skb);
2294 cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 }
2297 DBG_PRINT(INTR_DBG,
2298 "%s:forcibly freeing %d skbs on FIFO%d\n",
2299 dev->name, cnt, i);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002300 mac_control->fifos[i].tx_curr_get_info.offset = 0;
2301 mac_control->fifos[i].tx_curr_put_info.offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 }
2303}
2304
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002305/**
2306 * stop_nic - To stop the nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307 * @nic ; device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002308 * Description:
2309 * This function does exactly the opposite of what the start_nic()
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 * function does. This function is called to stop the device.
2311 * Return Value:
2312 * void.
2313 */
2314
2315static void stop_nic(struct s2io_nic *nic)
2316{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002317 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 register u64 val64 = 0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04002319 u16 interruptible;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002320 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 struct config_param *config;
2322
2323 mac_control = &nic->mac_control;
2324 config = &nic->config;
2325
2326 /* Disable all interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002327 en_dis_err_alarms(nic, ENA_ALL_INTRS, DISABLE_INTRS);
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07002328 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04002329 interruptible |= TX_PIC_INTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
2331
Ananda Raju5d3213c2006-04-21 19:23:26 -04002332 /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
2333 val64 = readq(&bar0->adapter_control);
2334 val64 &= ~(ADAPTER_CNTL_EN);
2335 writeq(val64, &bar0->adapter_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336}
2337
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002338/**
2339 * fill_rx_buffers - Allocates the Rx side skbs
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 * @nic: device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002341 * @ring_no: ring number
2342 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 * The function allocates Rx side skbs and puts the physical
2344 * address of these buffers into the RxD buffer pointers, so that the NIC
2345 * can DMA the received frame into these locations.
2346 * The NIC supports 3 receive modes, viz
2347 * 1. single buffer,
2348 * 2. three buffer and
2349 * 3. Five buffer modes.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002350 * Each mode defines how many fragments the received frame will be split
2351 * up into by the NIC. The frame is split into L3 header, L4 Header,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
2353 * is split into 3 fragments. As of now only single buffer mode is
2354 * supported.
2355 * Return Value:
2356 * SUCCESS on success or an appropriate -ve value on failure.
2357 */
2358
Adrian Bunkac1f60d2005-11-06 01:46:47 +01002359static int fill_rx_buffers(struct s2io_nic *nic, int ring_no)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360{
2361 struct net_device *dev = nic->dev;
2362 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002363 struct RxD_t *rxdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364 int off, off1, size, block_no, block_no1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 u32 alloc_tab = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002366 u32 alloc_cnt;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002367 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368 struct config_param *config;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002369 u64 tmp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002370 struct buffAdd *ba;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 unsigned long flags;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002372 struct RxD_t *first_rxdp = NULL;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002373 u64 Buffer0_ptr = 0, Buffer1_ptr = 0;
Veena Parat6d517a22007-07-23 02:20:51 -04002374 struct RxD1 *rxdp1;
2375 struct RxD3 *rxdp3;
Veena Parat491abf22007-07-23 02:37:14 -04002376 struct swStat *stats = &nic->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377
2378 mac_control = &nic->mac_control;
2379 config = &nic->config;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002380 alloc_cnt = mac_control->rings[ring_no].pkt_cnt -
2381 atomic_read(&nic->rx_bufs_left[ring_no]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
Ananda Raju5d3213c2006-04-21 19:23:26 -04002383 block_no1 = mac_control->rings[ring_no].rx_curr_get_info.block_index;
Ananda Raju863c11a2006-04-21 19:03:13 -04002384 off1 = mac_control->rings[ring_no].rx_curr_get_info.offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 while (alloc_tab < alloc_cnt) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002386 block_no = mac_control->rings[ring_no].rx_curr_put_info.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387 block_index;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002388 off = mac_control->rings[ring_no].rx_curr_put_info.offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389
Ananda Rajuda6971d2005-10-31 16:55:31 -05002390 rxdp = mac_control->rings[ring_no].
2391 rx_blocks[block_no].rxds[off].virt_addr;
2392
2393 if ((block_no == block_no1) && (off == off1) &&
2394 (rxdp->Host_Control)) {
2395 DBG_PRINT(INTR_DBG, "%s: Get and Put",
2396 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 DBG_PRINT(INTR_DBG, " info equated\n");
2398 goto end;
2399 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002400 if (off && (off == rxd_count[nic->rxd_mode])) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002401 mac_control->rings[ring_no].rx_curr_put_info.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 block_index++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002403 if (mac_control->rings[ring_no].rx_curr_put_info.
2404 block_index == mac_control->rings[ring_no].
2405 block_count)
2406 mac_control->rings[ring_no].rx_curr_put_info.
2407 block_index = 0;
2408 block_no = mac_control->rings[ring_no].
2409 rx_curr_put_info.block_index;
2410 if (off == rxd_count[nic->rxd_mode])
2411 off = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002412 mac_control->rings[ring_no].rx_curr_put_info.
Ananda Rajuda6971d2005-10-31 16:55:31 -05002413 offset = off;
2414 rxdp = mac_control->rings[ring_no].
2415 rx_blocks[block_no].block_virt_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
2417 dev->name, rxdp);
2418 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002419 if(!napi) {
2420 spin_lock_irqsave(&nic->put_lock, flags);
2421 mac_control->rings[ring_no].put_pos =
2422 (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
2423 spin_unlock_irqrestore(&nic->put_lock, flags);
2424 } else {
2425 mac_control->rings[ring_no].put_pos =
2426 (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
2427 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002428 if ((rxdp->Control_1 & RXD_OWN_XENA) &&
Veena Parat6d517a22007-07-23 02:20:51 -04002429 ((nic->rxd_mode == RXD_MODE_3B) &&
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002430 (rxdp->Control_2 & s2BIT(0)))) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002431 mac_control->rings[ring_no].rx_curr_put_info.
Ananda Rajuda6971d2005-10-31 16:55:31 -05002432 offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 goto end;
2434 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002435 /* calculate size of skb based on ring mode */
2436 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
2437 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
2438 if (nic->rxd_mode == RXD_MODE_1)
2439 size += NET_IP_ALIGN;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002440 else
Veena Parat6d517a22007-07-23 02:20:51 -04002441 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442
Ananda Rajuda6971d2005-10-31 16:55:31 -05002443 /* allocate skb */
2444 skb = dev_alloc_skb(size);
2445 if(!skb) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002446 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
2447 DBG_PRINT(INFO_DBG, "memory to allocate SKBs\n");
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002448 if (first_rxdp) {
2449 wmb();
2450 first_rxdp->Control_1 |= RXD_OWN_XENA;
2451 }
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04002452 nic->mac_control.stats_info->sw_stat. \
2453 mem_alloc_fail_cnt++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002454 return -ENOMEM ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002456 nic->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002457 += skb->truesize;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002458 if (nic->rxd_mode == RXD_MODE_1) {
2459 /* 1 buffer mode - normal operation mode */
Veena Parat6d517a22007-07-23 02:20:51 -04002460 rxdp1 = (struct RxD1*)rxdp;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002461 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002462 skb_reserve(skb, NET_IP_ALIGN);
Veena Parat6d517a22007-07-23 02:20:51 -04002463 rxdp1->Buffer0_ptr = pci_map_single
Ananda Raju863c11a2006-04-21 19:03:13 -04002464 (nic->pdev, skb->data, size - NET_IP_ALIGN,
2465 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04002466 if( (rxdp1->Buffer0_ptr == 0) ||
2467 (rxdp1->Buffer0_ptr ==
2468 DMA_ERROR_CODE))
2469 goto pci_map_failed;
2470
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04002471 rxdp->Control_2 =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002472 SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002473
Veena Parat6d517a22007-07-23 02:20:51 -04002474 } else if (nic->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002475 /*
Veena Parat6d517a22007-07-23 02:20:51 -04002476 * 2 buffer mode -
2477 * 2 buffer mode provides 128
Ananda Rajuda6971d2005-10-31 16:55:31 -05002478 * byte aligned receive buffers.
Ananda Rajuda6971d2005-10-31 16:55:31 -05002479 */
2480
Veena Parat6d517a22007-07-23 02:20:51 -04002481 rxdp3 = (struct RxD3*)rxdp;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002482 /* save buffer pointers to avoid frequent dma mapping */
Veena Parat6d517a22007-07-23 02:20:51 -04002483 Buffer0_ptr = rxdp3->Buffer0_ptr;
2484 Buffer1_ptr = rxdp3->Buffer1_ptr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002485 memset(rxdp, 0, sizeof(struct RxD3));
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002486 /* restore the buffer pointers for dma sync*/
Veena Parat6d517a22007-07-23 02:20:51 -04002487 rxdp3->Buffer0_ptr = Buffer0_ptr;
2488 rxdp3->Buffer1_ptr = Buffer1_ptr;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08002489
Ananda Rajuda6971d2005-10-31 16:55:31 -05002490 ba = &mac_control->rings[ring_no].ba[block_no][off];
2491 skb_reserve(skb, BUF0_LEN);
2492 tmp = (u64)(unsigned long) skb->data;
2493 tmp += ALIGN_SIZE;
2494 tmp &= ~ALIGN_SIZE;
2495 skb->data = (void *) (unsigned long)tmp;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07002496 skb_reset_tail_pointer(skb);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002497
Veena Parat6d517a22007-07-23 02:20:51 -04002498 if (!(rxdp3->Buffer0_ptr))
2499 rxdp3->Buffer0_ptr =
Ananda Raju75c30b12006-07-24 19:55:09 -04002500 pci_map_single(nic->pdev, ba->ba_0, BUF0_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002501 PCI_DMA_FROMDEVICE);
Ananda Raju75c30b12006-07-24 19:55:09 -04002502 else
2503 pci_dma_sync_single_for_device(nic->pdev,
Veena Parat6d517a22007-07-23 02:20:51 -04002504 (dma_addr_t) rxdp3->Buffer0_ptr,
Ananda Raju75c30b12006-07-24 19:55:09 -04002505 BUF0_LEN, PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04002506 if( (rxdp3->Buffer0_ptr == 0) ||
2507 (rxdp3->Buffer0_ptr == DMA_ERROR_CODE))
2508 goto pci_map_failed;
2509
Ananda Rajuda6971d2005-10-31 16:55:31 -05002510 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
2511 if (nic->rxd_mode == RXD_MODE_3B) {
2512 /* Two buffer mode */
2513
2514 /*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002515 * Buffer2 will have L3/L4 header plus
Ananda Rajuda6971d2005-10-31 16:55:31 -05002516 * L4 payload
2517 */
Veena Parat6d517a22007-07-23 02:20:51 -04002518 rxdp3->Buffer2_ptr = pci_map_single
Ananda Rajuda6971d2005-10-31 16:55:31 -05002519 (nic->pdev, skb->data, dev->mtu + 4,
2520 PCI_DMA_FROMDEVICE);
2521
Veena Parat491abf22007-07-23 02:37:14 -04002522 if( (rxdp3->Buffer2_ptr == 0) ||
2523 (rxdp3->Buffer2_ptr == DMA_ERROR_CODE))
2524 goto pci_map_failed;
2525
2526 rxdp3->Buffer1_ptr =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002527 pci_map_single(nic->pdev,
Ananda Raju75c30b12006-07-24 19:55:09 -04002528 ba->ba_1, BUF1_LEN,
2529 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04002530 if( (rxdp3->Buffer1_ptr == 0) ||
2531 (rxdp3->Buffer1_ptr == DMA_ERROR_CODE)) {
2532 pci_unmap_single
2533 (nic->pdev,
Al Viro3e847422007-08-02 19:21:30 +01002534 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04002535 dev->mtu + 4,
2536 PCI_DMA_FROMDEVICE);
2537 goto pci_map_failed;
Ananda Raju75c30b12006-07-24 19:55:09 -04002538 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002539 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
2540 rxdp->Control_2 |= SET_BUFFER2_SIZE_3
2541 (dev->mtu + 4);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002542 }
Jiri Slabyb7b5a122007-10-18 23:40:29 -07002543 rxdp->Control_2 |= s2BIT(0);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 rxdp->Host_Control = (unsigned long) (skb);
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002546 if (alloc_tab & ((1 << rxsync_frequency) - 1))
2547 rxdp->Control_1 |= RXD_OWN_XENA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 off++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002549 if (off == (rxd_count[nic->rxd_mode] + 1))
2550 off = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002551 mac_control->rings[ring_no].rx_curr_put_info.offset = off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07002553 rxdp->Control_2 |= SET_RXD_MARKER;
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002554 if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
2555 if (first_rxdp) {
2556 wmb();
2557 first_rxdp->Control_1 |= RXD_OWN_XENA;
2558 }
2559 first_rxdp = rxdp;
2560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561 atomic_inc(&nic->rx_bufs_left[ring_no]);
2562 alloc_tab++;
2563 }
2564
2565 end:
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07002566 /* Transfer ownership of first descriptor to adapter just before
2567 * exiting. Before that, use memory barrier so that ownership
2568 * and other fields are seen by adapter correctly.
2569 */
2570 if (first_rxdp) {
2571 wmb();
2572 first_rxdp->Control_1 |= RXD_OWN_XENA;
2573 }
2574
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575 return SUCCESS;
Veena Parat491abf22007-07-23 02:37:14 -04002576pci_map_failed:
2577 stats->pci_map_fail_cnt++;
2578 stats->mem_freed += skb->truesize;
2579 dev_kfree_skb_irq(skb);
2580 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581}
2582
Ananda Rajuda6971d2005-10-31 16:55:31 -05002583static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
2584{
2585 struct net_device *dev = sp->dev;
2586 int j;
2587 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002588 struct RxD_t *rxdp;
2589 struct mac_info *mac_control;
2590 struct buffAdd *ba;
Veena Parat6d517a22007-07-23 02:20:51 -04002591 struct RxD1 *rxdp1;
2592 struct RxD3 *rxdp3;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002593
2594 mac_control = &sp->mac_control;
2595 for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
2596 rxdp = mac_control->rings[ring_no].
2597 rx_blocks[blk].rxds[j].virt_addr;
2598 skb = (struct sk_buff *)
2599 ((unsigned long) rxdp->Host_Control);
2600 if (!skb) {
2601 continue;
2602 }
2603 if (sp->rxd_mode == RXD_MODE_1) {
Veena Parat6d517a22007-07-23 02:20:51 -04002604 rxdp1 = (struct RxD1*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002605 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002606 rxdp1->Buffer0_ptr,
2607 dev->mtu +
2608 HEADER_ETHERNET_II_802_3_SIZE
2609 + HEADER_802_2_SIZE +
2610 HEADER_SNAP_SIZE,
2611 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002612 memset(rxdp, 0, sizeof(struct RxD1));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002613 } else if(sp->rxd_mode == RXD_MODE_3B) {
Veena Parat6d517a22007-07-23 02:20:51 -04002614 rxdp3 = (struct RxD3*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002615 ba = &mac_control->rings[ring_no].
2616 ba[blk][j];
2617 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002618 rxdp3->Buffer0_ptr,
2619 BUF0_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002620 PCI_DMA_FROMDEVICE);
2621 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002622 rxdp3->Buffer1_ptr,
2623 BUF1_LEN,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002624 PCI_DMA_FROMDEVICE);
2625 pci_unmap_single(sp->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002626 rxdp3->Buffer2_ptr,
2627 dev->mtu + 4,
Ananda Rajuda6971d2005-10-31 16:55:31 -05002628 PCI_DMA_FROMDEVICE);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002629 memset(rxdp, 0, sizeof(struct RxD3));
Ananda Rajuda6971d2005-10-31 16:55:31 -05002630 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002631 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002632 dev_kfree_skb(skb);
2633 atomic_dec(&sp->rx_bufs_left[ring_no]);
2634 }
2635}
2636
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002638 * free_rx_buffers - Frees all Rx buffers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 * @sp: device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002640 * Description:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 * This function will free all Rx buffers allocated by host.
2642 * Return Value:
2643 * NONE.
2644 */
2645
2646static void free_rx_buffers(struct s2io_nic *sp)
2647{
2648 struct net_device *dev = sp->dev;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002649 int i, blk = 0, buf_cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002650 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 struct config_param *config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652
2653 mac_control = &sp->mac_control;
2654 config = &sp->config;
2655
2656 for (i = 0; i < config->rx_ring_num; i++) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05002657 for (blk = 0; blk < rx_ring_sz[i]; blk++)
2658 free_rxd_blk(sp,i,blk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002660 mac_control->rings[i].rx_curr_put_info.block_index = 0;
2661 mac_control->rings[i].rx_curr_get_info.block_index = 0;
2662 mac_control->rings[i].rx_curr_put_info.offset = 0;
2663 mac_control->rings[i].rx_curr_get_info.offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664 atomic_set(&sp->rx_bufs_left[i], 0);
2665 DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
2666 dev->name, buf_cnt, i);
2667 }
2668}
2669
2670/**
2671 * s2io_poll - Rx interrupt handler for NAPI support
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002672 * @napi : pointer to the napi structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002673 * @budget : The number of packets that were budgeted to be processed
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674 * during one pass through the 'Poll" function.
2675 * Description:
2676 * Comes into picture only if NAPI support has been incorporated. It does
2677 * the same thing that rx_intr_handler does, but not in a interrupt context
2678 * also It will process only a given number of packets.
2679 * Return value:
2680 * 0 on success and 1 if there are No Rx packets to be processed.
2681 */
2682
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002683static int s2io_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002685 struct s2io_nic *nic = container_of(napi, struct s2io_nic, napi);
2686 struct net_device *dev = nic->dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002687 int pkt_cnt = 0, org_pkts_to_process;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002688 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 struct config_param *config;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002690 struct XENA_dev_config __iomem *bar0 = nic->bar0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002691 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07002693 if (!is_s2io_card_up(nic))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04002694 return 0;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04002695
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 mac_control = &nic->mac_control;
2697 config = &nic->config;
2698
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002699 nic->pkts_to_process = budget;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002700 org_pkts_to_process = nic->pkts_to_process;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002702 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
2703 readl(&bar0->rx_traffic_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704
2705 for (i = 0; i < config->rx_ring_num; i++) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002706 rx_intr_handler(&mac_control->rings[i]);
2707 pkt_cnt = org_pkts_to_process - nic->pkts_to_process;
2708 if (!nic->pkts_to_process) {
2709 /* Quota for the current iteration has been met */
2710 goto no_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002714 netif_rx_complete(dev, napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715
2716 for (i = 0; i < config->rx_ring_num; i++) {
2717 if (fill_rx_buffers(nic, i) == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002718 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2719 DBG_PRINT(INFO_DBG, " in Rx Poll!!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720 break;
2721 }
2722 }
2723 /* Re enable the Rx interrupts. */
Ananda Rajuc92ca042006-04-21 19:18:03 -04002724 writeq(0x0, &bar0->rx_traffic_mask);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05002725 readl(&bar0->rx_traffic_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002726 return pkt_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002728no_rx:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 for (i = 0; i < config->rx_ring_num; i++) {
2730 if (fill_rx_buffers(nic, i) == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002731 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2732 DBG_PRINT(INFO_DBG, " in Rx Poll!!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 break;
2734 }
2735 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002736 return pkt_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002738
Ananda Rajub41477f2006-07-24 19:52:49 -04002739#ifdef CONFIG_NET_POLL_CONTROLLER
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002740/**
Ananda Rajub41477f2006-07-24 19:52:49 -04002741 * s2io_netpoll - netpoll event handler entry point
Brian Haley612eff02006-06-15 14:36:36 -04002742 * @dev : pointer to the device structure.
2743 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04002744 * This function will be called by upper layer to check for events on the
2745 * interface in situations where interrupts are disabled. It is used for
2746 * specific in-kernel networking tasks, such as remote consoles and kernel
2747 * debugging over the network (example netdump in RedHat).
Brian Haley612eff02006-06-15 14:36:36 -04002748 */
Brian Haley612eff02006-06-15 14:36:36 -04002749static void s2io_netpoll(struct net_device *dev)
2750{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002751 struct s2io_nic *nic = dev->priv;
2752 struct mac_info *mac_control;
Brian Haley612eff02006-06-15 14:36:36 -04002753 struct config_param *config;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002754 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ananda Rajub41477f2006-07-24 19:52:49 -04002755 u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
Brian Haley612eff02006-06-15 14:36:36 -04002756 int i;
2757
Linas Vepstasd796fdb2007-05-14 18:37:30 -05002758 if (pci_channel_offline(nic->pdev))
2759 return;
2760
Brian Haley612eff02006-06-15 14:36:36 -04002761 disable_irq(dev->irq);
2762
Brian Haley612eff02006-06-15 14:36:36 -04002763 mac_control = &nic->mac_control;
2764 config = &nic->config;
2765
Brian Haley612eff02006-06-15 14:36:36 -04002766 writeq(val64, &bar0->rx_traffic_int);
Ananda Rajub41477f2006-07-24 19:52:49 -04002767 writeq(val64, &bar0->tx_traffic_int);
Brian Haley612eff02006-06-15 14:36:36 -04002768
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002769 /* we need to free up the transmitted skbufs or else netpoll will
Ananda Rajub41477f2006-07-24 19:52:49 -04002770 * run out of skbs and will fail and eventually netpoll application such
2771 * as netdump will fail.
2772 */
2773 for (i = 0; i < config->tx_fifo_num; i++)
2774 tx_intr_handler(&mac_control->fifos[i]);
2775
2776 /* check for received packet and indicate up to network */
Brian Haley612eff02006-06-15 14:36:36 -04002777 for (i = 0; i < config->rx_ring_num; i++)
2778 rx_intr_handler(&mac_control->rings[i]);
2779
2780 for (i = 0; i < config->rx_ring_num; i++) {
2781 if (fill_rx_buffers(nic, i) == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08002782 DBG_PRINT(INFO_DBG, "%s:Out of memory", dev->name);
2783 DBG_PRINT(INFO_DBG, " in Rx Netpoll!!\n");
Brian Haley612eff02006-06-15 14:36:36 -04002784 break;
2785 }
2786 }
Brian Haley612eff02006-06-15 14:36:36 -04002787 enable_irq(dev->irq);
2788 return;
2789}
2790#endif
2791
2792/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 * rx_intr_handler - Rx interrupt handler
2794 * @nic: device private variable.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002795 * Description:
2796 * If the interrupt is because of a received frame or if the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 * receive ring contains fresh as yet un-processed frames,this function is
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002798 * called. It picks out the RxD at which place the last Rx processing had
2799 * stopped and sends the skb to the OSM's Rx handler and then increments
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800 * the offset.
2801 * Return Value:
2802 * NONE.
2803 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002804static void rx_intr_handler(struct ring_info *ring_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002806 struct s2io_nic *nic = ring_data->nic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807 struct net_device *dev = (struct net_device *) nic->dev;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002808 int get_block, put_block, put_offset;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002809 struct rx_curr_get_info get_info, put_info;
2810 struct RxD_t *rxdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002811 struct sk_buff *skb;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002812 int pkt_cnt = 0;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002813 int i;
Veena Parat6d517a22007-07-23 02:20:51 -04002814 struct RxD1* rxdp1;
2815 struct RxD3* rxdp3;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002816
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07002817 spin_lock(&nic->rx_lock);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07002818
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002819 get_info = ring_data->rx_curr_get_info;
2820 get_block = get_info.block_index;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002821 memcpy(&put_info, &ring_data->rx_curr_put_info, sizeof(put_info));
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002822 put_block = put_info.block_index;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002823 rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002824 if (!napi) {
2825 spin_lock(&nic->put_lock);
2826 put_offset = ring_data->put_pos;
2827 spin_unlock(&nic->put_lock);
2828 } else
2829 put_offset = ring_data->put_pos;
2830
Ananda Rajuda6971d2005-10-31 16:55:31 -05002831 while (RXD_IS_UP2DT(rxdp)) {
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002832 /*
2833 * If your are next to put index then it's
2834 * FIFO full condition
2835 */
Ananda Rajuda6971d2005-10-31 16:55:31 -05002836 if ((get_block == put_block) &&
2837 (get_info.offset + 1) == put_info.offset) {
Ananda Raju75c30b12006-07-24 19:55:09 -04002838 DBG_PRINT(INTR_DBG, "%s: Ring Full\n",dev->name);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002839 break;
2840 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002841 skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
2842 if (skb == NULL) {
2843 DBG_PRINT(ERR_DBG, "%s: The skb is ",
2844 dev->name);
2845 DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07002846 spin_unlock(&nic->rx_lock);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002847 return;
2848 }
Ananda Rajuda6971d2005-10-31 16:55:31 -05002849 if (nic->rxd_mode == RXD_MODE_1) {
Veena Parat6d517a22007-07-23 02:20:51 -04002850 rxdp1 = (struct RxD1*)rxdp;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002851 pci_unmap_single(nic->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002852 rxdp1->Buffer0_ptr,
2853 dev->mtu +
2854 HEADER_ETHERNET_II_802_3_SIZE +
2855 HEADER_802_2_SIZE +
2856 HEADER_SNAP_SIZE,
2857 PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002858 } else if (nic->rxd_mode == RXD_MODE_3B) {
Veena Parat6d517a22007-07-23 02:20:51 -04002859 rxdp3 = (struct RxD3*)rxdp;
Ananda Raju75c30b12006-07-24 19:55:09 -04002860 pci_dma_sync_single_for_cpu(nic->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002861 rxdp3->Buffer0_ptr,
2862 BUF0_LEN, PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002863 pci_unmap_single(nic->pdev, (dma_addr_t)
Veena Parat6d517a22007-07-23 02:20:51 -04002864 rxdp3->Buffer2_ptr,
2865 dev->mtu + 4,
2866 PCI_DMA_FROMDEVICE);
Ananda Rajuda6971d2005-10-31 16:55:31 -05002867 }
Ananda Raju863c11a2006-04-21 19:03:13 -04002868 prefetch(skb->data);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002869 rx_osm_handler(ring_data, rxdp);
2870 get_info.offset++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002871 ring_data->rx_curr_get_info.offset = get_info.offset;
2872 rxdp = ring_data->rx_blocks[get_block].
2873 rxds[get_info.offset].virt_addr;
2874 if (get_info.offset == rxd_count[nic->rxd_mode]) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002875 get_info.offset = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002876 ring_data->rx_curr_get_info.offset = get_info.offset;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002877 get_block++;
Ananda Rajuda6971d2005-10-31 16:55:31 -05002878 if (get_block == ring_data->block_count)
2879 get_block = 0;
2880 ring_data->rx_curr_get_info.block_index = get_block;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002881 rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
2882 }
2883
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002884 nic->pkts_to_process -= 1;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05002885 if ((napi) && (!nic->pkts_to_process))
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002886 break;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002887 pkt_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
2889 break;
2890 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002891 if (nic->lro) {
2892 /* Clear all LRO sessions before exiting */
2893 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002894 struct lro *lro = &nic->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05002895 if (lro->in_use) {
2896 update_L3L4_header(nic, lro);
2897 queue_rx_frame(lro->parent);
2898 clear_lro_session(lro);
2899 }
2900 }
2901 }
2902
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07002903 spin_unlock(&nic->rx_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904}
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002905
2906/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907 * tx_intr_handler - Transmit interrupt handler
2908 * @nic : device private variable
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002909 * Description:
2910 * If an interrupt was raised to indicate DMA complete of the
2911 * Tx packet, this function is called. It identifies the last TxD
2912 * whose buffer was freed and frees all skbs whose data have already
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913 * DMA'ed into the NICs internal memory.
2914 * Return Value:
2915 * NONE
2916 */
2917
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002918static void tx_intr_handler(struct fifo_info *fifo_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002920 struct s2io_nic *nic = fifo_data->nic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 struct net_device *dev = (struct net_device *) nic->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002922 struct tx_curr_get_info get_info, put_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923 struct sk_buff *skb;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002924 struct TxD *txdlp;
Olaf Heringf9046eb2007-06-19 22:41:10 +02002925 u8 err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002927 get_info = fifo_data->tx_curr_get_info;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002928 memcpy(&put_info, &fifo_data->tx_curr_put_info, sizeof(put_info));
2929 txdlp = (struct TxD *) fifo_data->list_info[get_info.offset].
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002930 list_virt_addr;
2931 while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
2932 (get_info.offset != put_info.offset) &&
2933 (txdlp->Host_Control)) {
2934 /* Check for TxD errors */
2935 if (txdlp->Control_1 & TXD_T_CODE) {
2936 unsigned long long err;
2937 err = txdlp->Control_1 & TXD_T_CODE;
Ananda Rajubd1034f2006-04-21 19:20:22 -04002938 if (err & 0x1) {
2939 nic->mac_control.stats_info->sw_stat.
2940 parity_err_cnt++;
2941 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002942
2943 /* update t_code statistics */
Olaf Heringf9046eb2007-06-19 22:41:10 +02002944 err_mask = err >> 48;
2945 switch(err_mask) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002946 case 2:
2947 nic->mac_control.stats_info->sw_stat.
2948 tx_buf_abort_cnt++;
2949 break;
2950
2951 case 3:
2952 nic->mac_control.stats_info->sw_stat.
2953 tx_desc_abort_cnt++;
2954 break;
2955
2956 case 7:
2957 nic->mac_control.stats_info->sw_stat.
2958 tx_parity_err_cnt++;
2959 break;
2960
2961 case 10:
2962 nic->mac_control.stats_info->sw_stat.
2963 tx_link_loss_cnt++;
2964 break;
2965
2966 case 15:
2967 nic->mac_control.stats_info->sw_stat.
2968 tx_list_proc_err_cnt++;
2969 break;
2970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002971 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002972
Ananda Rajufed5ecc2005-11-14 15:25:08 -05002973 skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002974 if (skb == NULL) {
2975 DBG_PRINT(ERR_DBG, "%s: Null skb ",
2976 __FUNCTION__);
2977 DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
2978 return;
2979 }
2980
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002981 /* Updating the statistics block */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002982 nic->stats.tx_bytes += skb->len;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04002983 nic->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002984 dev_kfree_skb_irq(skb);
2985
2986 get_info.offset++;
Ananda Raju863c11a2006-04-21 19:03:13 -04002987 if (get_info.offset == get_info.fifo_len + 1)
2988 get_info.offset = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05002989 txdlp = (struct TxD *) fifo_data->list_info
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07002990 [get_info.offset].list_virt_addr;
2991 fifo_data->tx_curr_get_info.offset =
2992 get_info.offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 }
2994
2995 spin_lock(&nic->tx_lock);
2996 if (netif_queue_stopped(dev))
2997 netif_wake_queue(dev);
2998 spin_unlock(&nic->tx_lock);
2999}
3000
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003001/**
Ananda Rajubd1034f2006-04-21 19:20:22 -04003002 * s2io_mdio_write - Function to write in to MDIO registers
3003 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3004 * @addr : address value
3005 * @value : data value
3006 * @dev : pointer to net_device structure
3007 * Description:
3008 * This function is used to write values to the MDIO registers
3009 * NONE
3010 */
3011static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
3012{
3013 u64 val64 = 0x0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003014 struct s2io_nic *sp = dev->priv;
3015 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003016
3017 //address transaction
3018 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3019 | MDIO_MMD_DEV_ADDR(mmd_type)
3020 | MDIO_MMS_PRT_ADDR(0x0);
3021 writeq(val64, &bar0->mdio_control);
3022 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3023 writeq(val64, &bar0->mdio_control);
3024 udelay(100);
3025
3026 //Data transaction
3027 val64 = 0x0;
3028 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3029 | MDIO_MMD_DEV_ADDR(mmd_type)
3030 | MDIO_MMS_PRT_ADDR(0x0)
3031 | MDIO_MDIO_DATA(value)
3032 | MDIO_OP(MDIO_OP_WRITE_TRANS);
3033 writeq(val64, &bar0->mdio_control);
3034 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3035 writeq(val64, &bar0->mdio_control);
3036 udelay(100);
3037
3038 val64 = 0x0;
3039 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3040 | MDIO_MMD_DEV_ADDR(mmd_type)
3041 | MDIO_MMS_PRT_ADDR(0x0)
3042 | MDIO_OP(MDIO_OP_READ_TRANS);
3043 writeq(val64, &bar0->mdio_control);
3044 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3045 writeq(val64, &bar0->mdio_control);
3046 udelay(100);
3047
3048}
3049
3050/**
3051 * s2io_mdio_read - Function to write in to MDIO registers
3052 * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
3053 * @addr : address value
3054 * @dev : pointer to net_device structure
3055 * Description:
3056 * This function is used to read values to the MDIO registers
3057 * NONE
3058 */
3059static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
3060{
3061 u64 val64 = 0x0;
3062 u64 rval64 = 0x0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003063 struct s2io_nic *sp = dev->priv;
3064 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003065
3066 /* address transaction */
3067 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3068 | MDIO_MMD_DEV_ADDR(mmd_type)
3069 | MDIO_MMS_PRT_ADDR(0x0);
3070 writeq(val64, &bar0->mdio_control);
3071 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3072 writeq(val64, &bar0->mdio_control);
3073 udelay(100);
3074
3075 /* Data transaction */
3076 val64 = 0x0;
3077 val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
3078 | MDIO_MMD_DEV_ADDR(mmd_type)
3079 | MDIO_MMS_PRT_ADDR(0x0)
3080 | MDIO_OP(MDIO_OP_READ_TRANS);
3081 writeq(val64, &bar0->mdio_control);
3082 val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
3083 writeq(val64, &bar0->mdio_control);
3084 udelay(100);
3085
3086 /* Read the value from regs */
3087 rval64 = readq(&bar0->mdio_control);
3088 rval64 = rval64 & 0xFFFF0000;
3089 rval64 = rval64 >> 16;
3090 return rval64;
3091}
3092/**
3093 * s2io_chk_xpak_counter - Function to check the status of the xpak counters
3094 * @counter : couter value to be updated
3095 * @flag : flag to indicate the status
3096 * @type : counter type
3097 * Description:
3098 * This function is to check the status of the xpak counters value
3099 * NONE
3100 */
3101
3102static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
3103{
3104 u64 mask = 0x3;
3105 u64 val64;
3106 int i;
3107 for(i = 0; i <index; i++)
3108 mask = mask << 0x2;
3109
3110 if(flag > 0)
3111 {
3112 *counter = *counter + 1;
3113 val64 = *regs_stat & mask;
3114 val64 = val64 >> (index * 0x2);
3115 val64 = val64 + 1;
3116 if(val64 == 3)
3117 {
3118 switch(type)
3119 {
3120 case 1:
3121 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3122 "service. Excessive temperatures may "
3123 "result in premature transceiver "
3124 "failure \n");
3125 break;
3126 case 2:
3127 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3128 "service Excessive bias currents may "
3129 "indicate imminent laser diode "
3130 "failure \n");
3131 break;
3132 case 3:
3133 DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
3134 "service Excessive laser output "
3135 "power may saturate far-end "
3136 "receiver\n");
3137 break;
3138 default:
3139 DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
3140 "type \n");
3141 }
3142 val64 = 0x0;
3143 }
3144 val64 = val64 << (index * 0x2);
3145 *regs_stat = (*regs_stat & (~mask)) | (val64);
3146
3147 } else {
3148 *regs_stat = *regs_stat & (~mask);
3149 }
3150}
3151
3152/**
3153 * s2io_updt_xpak_counter - Function to update the xpak counters
3154 * @dev : pointer to net_device struct
3155 * Description:
3156 * This function is to upate the status of the xpak counters value
3157 * NONE
3158 */
3159static void s2io_updt_xpak_counter(struct net_device *dev)
3160{
3161 u16 flag = 0x0;
3162 u16 type = 0x0;
3163 u16 val16 = 0x0;
3164 u64 val64 = 0x0;
3165 u64 addr = 0x0;
3166
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003167 struct s2io_nic *sp = dev->priv;
3168 struct stat_block *stat_info = sp->mac_control.stats_info;
Ananda Rajubd1034f2006-04-21 19:20:22 -04003169
3170 /* Check the communication with the MDIO slave */
3171 addr = 0x0000;
3172 val64 = 0x0;
3173 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3174 if((val64 == 0xFFFF) || (val64 == 0x0000))
3175 {
3176 DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
3177 "Returned %llx\n", (unsigned long long)val64);
3178 return;
3179 }
3180
3181 /* Check for the expecte value of 2040 at PMA address 0x0000 */
3182 if(val64 != 0x2040)
3183 {
3184 DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
3185 DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x2040\n",
3186 (unsigned long long)val64);
3187 return;
3188 }
3189
3190 /* Loading the DOM register to MDIO register */
3191 addr = 0xA100;
3192 s2io_mdio_write(MDIO_MMD_PMA_DEV_ADDR, addr, val16, dev);
3193 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3194
3195 /* Reading the Alarm flags */
3196 addr = 0xA070;
3197 val64 = 0x0;
3198 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3199
3200 flag = CHECKBIT(val64, 0x7);
3201 type = 1;
3202 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
3203 &stat_info->xpak_stat.xpak_regs_stat,
3204 0x0, flag, type);
3205
3206 if(CHECKBIT(val64, 0x6))
3207 stat_info->xpak_stat.alarm_transceiver_temp_low++;
3208
3209 flag = CHECKBIT(val64, 0x3);
3210 type = 2;
3211 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
3212 &stat_info->xpak_stat.xpak_regs_stat,
3213 0x2, flag, type);
3214
3215 if(CHECKBIT(val64, 0x2))
3216 stat_info->xpak_stat.alarm_laser_bias_current_low++;
3217
3218 flag = CHECKBIT(val64, 0x1);
3219 type = 3;
3220 s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
3221 &stat_info->xpak_stat.xpak_regs_stat,
3222 0x4, flag, type);
3223
3224 if(CHECKBIT(val64, 0x0))
3225 stat_info->xpak_stat.alarm_laser_output_power_low++;
3226
3227 /* Reading the Warning flags */
3228 addr = 0xA074;
3229 val64 = 0x0;
3230 val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
3231
3232 if(CHECKBIT(val64, 0x7))
3233 stat_info->xpak_stat.warn_transceiver_temp_high++;
3234
3235 if(CHECKBIT(val64, 0x6))
3236 stat_info->xpak_stat.warn_transceiver_temp_low++;
3237
3238 if(CHECKBIT(val64, 0x3))
3239 stat_info->xpak_stat.warn_laser_bias_current_high++;
3240
3241 if(CHECKBIT(val64, 0x2))
3242 stat_info->xpak_stat.warn_laser_bias_current_low++;
3243
3244 if(CHECKBIT(val64, 0x1))
3245 stat_info->xpak_stat.warn_laser_output_power_high++;
3246
3247 if(CHECKBIT(val64, 0x0))
3248 stat_info->xpak_stat.warn_laser_output_power_low++;
3249}
3250
3251/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252 * wait_for_cmd_complete - waits for a command to complete.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003253 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003255 * Description: Function that waits for a command to Write into RMAC
3256 * ADDR DATA registers to be completed and returns either success or
3257 * error depending on whether the command was complete or not.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 * Return value:
3259 * SUCCESS on success and FAILURE on failure.
3260 */
3261
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003262static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
3263 int bit_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264{
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003265 int ret = FAILURE, cnt = 0, delay = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 u64 val64;
3267
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003268 if ((bit_state != S2IO_BIT_RESET) && (bit_state != S2IO_BIT_SET))
3269 return FAILURE;
3270
3271 do {
Ananda Rajuc92ca042006-04-21 19:18:03 -04003272 val64 = readq(addr);
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003273 if (bit_state == S2IO_BIT_RESET) {
3274 if (!(val64 & busy_bit)) {
3275 ret = SUCCESS;
3276 break;
3277 }
3278 } else {
3279 if (!(val64 & busy_bit)) {
3280 ret = SUCCESS;
3281 break;
3282 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04003284
3285 if(in_interrupt())
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003286 mdelay(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003287 else
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003288 msleep(delay);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003289
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05003290 if (++cnt >= 10)
3291 delay = 50;
3292 } while (cnt < 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293 return ret;
3294}
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003295/*
3296 * check_pci_device_id - Checks if the device id is supported
3297 * @id : device id
3298 * Description: Function to check if the pci device id is supported by driver.
3299 * Return value: Actual device id if supported else PCI_ANY_ID
3300 */
3301static u16 check_pci_device_id(u16 id)
3302{
3303 switch (id) {
3304 case PCI_DEVICE_ID_HERC_WIN:
3305 case PCI_DEVICE_ID_HERC_UNI:
3306 return XFRAME_II_DEVICE;
3307 case PCI_DEVICE_ID_S2IO_UNI:
3308 case PCI_DEVICE_ID_S2IO_WIN:
3309 return XFRAME_I_DEVICE;
3310 default:
3311 return PCI_ANY_ID;
3312 }
3313}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003315/**
3316 * s2io_reset - Resets the card.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 * @sp : private member of the device structure.
3318 * Description: Function to Reset the card. This function then also
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003319 * restores the previously saved PCI configuration space registers as
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320 * the card reset also resets the configuration space.
3321 * Return value:
3322 * void.
3323 */
3324
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003325static void s2io_reset(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003327 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 u64 val64;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003329 u16 subid, pci_cmd;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003330 int i;
3331 u16 val16;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003332 unsigned long long up_cnt, down_cnt, up_time, down_time, reset_cnt;
3333 unsigned long long mem_alloc_cnt, mem_free_cnt, watchdog_cnt;
3334
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003335 DBG_PRINT(INIT_DBG,"%s - Resetting XFrame card %s\n",
3336 __FUNCTION__, sp->dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003338 /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07003339 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003340
Linus Torvalds1da177e2005-04-16 15:20:36 -07003341 val64 = SW_RESET_ALL;
3342 writeq(val64, &bar0->sw_reset);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003343 if (strstr(sp->product_name, "CX4")) {
3344 msleep(750);
3345 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346 msleep(250);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05003347 for (i = 0; i < S2IO_MAX_PCI_CONFIG_SPACE_REINIT; i++) {
3348
3349 /* Restore the PCI state saved during initialization. */
3350 pci_restore_state(sp->pdev);
3351 pci_read_config_word(sp->pdev, 0x2, &val16);
3352 if (check_pci_device_id(val16) != (u16)PCI_ANY_ID)
3353 break;
3354 msleep(200);
3355 }
3356
3357 if (check_pci_device_id(val16) == (u16)PCI_ANY_ID) {
3358 DBG_PRINT(ERR_DBG,"%s SW_Reset failed!\n", __FUNCTION__);
3359 }
3360
3361 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER, pci_cmd);
3362
3363 s2io_init_pci(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003365 /* Set swapper to enable I/O register access */
3366 s2io_set_swapper(sp);
3367
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003368 /* Restore the MSIX table entries from local variables */
3369 restore_xmsi_data(sp);
3370
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003371 /* Clear certain PCI/PCI-X fields after reset */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003372 if (sp->device_type == XFRAME_II_DEVICE) {
Ananda Rajub41477f2006-07-24 19:52:49 -04003373 /* Clear "detected parity error" bit */
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003374 pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003375
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003376 /* Clearing PCIX Ecc status register */
3377 pci_write_config_dword(sp->pdev, 0x68, 0x7C);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003378
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003379 /* Clearing PCI_STATUS error reflected here */
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003380 writeq(s2BIT(62), &bar0->txpic_int_reg);
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07003381 }
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07003382
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003383 /* Reset device statistics maintained by OS */
3384 memset(&sp->stats, 0, sizeof (struct net_device_stats));
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003385
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003386 up_cnt = sp->mac_control.stats_info->sw_stat.link_up_cnt;
3387 down_cnt = sp->mac_control.stats_info->sw_stat.link_down_cnt;
3388 up_time = sp->mac_control.stats_info->sw_stat.link_up_time;
3389 down_time = sp->mac_control.stats_info->sw_stat.link_down_time;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003390 reset_cnt = sp->mac_control.stats_info->sw_stat.soft_reset_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003391 mem_alloc_cnt = sp->mac_control.stats_info->sw_stat.mem_allocated;
3392 mem_free_cnt = sp->mac_control.stats_info->sw_stat.mem_freed;
3393 watchdog_cnt = sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt;
3394 /* save link up/down time/cnt, reset/memory/watchdog cnt */
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003395 memset(sp->mac_control.stats_info, 0, sizeof(struct stat_block));
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003396 /* restore link up/down time/cnt, reset/memory/watchdog cnt */
3397 sp->mac_control.stats_info->sw_stat.link_up_cnt = up_cnt;
3398 sp->mac_control.stats_info->sw_stat.link_down_cnt = down_cnt;
3399 sp->mac_control.stats_info->sw_stat.link_up_time = up_time;
3400 sp->mac_control.stats_info->sw_stat.link_down_time = down_time;
Ramkrishna Vepa363dc362007-03-06 17:01:00 -08003401 sp->mac_control.stats_info->sw_stat.soft_reset_cnt = reset_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003402 sp->mac_control.stats_info->sw_stat.mem_allocated = mem_alloc_cnt;
3403 sp->mac_control.stats_info->sw_stat.mem_freed = mem_free_cnt;
3404 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt = watchdog_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003405
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406 /* SXE-002: Configure link and activity LED to turn it off */
3407 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003408 if (((subid & 0xFF) >= 0x07) &&
3409 (sp->device_type == XFRAME_I_DEVICE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410 val64 = readq(&bar0->gpio_control);
3411 val64 |= 0x0000800000000000ULL;
3412 writeq(val64, &bar0->gpio_control);
3413 val64 = 0x0411040400000000ULL;
viro@ftp.linux.org.uk509a2672005-09-05 03:25:58 +01003414 writeq(val64, (void __iomem *)bar0 + 0x2700);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003415 }
3416
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07003417 /*
3418 * Clear spurious ECC interrupts that would have occured on
3419 * XFRAME II cards after reset.
3420 */
3421 if (sp->device_type == XFRAME_II_DEVICE) {
3422 val64 = readq(&bar0->pcc_err_reg);
3423 writeq(val64, &bar0->pcc_err_reg);
3424 }
3425
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05003426 /* restore the previously assigned mac address */
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04003427 do_s2io_prog_unicast(sp->dev, (u8 *)&sp->def_mac_addr[0].mac_addr);
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05003428
Linus Torvalds1da177e2005-04-16 15:20:36 -07003429 sp->device_enabled_once = FALSE;
3430}
3431
3432/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003433 * s2io_set_swapper - to set the swapper controle on the card
3434 * @sp : private member of the device structure,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435 * pointer to the s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003436 * Description: Function to set the swapper control on the card
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437 * correctly depending on the 'endianness' of the system.
3438 * Return value:
3439 * SUCCESS on success and FAILURE on failure.
3440 */
3441
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003442static int s2io_set_swapper(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443{
3444 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003445 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003446 u64 val64, valt, valr;
3447
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003448 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449 * Set proper endian settings and verify the same by reading
3450 * the PIF Feed-back register.
3451 */
3452
3453 val64 = readq(&bar0->pif_rd_swapper_fb);
3454 if (val64 != 0x0123456789ABCDEFULL) {
3455 int i = 0;
3456 u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
3457 0x8100008181000081ULL, /* FE=1, SE=0 */
3458 0x4200004242000042ULL, /* FE=0, SE=1 */
3459 0}; /* FE=0, SE=0 */
3460
3461 while(i<4) {
3462 writeq(value[i], &bar0->swapper_ctrl);
3463 val64 = readq(&bar0->pif_rd_swapper_fb);
3464 if (val64 == 0x0123456789ABCDEFULL)
3465 break;
3466 i++;
3467 }
3468 if (i == 4) {
3469 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3470 dev->name);
3471 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3472 (unsigned long long) val64);
3473 return FAILURE;
3474 }
3475 valr = value[i];
3476 } else {
3477 valr = readq(&bar0->swapper_ctrl);
3478 }
3479
3480 valt = 0x0123456789ABCDEFULL;
3481 writeq(valt, &bar0->xmsi_address);
3482 val64 = readq(&bar0->xmsi_address);
3483
3484 if(val64 != valt) {
3485 int i = 0;
3486 u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
3487 0x0081810000818100ULL, /* FE=1, SE=0 */
3488 0x0042420000424200ULL, /* FE=0, SE=1 */
3489 0}; /* FE=0, SE=0 */
3490
3491 while(i<4) {
3492 writeq((value[i] | valr), &bar0->swapper_ctrl);
3493 writeq(valt, &bar0->xmsi_address);
3494 val64 = readq(&bar0->xmsi_address);
3495 if(val64 == valt)
3496 break;
3497 i++;
3498 }
3499 if(i == 4) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003500 unsigned long long x = val64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501 DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003502 DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503 return FAILURE;
3504 }
3505 }
3506 val64 = readq(&bar0->swapper_ctrl);
3507 val64 &= 0xFFFF000000000000ULL;
3508
3509#ifdef __BIG_ENDIAN
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003510 /*
3511 * The device by default set to a big endian format, so a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512 * big endian driver need not set anything.
3513 */
3514 val64 |= (SWAPPER_CTRL_TXP_FE |
3515 SWAPPER_CTRL_TXP_SE |
3516 SWAPPER_CTRL_TXD_R_FE |
3517 SWAPPER_CTRL_TXD_W_FE |
3518 SWAPPER_CTRL_TXF_R_FE |
3519 SWAPPER_CTRL_RXD_R_FE |
3520 SWAPPER_CTRL_RXD_W_FE |
3521 SWAPPER_CTRL_RXF_W_FE |
3522 SWAPPER_CTRL_XMSI_FE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003524 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003525 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526 writeq(val64, &bar0->swapper_ctrl);
3527#else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003528 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 * Initially we enable all bits to make it accessible by the
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003530 * driver, then we selectively enable only those bits that
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531 * we want to set.
3532 */
3533 val64 |= (SWAPPER_CTRL_TXP_FE |
3534 SWAPPER_CTRL_TXP_SE |
3535 SWAPPER_CTRL_TXD_R_FE |
3536 SWAPPER_CTRL_TXD_R_SE |
3537 SWAPPER_CTRL_TXD_W_FE |
3538 SWAPPER_CTRL_TXD_W_SE |
3539 SWAPPER_CTRL_TXF_R_FE |
3540 SWAPPER_CTRL_RXD_R_FE |
3541 SWAPPER_CTRL_RXD_R_SE |
3542 SWAPPER_CTRL_RXD_W_FE |
3543 SWAPPER_CTRL_RXD_W_SE |
3544 SWAPPER_CTRL_RXF_W_FE |
3545 SWAPPER_CTRL_XMSI_FE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07003546 SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003547 if (sp->config.intr_type == INTA)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003548 val64 |= SWAPPER_CTRL_XMSI_SE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549 writeq(val64, &bar0->swapper_ctrl);
3550#endif
3551 val64 = readq(&bar0->swapper_ctrl);
3552
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003553 /*
3554 * Verifying if endian settings are accurate by reading a
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555 * feedback register.
3556 */
3557 val64 = readq(&bar0->pif_rd_swapper_fb);
3558 if (val64 != 0x0123456789ABCDEFULL) {
3559 /* Endian settings are incorrect, calls for another dekko. */
3560 DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
3561 dev->name);
3562 DBG_PRINT(ERR_DBG, "feedback read %llx\n",
3563 (unsigned long long) val64);
3564 return FAILURE;
3565 }
3566
3567 return SUCCESS;
3568}
3569
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003570static int wait_for_msix_trans(struct s2io_nic *nic, int i)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003571{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003572 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003573 u64 val64;
3574 int ret = 0, cnt = 0;
3575
3576 do {
3577 val64 = readq(&bar0->xmsi_access);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003578 if (!(val64 & s2BIT(15)))
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003579 break;
3580 mdelay(1);
3581 cnt++;
3582 } while(cnt < 5);
3583 if (cnt == 5) {
3584 DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
3585 ret = 1;
3586 }
3587
3588 return ret;
3589}
3590
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003591static void restore_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003592{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003593 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003594 u64 val64;
3595 int i;
3596
Ananda Raju75c30b12006-07-24 19:55:09 -04003597 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003598 writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
3599 writeq(nic->msix_info[i].data, &bar0->xmsi_data);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003600 val64 = (s2BIT(7) | s2BIT(15) | vBIT(i, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003601 writeq(val64, &bar0->xmsi_access);
3602 if (wait_for_msix_trans(nic, i)) {
3603 DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
3604 continue;
3605 }
3606 }
3607}
3608
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003609static void store_xmsi_data(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003610{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003611 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003612 u64 val64, addr, data;
3613 int i;
3614
3615 /* Store and display */
Ananda Raju75c30b12006-07-24 19:55:09 -04003616 for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
Jiri Slabyb7b5a122007-10-18 23:40:29 -07003617 val64 = (s2BIT(15) | vBIT(i, 26, 6));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003618 writeq(val64, &bar0->xmsi_access);
3619 if (wait_for_msix_trans(nic, i)) {
3620 DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
3621 continue;
3622 }
3623 addr = readq(&bar0->xmsi_address);
3624 data = readq(&bar0->xmsi_data);
3625 if (addr && data) {
3626 nic->msix_info[i].addr = addr;
3627 nic->msix_info[i].data = data;
3628 }
3629 }
3630}
3631
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003632static int s2io_enable_msi_x(struct s2io_nic *nic)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003633{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003634 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003635 u64 tx_mat, rx_mat;
3636 u16 msi_control; /* Temp variable */
3637 int ret, i, j, msix_indx = 1;
3638
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003639 nic->entries = kcalloc(MAX_REQUESTED_MSI_X, sizeof(struct msix_entry),
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003640 GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003641 if (!nic->entries) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003642 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n", \
3643 __FUNCTION__);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04003644 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003645 return -ENOMEM;
3646 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003647 nic->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003648 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003649
3650 nic->s2io_entries =
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003651 kcalloc(MAX_REQUESTED_MSI_X, sizeof(struct s2io_msix_entry),
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003652 GFP_KERNEL);
Sivakumar Subramanibd684e42007-09-14 07:28:50 -04003653 if (!nic->s2io_entries) {
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003654 DBG_PRINT(INFO_DBG, "%s: Memory allocation failed\n",
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003655 __FUNCTION__);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04003656 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003657 kfree(nic->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003658 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003659 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003660 return -ENOMEM;
3661 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003662 nic->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003663 += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003664
3665 for (i=0; i< MAX_REQUESTED_MSI_X; i++) {
3666 nic->entries[i].entry = i;
3667 nic->s2io_entries[i].entry = i;
3668 nic->s2io_entries[i].arg = NULL;
3669 nic->s2io_entries[i].in_use = 0;
3670 }
3671
3672 tx_mat = readq(&bar0->tx_mat0_n[0]);
3673 for (i=0; i<nic->config.tx_fifo_num; i++, msix_indx++) {
3674 tx_mat |= TX_MAT_SET(i, msix_indx);
3675 nic->s2io_entries[msix_indx].arg = &nic->mac_control.fifos[i];
3676 nic->s2io_entries[msix_indx].type = MSIX_FIFO_TYPE;
3677 nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
3678 }
3679 writeq(tx_mat, &bar0->tx_mat0_n[0]);
3680
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003681 rx_mat = readq(&bar0->rx_mat);
3682 for (j = 0; j < nic->config.rx_ring_num; j++, msix_indx++) {
3683 rx_mat |= RX_MAT_SET(j, msix_indx);
3684 nic->s2io_entries[msix_indx].arg
3685 = &nic->mac_control.rings[j];
3686 nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
3687 nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003688 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003689 writeq(rx_mat, &bar0->rx_mat);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003690
Ananda Rajuc92ca042006-04-21 19:18:03 -04003691 nic->avail_msix_vectors = 0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003692 ret = pci_enable_msix(nic->pdev, nic->entries, MAX_REQUESTED_MSI_X);
Ananda Rajuc92ca042006-04-21 19:18:03 -04003693 /* We fail init if error or we get less vectors than min required */
3694 if (ret >= (nic->config.tx_fifo_num + nic->config.rx_ring_num + 1)) {
3695 nic->avail_msix_vectors = ret;
3696 ret = pci_enable_msix(nic->pdev, nic->entries, ret);
3697 }
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003698 if (ret) {
3699 DBG_PRINT(ERR_DBG, "%s: Enabling MSIX failed\n", nic->dev->name);
3700 kfree(nic->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003701 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003702 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003703 kfree(nic->s2io_entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003704 nic->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003705 += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003706 nic->entries = NULL;
3707 nic->s2io_entries = NULL;
Ananda Rajuc92ca042006-04-21 19:18:03 -04003708 nic->avail_msix_vectors = 0;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003709 return -ENOMEM;
3710 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04003711 if (!nic->avail_msix_vectors)
3712 nic->avail_msix_vectors = MAX_REQUESTED_MSI_X;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003713
3714 /*
3715 * To enable MSI-X, MSI also needs to be enabled, due to a bug
3716 * in the herc NIC. (Temp change, needs to be removed later)
3717 */
3718 pci_read_config_word(nic->pdev, 0x42, &msi_control);
3719 msi_control |= 0x1; /* Enable MSI */
3720 pci_write_config_word(nic->pdev, 0x42, msi_control);
3721
3722 return 0;
3723}
3724
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003725/* Handle software interrupt used during MSI(X) test */
3726static irqreturn_t __devinit s2io_test_intr(int irq, void *dev_id)
3727{
3728 struct s2io_nic *sp = dev_id;
3729
3730 sp->msi_detected = 1;
3731 wake_up(&sp->msi_wait);
3732
3733 return IRQ_HANDLED;
3734}
3735
3736/* Test interrupt path by forcing a a software IRQ */
3737static int __devinit s2io_test_msi(struct s2io_nic *sp)
3738{
3739 struct pci_dev *pdev = sp->pdev;
3740 struct XENA_dev_config __iomem *bar0 = sp->bar0;
3741 int err;
3742 u64 val64, saved64;
3743
3744 err = request_irq(sp->entries[1].vector, s2io_test_intr, 0,
3745 sp->name, sp);
3746 if (err) {
3747 DBG_PRINT(ERR_DBG, "%s: PCI %s: cannot assign irq %d\n",
3748 sp->dev->name, pci_name(pdev), pdev->irq);
3749 return err;
3750 }
3751
3752 init_waitqueue_head (&sp->msi_wait);
3753 sp->msi_detected = 0;
3754
3755 saved64 = val64 = readq(&bar0->scheduled_int_ctrl);
3756 val64 |= SCHED_INT_CTRL_ONE_SHOT;
3757 val64 |= SCHED_INT_CTRL_TIMER_EN;
3758 val64 |= SCHED_INT_CTRL_INT2MSI(1);
3759 writeq(val64, &bar0->scheduled_int_ctrl);
3760
3761 wait_event_timeout(sp->msi_wait, sp->msi_detected, HZ/10);
3762
3763 if (!sp->msi_detected) {
3764 /* MSI(X) test failed, go back to INTx mode */
3765 DBG_PRINT(ERR_DBG, "%s: PCI %s: No interrupt was generated"
3766 "using MSI(X) during test\n", sp->dev->name,
3767 pci_name(pdev));
3768
3769 err = -EOPNOTSUPP;
3770 }
3771
3772 free_irq(sp->entries[1].vector, sp);
3773
3774 writeq(saved64, &bar0->scheduled_int_ctrl);
3775
3776 return err;
3777}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778/* ********************************************************* *
3779 * Functions defined below concern the OS part of the driver *
3780 * ********************************************************* */
3781
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003782/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003783 * s2io_open - open entry point of the driver
3784 * @dev : pointer to the device structure.
3785 * Description:
3786 * This function is the open entry point of the driver. It mainly calls a
3787 * function to allocate Rx buffers and inserts them into the buffer
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003788 * descriptors and then enables the Rx part of the NIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003789 * Return value:
3790 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3791 * file on failure.
3792 */
3793
Adrian Bunkac1f60d2005-11-06 01:46:47 +01003794static int s2io_open(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003796 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003797 int err = 0;
3798
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003799 /*
3800 * Make sure you have link off by default every time
Linus Torvalds1da177e2005-04-16 15:20:36 -07003801 * Nic is initialized
3802 */
3803 netif_carrier_off(dev);
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003804 sp->last_link_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003805
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003806 napi_enable(&sp->napi);
3807
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003808 if (sp->config.intr_type == MSI_X) {
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003809 int ret = s2io_enable_msi_x(sp);
3810
3811 if (!ret) {
3812 u16 msi_control;
3813
3814 ret = s2io_test_msi(sp);
3815
3816 /* rollback MSI-X, will re-enable during add_isr() */
3817 kfree(sp->entries);
3818 sp->mac_control.stats_info->sw_stat.mem_freed +=
3819 (MAX_REQUESTED_MSI_X *
3820 sizeof(struct msix_entry));
3821 kfree(sp->s2io_entries);
3822 sp->mac_control.stats_info->sw_stat.mem_freed +=
3823 (MAX_REQUESTED_MSI_X *
3824 sizeof(struct s2io_msix_entry));
3825 sp->entries = NULL;
3826 sp->s2io_entries = NULL;
3827
3828 pci_read_config_word(sp->pdev, 0x42, &msi_control);
3829 msi_control &= 0xFFFE; /* Disable MSI */
3830 pci_write_config_word(sp->pdev, 0x42, msi_control);
3831
3832 pci_disable_msix(sp->pdev);
3833
3834 }
3835 if (ret) {
3836
3837 DBG_PRINT(ERR_DBG,
3838 "%s: MSI-X requested but failed to enable\n",
3839 dev->name);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003840 sp->config.intr_type = INTA;
Sivakumar Subramani8abc4d52007-09-15 13:11:34 -07003841 }
3842 }
3843
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04003844 /* NAPI doesn't work well with MSI(X) */
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003845 if (sp->config.intr_type != INTA) {
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04003846 if(sp->config.napi)
3847 sp->config.napi = 0;
3848 }
3849
Linus Torvalds1da177e2005-04-16 15:20:36 -07003850 /* Initialize H/W and enable interrupts */
Ananda Rajuc92ca042006-04-21 19:18:03 -04003851 err = s2io_card_up(sp);
3852 if (err) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
3854 dev->name);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003855 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003856 }
3857
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04003858 if (do_s2io_prog_unicast(dev, dev->dev_addr) == FAILURE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003859 DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003860 s2io_card_down(sp);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003861 err = -ENODEV;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003862 goto hw_init_failed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003863 }
3864
3865 netif_start_queue(dev);
3866 return 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003867
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003868hw_init_failed:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003869 napi_disable(&sp->napi);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07003870 if (sp->config.intr_type == MSI_X) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003871 if (sp->entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003872 kfree(sp->entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003873 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003874 += (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
3875 }
3876 if (sp->s2io_entries) {
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003877 kfree(sp->s2io_entries);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04003878 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003879 += (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
3880 }
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003881 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003882 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003883}
3884
3885/**
3886 * s2io_close -close entry point of the driver
3887 * @dev : device pointer.
3888 * Description:
3889 * This is the stop entry point of the driver. It needs to undo exactly
3890 * whatever was done by the open entry point,thus it's usually referred to
3891 * as the close function.Among other things this function mainly stops the
3892 * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
3893 * Return value:
3894 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3895 * file on failure.
3896 */
3897
Adrian Bunkac1f60d2005-11-06 01:46:47 +01003898static int s2io_close(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003899{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003900 struct s2io_nic *sp = dev->priv;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04003901
Linus Torvalds1da177e2005-04-16 15:20:36 -07003902 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003903 napi_disable(&sp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003904 /* Reset card, kill tasklet and free Tx and Rx buffers. */
Ananda Rajue6a8fee2006-07-06 23:58:23 -07003905 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003906
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907 return 0;
3908}
3909
3910/**
3911 * s2io_xmit - Tx entry point of te driver
3912 * @skb : the socket buffer containing the Tx data.
3913 * @dev : device pointer.
3914 * Description :
3915 * This function is the Tx entry point of the driver. S2IO NIC supports
3916 * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
3917 * NOTE: when device cant queue the pkt,just the trans_start variable will
3918 * not be upadted.
3919 * Return value:
3920 * 0 on success & 1 on failure.
3921 */
3922
Adrian Bunkac1f60d2005-11-06 01:46:47 +01003923static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003924{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003925 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926 u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
3927 register u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003928 struct TxD *txdp;
3929 struct TxFIFO_element __iomem *tx_fifo;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930 unsigned long flags;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07003931 u16 vlan_tag = 0;
3932 int vlan_priority = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003933 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003934 struct config_param *config;
Ananda Raju75c30b12006-07-24 19:55:09 -04003935 int offload_type;
Veena Parat491abf22007-07-23 02:37:14 -04003936 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937
3938 mac_control = &sp->mac_control;
3939 config = &sp->config;
3940
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003941 DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04003942
3943 if (unlikely(skb->len <= 0)) {
3944 DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
3945 dev_kfree_skb_any(skb);
3946 return 0;
3947}
3948
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949 spin_lock_irqsave(&sp->tx_lock, flags);
Sivakumar Subramani92b84432007-09-06 06:51:14 -04003950 if (!is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003951 DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952 dev->name);
3953 spin_unlock_irqrestore(&sp->tx_lock, flags);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003954 dev_kfree_skb(skb);
3955 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956 }
3957
3958 queue = 0;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07003959 /* Get Fifo number to Transmit based on vlan priority */
3960 if (sp->vlgrp && vlan_tx_tag_present(skb)) {
3961 vlan_tag = vlan_tx_tag_get(skb);
3962 vlan_priority = vlan_tag >> 13;
3963 queue = config->fifo_mapping[vlan_priority];
3964 }
3965
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003966 put_off = (u16) mac_control->fifos[queue].tx_curr_put_info.offset;
3967 get_off = (u16) mac_control->fifos[queue].tx_curr_get_info.offset;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05003968 txdp = (struct TxD *) mac_control->fifos[queue].list_info[put_off].
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07003969 list_virt_addr;
3970
3971 queue_len = mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04003973 if (txdp->Host_Control ||
3974 ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07003975 DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976 netif_stop_queue(dev);
3977 dev_kfree_skb(skb);
3978 spin_unlock_irqrestore(&sp->tx_lock, flags);
3979 return 0;
3980 }
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07003981
Ananda Raju75c30b12006-07-24 19:55:09 -04003982 offload_type = s2io_offload_type(skb);
Ananda Raju75c30b12006-07-24 19:55:09 -04003983 if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003984 txdp->Control_1 |= TXD_TCP_LSO_EN;
Ananda Raju75c30b12006-07-24 19:55:09 -04003985 txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003986 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07003987 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003988 txdp->Control_2 |=
3989 (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
3990 TXD_TX_CKO_UDP_EN);
3991 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05003992 txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
3993 txdp->Control_1 |= TXD_LIST_OWN_XENA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003994 txdp->Control_2 |= config->tx_intr_type;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07003995
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07003996 if (sp->vlgrp && vlan_tx_tag_present(skb)) {
3997 txdp->Control_2 |= TXD_VLAN_ENABLE;
3998 txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
3999 }
4000
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004001 frg_len = skb->len - skb->data_len;
Ananda Raju75c30b12006-07-24 19:55:09 -04004002 if (offload_type == SKB_GSO_UDP) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004003 int ufo_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004
Ananda Raju75c30b12006-07-24 19:55:09 -04004005 ufo_size = s2io_udp_mss(skb);
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004006 ufo_size &= ~7;
4007 txdp->Control_1 |= TXD_UFO_EN;
4008 txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
4009 txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
4010#ifdef __BIG_ENDIAN
4011 sp->ufo_in_band_v[put_off] =
4012 (u64)skb_shinfo(skb)->ip6_frag_id;
4013#else
4014 sp->ufo_in_band_v[put_off] =
4015 (u64)skb_shinfo(skb)->ip6_frag_id << 32;
4016#endif
4017 txdp->Host_Control = (unsigned long)sp->ufo_in_band_v;
4018 txdp->Buffer_Pointer = pci_map_single(sp->pdev,
4019 sp->ufo_in_band_v,
4020 sizeof(u64), PCI_DMA_TODEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04004021 if((txdp->Buffer_Pointer == 0) ||
4022 (txdp->Buffer_Pointer == DMA_ERROR_CODE))
4023 goto pci_map_failed;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004024 txdp++;
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004025 }
4026
4027 txdp->Buffer_Pointer = pci_map_single
4028 (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04004029 if((txdp->Buffer_Pointer == 0) ||
4030 (txdp->Buffer_Pointer == DMA_ERROR_CODE))
4031 goto pci_map_failed;
4032
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004033 txdp->Host_Control = (unsigned long) skb;
4034 txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
Ananda Raju75c30b12006-07-24 19:55:09 -04004035 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004036 txdp->Control_1 |= TXD_UFO_EN;
4037
4038 frg_cnt = skb_shinfo(skb)->nr_frags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004039 /* For fragmented SKB. */
4040 for (i = 0; i < frg_cnt; i++) {
4041 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07004042 /* A '0' length fragment will be ignored */
4043 if (!frag->size)
4044 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004045 txdp++;
4046 txdp->Buffer_Pointer = (u64) pci_map_page
4047 (sp->pdev, frag->page, frag->page_offset,
4048 frag->size, PCI_DMA_TODEVICE);
Ananda Rajuefd51b52006-01-19 14:11:54 -05004049 txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
Ananda Raju75c30b12006-07-24 19:55:09 -04004050 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004051 txdp->Control_1 |= TXD_UFO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052 }
4053 txdp->Control_1 |= TXD_GATHER_CODE_LAST;
4054
Ananda Raju75c30b12006-07-24 19:55:09 -04004055 if (offload_type == SKB_GSO_UDP)
Ananda Rajufed5ecc2005-11-14 15:25:08 -05004056 frg_cnt++; /* as Txd0 was used for inband header */
4057
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058 tx_fifo = mac_control->tx_FIFO_start[queue];
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004059 val64 = mac_control->fifos[queue].list_info[put_off].list_phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004060 writeq(val64, &tx_fifo->TxDL_Pointer);
4061
4062 val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
4063 TX_FIFO_LAST_LIST);
Ananda Raju75c30b12006-07-24 19:55:09 -04004064 if (offload_type)
4065 val64 |= TX_FIFO_SPECIAL_FUNC;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004066
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067 writeq(val64, &tx_fifo->List_Control);
4068
raghavendra.koushik@neterion.com303bcb42005-08-03 12:41:38 -07004069 mmiowb();
4070
Linus Torvalds1da177e2005-04-16 15:20:36 -07004071 put_off++;
Ananda Raju863c11a2006-04-21 19:03:13 -04004072 if (put_off == mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1)
4073 put_off = 0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004074 mac_control->fifos[queue].tx_curr_put_info.offset = put_off;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075
4076 /* Avoid "put" pointer going beyond "get" pointer */
Ananda Raju863c11a2006-04-21 19:03:13 -04004077 if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04004078 sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079 DBG_PRINT(TX_DBG,
4080 "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
4081 put_off, get_off);
4082 netif_stop_queue(dev);
4083 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04004084 mac_control->stats_info->sw_stat.mem_allocated += skb->truesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004085 dev->trans_start = jiffies;
4086 spin_unlock_irqrestore(&sp->tx_lock, flags);
4087
4088 return 0;
Veena Parat491abf22007-07-23 02:37:14 -04004089pci_map_failed:
4090 stats->pci_map_fail_cnt++;
4091 netif_stop_queue(dev);
4092 stats->mem_freed += skb->truesize;
4093 dev_kfree_skb(skb);
4094 spin_unlock_irqrestore(&sp->tx_lock, flags);
4095 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004096}
4097
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004098static void
4099s2io_alarm_handle(unsigned long data)
4100{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004101 struct s2io_nic *sp = (struct s2io_nic *)data;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004102 struct net_device *dev = sp->dev;
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004103
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004104 s2io_handle_errors(dev);
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07004105 mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
4106}
4107
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004108static int s2io_chk_rx_buffers(struct s2io_nic *sp, int rng_n)
Ananda Raju75c30b12006-07-24 19:55:09 -04004109{
4110 int rxb_size, level;
4111
4112 if (!sp->lro) {
4113 rxb_size = atomic_read(&sp->rx_bufs_left[rng_n]);
4114 level = rx_buffer_level(sp, rxb_size, rng_n);
4115
4116 if ((level == PANIC) && (!TASKLET_IN_USE)) {
4117 int ret;
4118 DBG_PRINT(INTR_DBG, "%s: Rx BD hit ", __FUNCTION__);
4119 DBG_PRINT(INTR_DBG, "PANIC levels\n");
4120 if ((ret = fill_rx_buffers(sp, rng_n)) == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08004121 DBG_PRINT(INFO_DBG, "Out of memory in %s",
Ananda Raju75c30b12006-07-24 19:55:09 -04004122 __FUNCTION__);
4123 clear_bit(0, (&sp->tasklet_status));
4124 return -1;
4125 }
4126 clear_bit(0, (&sp->tasklet_status));
4127 } else if (level == LOW)
4128 tasklet_schedule(&sp->task);
4129
4130 } else if (fill_rx_buffers(sp, rng_n) == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08004131 DBG_PRINT(INFO_DBG, "%s:Out of memory", sp->dev->name);
4132 DBG_PRINT(INFO_DBG, " in Rx Intr!!\n");
Ananda Raju75c30b12006-07-24 19:55:09 -04004133 }
4134 return 0;
4135}
4136
David Howells7d12e782006-10-05 14:55:46 +01004137static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004138{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004139 struct ring_info *ring = (struct ring_info *)dev_id;
4140 struct s2io_nic *sp = ring->nic;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004141
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004142 if (!is_s2io_card_up(sp))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004143 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004144
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004145 rx_intr_handler(ring);
Ananda Raju75c30b12006-07-24 19:55:09 -04004146 s2io_chk_rx_buffers(sp, ring->ring_no);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05004147
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004148 return IRQ_HANDLED;
4149}
4150
David Howells7d12e782006-10-05 14:55:46 +01004151static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004152{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004153 struct fifo_info *fifo = (struct fifo_info *)dev_id;
4154 struct s2io_nic *sp = fifo->nic;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004155
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004156 if (!is_s2io_card_up(sp))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004157 return IRQ_HANDLED;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004158
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004159 tx_intr_handler(fifo);
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04004160 return IRQ_HANDLED;
4161}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004162static void s2io_txpic_intr_handle(struct s2io_nic *sp)
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004163{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004164 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004165 u64 val64;
4166
4167 val64 = readq(&bar0->pic_int_status);
4168 if (val64 & PIC_INT_GPIO) {
4169 val64 = readq(&bar0->gpio_int_reg);
4170 if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
4171 (val64 & GPIO_INT_REG_LINK_UP)) {
Ananda Rajuc92ca042006-04-21 19:18:03 -04004172 /*
4173 * This is unstable state so clear both up/down
4174 * interrupt and adapter to re-evaluate the link state.
4175 */
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004176 val64 |= GPIO_INT_REG_LINK_DOWN;
4177 val64 |= GPIO_INT_REG_LINK_UP;
4178 writeq(val64, &bar0->gpio_int_reg);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004179 val64 = readq(&bar0->gpio_int_mask);
4180 val64 &= ~(GPIO_INT_MASK_LINK_UP |
4181 GPIO_INT_MASK_LINK_DOWN);
4182 writeq(val64, &bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004183 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004184 else if (val64 & GPIO_INT_REG_LINK_UP) {
4185 val64 = readq(&bar0->adapter_status);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004186 /* Enable Adapter */
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004187 val64 = readq(&bar0->adapter_control);
4188 val64 |= ADAPTER_CNTL_EN;
4189 writeq(val64, &bar0->adapter_control);
4190 val64 |= ADAPTER_LED_ON;
4191 writeq(val64, &bar0->adapter_control);
4192 if (!sp->device_enabled_once)
4193 sp->device_enabled_once = 1;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004194
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004195 s2io_link(sp, LINK_UP);
4196 /*
4197 * unmask link down interrupt and mask link-up
4198 * intr
4199 */
4200 val64 = readq(&bar0->gpio_int_mask);
4201 val64 &= ~GPIO_INT_MASK_LINK_DOWN;
4202 val64 |= GPIO_INT_MASK_LINK_UP;
4203 writeq(val64, &bar0->gpio_int_mask);
Ananda Rajuc92ca042006-04-21 19:18:03 -04004204
Ananda Rajuc92ca042006-04-21 19:18:03 -04004205 }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
4206 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004207 s2io_link(sp, LINK_DOWN);
4208 /* Link is down so unmaks link up interrupt */
4209 val64 = readq(&bar0->gpio_int_mask);
4210 val64 &= ~GPIO_INT_MASK_LINK_UP;
4211 val64 |= GPIO_INT_MASK_LINK_DOWN;
4212 writeq(val64, &bar0->gpio_int_mask);
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05004213
4214 /* turn off LED */
4215 val64 = readq(&bar0->adapter_control);
4216 val64 = val64 &(~ADAPTER_LED_ON);
4217 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004218 }
4219 }
Ananda Rajuc92ca042006-04-21 19:18:03 -04004220 val64 = readq(&bar0->gpio_int_mask);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07004221}
4222
Linus Torvalds1da177e2005-04-16 15:20:36 -07004223/**
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004224 * do_s2io_chk_alarm_bit - Check for alarm and incrment the counter
4225 * @value: alarm bits
4226 * @addr: address value
4227 * @cnt: counter variable
4228 * Description: Check for alarm and increment the counter
4229 * Return Value:
4230 * 1 - if alarm bit set
4231 * 0 - if alarm bit is not set
4232 */
Stephen Hemminger43b7c452007-10-05 12:39:21 -07004233static int do_s2io_chk_alarm_bit(u64 value, void __iomem * addr,
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004234 unsigned long long *cnt)
4235{
4236 u64 val64;
4237 val64 = readq(addr);
4238 if ( val64 & value ) {
4239 writeq(val64, addr);
4240 (*cnt)++;
4241 return 1;
4242 }
4243 return 0;
4244
4245}
4246
4247/**
4248 * s2io_handle_errors - Xframe error indication handler
4249 * @nic: device private variable
4250 * Description: Handle alarms such as loss of link, single or
4251 * double ECC errors, critical and serious errors.
4252 * Return Value:
4253 * NONE
4254 */
4255static void s2io_handle_errors(void * dev_id)
4256{
4257 struct net_device *dev = (struct net_device *) dev_id;
4258 struct s2io_nic *sp = dev->priv;
4259 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4260 u64 temp64 = 0,val64=0;
4261 int i = 0;
4262
4263 struct swStat *sw_stat = &sp->mac_control.stats_info->sw_stat;
4264 struct xpakStat *stats = &sp->mac_control.stats_info->xpak_stat;
4265
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004266 if (!is_s2io_card_up(sp))
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07004267 return;
4268
4269 if (pci_channel_offline(sp->pdev))
4270 return;
4271
4272 memset(&sw_stat->ring_full_cnt, 0,
4273 sizeof(sw_stat->ring_full_cnt));
4274
4275 /* Handling the XPAK counters update */
4276 if(stats->xpak_timer_count < 72000) {
4277 /* waiting for an hour */
4278 stats->xpak_timer_count++;
4279 } else {
4280 s2io_updt_xpak_counter(dev);
4281 /* reset the count to zero */
4282 stats->xpak_timer_count = 0;
4283 }
4284
4285 /* Handling link status change error Intr */
4286 if (s2io_link_fault_indication(sp) == MAC_RMAC_ERR_TIMER) {
4287 val64 = readq(&bar0->mac_rmac_err_reg);
4288 writeq(val64, &bar0->mac_rmac_err_reg);
4289 if (val64 & RMAC_LINK_STATE_CHANGE_INT)
4290 schedule_work(&sp->set_link_task);
4291 }
4292
4293 /* In case of a serious error, the device will be Reset. */
4294 if (do_s2io_chk_alarm_bit(SERR_SOURCE_ANY, &bar0->serr_source,
4295 &sw_stat->serious_err_cnt))
4296 goto reset;
4297
4298 /* Check for data parity error */
4299 if (do_s2io_chk_alarm_bit(GPIO_INT_REG_DP_ERR_INT, &bar0->gpio_int_reg,
4300 &sw_stat->parity_err_cnt))
4301 goto reset;
4302
4303 /* Check for ring full counter */
4304 if (sp->device_type == XFRAME_II_DEVICE) {
4305 val64 = readq(&bar0->ring_bump_counter1);
4306 for (i=0; i<4; i++) {
4307 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4308 temp64 >>= 64 - ((i+1)*16);
4309 sw_stat->ring_full_cnt[i] += temp64;
4310 }
4311
4312 val64 = readq(&bar0->ring_bump_counter2);
4313 for (i=0; i<4; i++) {
4314 temp64 = ( val64 & vBIT(0xFFFF,(i*16),16));
4315 temp64 >>= 64 - ((i+1)*16);
4316 sw_stat->ring_full_cnt[i+4] += temp64;
4317 }
4318 }
4319
4320 val64 = readq(&bar0->txdma_int_status);
4321 /*check for pfc_err*/
4322 if (val64 & TXDMA_PFC_INT) {
4323 if (do_s2io_chk_alarm_bit(PFC_ECC_DB_ERR | PFC_SM_ERR_ALARM|
4324 PFC_MISC_0_ERR | PFC_MISC_1_ERR|
4325 PFC_PCIX_ERR, &bar0->pfc_err_reg,
4326 &sw_stat->pfc_err_cnt))
4327 goto reset;
4328 do_s2io_chk_alarm_bit(PFC_ECC_SG_ERR, &bar0->pfc_err_reg,
4329 &sw_stat->pfc_err_cnt);
4330 }
4331
4332 /*check for tda_err*/
4333 if (val64 & TXDMA_TDA_INT) {
4334 if(do_s2io_chk_alarm_bit(TDA_Fn_ECC_DB_ERR | TDA_SM0_ERR_ALARM |
4335 TDA_SM1_ERR_ALARM, &bar0->tda_err_reg,
4336 &sw_stat->tda_err_cnt))
4337 goto reset;
4338 do_s2io_chk_alarm_bit(TDA_Fn_ECC_SG_ERR | TDA_PCIX_ERR,
4339 &bar0->tda_err_reg, &sw_stat->tda_err_cnt);
4340 }
4341 /*check for pcc_err*/
4342 if (val64 & TXDMA_PCC_INT) {
4343 if (do_s2io_chk_alarm_bit(PCC_SM_ERR_ALARM | PCC_WR_ERR_ALARM
4344 | PCC_N_SERR | PCC_6_COF_OV_ERR
4345 | PCC_7_COF_OV_ERR | PCC_6_LSO_OV_ERR
4346 | PCC_7_LSO_OV_ERR | PCC_FB_ECC_DB_ERR
4347 | PCC_TXB_ECC_DB_ERR, &bar0->pcc_err_reg,
4348 &sw_stat->pcc_err_cnt))
4349 goto reset;
4350 do_s2io_chk_alarm_bit(PCC_FB_ECC_SG_ERR | PCC_TXB_ECC_SG_ERR,
4351 &bar0->pcc_err_reg, &sw_stat->pcc_err_cnt);
4352 }
4353
4354 /*check for tti_err*/
4355 if (val64 & TXDMA_TTI_INT) {
4356 if (do_s2io_chk_alarm_bit(TTI_SM_ERR_ALARM, &bar0->tti_err_reg,
4357 &sw_stat->tti_err_cnt))
4358 goto reset;
4359 do_s2io_chk_alarm_bit(TTI_ECC_SG_ERR | TTI_ECC_DB_ERR,
4360 &bar0->tti_err_reg, &sw_stat->tti_err_cnt);
4361 }
4362
4363 /*check for lso_err*/
4364 if (val64 & TXDMA_LSO_INT) {
4365 if (do_s2io_chk_alarm_bit(LSO6_ABORT | LSO7_ABORT
4366 | LSO6_SM_ERR_ALARM | LSO7_SM_ERR_ALARM,
4367 &bar0->lso_err_reg, &sw_stat->lso_err_cnt))
4368 goto reset;
4369 do_s2io_chk_alarm_bit(LSO6_SEND_OFLOW | LSO7_SEND_OFLOW,
4370 &bar0->lso_err_reg, &sw_stat->lso_err_cnt);
4371 }
4372
4373 /*check for tpa_err*/
4374 if (val64 & TXDMA_TPA_INT) {
4375 if (do_s2io_chk_alarm_bit(TPA_SM_ERR_ALARM, &bar0->tpa_err_reg,
4376 &sw_stat->tpa_err_cnt))
4377 goto reset;
4378 do_s2io_chk_alarm_bit(TPA_TX_FRM_DROP, &bar0->tpa_err_reg,
4379 &sw_stat->tpa_err_cnt);
4380 }
4381
4382 /*check for sm_err*/
4383 if (val64 & TXDMA_SM_INT) {
4384 if (do_s2io_chk_alarm_bit(SM_SM_ERR_ALARM, &bar0->sm_err_reg,
4385 &sw_stat->sm_err_cnt))
4386 goto reset;
4387 }
4388
4389 val64 = readq(&bar0->mac_int_status);
4390 if (val64 & MAC_INT_STATUS_TMAC_INT) {
4391 if (do_s2io_chk_alarm_bit(TMAC_TX_BUF_OVRN | TMAC_TX_SM_ERR,
4392 &bar0->mac_tmac_err_reg,
4393 &sw_stat->mac_tmac_err_cnt))
4394 goto reset;
4395 do_s2io_chk_alarm_bit(TMAC_ECC_SG_ERR | TMAC_ECC_DB_ERR
4396 | TMAC_DESC_ECC_SG_ERR | TMAC_DESC_ECC_DB_ERR,
4397 &bar0->mac_tmac_err_reg,
4398 &sw_stat->mac_tmac_err_cnt);
4399 }
4400
4401 val64 = readq(&bar0->xgxs_int_status);
4402 if (val64 & XGXS_INT_STATUS_TXGXS) {
4403 if (do_s2io_chk_alarm_bit(TXGXS_ESTORE_UFLOW | TXGXS_TX_SM_ERR,
4404 &bar0->xgxs_txgxs_err_reg,
4405 &sw_stat->xgxs_txgxs_err_cnt))
4406 goto reset;
4407 do_s2io_chk_alarm_bit(TXGXS_ECC_SG_ERR | TXGXS_ECC_DB_ERR,
4408 &bar0->xgxs_txgxs_err_reg,
4409 &sw_stat->xgxs_txgxs_err_cnt);
4410 }
4411
4412 val64 = readq(&bar0->rxdma_int_status);
4413 if (val64 & RXDMA_INT_RC_INT_M) {
4414 if (do_s2io_chk_alarm_bit(RC_PRCn_ECC_DB_ERR | RC_FTC_ECC_DB_ERR
4415 | RC_PRCn_SM_ERR_ALARM |RC_FTC_SM_ERR_ALARM,
4416 &bar0->rc_err_reg, &sw_stat->rc_err_cnt))
4417 goto reset;
4418 do_s2io_chk_alarm_bit(RC_PRCn_ECC_SG_ERR | RC_FTC_ECC_SG_ERR
4419 | RC_RDA_FAIL_WR_Rn, &bar0->rc_err_reg,
4420 &sw_stat->rc_err_cnt);
4421 if (do_s2io_chk_alarm_bit(PRC_PCI_AB_RD_Rn | PRC_PCI_AB_WR_Rn
4422 | PRC_PCI_AB_F_WR_Rn, &bar0->prc_pcix_err_reg,
4423 &sw_stat->prc_pcix_err_cnt))
4424 goto reset;
4425 do_s2io_chk_alarm_bit(PRC_PCI_DP_RD_Rn | PRC_PCI_DP_WR_Rn
4426 | PRC_PCI_DP_F_WR_Rn, &bar0->prc_pcix_err_reg,
4427 &sw_stat->prc_pcix_err_cnt);
4428 }
4429
4430 if (val64 & RXDMA_INT_RPA_INT_M) {
4431 if (do_s2io_chk_alarm_bit(RPA_SM_ERR_ALARM | RPA_CREDIT_ERR,
4432 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt))
4433 goto reset;
4434 do_s2io_chk_alarm_bit(RPA_ECC_SG_ERR | RPA_ECC_DB_ERR,
4435 &bar0->rpa_err_reg, &sw_stat->rpa_err_cnt);
4436 }
4437
4438 if (val64 & RXDMA_INT_RDA_INT_M) {
4439 if (do_s2io_chk_alarm_bit(RDA_RXDn_ECC_DB_ERR
4440 | RDA_FRM_ECC_DB_N_AERR | RDA_SM1_ERR_ALARM
4441 | RDA_SM0_ERR_ALARM | RDA_RXD_ECC_DB_SERR,
4442 &bar0->rda_err_reg, &sw_stat->rda_err_cnt))
4443 goto reset;
4444 do_s2io_chk_alarm_bit(RDA_RXDn_ECC_SG_ERR | RDA_FRM_ECC_SG_ERR
4445 | RDA_MISC_ERR | RDA_PCIX_ERR,
4446 &bar0->rda_err_reg, &sw_stat->rda_err_cnt);
4447 }
4448
4449 if (val64 & RXDMA_INT_RTI_INT_M) {
4450 if (do_s2io_chk_alarm_bit(RTI_SM_ERR_ALARM, &bar0->rti_err_reg,
4451 &sw_stat->rti_err_cnt))
4452 goto reset;
4453 do_s2io_chk_alarm_bit(RTI_ECC_SG_ERR | RTI_ECC_DB_ERR,
4454 &bar0->rti_err_reg, &sw_stat->rti_err_cnt);
4455 }
4456
4457 val64 = readq(&bar0->mac_int_status);
4458 if (val64 & MAC_INT_STATUS_RMAC_INT) {
4459 if (do_s2io_chk_alarm_bit(RMAC_RX_BUFF_OVRN | RMAC_RX_SM_ERR,
4460 &bar0->mac_rmac_err_reg,
4461 &sw_stat->mac_rmac_err_cnt))
4462 goto reset;
4463 do_s2io_chk_alarm_bit(RMAC_UNUSED_INT|RMAC_SINGLE_ECC_ERR|
4464 RMAC_DOUBLE_ECC_ERR, &bar0->mac_rmac_err_reg,
4465 &sw_stat->mac_rmac_err_cnt);
4466 }
4467
4468 val64 = readq(&bar0->xgxs_int_status);
4469 if (val64 & XGXS_INT_STATUS_RXGXS) {
4470 if (do_s2io_chk_alarm_bit(RXGXS_ESTORE_OFLOW | RXGXS_RX_SM_ERR,
4471 &bar0->xgxs_rxgxs_err_reg,
4472 &sw_stat->xgxs_rxgxs_err_cnt))
4473 goto reset;
4474 }
4475
4476 val64 = readq(&bar0->mc_int_status);
4477 if(val64 & MC_INT_STATUS_MC_INT) {
4478 if (do_s2io_chk_alarm_bit(MC_ERR_REG_SM_ERR, &bar0->mc_err_reg,
4479 &sw_stat->mc_err_cnt))
4480 goto reset;
4481
4482 /* Handling Ecc errors */
4483 if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
4484 writeq(val64, &bar0->mc_err_reg);
4485 if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
4486 sw_stat->double_ecc_errs++;
4487 if (sp->device_type != XFRAME_II_DEVICE) {
4488 /*
4489 * Reset XframeI only if critical error
4490 */
4491 if (val64 &
4492 (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
4493 MC_ERR_REG_MIRI_ECC_DB_ERR_1))
4494 goto reset;
4495 }
4496 } else
4497 sw_stat->single_ecc_errs++;
4498 }
4499 }
4500 return;
4501
4502reset:
4503 netif_stop_queue(dev);
4504 schedule_work(&sp->rst_timer_task);
4505 sw_stat->soft_reset_cnt++;
4506 return;
4507}
4508
4509/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004510 * s2io_isr - ISR handler of the device .
4511 * @irq: the irq of the device.
4512 * @dev_id: a void pointer to the dev structure of the NIC.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004513 * Description: This function is the ISR handler of the device. It
4514 * identifies the reason for the interrupt and calls the relevant
4515 * service routines. As a contongency measure, this ISR allocates the
Linus Torvalds1da177e2005-04-16 15:20:36 -07004516 * recv buffers, if their numbers are below the panic value which is
4517 * presently set to 25% of the original number of rcv buffers allocated.
4518 * Return value:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004519 * IRQ_HANDLED: will be returned if IRQ was handled by this routine
Linus Torvalds1da177e2005-04-16 15:20:36 -07004520 * IRQ_NONE: will be returned if interrupt is not from our device
4521 */
David Howells7d12e782006-10-05 14:55:46 +01004522static irqreturn_t s2io_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004523{
4524 struct net_device *dev = (struct net_device *) dev_id;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004525 struct s2io_nic *sp = dev->priv;
4526 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004527 int i;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004528 u64 reason = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004529 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004530 struct config_param *config;
4531
Linas Vepstasd796fdb2007-05-14 18:37:30 -05004532 /* Pretend we handled any irq's from a disconnected card */
4533 if (pci_channel_offline(sp->pdev))
4534 return IRQ_NONE;
4535
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004536 if (!is_s2io_card_up(sp))
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004537 return IRQ_NONE;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004538
Linus Torvalds1da177e2005-04-16 15:20:36 -07004539 mac_control = &sp->mac_control;
4540 config = &sp->config;
4541
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004542 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004543 * Identify the cause for interrupt and call the appropriate
4544 * interrupt handler. Causes for the interrupt could be;
4545 * 1. Rx of packet.
4546 * 2. Tx complete.
4547 * 3. Link down.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004548 */
4549 reason = readq(&bar0->general_int_status);
4550
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004551 if (unlikely(reason == S2IO_MINUS_ONE) ) {
4552 /* Nothing much can be done. Get out */
4553 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004554 }
4555
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004556 if (reason & (GEN_INTR_RXTRAFFIC |
4557 GEN_INTR_TXTRAFFIC | GEN_INTR_TXPIC))
4558 {
4559 writeq(S2IO_MINUS_ONE, &bar0->general_int_mask);
4560
4561 if (config->napi) {
4562 if (reason & GEN_INTR_RXTRAFFIC) {
4563 if (likely(netif_rx_schedule_prep(dev,
4564 &sp->napi))) {
4565 __netif_rx_schedule(dev, &sp->napi);
4566 writeq(S2IO_MINUS_ONE,
4567 &bar0->rx_traffic_mask);
4568 } else
4569 writeq(S2IO_MINUS_ONE,
4570 &bar0->rx_traffic_int);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004571 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004572 } else {
4573 /*
4574 * rx_traffic_int reg is an R1 register, writing all 1's
4575 * will ensure that the actual interrupt causing bit
4576 * get's cleared and hence a read can be avoided.
4577 */
4578 if (reason & GEN_INTR_RXTRAFFIC)
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004579 writeq(S2IO_MINUS_ONE, &bar0->rx_traffic_int);
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004580
4581 for (i = 0; i < config->rx_ring_num; i++)
4582 rx_intr_handler(&mac_control->rings[i]);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004583 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004584
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004585 /*
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004586 * tx_traffic_int reg is an R1 register, writing all 1's
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05004587 * will ensure that the actual interrupt causing bit get's
4588 * cleared and hence a read can be avoided.
4589 */
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004590 if (reason & GEN_INTR_TXTRAFFIC)
4591 writeq(S2IO_MINUS_ONE, &bar0->tx_traffic_int);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05004592
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004593 for (i = 0; i < config->tx_fifo_num; i++)
4594 tx_intr_handler(&mac_control->fifos[i]);
4595
4596 if (reason & GEN_INTR_TXPIC)
4597 s2io_txpic_intr_handle(sp);
4598
4599 /*
4600 * Reallocate the buffers from the interrupt handler itself.
4601 */
4602 if (!config->napi) {
4603 for (i = 0; i < config->rx_ring_num; i++)
4604 s2io_chk_rx_buffers(sp, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004605 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07004606 writeq(sp->general_int_mask, &bar0->general_int_mask);
4607 readl(&bar0->general_int_status);
4608
4609 return IRQ_HANDLED;
4610
4611 }
4612 else if (!reason) {
4613 /* The interrupt was not raised by us */
4614 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004615 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004616
Linus Torvalds1da177e2005-04-16 15:20:36 -07004617 return IRQ_HANDLED;
4618}
4619
4620/**
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004621 * s2io_updt_stats -
4622 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004623static void s2io_updt_stats(struct s2io_nic *sp)
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004624{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004625 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004626 u64 val64;
4627 int cnt = 0;
4628
Sivakumar Subramani92b84432007-09-06 06:51:14 -04004629 if (is_s2io_card_up(sp)) {
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004630 /* Apprx 30us on a 133 MHz bus */
4631 val64 = SET_UPDT_CLICKS(10) |
4632 STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
4633 writeq(val64, &bar0->stat_cfg);
4634 do {
4635 udelay(100);
4636 val64 = readq(&bar0->stat_cfg);
Jiri Slabyb7b5a122007-10-18 23:40:29 -07004637 if (!(val64 & s2BIT(0)))
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004638 break;
4639 cnt++;
4640 if (cnt == 5)
4641 break; /* Updt failed */
4642 } while(1);
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04004643 }
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004644}
4645
4646/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004647 * s2io_get_stats - Updates the device statistics structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648 * @dev : pointer to the device structure.
4649 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004650 * This function updates the device statistics structure in the s2io_nic
Linus Torvalds1da177e2005-04-16 15:20:36 -07004651 * structure and returns a pointer to the same.
4652 * Return value:
4653 * pointer to the updated net_device_stats structure.
4654 */
4655
Adrian Bunkac1f60d2005-11-06 01:46:47 +01004656static struct net_device_stats *s2io_get_stats(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004657{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004658 struct s2io_nic *sp = dev->priv;
4659 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004660 struct config_param *config;
4661
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004662
Linus Torvalds1da177e2005-04-16 15:20:36 -07004663 mac_control = &sp->mac_control;
4664 config = &sp->config;
4665
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07004666 /* Configure Stats for immediate updt */
4667 s2io_updt_stats(sp);
4668
4669 sp->stats.tx_packets =
4670 le32_to_cpu(mac_control->stats_info->tmac_frms);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004671 sp->stats.tx_errors =
4672 le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
4673 sp->stats.rx_errors =
Al Viroee705db2006-09-23 01:28:17 +01004674 le64_to_cpu(mac_control->stats_info->rmac_drop_frms);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004675 sp->stats.multicast =
4676 le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004677 sp->stats.rx_length_errors =
Al Viroee705db2006-09-23 01:28:17 +01004678 le64_to_cpu(mac_control->stats_info->rmac_long_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004679
4680 return (&sp->stats);
4681}
4682
4683/**
4684 * s2io_set_multicast - entry point for multicast address enable/disable.
4685 * @dev : pointer to the device structure
4686 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004687 * This function is a driver entry point which gets called by the kernel
4688 * whenever multicast addresses must be enabled/disabled. This also gets
Linus Torvalds1da177e2005-04-16 15:20:36 -07004689 * called to set/reset promiscuous mode. Depending on the deivce flag, we
4690 * determine, if multicast address must be enabled or if promiscuous mode
4691 * is to be disabled etc.
4692 * Return value:
4693 * void.
4694 */
4695
4696static void s2io_set_multicast(struct net_device *dev)
4697{
4698 int i, j, prev_cnt;
4699 struct dev_mc_list *mclist;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004700 struct s2io_nic *sp = dev->priv;
4701 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004702 u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
4703 0xfeffffffffffULL;
4704 u64 dis_addr = 0xffffffffffffULL, mac_addr = 0;
4705 void __iomem *add;
4706
4707 if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
4708 /* Enable all Multicast addresses */
4709 writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
4710 &bar0->rmac_addr_data0_mem);
4711 writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
4712 &bar0->rmac_addr_data1_mem);
4713 val64 = RMAC_ADDR_CMD_MEM_WE |
4714 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4715 RMAC_ADDR_CMD_MEM_OFFSET(MAC_MC_ALL_MC_ADDR_OFFSET);
4716 writeq(val64, &bar0->rmac_addr_cmd_mem);
4717 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004718 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05004719 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4720 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004721
4722 sp->m_cast_flg = 1;
4723 sp->all_multi_pos = MAC_MC_ALL_MC_ADDR_OFFSET;
4724 } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
4725 /* Disable all Multicast addresses */
4726 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
4727 &bar0->rmac_addr_data0_mem);
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -07004728 writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
4729 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004730 val64 = RMAC_ADDR_CMD_MEM_WE |
4731 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4732 RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
4733 writeq(val64, &bar0->rmac_addr_cmd_mem);
4734 /* Wait till command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004735 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05004736 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4737 S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738
4739 sp->m_cast_flg = 0;
4740 sp->all_multi_pos = 0;
4741 }
4742
4743 if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
4744 /* Put the NIC into promiscuous mode */
4745 add = &bar0->mac_cfg;
4746 val64 = readq(&bar0->mac_cfg);
4747 val64 |= MAC_CFG_RMAC_PROM_ENABLE;
4748
4749 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4750 writel((u32) val64, add);
4751 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4752 writel((u32) (val64 >> 32), (add + 4));
4753
Sivakumar Subramani926930b2007-02-24 01:59:39 -05004754 if (vlan_tag_strip != 1) {
4755 val64 = readq(&bar0->rx_pa_cfg);
4756 val64 &= ~RX_PA_CFG_STRIP_VLAN_TAG;
4757 writeq(val64, &bar0->rx_pa_cfg);
4758 vlan_strip_flag = 0;
4759 }
4760
Linus Torvalds1da177e2005-04-16 15:20:36 -07004761 val64 = readq(&bar0->mac_cfg);
4762 sp->promisc_flg = 1;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07004763 DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004764 dev->name);
4765 } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
4766 /* Remove the NIC from promiscuous mode */
4767 add = &bar0->mac_cfg;
4768 val64 = readq(&bar0->mac_cfg);
4769 val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
4770
4771 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4772 writel((u32) val64, add);
4773 writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
4774 writel((u32) (val64 >> 32), (add + 4));
4775
Sivakumar Subramani926930b2007-02-24 01:59:39 -05004776 if (vlan_tag_strip != 0) {
4777 val64 = readq(&bar0->rx_pa_cfg);
4778 val64 |= RX_PA_CFG_STRIP_VLAN_TAG;
4779 writeq(val64, &bar0->rx_pa_cfg);
4780 vlan_strip_flag = 1;
4781 }
4782
Linus Torvalds1da177e2005-04-16 15:20:36 -07004783 val64 = readq(&bar0->mac_cfg);
4784 sp->promisc_flg = 0;
ravinandan.arakali@neterion.com776bd202005-09-06 21:36:56 -07004785 DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004786 dev->name);
4787 }
4788
4789 /* Update individual M_CAST address list */
4790 if ((!sp->m_cast_flg) && dev->mc_count) {
4791 if (dev->mc_count >
4792 (MAX_ADDRS_SUPPORTED - MAC_MC_ADDR_START_OFFSET - 1)) {
4793 DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
4794 dev->name);
4795 DBG_PRINT(ERR_DBG, "can be added, please enable ");
4796 DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
4797 return;
4798 }
4799
4800 prev_cnt = sp->mc_addr_count;
4801 sp->mc_addr_count = dev->mc_count;
4802
4803 /* Clear out the previous list of Mc in the H/W. */
4804 for (i = 0; i < prev_cnt; i++) {
4805 writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
4806 &bar0->rmac_addr_data0_mem);
4807 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004808 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809 val64 = RMAC_ADDR_CMD_MEM_WE |
4810 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4811 RMAC_ADDR_CMD_MEM_OFFSET
4812 (MAC_MC_ADDR_START_OFFSET + i);
4813 writeq(val64, &bar0->rmac_addr_cmd_mem);
4814
4815 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004816 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05004817 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4818 S2IO_BIT_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004819 DBG_PRINT(ERR_DBG, "%s: Adding ",
4820 dev->name);
4821 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
4822 return;
4823 }
4824 }
4825
4826 /* Create the new Rx filter list and update the same in H/W. */
4827 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
4828 i++, mclist = mclist->next) {
4829 memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
4830 ETH_ALEN);
Jeff Garzika7a80d52006-03-04 12:06:51 -05004831 mac_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004832 for (j = 0; j < ETH_ALEN; j++) {
4833 mac_addr |= mclist->dmi_addr[j];
4834 mac_addr <<= 8;
4835 }
4836 mac_addr >>= 8;
4837 writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
4838 &bar0->rmac_addr_data0_mem);
4839 writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004840 &bar0->rmac_addr_data1_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004841 val64 = RMAC_ADDR_CMD_MEM_WE |
4842 RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4843 RMAC_ADDR_CMD_MEM_OFFSET
4844 (i + MAC_MC_ADDR_START_OFFSET);
4845 writeq(val64, &bar0->rmac_addr_cmd_mem);
4846
4847 /* Wait for command completes */
Ananda Rajuc92ca042006-04-21 19:18:03 -04004848 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05004849 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4850 S2IO_BIT_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004851 DBG_PRINT(ERR_DBG, "%s: Adding ",
4852 dev->name);
4853 DBG_PRINT(ERR_DBG, "Multicasts failed\n");
4854 return;
4855 }
4856 }
4857 }
4858}
4859
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004860/* add unicast MAC address to CAM */
4861static int do_s2io_add_unicast(struct s2io_nic *sp, u64 addr, int off)
4862{
4863 u64 val64;
4864 struct XENA_dev_config __iomem *bar0 = sp->bar0;
4865
4866 writeq(RMAC_ADDR_DATA0_MEM_ADDR(addr),
4867 &bar0->rmac_addr_data0_mem);
4868
4869 val64 =
4870 RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
4871 RMAC_ADDR_CMD_MEM_OFFSET(off);
4872 writeq(val64, &bar0->rmac_addr_cmd_mem);
4873
4874 /* Wait till command completes */
4875 if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
4876 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING,
4877 S2IO_BIT_RESET)) {
4878 DBG_PRINT(INFO_DBG, "add_mac_addr failed\n");
4879 return FAILURE;
4880 }
4881 return SUCCESS;
4882}
4883
Linus Torvalds1da177e2005-04-16 15:20:36 -07004884/**
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004885 * s2io_set_mac_addr driver entry point
4886 */
4887static int s2io_set_mac_addr(struct net_device *dev, void *p)
4888{
4889 struct sockaddr *addr = p;
4890
4891 if (!is_valid_ether_addr(addr->sa_data))
4892 return -EINVAL;
4893
4894 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4895
4896 /* store the MAC address in CAM */
4897 return (do_s2io_prog_unicast(dev, dev->dev_addr));
4898}
4899
4900/**
4901 * do_s2io_prog_unicast - Programs the Xframe mac address
Linus Torvalds1da177e2005-04-16 15:20:36 -07004902 * @dev : pointer to the device structure.
4903 * @addr: a uchar pointer to the new mac address which is to be set.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004904 * Description : This procedure will program the Xframe to receive
Linus Torvalds1da177e2005-04-16 15:20:36 -07004905 * frames with new Mac Address
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004906 * Return value: SUCCESS on success and an appropriate (-)ve integer
Linus Torvalds1da177e2005-04-16 15:20:36 -07004907 * as defined in errno.h file on failure.
4908 */
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004909static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004910{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004911 struct s2io_nic *sp = dev->priv;
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004912 register u64 mac_addr = 0, perm_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004913 int i;
4914
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004915 /*
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004916 * Set the new MAC address as the new unicast filter and reflect this
4917 * change on the device address registered with the OS. It will be
4918 * at offset 0.
4919 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004920 for (i = 0; i < ETH_ALEN; i++) {
4921 mac_addr <<= 8;
4922 mac_addr |= addr[i];
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004923 perm_addr <<= 8;
4924 perm_addr |= sp->def_mac_addr[0].mac_addr[i];
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05004925 }
4926
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004927 /* check if the dev_addr is different than perm_addr */
4928 if (mac_addr == perm_addr)
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05004929 return SUCCESS;
4930
4931 /* Update the internal structure with this new mac address */
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04004932 do_s2io_copy_mac_addr(sp, 0, mac_addr);
4933 return (do_s2io_add_unicast(sp, mac_addr, 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004934}
4935
4936/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004937 * s2io_ethtool_sset - Sets different link parameters.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004938 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
4939 * @info: pointer to the structure with parameters given by ethtool to set
4940 * link information.
4941 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004942 * The function sets different link parameters provided by the user onto
Linus Torvalds1da177e2005-04-16 15:20:36 -07004943 * the NIC.
4944 * Return value:
4945 * 0 on success.
4946*/
4947
4948static int s2io_ethtool_sset(struct net_device *dev,
4949 struct ethtool_cmd *info)
4950{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004951 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004952 if ((info->autoneg == AUTONEG_ENABLE) ||
4953 (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
4954 return -EINVAL;
4955 else {
4956 s2io_close(sp->dev);
4957 s2io_open(sp->dev);
4958 }
4959
4960 return 0;
4961}
4962
4963/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004964 * s2io_ethtol_gset - Return link specific information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004965 * @sp : private member of the device structure, pointer to the
4966 * s2io_nic structure.
4967 * @info : pointer to the structure with parameters given by ethtool
4968 * to return link information.
4969 * Description:
4970 * Returns link specific information like speed, duplex etc.. to ethtool.
4971 * Return value :
4972 * return 0 on success.
4973 */
4974
4975static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
4976{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05004977 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004978 info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
4979 info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
4980 info->port = PORT_FIBRE;
Sivakumar Subramani1a7eb722007-09-14 07:43:16 -04004981
4982 /* info->transceiver */
4983 info->transceiver = XCVR_EXTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004984
4985 if (netif_carrier_ok(sp->dev)) {
4986 info->speed = 10000;
4987 info->duplex = DUPLEX_FULL;
4988 } else {
4989 info->speed = -1;
4990 info->duplex = -1;
4991 }
4992
4993 info->autoneg = AUTONEG_DISABLE;
4994 return 0;
4995}
4996
4997/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07004998 * s2io_ethtool_gdrvinfo - Returns driver specific information.
4999 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005000 * s2io_nic structure.
5001 * @info : pointer to the structure with parameters given by ethtool to
5002 * return driver information.
5003 * Description:
5004 * Returns driver specefic information like name, version etc.. to ethtool.
5005 * Return value:
5006 * void
5007 */
5008
5009static void s2io_ethtool_gdrvinfo(struct net_device *dev,
5010 struct ethtool_drvinfo *info)
5011{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005012 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005013
John W. Linvilledbc23092005-09-28 17:50:51 -04005014 strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
5015 strncpy(info->version, s2io_driver_version, sizeof(info->version));
5016 strncpy(info->fw_version, "", sizeof(info->fw_version));
5017 strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005018 info->regdump_len = XENA_REG_SPACE;
5019 info->eedump_len = XENA_EEPROM_SPACE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020}
5021
5022/**
5023 * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005024 * @sp: private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005026 * @regs : pointer to the structure with parameters given by ethtool for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005027 * dumping the registers.
5028 * @reg_space: The input argumnet into which all the registers are dumped.
5029 * Description:
5030 * Dumps the entire register space of xFrame NIC into the user given
5031 * buffer area.
5032 * Return value :
5033 * void .
5034*/
5035
5036static void s2io_ethtool_gregs(struct net_device *dev,
5037 struct ethtool_regs *regs, void *space)
5038{
5039 int i;
5040 u64 reg;
5041 u8 *reg_space = (u8 *) space;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005042 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005043
5044 regs->len = XENA_REG_SPACE;
5045 regs->version = sp->pdev->subsystem_device;
5046
5047 for (i = 0; i < regs->len; i += 8) {
5048 reg = readq(sp->bar0 + i);
5049 memcpy((reg_space + i), &reg, 8);
5050 }
5051}
5052
5053/**
5054 * s2io_phy_id - timer function that alternates adapter LED.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005055 * @data : address of the private member of the device structure, which
Linus Torvalds1da177e2005-04-16 15:20:36 -07005056 * is a pointer to the s2io_nic structure, provided as an u32.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005057 * Description: This is actually the timer function that alternates the
5058 * adapter LED bit of the adapter control bit to set/reset every time on
5059 * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
Linus Torvalds1da177e2005-04-16 15:20:36 -07005060 * once every second.
5061*/
5062static void s2io_phy_id(unsigned long data)
5063{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005064 struct s2io_nic *sp = (struct s2io_nic *) data;
5065 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005066 u64 val64 = 0;
5067 u16 subid;
5068
5069 subid = sp->pdev->subsystem_device;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005070 if ((sp->device_type == XFRAME_II_DEVICE) ||
5071 ((subid & 0xFF) >= 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 val64 = readq(&bar0->gpio_control);
5073 val64 ^= GPIO_CTRL_GPIO_0;
5074 writeq(val64, &bar0->gpio_control);
5075 } else {
5076 val64 = readq(&bar0->adapter_control);
5077 val64 ^= ADAPTER_LED_ON;
5078 writeq(val64, &bar0->adapter_control);
5079 }
5080
5081 mod_timer(&sp->id_timer, jiffies + HZ / 2);
5082}
5083
5084/**
5085 * s2io_ethtool_idnic - To physically identify the nic on the system.
5086 * @sp : private member of the device structure, which is a pointer to the
5087 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005088 * @id : pointer to the structure with identification parameters given by
Linus Torvalds1da177e2005-04-16 15:20:36 -07005089 * ethtool.
5090 * Description: Used to physically identify the NIC on the system.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005091 * The Link LED will blink for a time specified by the user for
Linus Torvalds1da177e2005-04-16 15:20:36 -07005092 * identification.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005093 * NOTE: The Link has to be Up to be able to blink the LED. Hence
Linus Torvalds1da177e2005-04-16 15:20:36 -07005094 * identification is possible only if it's link is up.
5095 * Return value:
5096 * int , returns 0 on success
5097 */
5098
5099static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
5100{
5101 u64 val64 = 0, last_gpio_ctrl_val;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005102 struct s2io_nic *sp = dev->priv;
5103 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 u16 subid;
5105
5106 subid = sp->pdev->subsystem_device;
5107 last_gpio_ctrl_val = readq(&bar0->gpio_control);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005108 if ((sp->device_type == XFRAME_I_DEVICE) &&
5109 ((subid & 0xFF) < 0x07)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110 val64 = readq(&bar0->adapter_control);
5111 if (!(val64 & ADAPTER_CNTL_EN)) {
5112 printk(KERN_ERR
5113 "Adapter Link down, cannot blink LED\n");
5114 return -EFAULT;
5115 }
5116 }
5117 if (sp->id_timer.function == NULL) {
5118 init_timer(&sp->id_timer);
5119 sp->id_timer.function = s2io_phy_id;
5120 sp->id_timer.data = (unsigned long) sp;
5121 }
5122 mod_timer(&sp->id_timer, jiffies);
5123 if (data)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005124 msleep_interruptible(data * HZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005125 else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005126 msleep_interruptible(MAX_FLICKER_TIME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 del_timer_sync(&sp->id_timer);
5128
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005129 if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 writeq(last_gpio_ctrl_val, &bar0->gpio_control);
5131 last_gpio_ctrl_val = readq(&bar0->gpio_control);
5132 }
5133
5134 return 0;
5135}
5136
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005137static void s2io_ethtool_gringparam(struct net_device *dev,
5138 struct ethtool_ringparam *ering)
5139{
5140 struct s2io_nic *sp = dev->priv;
5141 int i,tx_desc_count=0,rx_desc_count=0;
5142
5143 if (sp->rxd_mode == RXD_MODE_1)
5144 ering->rx_max_pending = MAX_RX_DESC_1;
5145 else if (sp->rxd_mode == RXD_MODE_3B)
5146 ering->rx_max_pending = MAX_RX_DESC_2;
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005147
5148 ering->tx_max_pending = MAX_TX_DESC;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005149 for (i = 0 ; i < sp->config.tx_fifo_num ; i++)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005150 tx_desc_count += sp->config.tx_cfg[i].fifo_len;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005151
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005152 DBG_PRINT(INFO_DBG,"\nmax txds : %d\n",sp->config.max_txds);
5153 ering->tx_pending = tx_desc_count;
5154 rx_desc_count = 0;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04005155 for (i = 0 ; i < sp->config.rx_ring_num ; i++)
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005156 rx_desc_count += sp->config.rx_cfg[i].num_rxd;
Veena Paratb6627672007-07-23 02:39:43 -04005157
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04005158 ering->rx_pending = rx_desc_count;
5159
5160 ering->rx_mini_max_pending = 0;
5161 ering->rx_mini_pending = 0;
5162 if(sp->rxd_mode == RXD_MODE_1)
5163 ering->rx_jumbo_max_pending = MAX_RX_DESC_1;
5164 else if (sp->rxd_mode == RXD_MODE_3B)
5165 ering->rx_jumbo_max_pending = MAX_RX_DESC_2;
5166 ering->rx_jumbo_pending = rx_desc_count;
5167}
5168
Linus Torvalds1da177e2005-04-16 15:20:36 -07005169/**
5170 * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005171 * @sp : private member of the device structure, which is a pointer to the
5172 * s2io_nic structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173 * @ep : pointer to the structure with pause parameters given by ethtool.
5174 * Description:
5175 * Returns the Pause frame generation and reception capability of the NIC.
5176 * Return value:
5177 * void
5178 */
5179static void s2io_ethtool_getpause_data(struct net_device *dev,
5180 struct ethtool_pauseparam *ep)
5181{
5182 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005183 struct s2io_nic *sp = dev->priv;
5184 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005185
5186 val64 = readq(&bar0->rmac_pause_cfg);
5187 if (val64 & RMAC_PAUSE_GEN_ENABLE)
5188 ep->tx_pause = TRUE;
5189 if (val64 & RMAC_PAUSE_RX_ENABLE)
5190 ep->rx_pause = TRUE;
5191 ep->autoneg = FALSE;
5192}
5193
5194/**
5195 * s2io_ethtool_setpause_data - set/reset pause frame generation.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005196 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005197 * s2io_nic structure.
5198 * @ep : pointer to the structure with pause parameters given by ethtool.
5199 * Description:
5200 * It can be used to set or reset Pause frame generation or reception
5201 * support of the NIC.
5202 * Return value:
5203 * int, returns 0 on Success
5204 */
5205
5206static int s2io_ethtool_setpause_data(struct net_device *dev,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005207 struct ethtool_pauseparam *ep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005208{
5209 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005210 struct s2io_nic *sp = dev->priv;
5211 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005212
5213 val64 = readq(&bar0->rmac_pause_cfg);
5214 if (ep->tx_pause)
5215 val64 |= RMAC_PAUSE_GEN_ENABLE;
5216 else
5217 val64 &= ~RMAC_PAUSE_GEN_ENABLE;
5218 if (ep->rx_pause)
5219 val64 |= RMAC_PAUSE_RX_ENABLE;
5220 else
5221 val64 &= ~RMAC_PAUSE_RX_ENABLE;
5222 writeq(val64, &bar0->rmac_pause_cfg);
5223 return 0;
5224}
5225
5226/**
5227 * read_eeprom - reads 4 bytes of data from user given offset.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005228 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005229 * s2io_nic structure.
5230 * @off : offset at which the data must be written
5231 * @data : Its an output parameter where the data read at the given
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005232 * offset is stored.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005234 * Will read 4 bytes of data from the user given offset and return the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005235 * read data.
5236 * NOTE: Will allow to read only part of the EEPROM visible through the
5237 * I2C bus.
5238 * Return value:
5239 * -1 on failure and 0 on success.
5240 */
5241
5242#define S2IO_DEV_ID 5
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005243static int read_eeprom(struct s2io_nic * sp, int off, u64 * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005244{
5245 int ret = -1;
5246 u32 exit_cnt = 0;
5247 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005248 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005249
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005250 if (sp->device_type == XFRAME_I_DEVICE) {
5251 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5252 I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
5253 I2C_CONTROL_CNTL_START;
5254 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005255
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005256 while (exit_cnt < 5) {
5257 val64 = readq(&bar0->i2c_control);
5258 if (I2C_CONTROL_CNTL_END(val64)) {
5259 *data = I2C_CONTROL_GET_DATA(val64);
5260 ret = 0;
5261 break;
5262 }
5263 msleep(50);
5264 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005266 }
5267
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005268 if (sp->device_type == XFRAME_II_DEVICE) {
5269 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005270 SPI_CONTROL_BYTECNT(0x3) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005271 SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
5272 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5273 val64 |= SPI_CONTROL_REQ;
5274 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5275 while (exit_cnt < 5) {
5276 val64 = readq(&bar0->spi_control);
5277 if (val64 & SPI_CONTROL_NACK) {
5278 ret = 1;
5279 break;
5280 } else if (val64 & SPI_CONTROL_DONE) {
5281 *data = readq(&bar0->spi_data);
5282 *data &= 0xffffff;
5283 ret = 0;
5284 break;
5285 }
5286 msleep(50);
5287 exit_cnt++;
5288 }
5289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005290 return ret;
5291}
5292
5293/**
5294 * write_eeprom - actually writes the relevant part of the data value.
5295 * @sp : private member of the device structure, which is a pointer to the
5296 * s2io_nic structure.
5297 * @off : offset at which the data must be written
5298 * @data : The data that is to be written
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005299 * @cnt : Number of bytes of the data that are actually to be written into
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300 * the Eeprom. (max of 3)
5301 * Description:
5302 * Actually writes the relevant part of the data value into the Eeprom
5303 * through the I2C bus.
5304 * Return value:
5305 * 0 on success, -1 on failure.
5306 */
5307
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005308static int write_eeprom(struct s2io_nic * sp, int off, u64 data, int cnt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005309{
5310 int exit_cnt = 0, ret = -1;
5311 u64 val64;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005312 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005314 if (sp->device_type == XFRAME_I_DEVICE) {
5315 val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
5316 I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
5317 I2C_CONTROL_CNTL_START;
5318 SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005320 while (exit_cnt < 5) {
5321 val64 = readq(&bar0->i2c_control);
5322 if (I2C_CONTROL_CNTL_END(val64)) {
5323 if (!(val64 & I2C_CONTROL_NACK))
5324 ret = 0;
5325 break;
5326 }
5327 msleep(50);
5328 exit_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005330 }
5331
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005332 if (sp->device_type == XFRAME_II_DEVICE) {
5333 int write_cnt = (cnt == 8) ? 0 : cnt;
5334 writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
5335
5336 val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005337 SPI_CONTROL_BYTECNT(write_cnt) |
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005338 SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
5339 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5340 val64 |= SPI_CONTROL_REQ;
5341 SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
5342 while (exit_cnt < 5) {
5343 val64 = readq(&bar0->spi_control);
5344 if (val64 & SPI_CONTROL_NACK) {
5345 ret = 1;
5346 break;
5347 } else if (val64 & SPI_CONTROL_DONE) {
5348 ret = 0;
5349 break;
5350 }
5351 msleep(50);
5352 exit_cnt++;
5353 }
5354 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005355 return ret;
5356}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005357static void s2io_vpd_read(struct s2io_nic *nic)
Ananda Raju9dc737a2006-04-21 19:05:41 -04005358{
Ananda Rajub41477f2006-07-24 19:52:49 -04005359 u8 *vpd_data;
5360 u8 data;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005361 int i=0, cnt, fail = 0;
5362 int vpd_addr = 0x80;
5363
5364 if (nic->device_type == XFRAME_II_DEVICE) {
5365 strcpy(nic->product_name, "Xframe II 10GbE network adapter");
5366 vpd_addr = 0x80;
5367 }
5368 else {
5369 strcpy(nic->product_name, "Xframe I 10GbE network adapter");
5370 vpd_addr = 0x50;
5371 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005372 strcpy(nic->serial_num, "NOT AVAILABLE");
Ananda Raju9dc737a2006-04-21 19:05:41 -04005373
Ananda Rajub41477f2006-07-24 19:52:49 -04005374 vpd_data = kmalloc(256, GFP_KERNEL);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005375 if (!vpd_data) {
5376 nic->mac_control.stats_info->sw_stat.mem_alloc_fail_cnt++;
Ananda Rajub41477f2006-07-24 19:52:49 -04005377 return;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04005378 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04005379 nic->mac_control.stats_info->sw_stat.mem_allocated += 256;
Ananda Rajub41477f2006-07-24 19:52:49 -04005380
Ananda Raju9dc737a2006-04-21 19:05:41 -04005381 for (i = 0; i < 256; i +=4 ) {
5382 pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
5383 pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
5384 pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
5385 for (cnt = 0; cnt <5; cnt++) {
5386 msleep(2);
5387 pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
5388 if (data == 0x80)
5389 break;
5390 }
5391 if (cnt >= 5) {
5392 DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
5393 fail = 1;
5394 break;
5395 }
5396 pci_read_config_dword(nic->pdev, (vpd_addr + 4),
5397 (u32 *)&vpd_data[i]);
5398 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05005399
5400 if(!fail) {
5401 /* read serial number of adapter */
5402 for (cnt = 0; cnt < 256; cnt++) {
5403 if ((vpd_data[cnt] == 'S') &&
5404 (vpd_data[cnt+1] == 'N') &&
5405 (vpd_data[cnt+2] < VPD_STRING_LEN)) {
5406 memset(nic->serial_num, 0, VPD_STRING_LEN);
5407 memcpy(nic->serial_num, &vpd_data[cnt + 3],
5408 vpd_data[cnt+2]);
5409 break;
5410 }
5411 }
5412 }
5413
5414 if ((!fail) && (vpd_data[1] < VPD_STRING_LEN)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04005415 memset(nic->product_name, 0, vpd_data[1]);
5416 memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
5417 }
Ananda Rajub41477f2006-07-24 19:52:49 -04005418 kfree(vpd_data);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04005419 nic->mac_control.stats_info->sw_stat.mem_freed += 256;
Ananda Raju9dc737a2006-04-21 19:05:41 -04005420}
5421
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422/**
5423 * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
5424 * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005425 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005426 * containing all relevant information.
5427 * @data_buf : user defined value to be written into Eeprom.
5428 * Description: Reads the values stored in the Eeprom at given offset
5429 * for a given length. Stores these values int the input argument data
5430 * buffer 'data_buf' and returns these to the caller (ethtool.)
5431 * Return value:
5432 * int 0 on success
5433 */
5434
5435static int s2io_ethtool_geeprom(struct net_device *dev,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005436 struct ethtool_eeprom *eeprom, u8 * data_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005437{
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005438 u32 i, valid;
5439 u64 data;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005440 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441
5442 eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
5443
5444 if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
5445 eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
5446
5447 for (i = 0; i < eeprom->len; i += 4) {
5448 if (read_eeprom(sp, (eeprom->offset + i), &data)) {
5449 DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
5450 return -EFAULT;
5451 }
5452 valid = INV(data);
5453 memcpy((data_buf + i), &valid, 4);
5454 }
5455 return 0;
5456}
5457
5458/**
5459 * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
5460 * @sp : private member of the device structure, which is a pointer to the
5461 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005462 * @eeprom : pointer to the user level structure provided by ethtool,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005463 * containing all relevant information.
5464 * @data_buf ; user defined value to be written into Eeprom.
5465 * Description:
5466 * Tries to write the user provided value in the Eeprom, at the offset
5467 * given by the user.
5468 * Return value:
5469 * 0 on success, -EFAULT on failure.
5470 */
5471
5472static int s2io_ethtool_seeprom(struct net_device *dev,
5473 struct ethtool_eeprom *eeprom,
5474 u8 * data_buf)
5475{
5476 int len = eeprom->len, cnt = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005477 u64 valid = 0, data;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005478 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005479
5480 if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
5481 DBG_PRINT(ERR_DBG,
5482 "ETHTOOL_WRITE_EEPROM Err: Magic value ");
5483 DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
5484 eeprom->magic);
5485 return -EFAULT;
5486 }
5487
5488 while (len) {
5489 data = (u32) data_buf[cnt] & 0x000000FF;
5490 if (data) {
5491 valid = (u32) (data << 24);
5492 } else
5493 valid = data;
5494
5495 if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
5496 DBG_PRINT(ERR_DBG,
5497 "ETHTOOL_WRITE_EEPROM Err: Cannot ");
5498 DBG_PRINT(ERR_DBG,
5499 "write into the specified offset\n");
5500 return -EFAULT;
5501 }
5502 cnt++;
5503 len--;
5504 }
5505
5506 return 0;
5507}
5508
5509/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005510 * s2io_register_test - reads and writes into all clock domains.
5511 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512 * s2io_nic structure.
5513 * @data : variable that returns the result of each of the test conducted b
5514 * by the driver.
5515 * Description:
5516 * Read and write into all clock domains. The NIC has 3 clock domains,
5517 * see that registers in all the three regions are accessible.
5518 * Return value:
5519 * 0 on success.
5520 */
5521
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005522static int s2io_register_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005523{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005524 struct XENA_dev_config __iomem *bar0 = sp->bar0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005525 u64 val64 = 0, exp_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005526 int fail = 0;
5527
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005528 val64 = readq(&bar0->pif_rd_swapper_fb);
5529 if (val64 != 0x123456789abcdefULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005530 fail = 1;
5531 DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
5532 }
5533
5534 val64 = readq(&bar0->rmac_pause_cfg);
5535 if (val64 != 0xc000ffff00000000ULL) {
5536 fail = 1;
5537 DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
5538 }
5539
5540 val64 = readq(&bar0->rx_queue_cfg);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005541 if (sp->device_type == XFRAME_II_DEVICE)
5542 exp_val = 0x0404040404040404ULL;
5543 else
5544 exp_val = 0x0808080808080808ULL;
5545 if (val64 != exp_val) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005546 fail = 1;
5547 DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
5548 }
5549
5550 val64 = readq(&bar0->xgxs_efifo_cfg);
5551 if (val64 != 0x000000001923141EULL) {
5552 fail = 1;
5553 DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
5554 }
5555
5556 val64 = 0x5A5A5A5A5A5A5A5AULL;
5557 writeq(val64, &bar0->xmsi_data);
5558 val64 = readq(&bar0->xmsi_data);
5559 if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
5560 fail = 1;
5561 DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
5562 }
5563
5564 val64 = 0xA5A5A5A5A5A5A5A5ULL;
5565 writeq(val64, &bar0->xmsi_data);
5566 val64 = readq(&bar0->xmsi_data);
5567 if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
5568 fail = 1;
5569 DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
5570 }
5571
5572 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005573 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574}
5575
5576/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005577 * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005578 * @sp : private member of the device structure, which is a pointer to the
5579 * s2io_nic structure.
5580 * @data:variable that returns the result of each of the test conducted by
5581 * the driver.
5582 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005583 * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
Linus Torvalds1da177e2005-04-16 15:20:36 -07005584 * register.
5585 * Return value:
5586 * 0 on success.
5587 */
5588
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005589static int s2io_eeprom_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005590{
5591 int fail = 0;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005592 u64 ret_data, org_4F0, org_7F0;
5593 u8 saved_4F0 = 0, saved_7F0 = 0;
5594 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595
5596 /* Test Write Error at offset 0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005597 /* Note that SPI interface allows write access to all areas
5598 * of EEPROM. Hence doing all negative testing only for Xframe I.
5599 */
5600 if (sp->device_type == XFRAME_I_DEVICE)
5601 if (!write_eeprom(sp, 0, 0, 3))
5602 fail = 1;
5603
5604 /* Save current values at offsets 0x4F0 and 0x7F0 */
5605 if (!read_eeprom(sp, 0x4F0, &org_4F0))
5606 saved_4F0 = 1;
5607 if (!read_eeprom(sp, 0x7F0, &org_7F0))
5608 saved_7F0 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005609
5610 /* Test Write at offset 4f0 */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005611 if (write_eeprom(sp, 0x4F0, 0x012345, 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005612 fail = 1;
5613 if (read_eeprom(sp, 0x4F0, &ret_data))
5614 fail = 1;
5615
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005616 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08005617 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
5618 "Data written %llx Data read %llx\n",
5619 dev->name, (unsigned long long)0x12345,
5620 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005621 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005622 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623
5624 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005625 write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626
5627 /* Test Write Request Error at offset 0x7c */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005628 if (sp->device_type == XFRAME_I_DEVICE)
5629 if (!write_eeprom(sp, 0x07C, 0, 3))
5630 fail = 1;
5631
5632 /* Test Write Request at offset 0x7f0 */
5633 if (write_eeprom(sp, 0x7F0, 0x012345, 3))
5634 fail = 1;
5635 if (read_eeprom(sp, 0x7F0, &ret_data))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005636 fail = 1;
5637
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005638 if (ret_data != 0x012345) {
Andrew Morton26b76252005-12-14 19:25:23 -08005639 DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
5640 "Data written %llx Data read %llx\n",
5641 dev->name, (unsigned long long)0x12345,
5642 (unsigned long long)ret_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643 fail = 1;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005644 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005645
5646 /* Reset the EEPROM data go FFFF */
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005647 write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005649 if (sp->device_type == XFRAME_I_DEVICE) {
5650 /* Test Write Error at offset 0x80 */
5651 if (!write_eeprom(sp, 0x080, 0, 3))
5652 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005653
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005654 /* Test Write Error at offset 0xfc */
5655 if (!write_eeprom(sp, 0x0FC, 0, 3))
5656 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005658 /* Test Write Error at offset 0x100 */
5659 if (!write_eeprom(sp, 0x100, 0, 3))
5660 fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005661
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005662 /* Test Write Error at offset 4ec */
5663 if (!write_eeprom(sp, 0x4EC, 0, 3))
5664 fail = 1;
5665 }
5666
5667 /* Restore values at offsets 0x4F0 and 0x7F0 */
5668 if (saved_4F0)
5669 write_eeprom(sp, 0x4F0, org_4F0, 3);
5670 if (saved_7F0)
5671 write_eeprom(sp, 0x7F0, org_7F0, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005672
5673 *data = fail;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005674 return fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005675}
5676
5677/**
5678 * s2io_bist_test - invokes the MemBist test of the card .
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005679 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005681 * @data:variable that returns the result of each of the test conducted by
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682 * the driver.
5683 * Description:
5684 * This invokes the MemBist test of the card. We give around
5685 * 2 secs time for the Test to complete. If it's still not complete
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005686 * within this peiod, we consider that the test failed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687 * Return value:
5688 * 0 on success and -1 on failure.
5689 */
5690
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005691static int s2io_bist_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005692{
5693 u8 bist = 0;
5694 int cnt = 0, ret = -1;
5695
5696 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
5697 bist |= PCI_BIST_START;
5698 pci_write_config_word(sp->pdev, PCI_BIST, bist);
5699
5700 while (cnt < 20) {
5701 pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
5702 if (!(bist & PCI_BIST_START)) {
5703 *data = (bist & PCI_BIST_CODE_MASK);
5704 ret = 0;
5705 break;
5706 }
5707 msleep(100);
5708 cnt++;
5709 }
5710
5711 return ret;
5712}
5713
5714/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005715 * s2io-link_test - verifies the link state of the nic
5716 * @sp ; private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005717 * s2io_nic structure.
5718 * @data: variable that returns the result of each of the test conducted by
5719 * the driver.
5720 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005721 * The function verifies the link state of the NIC and updates the input
Linus Torvalds1da177e2005-04-16 15:20:36 -07005722 * argument 'data' appropriately.
5723 * Return value:
5724 * 0 on success.
5725 */
5726
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005727static int s2io_link_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005729 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005730 u64 val64;
5731
5732 val64 = readq(&bar0->adapter_status);
Ananda Rajuc92ca042006-04-21 19:18:03 -04005733 if(!(LINK_IS_UP(val64)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005734 *data = 1;
Ananda Rajuc92ca042006-04-21 19:18:03 -04005735 else
5736 *data = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005737
Ananda Rajub41477f2006-07-24 19:52:49 -04005738 return *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739}
5740
5741/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005742 * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
5743 * @sp - private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07005744 * s2io_nic structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005745 * @data - variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07005746 * conducted by the driver.
5747 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005748 * This is one of the offline test that tests the read and write
Linus Torvalds1da177e2005-04-16 15:20:36 -07005749 * access to the RldRam chip on the NIC.
5750 * Return value:
5751 * 0 on success.
5752 */
5753
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005754static int s2io_rldram_test(struct s2io_nic * sp, uint64_t * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005756 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757 u64 val64;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005758 int cnt, iteration = 0, test_fail = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005759
5760 val64 = readq(&bar0->adapter_control);
5761 val64 &= ~ADAPTER_ECC_EN;
5762 writeq(val64, &bar0->adapter_control);
5763
5764 val64 = readq(&bar0->mc_rldram_test_ctrl);
5765 val64 |= MC_RLDRAM_TEST_MODE;
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005766 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005767
5768 val64 = readq(&bar0->mc_rldram_mrs);
5769 val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
5770 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
5771
5772 val64 |= MC_RLDRAM_MRS_ENABLE;
5773 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
5774
5775 while (iteration < 2) {
5776 val64 = 0x55555555aaaa0000ULL;
5777 if (iteration == 1) {
5778 val64 ^= 0xFFFFFFFFFFFF0000ULL;
5779 }
5780 writeq(val64, &bar0->mc_rldram_test_d0);
5781
5782 val64 = 0xaaaa5a5555550000ULL;
5783 if (iteration == 1) {
5784 val64 ^= 0xFFFFFFFFFFFF0000ULL;
5785 }
5786 writeq(val64, &bar0->mc_rldram_test_d1);
5787
5788 val64 = 0x55aaaaaaaa5a0000ULL;
5789 if (iteration == 1) {
5790 val64 ^= 0xFFFFFFFFFFFF0000ULL;
5791 }
5792 writeq(val64, &bar0->mc_rldram_test_d2);
5793
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005794 val64 = (u64) (0x0000003ffffe0100ULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005795 writeq(val64, &bar0->mc_rldram_test_add);
5796
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005797 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
5798 MC_RLDRAM_TEST_GO;
5799 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005800
5801 for (cnt = 0; cnt < 5; cnt++) {
5802 val64 = readq(&bar0->mc_rldram_test_ctrl);
5803 if (val64 & MC_RLDRAM_TEST_DONE)
5804 break;
5805 msleep(200);
5806 }
5807
5808 if (cnt == 5)
5809 break;
5810
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005811 val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
5812 SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813
5814 for (cnt = 0; cnt < 5; cnt++) {
5815 val64 = readq(&bar0->mc_rldram_test_ctrl);
5816 if (val64 & MC_RLDRAM_TEST_DONE)
5817 break;
5818 msleep(500);
5819 }
5820
5821 if (cnt == 5)
5822 break;
5823
5824 val64 = readq(&bar0->mc_rldram_test_ctrl);
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005825 if (!(val64 & MC_RLDRAM_TEST_PASS))
5826 test_fail = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827
5828 iteration++;
5829 }
5830
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005831 *data = test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832
ravinandan.arakali@neterion.comad4ebed2005-10-17 18:26:20 -07005833 /* Bring the adapter out of test mode */
5834 SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
5835
5836 return test_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837}
5838
5839/**
5840 * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
5841 * @sp : private member of the device structure, which is a pointer to the
5842 * s2io_nic structure.
5843 * @ethtest : pointer to a ethtool command specific structure that will be
5844 * returned to the user.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005845 * @data : variable that returns the result of each of the test
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846 * conducted by the driver.
5847 * Description:
5848 * This function conducts 6 tests ( 4 offline and 2 online) to determine
5849 * the health of the card.
5850 * Return value:
5851 * void
5852 */
5853
5854static void s2io_ethtool_test(struct net_device *dev,
5855 struct ethtool_test *ethtest,
5856 uint64_t * data)
5857{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005858 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 int orig_state = netif_running(sp->dev);
5860
5861 if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
5862 /* Offline Tests. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07005863 if (orig_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864 s2io_close(sp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005865
5866 if (s2io_register_test(sp, &data[0]))
5867 ethtest->flags |= ETH_TEST_FL_FAILED;
5868
5869 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005870
5871 if (s2io_rldram_test(sp, &data[3]))
5872 ethtest->flags |= ETH_TEST_FL_FAILED;
5873
5874 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005875
5876 if (s2io_eeprom_test(sp, &data[1]))
5877 ethtest->flags |= ETH_TEST_FL_FAILED;
5878
5879 if (s2io_bist_test(sp, &data[4]))
5880 ethtest->flags |= ETH_TEST_FL_FAILED;
5881
5882 if (orig_state)
5883 s2io_open(sp->dev);
5884
5885 data[2] = 0;
5886 } else {
5887 /* Online Tests. */
5888 if (!orig_state) {
5889 DBG_PRINT(ERR_DBG,
5890 "%s: is not up, cannot run test\n",
5891 dev->name);
5892 data[0] = -1;
5893 data[1] = -1;
5894 data[2] = -1;
5895 data[3] = -1;
5896 data[4] = -1;
5897 }
5898
5899 if (s2io_link_test(sp, &data[2]))
5900 ethtest->flags |= ETH_TEST_FL_FAILED;
5901
5902 data[0] = 0;
5903 data[1] = 0;
5904 data[3] = 0;
5905 data[4] = 0;
5906 }
5907}
5908
5909static void s2io_get_ethtool_stats(struct net_device *dev,
5910 struct ethtool_stats *estats,
5911 u64 * tmp_stats)
5912{
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07005913 int i = 0, k;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05005914 struct s2io_nic *sp = dev->priv;
5915 struct stat_block *stat_info = sp->mac_control.stats_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07005917 s2io_updt_stats(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005918 tmp_stats[i++] =
5919 (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
5920 le32_to_cpu(stat_info->tmac_frms);
5921 tmp_stats[i++] =
5922 (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
5923 le32_to_cpu(stat_info->tmac_data_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005925 tmp_stats[i++] =
5926 (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
5927 le32_to_cpu(stat_info->tmac_mcst_frms);
5928 tmp_stats[i++] =
5929 (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
5930 le32_to_cpu(stat_info->tmac_bcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04005932 tmp_stats[i++] =
5933 (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
5934 le32_to_cpu(stat_info->tmac_ttl_octets);
5935 tmp_stats[i++] =
5936 (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
5937 le32_to_cpu(stat_info->tmac_ucst_frms);
5938 tmp_stats[i++] =
5939 (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
5940 le32_to_cpu(stat_info->tmac_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005941 tmp_stats[i++] =
5942 (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
5943 le32_to_cpu(stat_info->tmac_any_err_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04005944 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005945 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005946 tmp_stats[i++] =
5947 (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
5948 le32_to_cpu(stat_info->tmac_vld_ip);
5949 tmp_stats[i++] =
5950 (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
5951 le32_to_cpu(stat_info->tmac_drop_ip);
5952 tmp_stats[i++] =
5953 (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
5954 le32_to_cpu(stat_info->tmac_icmp);
5955 tmp_stats[i++] =
5956 (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
5957 le32_to_cpu(stat_info->tmac_rst_tcp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005958 tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005959 tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
5960 le32_to_cpu(stat_info->tmac_udp);
5961 tmp_stats[i++] =
5962 (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
5963 le32_to_cpu(stat_info->rmac_vld_frms);
5964 tmp_stats[i++] =
5965 (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
5966 le32_to_cpu(stat_info->rmac_data_octets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
5968 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005969 tmp_stats[i++] =
5970 (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
5971 le32_to_cpu(stat_info->rmac_vld_mcst_frms);
5972 tmp_stats[i++] =
5973 (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
5974 le32_to_cpu(stat_info->rmac_vld_bcst_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04005976 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
5978 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04005979 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
5980 tmp_stats[i++] =
5981 (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
5982 le32_to_cpu(stat_info->rmac_ttl_octets);
5983 tmp_stats[i++] =
5984 (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
5985 << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
5986 tmp_stats[i++] =
5987 (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
5988 << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005989 tmp_stats[i++] =
5990 (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
5991 le32_to_cpu(stat_info->rmac_discarded_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04005992 tmp_stats[i++] =
5993 (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
5994 << 32 | le32_to_cpu(stat_info->rmac_drop_events);
5995 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
5996 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07005997 tmp_stats[i++] =
5998 (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
5999 le32_to_cpu(stat_info->rmac_usized_frms);
6000 tmp_stats[i++] =
6001 (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
6002 le32_to_cpu(stat_info->rmac_osized_frms);
6003 tmp_stats[i++] =
6004 (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
6005 le32_to_cpu(stat_info->rmac_frag_frms);
6006 tmp_stats[i++] =
6007 (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
6008 le32_to_cpu(stat_info->rmac_jabber_frms);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006009 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
6010 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
6011 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
6012 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
6013 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
6014 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
6015 tmp_stats[i++] =
6016 (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006017 le32_to_cpu(stat_info->rmac_ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006018 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
6019 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006020 tmp_stats[i++] =
6021 (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006022 le32_to_cpu(stat_info->rmac_drop_ip);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006023 tmp_stats[i++] =
6024 (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006025 le32_to_cpu(stat_info->rmac_icmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006026 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006027 tmp_stats[i++] =
6028 (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006029 le32_to_cpu(stat_info->rmac_udp);
6030 tmp_stats[i++] =
6031 (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
6032 le32_to_cpu(stat_info->rmac_err_drp_udp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006033 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
6034 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
6035 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
6036 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
6037 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
6038 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
6039 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
6040 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
6041 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
6042 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
6043 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
6044 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
6045 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
6046 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
6047 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
6048 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
6049 tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006050 tmp_stats[i++] =
6051 (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
6052 le32_to_cpu(stat_info->rmac_pause_cnt);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006053 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
6054 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07006055 tmp_stats[i++] =
6056 (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
6057 le32_to_cpu(stat_info->rmac_accepted_ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006059 tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
6060 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
6061 tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
6062 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
6063 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
6064 tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
6065 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
6066 tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
6067 tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
6068 tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
6069 tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
6070 tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
6071 tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
6072 tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
6073 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
6074 tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
6075 tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
6076 tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006077
6078 /* Enhanced statistics exist only for Hercules */
6079 if(sp->device_type == XFRAME_II_DEVICE) {
6080 tmp_stats[i++] =
6081 le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
6082 tmp_stats[i++] =
6083 le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
6084 tmp_stats[i++] =
6085 le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
6086 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
6087 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
6088 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
6089 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
6090 tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
6091 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
6092 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
6093 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
6094 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
6095 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
6096 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
6097 tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
6098 tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
6099 }
6100
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006101 tmp_stats[i++] = 0;
6102 tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
6103 tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
Ananda Rajubd1034f2006-04-21 19:20:22 -04006104 tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
6105 tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
6106 tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
6107 tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006108 for (k = 0; k < MAX_RX_RINGS; k++)
6109 tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt[k];
Ananda Rajubd1034f2006-04-21 19:20:22 -04006110 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
6111 tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
6112 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
6113 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
6114 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
6115 tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
6116 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
6117 tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
6118 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
6119 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
6120 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
6121 tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05006122 tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
6123 tmp_stats[i++] = stat_info->sw_stat.sending_both;
6124 tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
6125 tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
Andrew Mortonfe931392006-02-03 01:45:12 -08006126 if (stat_info->sw_stat.num_aggregations) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04006127 u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
6128 int count = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006129 /*
Ananda Rajubd1034f2006-04-21 19:20:22 -04006130 * Since 64-bit divide does not work on all platforms,
6131 * do repeated subtraction.
6132 */
6133 while (tmp >= stat_info->sw_stat.num_aggregations) {
6134 tmp -= stat_info->sw_stat.num_aggregations;
6135 count++;
6136 }
6137 tmp_stats[i++] = count;
Andrew Mortonfe931392006-02-03 01:45:12 -08006138 }
Ananda Rajubd1034f2006-04-21 19:20:22 -04006139 else
6140 tmp_stats[i++] = 0;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006141 tmp_stats[i++] = stat_info->sw_stat.mem_alloc_fail_cnt;
Veena Parat491abf22007-07-23 02:37:14 -04006142 tmp_stats[i++] = stat_info->sw_stat.pci_map_fail_cnt;
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006143 tmp_stats[i++] = stat_info->sw_stat.watchdog_timer_cnt;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006144 tmp_stats[i++] = stat_info->sw_stat.mem_allocated;
6145 tmp_stats[i++] = stat_info->sw_stat.mem_freed;
6146 tmp_stats[i++] = stat_info->sw_stat.link_up_cnt;
6147 tmp_stats[i++] = stat_info->sw_stat.link_down_cnt;
6148 tmp_stats[i++] = stat_info->sw_stat.link_up_time;
6149 tmp_stats[i++] = stat_info->sw_stat.link_down_time;
6150
6151 tmp_stats[i++] = stat_info->sw_stat.tx_buf_abort_cnt;
6152 tmp_stats[i++] = stat_info->sw_stat.tx_desc_abort_cnt;
6153 tmp_stats[i++] = stat_info->sw_stat.tx_parity_err_cnt;
6154 tmp_stats[i++] = stat_info->sw_stat.tx_link_loss_cnt;
6155 tmp_stats[i++] = stat_info->sw_stat.tx_list_proc_err_cnt;
6156
6157 tmp_stats[i++] = stat_info->sw_stat.rx_parity_err_cnt;
6158 tmp_stats[i++] = stat_info->sw_stat.rx_abort_cnt;
6159 tmp_stats[i++] = stat_info->sw_stat.rx_parity_abort_cnt;
6160 tmp_stats[i++] = stat_info->sw_stat.rx_rda_fail_cnt;
6161 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_prot_cnt;
6162 tmp_stats[i++] = stat_info->sw_stat.rx_fcs_err_cnt;
6163 tmp_stats[i++] = stat_info->sw_stat.rx_buf_size_err_cnt;
6164 tmp_stats[i++] = stat_info->sw_stat.rx_rxd_corrupt_cnt;
6165 tmp_stats[i++] = stat_info->sw_stat.rx_unkn_err_cnt;
Sivakumar Subramani8116f3c2007-09-17 13:05:35 -07006166 tmp_stats[i++] = stat_info->sw_stat.tda_err_cnt;
6167 tmp_stats[i++] = stat_info->sw_stat.pfc_err_cnt;
6168 tmp_stats[i++] = stat_info->sw_stat.pcc_err_cnt;
6169 tmp_stats[i++] = stat_info->sw_stat.tti_err_cnt;
6170 tmp_stats[i++] = stat_info->sw_stat.tpa_err_cnt;
6171 tmp_stats[i++] = stat_info->sw_stat.sm_err_cnt;
6172 tmp_stats[i++] = stat_info->sw_stat.lso_err_cnt;
6173 tmp_stats[i++] = stat_info->sw_stat.mac_tmac_err_cnt;
6174 tmp_stats[i++] = stat_info->sw_stat.mac_rmac_err_cnt;
6175 tmp_stats[i++] = stat_info->sw_stat.xgxs_txgxs_err_cnt;
6176 tmp_stats[i++] = stat_info->sw_stat.xgxs_rxgxs_err_cnt;
6177 tmp_stats[i++] = stat_info->sw_stat.rc_err_cnt;
6178 tmp_stats[i++] = stat_info->sw_stat.prc_pcix_err_cnt;
6179 tmp_stats[i++] = stat_info->sw_stat.rpa_err_cnt;
6180 tmp_stats[i++] = stat_info->sw_stat.rda_err_cnt;
6181 tmp_stats[i++] = stat_info->sw_stat.rti_err_cnt;
6182 tmp_stats[i++] = stat_info->sw_stat.mc_err_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183}
6184
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006185static int s2io_ethtool_get_regs_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186{
6187 return (XENA_REG_SPACE);
6188}
6189
6190
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006191static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006192{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006193 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194
6195 return (sp->rx_csum);
6196}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006197
6198static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006200 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201
6202 if (data)
6203 sp->rx_csum = 1;
6204 else
6205 sp->rx_csum = 0;
6206
6207 return 0;
6208}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006209
6210static int s2io_get_eeprom_len(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211{
6212 return (XENA_EEPROM_SPACE);
6213}
6214
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006215static int s2io_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006217 struct s2io_nic *sp = dev->priv;
6218
6219 switch (sset) {
6220 case ETH_SS_TEST:
6221 return S2IO_TEST_LEN;
6222 case ETH_SS_STATS:
6223 switch(sp->device_type) {
6224 case XFRAME_I_DEVICE:
6225 return XFRAME_I_STAT_LEN;
6226 case XFRAME_II_DEVICE:
6227 return XFRAME_II_STAT_LEN;
6228 default:
6229 return 0;
6230 }
6231 default:
6232 return -EOPNOTSUPP;
6233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234}
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006235
6236static void s2io_ethtool_get_strings(struct net_device *dev,
6237 u32 stringset, u8 * data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238{
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006239 int stat_size = 0;
6240 struct s2io_nic *sp = dev->priv;
6241
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 switch (stringset) {
6243 case ETH_SS_TEST:
6244 memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
6245 break;
6246 case ETH_SS_STATS:
Sivakumar Subramanifa1f0cb2007-02-24 02:03:22 -05006247 stat_size = sizeof(ethtool_xena_stats_keys);
6248 memcpy(data, &ethtool_xena_stats_keys,stat_size);
6249 if(sp->device_type == XFRAME_II_DEVICE) {
6250 memcpy(data + stat_size,
6251 &ethtool_enhanced_stats_keys,
6252 sizeof(ethtool_enhanced_stats_keys));
6253 stat_size += sizeof(ethtool_enhanced_stats_keys);
6254 }
6255
6256 memcpy(data + stat_size, &ethtool_driver_stats_keys,
6257 sizeof(ethtool_driver_stats_keys));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006258 }
6259}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006260
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006261static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006262{
6263 if (data)
6264 dev->features |= NETIF_F_IP_CSUM;
6265 else
6266 dev->features &= ~NETIF_F_IP_CSUM;
6267
6268 return 0;
6269}
6270
Ananda Raju75c30b12006-07-24 19:55:09 -04006271static u32 s2io_ethtool_op_get_tso(struct net_device *dev)
6272{
6273 return (dev->features & NETIF_F_TSO) != 0;
6274}
6275static int s2io_ethtool_op_set_tso(struct net_device *dev, u32 data)
6276{
6277 if (data)
6278 dev->features |= (NETIF_F_TSO | NETIF_F_TSO6);
6279 else
6280 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
6281
6282 return 0;
6283}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006284
Jeff Garzik7282d492006-09-13 14:30:00 -04006285static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006286 .get_settings = s2io_ethtool_gset,
6287 .set_settings = s2io_ethtool_sset,
6288 .get_drvinfo = s2io_ethtool_gdrvinfo,
6289 .get_regs_len = s2io_ethtool_get_regs_len,
6290 .get_regs = s2io_ethtool_gregs,
6291 .get_link = ethtool_op_get_link,
6292 .get_eeprom_len = s2io_get_eeprom_len,
6293 .get_eeprom = s2io_ethtool_geeprom,
6294 .set_eeprom = s2io_ethtool_seeprom,
Sreenivasa Honnur0cec35e2007-05-10 04:06:28 -04006295 .get_ringparam = s2io_ethtool_gringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006296 .get_pauseparam = s2io_ethtool_getpause_data,
6297 .set_pauseparam = s2io_ethtool_setpause_data,
6298 .get_rx_csum = s2io_ethtool_get_rx_csum,
6299 .set_rx_csum = s2io_ethtool_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300 .set_tx_csum = s2io_ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301 .set_sg = ethtool_op_set_sg,
Ananda Raju75c30b12006-07-24 19:55:09 -04006302 .get_tso = s2io_ethtool_op_get_tso,
6303 .set_tso = s2io_ethtool_op_set_tso,
Ananda Rajufed5ecc2005-11-14 15:25:08 -05006304 .set_ufo = ethtool_op_set_ufo,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006305 .self_test = s2io_ethtool_test,
6306 .get_strings = s2io_ethtool_get_strings,
6307 .phys_id = s2io_ethtool_idnic,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006308 .get_ethtool_stats = s2io_get_ethtool_stats,
6309 .get_sset_count = s2io_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006310};
6311
6312/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006313 * s2io_ioctl - Entry point for the Ioctl
Linus Torvalds1da177e2005-04-16 15:20:36 -07006314 * @dev : Device pointer.
6315 * @ifr : An IOCTL specefic structure, that can contain a pointer to
6316 * a proprietary structure used to pass information to the driver.
6317 * @cmd : This is used to distinguish between the different commands that
6318 * can be passed to the IOCTL functions.
6319 * Description:
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006320 * Currently there are no special functionality supported in IOCTL, hence
6321 * function always return EOPNOTSUPPORTED
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322 */
6323
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006324static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006325{
6326 return -EOPNOTSUPP;
6327}
6328
6329/**
6330 * s2io_change_mtu - entry point to change MTU size for the device.
6331 * @dev : device pointer.
6332 * @new_mtu : the new MTU size for the device.
6333 * Description: A driver entry point to change MTU size for the device.
6334 * Before changing the MTU the device must be stopped.
6335 * Return value:
6336 * 0 on success and an appropriate (-)ve integer as defined in errno.h
6337 * file on failure.
6338 */
6339
Adrian Bunkac1f60d2005-11-06 01:46:47 +01006340static int s2io_change_mtu(struct net_device *dev, int new_mtu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006342 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343
6344 if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
6345 DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
6346 dev->name);
6347 return -EPERM;
6348 }
6349
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350 dev->mtu = new_mtu;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006351 if (netif_running(dev)) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006352 s2io_card_down(sp);
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006353 netif_stop_queue(dev);
6354 if (s2io_card_up(sp)) {
6355 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
6356 __FUNCTION__);
6357 }
6358 if (netif_queue_stopped(dev))
6359 netif_wake_queue(dev);
6360 } else { /* Device is down */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006361 struct XENA_dev_config __iomem *bar0 = sp->bar0;
raghavendra.koushik@neterion.comd8892c62005-08-03 12:33:12 -07006362 u64 val64 = new_mtu;
6363
6364 writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
6365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006366
6367 return 0;
6368}
6369
6370/**
6371 * s2io_tasklet - Bottom half of the ISR.
6372 * @dev_adr : address of the device structure in dma_addr_t format.
6373 * Description:
6374 * This is the tasklet or the bottom half of the ISR. This is
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006375 * an extension of the ISR which is scheduled by the scheduler to be run
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376 * when the load on the CPU is low. All low priority tasks of the ISR can
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006377 * be pushed into the tasklet. For now the tasklet is used only to
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378 * replenish the Rx buffers in the Rx buffer descriptors.
6379 * Return value:
6380 * void.
6381 */
6382
6383static void s2io_tasklet(unsigned long dev_addr)
6384{
6385 struct net_device *dev = (struct net_device *) dev_addr;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006386 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387 int i, ret;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006388 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006389 struct config_param *config;
6390
6391 mac_control = &sp->mac_control;
6392 config = &sp->config;
6393
6394 if (!TASKLET_IN_USE) {
6395 for (i = 0; i < config->rx_ring_num; i++) {
6396 ret = fill_rx_buffers(sp, i);
6397 if (ret == -ENOMEM) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08006398 DBG_PRINT(INFO_DBG, "%s: Out of ",
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399 dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006400 DBG_PRINT(INFO_DBG, "memory in tasklet\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006401 break;
6402 } else if (ret == -EFILL) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08006403 DBG_PRINT(INFO_DBG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006404 "%s: Rx Ring %d is full\n",
6405 dev->name, i);
6406 break;
6407 }
6408 }
6409 clear_bit(0, (&sp->tasklet_status));
6410 }
6411}
6412
6413/**
6414 * s2io_set_link - Set the LInk status
6415 * @data: long pointer to device private structue
6416 * Description: Sets the link status for the adapter
6417 */
6418
David Howellsc4028952006-11-22 14:57:56 +00006419static void s2io_set_link(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006421 struct s2io_nic *nic = container_of(work, struct s2io_nic, set_link_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006422 struct net_device *dev = nic->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006423 struct XENA_dev_config __iomem *bar0 = nic->bar0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006424 register u64 val64;
6425 u16 subid;
6426
Francois Romieu22747d62007-02-15 23:37:50 +01006427 rtnl_lock();
6428
6429 if (!netif_running(dev))
6430 goto out_unlock;
6431
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006432 if (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(nic->state))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433 /* The card is being reset, no point doing anything */
Francois Romieu22747d62007-02-15 23:37:50 +01006434 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435 }
6436
6437 subid = nic->pdev->subsystem_device;
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006438 if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
6439 /*
6440 * Allow a small delay for the NICs self initiated
6441 * cleanup to complete.
6442 */
6443 msleep(100);
6444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006445
6446 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006447 if (LINK_IS_UP(val64)) {
6448 if (!(readq(&bar0->adapter_control) & ADAPTER_CNTL_EN)) {
6449 if (verify_xena_quiescence(nic)) {
6450 val64 = readq(&bar0->adapter_control);
6451 val64 |= ADAPTER_CNTL_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006452 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006453 if (CARDS_WITH_FAULTY_LINK_INDICATORS(
6454 nic->device_type, subid)) {
6455 val64 = readq(&bar0->gpio_control);
6456 val64 |= GPIO_CTRL_GPIO_0;
6457 writeq(val64, &bar0->gpio_control);
6458 val64 = readq(&bar0->gpio_control);
6459 } else {
6460 val64 |= ADAPTER_LED_ON;
6461 writeq(val64, &bar0->adapter_control);
raghavendra.koushik@neterion.coma371a072005-08-03 12:38:59 -07006462 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006463 nic->device_enabled_once = TRUE;
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006464 } else {
6465 DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
6466 DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
6467 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006469 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006470 val64 = readq(&bar0->adapter_control);
6471 val64 |= ADAPTER_LED_ON;
6472 writeq(val64, &bar0->adapter_control);
6473 s2io_link(nic, LINK_UP);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006474 } else {
6475 if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
6476 subid)) {
6477 val64 = readq(&bar0->gpio_control);
6478 val64 &= ~GPIO_CTRL_GPIO_0;
6479 writeq(val64, &bar0->gpio_control);
6480 val64 = readq(&bar0->gpio_control);
6481 }
Sivakumar Subramani92c48792007-08-06 05:38:19 -04006482 /* turn off LED */
6483 val64 = readq(&bar0->adapter_control);
6484 val64 = val64 &(~ADAPTER_LED_ON);
6485 writeq(val64, &bar0->adapter_control);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006486 s2io_link(nic, LINK_DOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006487 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006488 clear_bit(__S2IO_STATE_LINK_TASK, &(nic->state));
Francois Romieu22747d62007-02-15 23:37:50 +01006489
6490out_unlock:
Sivakumar Subramanid8d70ca2007-02-24 02:04:24 -05006491 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006492}
6493
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006494static int set_rxd_buffer_pointer(struct s2io_nic *sp, struct RxD_t *rxdp,
6495 struct buffAdd *ba,
6496 struct sk_buff **skb, u64 *temp0, u64 *temp1,
6497 u64 *temp2, int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006498{
6499 struct net_device *dev = sp->dev;
Veena Parat491abf22007-07-23 02:37:14 -04006500 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006501
6502 if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006503 struct RxD1 *rxdp1 = (struct RxD1 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006504 /* allocate skb */
6505 if (*skb) {
6506 DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
6507 /*
6508 * As Rx frame are not going to be processed,
6509 * using same mapped address for the Rxd
6510 * buffer pointer
6511 */
Veena Parat6d517a22007-07-23 02:20:51 -04006512 rxdp1->Buffer0_ptr = *temp0;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006513 } else {
6514 *skb = dev_alloc_skb(size);
6515 if (!(*skb)) {
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08006516 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006517 DBG_PRINT(INFO_DBG, "memory to allocate ");
6518 DBG_PRINT(INFO_DBG, "1 buf mode SKBs\n");
6519 sp->mac_control.stats_info->sw_stat. \
6520 mem_alloc_fail_cnt++;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006521 return -ENOMEM ;
6522 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04006523 sp->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006524 += (*skb)->truesize;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006525 /* storing the mapped addr in a temp variable
6526 * such it will be used for next rxd whose
6527 * Host Control is NULL
6528 */
Veena Parat6d517a22007-07-23 02:20:51 -04006529 rxdp1->Buffer0_ptr = *temp0 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006530 pci_map_single( sp->pdev, (*skb)->data,
6531 size - NET_IP_ALIGN,
6532 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04006533 if( (rxdp1->Buffer0_ptr == 0) ||
6534 (rxdp1->Buffer0_ptr == DMA_ERROR_CODE)) {
6535 goto memalloc_failed;
6536 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006537 rxdp->Host_Control = (unsigned long) (*skb);
6538 }
6539 } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
Veena Parat6d517a22007-07-23 02:20:51 -04006540 struct RxD3 *rxdp3 = (struct RxD3 *)rxdp;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006541 /* Two buffer Mode */
6542 if (*skb) {
Veena Parat6d517a22007-07-23 02:20:51 -04006543 rxdp3->Buffer2_ptr = *temp2;
6544 rxdp3->Buffer0_ptr = *temp0;
6545 rxdp3->Buffer1_ptr = *temp1;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006546 } else {
6547 *skb = dev_alloc_skb(size);
David Rientjes2ceaac72006-10-30 14:19:25 -08006548 if (!(*skb)) {
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006549 DBG_PRINT(INFO_DBG, "%s: Out of ", dev->name);
6550 DBG_PRINT(INFO_DBG, "memory to allocate ");
6551 DBG_PRINT(INFO_DBG, "2 buf mode SKBs\n");
6552 sp->mac_control.stats_info->sw_stat. \
6553 mem_alloc_fail_cnt++;
David Rientjes2ceaac72006-10-30 14:19:25 -08006554 return -ENOMEM;
6555 }
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04006556 sp->mac_control.stats_info->sw_stat.mem_allocated
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04006557 += (*skb)->truesize;
Veena Parat6d517a22007-07-23 02:20:51 -04006558 rxdp3->Buffer2_ptr = *temp2 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006559 pci_map_single(sp->pdev, (*skb)->data,
6560 dev->mtu + 4,
6561 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04006562 if( (rxdp3->Buffer2_ptr == 0) ||
6563 (rxdp3->Buffer2_ptr == DMA_ERROR_CODE)) {
6564 goto memalloc_failed;
6565 }
Veena Parat6d517a22007-07-23 02:20:51 -04006566 rxdp3->Buffer0_ptr = *temp0 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006567 pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
6568 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04006569 if( (rxdp3->Buffer0_ptr == 0) ||
6570 (rxdp3->Buffer0_ptr == DMA_ERROR_CODE)) {
6571 pci_unmap_single (sp->pdev,
Al Viro3e847422007-08-02 19:21:30 +01006572 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04006573 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6574 goto memalloc_failed;
6575 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006576 rxdp->Host_Control = (unsigned long) (*skb);
6577
6578 /* Buffer-1 will be dummy buffer not used */
Veena Parat6d517a22007-07-23 02:20:51 -04006579 rxdp3->Buffer1_ptr = *temp1 =
Ananda Raju5d3213c2006-04-21 19:23:26 -04006580 pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
Ananda Raju5d3213c2006-04-21 19:23:26 -04006581 PCI_DMA_FROMDEVICE);
Veena Parat491abf22007-07-23 02:37:14 -04006582 if( (rxdp3->Buffer1_ptr == 0) ||
6583 (rxdp3->Buffer1_ptr == DMA_ERROR_CODE)) {
6584 pci_unmap_single (sp->pdev,
Al Viro3e847422007-08-02 19:21:30 +01006585 (dma_addr_t)rxdp3->Buffer0_ptr,
6586 BUF0_LEN, PCI_DMA_FROMDEVICE);
6587 pci_unmap_single (sp->pdev,
6588 (dma_addr_t)rxdp3->Buffer2_ptr,
Veena Parat491abf22007-07-23 02:37:14 -04006589 dev->mtu + 4, PCI_DMA_FROMDEVICE);
6590 goto memalloc_failed;
6591 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006592 }
6593 }
6594 return 0;
Veena Parat491abf22007-07-23 02:37:14 -04006595 memalloc_failed:
6596 stats->pci_map_fail_cnt++;
6597 stats->mem_freed += (*skb)->truesize;
6598 dev_kfree_skb(*skb);
6599 return -ENOMEM;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006600}
Veena Parat491abf22007-07-23 02:37:14 -04006601
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006602static void set_rxd_buffer_size(struct s2io_nic *sp, struct RxD_t *rxdp,
6603 int size)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006604{
6605 struct net_device *dev = sp->dev;
6606 if (sp->rxd_mode == RXD_MODE_1) {
6607 rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
6608 } else if (sp->rxd_mode == RXD_MODE_3B) {
6609 rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
6610 rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
6611 rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
Ananda Raju5d3213c2006-04-21 19:23:26 -04006612 }
6613}
6614
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006615static int rxd_owner_bit_reset(struct s2io_nic *sp)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006616{
6617 int i, j, k, blk_cnt = 0, size;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006618 struct mac_info * mac_control = &sp->mac_control;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006619 struct config_param *config = &sp->config;
6620 struct net_device *dev = sp->dev;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006621 struct RxD_t *rxdp = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006622 struct sk_buff *skb = NULL;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006623 struct buffAdd *ba = NULL;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006624 u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
6625
6626 /* Calculate the size based on ring mode */
6627 size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
6628 HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
6629 if (sp->rxd_mode == RXD_MODE_1)
6630 size += NET_IP_ALIGN;
6631 else if (sp->rxd_mode == RXD_MODE_3B)
6632 size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
Ananda Raju5d3213c2006-04-21 19:23:26 -04006633
6634 for (i = 0; i < config->rx_ring_num; i++) {
6635 blk_cnt = config->rx_cfg[i].num_rxd /
6636 (rxd_count[sp->rxd_mode] +1);
6637
6638 for (j = 0; j < blk_cnt; j++) {
6639 for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
6640 rxdp = mac_control->rings[i].
6641 rx_blocks[j].rxds[k].virt_addr;
Veena Parat6d517a22007-07-23 02:20:51 -04006642 if(sp->rxd_mode == RXD_MODE_3B)
Ananda Raju5d3213c2006-04-21 19:23:26 -04006643 ba = &mac_control->rings[i].ba[j][k];
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05006644 if (set_rxd_buffer_pointer(sp, rxdp, ba,
Ananda Raju5d3213c2006-04-21 19:23:26 -04006645 &skb,(u64 *)&temp0_64,
6646 (u64 *)&temp1_64,
Sivakumar Subramaniac1f90d2007-02-24 02:01:31 -05006647 (u64 *)&temp2_64,
6648 size) == ENOMEM) {
6649 return 0;
6650 }
Ananda Raju5d3213c2006-04-21 19:23:26 -04006651
6652 set_rxd_buffer_size(sp, rxdp, size);
6653 wmb();
6654 /* flip the Ownership bit to Hardware */
6655 rxdp->Control_1 |= RXD_OWN_XENA;
6656 }
6657 }
6658 }
6659 return 0;
6660
6661}
6662
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006663static int s2io_add_isr(struct s2io_nic * sp)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006664{
6665 int ret = 0;
6666 struct net_device *dev = sp->dev;
6667 int err = 0;
6668
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006669 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006670 ret = s2io_enable_msi_x(sp);
6671 if (ret) {
6672 DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006673 sp->config.intr_type = INTA;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006674 }
6675
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006676 /* Store the values of the MSIX table in the struct s2io_nic structure */
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006677 store_xmsi_data(sp);
6678
6679 /* After proper initialization of H/W, register ISR */
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006680 if (sp->config.intr_type == MSI_X) {
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05006681 int i, msix_tx_cnt=0,msix_rx_cnt=0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006682
6683 for (i=1; (sp->s2io_entries[i].in_use == MSIX_FLG); i++) {
6684 if (sp->s2io_entries[i].type == MSIX_FIFO_TYPE) {
6685 sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
6686 dev->name, i);
6687 err = request_irq(sp->entries[i].vector,
6688 s2io_msix_fifo_handle, 0, sp->desc[i],
6689 sp->s2io_entries[i].arg);
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05006690 /* If either data or addr is zero print it */
6691 if(!(sp->msix_info[i].addr &&
6692 sp->msix_info[i].data)) {
6693 DBG_PRINT(ERR_DBG, "%s @ Addr:0x%llx"
6694 "Data:0x%lx\n",sp->desc[i],
6695 (unsigned long long)
6696 sp->msix_info[i].addr,
6697 (unsigned long)
6698 ntohl(sp->msix_info[i].data));
6699 } else {
6700 msix_tx_cnt++;
6701 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006702 } else {
6703 sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
6704 dev->name, i);
6705 err = request_irq(sp->entries[i].vector,
6706 s2io_msix_ring_handle, 0, sp->desc[i],
6707 sp->s2io_entries[i].arg);
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05006708 /* If either data or addr is zero print it */
6709 if(!(sp->msix_info[i].addr &&
6710 sp->msix_info[i].data)) {
6711 DBG_PRINT(ERR_DBG, "%s @ Addr:0x%llx"
6712 "Data:0x%lx\n",sp->desc[i],
6713 (unsigned long long)
6714 sp->msix_info[i].addr,
6715 (unsigned long)
6716 ntohl(sp->msix_info[i].data));
6717 } else {
6718 msix_rx_cnt++;
6719 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006720 }
6721 if (err) {
6722 DBG_PRINT(ERR_DBG,"%s:MSI-X-%d registration "
6723 "failed\n", dev->name, i);
6724 DBG_PRINT(ERR_DBG, "Returned: %d\n", err);
6725 return -1;
6726 }
6727 sp->s2io_entries[i].in_use = MSIX_REGISTERED_SUCCESS;
6728 }
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05006729 printk("MSI-X-TX %d entries enabled\n",msix_tx_cnt);
6730 printk("MSI-X-RX %d entries enabled\n",msix_rx_cnt);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006731 }
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006732 if (sp->config.intr_type == INTA) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006733 err = request_irq((int) sp->pdev->irq, s2io_isr, IRQF_SHARED,
6734 sp->name, dev);
6735 if (err) {
6736 DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
6737 dev->name);
6738 return -1;
6739 }
6740 }
6741 return 0;
6742}
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006743static void s2io_rem_isr(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006744{
Ananda Rajuc92ca042006-04-21 19:18:03 -04006745 struct net_device *dev = sp->dev;
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04006746 struct swStat *stats = &sp->mac_control.stats_info->sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006747
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006748 if (sp->config.intr_type == MSI_X) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006749 int i;
6750 u16 msi_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006751
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006752 for (i=1; (sp->s2io_entries[i].in_use ==
6753 MSIX_REGISTERED_SUCCESS); i++) {
6754 int vector = sp->entries[i].vector;
6755 void *arg = sp->s2io_entries[i].arg;
Ananda Rajuc92ca042006-04-21 19:18:03 -04006756
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07006757 synchronize_irq(vector);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006758 free_irq(vector, arg);
6759 }
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04006760
6761 kfree(sp->entries);
6762 stats->mem_freed +=
6763 (MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
6764 kfree(sp->s2io_entries);
6765 stats->mem_freed +=
6766 (MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
6767 sp->entries = NULL;
6768 sp->s2io_entries = NULL;
6769
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006770 pci_read_config_word(sp->pdev, 0x42, &msi_control);
6771 msi_control &= 0xFFFE; /* Disable MSI */
6772 pci_write_config_word(sp->pdev, 0x42, msi_control);
Ananda Rajuc92ca042006-04-21 19:18:03 -04006773
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006774 pci_disable_msix(sp->pdev);
6775 } else {
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07006776 synchronize_irq(sp->pdev->irq);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006777 free_irq(sp->pdev->irq, dev);
Ananda Rajuc92ca042006-04-21 19:18:03 -04006778 }
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006779}
6780
Linas Vepstasd796fdb2007-05-14 18:37:30 -05006781static void do_s2io_card_down(struct s2io_nic * sp, int do_io)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006782{
6783 int cnt = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006784 struct XENA_dev_config __iomem *bar0 = sp->bar0;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006785 unsigned long flags;
6786 register u64 val64 = 0;
6787
6788 del_timer_sync(&sp->alarm_timer);
6789 /* If s2io_set_link task is executing, wait till it completes. */
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006790 while (test_and_set_bit(__S2IO_STATE_LINK_TASK, &(sp->state))) {
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006791 msleep(50);
6792 }
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006793 clear_bit(__S2IO_STATE_CARD_UP, &sp->state);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006794
6795 /* disable Tx and Rx traffic on the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05006796 if (do_io)
6797 stop_nic(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006798
6799 s2io_rem_isr(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006800
6801 /* Kill tasklet. */
6802 tasklet_kill(&sp->task);
6803
6804 /* Check if the device is Quiescent and then Reset the NIC */
Linas Vepstasd796fdb2007-05-14 18:37:30 -05006805 while(do_io) {
Ananda Raju5d3213c2006-04-21 19:23:26 -04006806 /* As per the HW requirement we need to replenish the
6807 * receive buffer to avoid the ring bump. Since there is
6808 * no intention of processing the Rx frame at this pointwe are
6809 * just settting the ownership bit of rxd in Each Rx
6810 * ring to HW and set the appropriate buffer size
6811 * based on the ring mode
6812 */
6813 rxd_owner_bit_reset(sp);
6814
Linus Torvalds1da177e2005-04-16 15:20:36 -07006815 val64 = readq(&bar0->adapter_status);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006816 if (verify_xena_quiescence(sp)) {
6817 if(verify_pcc_quiescent(sp, sp->device_enabled_once))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006818 break;
6819 }
6820
6821 msleep(50);
6822 cnt++;
6823 if (cnt == 10) {
6824 DBG_PRINT(ERR_DBG,
6825 "s2io_close:Device not Quiescent ");
6826 DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
6827 (unsigned long long) val64);
6828 break;
6829 }
Linas Vepstasd796fdb2007-05-14 18:37:30 -05006830 }
6831 if (do_io)
6832 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006833
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006834 spin_lock_irqsave(&sp->tx_lock, flags);
6835 /* Free all Tx buffers */
6836 free_tx_buffers(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006837 spin_unlock_irqrestore(&sp->tx_lock, flags);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07006838
6839 /* Free all Rx buffers */
6840 spin_lock_irqsave(&sp->rx_lock, flags);
6841 free_rx_buffers(sp);
6842 spin_unlock_irqrestore(&sp->rx_lock, flags);
6843
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006844 clear_bit(__S2IO_STATE_LINK_TASK, &(sp->state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006845}
6846
Linas Vepstasd796fdb2007-05-14 18:37:30 -05006847static void s2io_card_down(struct s2io_nic * sp)
6848{
6849 do_s2io_card_down(sp, 1);
6850}
6851
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006852static int s2io_card_up(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006853{
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04006854 int i, ret = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006855 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006856 struct config_param *config;
6857 struct net_device *dev = (struct net_device *) sp->dev;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006858 u16 interruptible;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006859
6860 /* Initialize the H/W I/O registers */
6861 if (init_nic(sp) != 0) {
6862 DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
6863 dev->name);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006864 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006865 return -ENODEV;
6866 }
6867
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006868 /*
6869 * Initializing the Rx buffers. For now we are considering only 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07006870 * Rx ring and initializing buffers into 30 Rx blocks
6871 */
6872 mac_control = &sp->mac_control;
6873 config = &sp->config;
6874
6875 for (i = 0; i < config->rx_ring_num; i++) {
6876 if ((ret = fill_rx_buffers(sp, i))) {
6877 DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
6878 dev->name);
6879 s2io_reset(sp);
6880 free_rx_buffers(sp);
6881 return -ENOMEM;
6882 }
6883 DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
6884 atomic_read(&sp->rx_bufs_left[i]));
6885 }
Sivakumar Subramani19a60522007-01-31 13:30:49 -05006886 /* Maintain the state prior to the open */
6887 if (sp->promisc_flg)
6888 sp->promisc_flg = 0;
6889 if (sp->m_cast_flg) {
6890 sp->m_cast_flg = 0;
6891 sp->all_multi_pos= 0;
6892 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006893
6894 /* Setting its receive mode */
6895 s2io_set_multicast(dev);
6896
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05006897 if (sp->lro) {
Ananda Rajub41477f2006-07-24 19:52:49 -04006898 /* Initialize max aggregatable pkts per session based on MTU */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05006899 sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
6900 /* Check if we can use(if specified) user provided value */
6901 if (lro_max_pkts < sp->lro_max_aggr_per_sess)
6902 sp->lro_max_aggr_per_sess = lro_max_pkts;
6903 }
6904
Linus Torvalds1da177e2005-04-16 15:20:36 -07006905 /* Enable Rx Traffic and interrupts on the NIC */
6906 if (start_nic(sp)) {
6907 DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006908 s2io_reset(sp);
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006909 free_rx_buffers(sp);
6910 return -ENODEV;
6911 }
6912
6913 /* Add interrupt service routine */
6914 if (s2io_add_isr(sp) != 0) {
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006915 if (sp->config.intr_type == MSI_X)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006916 s2io_rem_isr(sp);
6917 s2io_reset(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006918 free_rx_buffers(sp);
6919 return -ENODEV;
6920 }
6921
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -07006922 S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
6923
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006924 /* Enable tasklet for the device */
6925 tasklet_init(&sp->task, s2io_tasklet, (unsigned long) dev);
6926
6927 /* Enable select interrupts */
Sivakumar Subramani9caab452007-09-06 06:21:54 -04006928 en_dis_err_alarms(sp, ENA_ALL_INTRS, ENABLE_INTRS);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07006929 if (sp->config.intr_type != INTA)
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006930 en_dis_able_nic_intrs(sp, ENA_ALL_INTRS, DISABLE_INTRS);
6931 else {
6932 interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
Sivakumar Subramani9caab452007-09-06 06:21:54 -04006933 interruptible |= TX_PIC_INTR;
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006934 en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
6935 }
6936
Sivakumar Subramani92b84432007-09-06 06:51:14 -04006937 set_bit(__S2IO_STATE_CARD_UP, &sp->state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006938 return 0;
6939}
6940
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006941/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07006942 * s2io_restart_nic - Resets the NIC.
6943 * @data : long pointer to the device private structure
6944 * Description:
6945 * This function is scheduled to be run by the s2io_tx_watchdog
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006946 * function after 0.5 secs to reset the NIC. The idea is to reduce
Linus Torvalds1da177e2005-04-16 15:20:36 -07006947 * the run time of the watch dog routine which is run holding a
6948 * spin lock.
6949 */
6950
David Howellsc4028952006-11-22 14:57:56 +00006951static void s2io_restart_nic(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006952{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006953 struct s2io_nic *sp = container_of(work, struct s2io_nic, rst_timer_task);
David Howellsc4028952006-11-22 14:57:56 +00006954 struct net_device *dev = sp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006955
Francois Romieu22747d62007-02-15 23:37:50 +01006956 rtnl_lock();
6957
6958 if (!netif_running(dev))
6959 goto out_unlock;
6960
Ananda Rajue6a8fee2006-07-06 23:58:23 -07006961 s2io_card_down(sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006962 if (s2io_card_up(sp)) {
6963 DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
6964 dev->name);
6965 }
6966 netif_wake_queue(dev);
6967 DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
6968 dev->name);
Francois Romieu22747d62007-02-15 23:37:50 +01006969out_unlock:
6970 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006971}
6972
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07006973/**
6974 * s2io_tx_watchdog - Watchdog for transmit side.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006975 * @dev : Pointer to net device structure
6976 * Description:
6977 * This function is triggered if the Tx Queue is stopped
6978 * for a pre-defined amount of time when the Interface is still up.
6979 * If the Interface is jammed in such a situation, the hardware is
6980 * reset (by s2io_close) and restarted again (by s2io_open) to
6981 * overcome any problem that might have been caused in the hardware.
6982 * Return value:
6983 * void
6984 */
6985
6986static void s2io_tx_watchdog(struct net_device *dev)
6987{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05006988 struct s2io_nic *sp = dev->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006989
6990 if (netif_carrier_ok(dev)) {
Sreenivasa Honnurc53d4942007-05-10 04:18:54 -04006991 sp->mac_control.stats_info->sw_stat.watchdog_timer_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006992 schedule_work(&sp->rst_timer_task);
Ananda Rajubd1034f2006-04-21 19:20:22 -04006993 sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006994 }
6995}
6996
6997/**
6998 * rx_osm_handler - To perform some OS related operations on SKB.
6999 * @sp: private member of the device structure,pointer to s2io_nic structure.
7000 * @skb : the socket buffer pointer.
7001 * @len : length of the packet
7002 * @cksum : FCS checksum of the frame.
7003 * @ring_no : the ring from which this RxD was extracted.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007004 * Description:
Ananda Rajub41477f2006-07-24 19:52:49 -04007005 * This function is called by the Rx interrupt serivce routine to perform
Linus Torvalds1da177e2005-04-16 15:20:36 -07007006 * some OS related operations on the SKB before passing it to the upper
7007 * layers. It mainly checks if the checksum is OK, if so adds it to the
7008 * SKBs cksum variable, increments the Rx packet count and passes the SKB
7009 * to the upper layer. If the checksum is wrong, it increments the Rx
7010 * packet error count, frees the SKB and returns error.
7011 * Return value:
7012 * SUCCESS on success and -1 on failure.
7013 */
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007014static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007015{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007016 struct s2io_nic *sp = ring_data->nic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007017 struct net_device *dev = (struct net_device *) sp->dev;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007018 struct sk_buff *skb = (struct sk_buff *)
7019 ((unsigned long) rxdp->Host_Control);
7020 int ring_no = ring_data->ring_no;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007021 u16 l3_csum, l4_csum;
Ananda Raju863c11a2006-04-21 19:03:13 -04007022 unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007023 struct lro *lro;
Olaf Heringf9046eb2007-06-19 22:41:10 +02007024 u8 err_mask;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007025
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007026 skb->dev = dev;
Ananda Rajuc92ca042006-04-21 19:18:03 -04007027
Ananda Raju863c11a2006-04-21 19:03:13 -04007028 if (err) {
Ananda Rajubd1034f2006-04-21 19:20:22 -04007029 /* Check for parity error */
7030 if (err & 0x1) {
7031 sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
7032 }
Olaf Heringf9046eb2007-06-19 22:41:10 +02007033 err_mask = err >> 48;
7034 switch(err_mask) {
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007035 case 1:
7036 sp->mac_control.stats_info->sw_stat.
7037 rx_parity_err_cnt++;
7038 break;
Ananda Rajubd1034f2006-04-21 19:20:22 -04007039
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007040 case 2:
7041 sp->mac_control.stats_info->sw_stat.
7042 rx_abort_cnt++;
7043 break;
7044
7045 case 3:
7046 sp->mac_control.stats_info->sw_stat.
7047 rx_parity_abort_cnt++;
7048 break;
7049
7050 case 4:
7051 sp->mac_control.stats_info->sw_stat.
7052 rx_rda_fail_cnt++;
7053 break;
7054
7055 case 5:
7056 sp->mac_control.stats_info->sw_stat.
7057 rx_unkn_prot_cnt++;
7058 break;
7059
7060 case 6:
7061 sp->mac_control.stats_info->sw_stat.
7062 rx_fcs_err_cnt++;
7063 break;
7064
7065 case 7:
7066 sp->mac_control.stats_info->sw_stat.
7067 rx_buf_size_err_cnt++;
7068 break;
7069
7070 case 8:
7071 sp->mac_control.stats_info->sw_stat.
7072 rx_rxd_corrupt_cnt++;
7073 break;
7074
7075 case 15:
7076 sp->mac_control.stats_info->sw_stat.
7077 rx_unkn_err_cnt++;
7078 break;
7079 }
Ananda Raju863c11a2006-04-21 19:03:13 -04007080 /*
7081 * Drop the packet if bad transfer code. Exception being
7082 * 0x5, which could be due to unsupported IPv6 extension header.
7083 * In this case, we let stack handle the packet.
7084 * Note that in this case, since checksum will be incorrect,
7085 * stack will validate the same.
7086 */
Olaf Heringf9046eb2007-06-19 22:41:10 +02007087 if (err_mask != 0x5) {
7088 DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%x\n",
7089 dev->name, err_mask);
Ananda Raju863c11a2006-04-21 19:03:13 -04007090 sp->stats.rx_crc_errors++;
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007091 sp->mac_control.stats_info->sw_stat.mem_freed
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007092 += skb->truesize;
Ananda Raju863c11a2006-04-21 19:03:13 -04007093 dev_kfree_skb(skb);
7094 atomic_dec(&sp->rx_bufs_left[ring_no]);
7095 rxdp->Host_Control = 0;
7096 return 0;
7097 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007098 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007099
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007100 /* Updating statistics */
Ramkrishna Vepa573608e2007-07-25 19:43:12 -07007101 sp->stats.rx_packets++;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007102 rxdp->Host_Control = 0;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007103 if (sp->rxd_mode == RXD_MODE_1) {
7104 int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007105
Ananda Rajuda6971d2005-10-31 16:55:31 -05007106 sp->stats.rx_bytes += len;
7107 skb_put(skb, len);
7108
Veena Parat6d517a22007-07-23 02:20:51 -04007109 } else if (sp->rxd_mode == RXD_MODE_3B) {
Ananda Rajuda6971d2005-10-31 16:55:31 -05007110 int get_block = ring_data->rx_curr_get_info.block_index;
7111 int get_off = ring_data->rx_curr_get_info.offset;
7112 int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
7113 int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
7114 unsigned char *buff = skb_push(skb, buf0_len);
7115
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007116 struct buffAdd *ba = &ring_data->ba[get_block][get_off];
Ananda Rajuda6971d2005-10-31 16:55:31 -05007117 sp->stats.rx_bytes += buf0_len + buf2_len;
7118 memcpy(buff, ba->ba_0, buf0_len);
Veena Parat6d517a22007-07-23 02:20:51 -04007119 skb_put(skb, buf2_len);
Ananda Rajuda6971d2005-10-31 16:55:31 -05007120 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007121
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007122 if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!sp->lro) ||
7123 (sp->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007124 (sp->rx_csum)) {
7125 l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
7126 l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
7127 if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
7128 /*
7129 * NIC verifies if the Checksum of the received
7130 * frame is Ok or not and accordingly returns
7131 * a flag in the RxD.
7132 */
7133 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007134 if (sp->lro) {
7135 u32 tcp_len;
7136 u8 *tcp;
7137 int ret = 0;
7138
7139 ret = s2io_club_tcp_session(skb->data, &tcp,
Stephen Hemminger43b7c452007-10-05 12:39:21 -07007140 &tcp_len, &lro,
7141 rxdp, sp);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007142 switch (ret) {
7143 case 3: /* Begin anew */
7144 lro->parent = skb;
7145 goto aggregate;
7146 case 1: /* Aggregate */
7147 {
7148 lro_append_pkt(sp, lro,
7149 skb, tcp_len);
7150 goto aggregate;
7151 }
7152 case 4: /* Flush session */
7153 {
7154 lro_append_pkt(sp, lro,
7155 skb, tcp_len);
7156 queue_rx_frame(lro->parent);
7157 clear_lro_session(lro);
7158 sp->mac_control.stats_info->
7159 sw_stat.flush_max_pkts++;
7160 goto aggregate;
7161 }
7162 case 2: /* Flush both */
7163 lro->parent->data_len =
7164 lro->frags_len;
7165 sp->mac_control.stats_info->
7166 sw_stat.sending_both++;
7167 queue_rx_frame(lro->parent);
7168 clear_lro_session(lro);
7169 goto send_up;
7170 case 0: /* sessions exceeded */
Ananda Rajuc92ca042006-04-21 19:18:03 -04007171 case -1: /* non-TCP or not
7172 * L2 aggregatable
7173 */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007174 case 5: /*
7175 * First pkt in session not
7176 * L3/L4 aggregatable
7177 */
7178 break;
7179 default:
7180 DBG_PRINT(ERR_DBG,
7181 "%s: Samadhana!!\n",
7182 __FUNCTION__);
7183 BUG();
7184 }
7185 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007186 } else {
7187 /*
7188 * Packet with erroneous checksum, let the
7189 * upper layers deal with it.
7190 */
7191 skb->ip_summed = CHECKSUM_NONE;
7192 }
7193 } else {
7194 skb->ip_summed = CHECKSUM_NONE;
7195 }
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007196 sp->mac_control.stats_info->sw_stat.mem_freed += skb->truesize;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007197 if (!sp->lro) {
7198 skb->protocol = eth_type_trans(skb, dev);
Sivakumar Subramani926930b2007-02-24 01:59:39 -05007199 if ((sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2) &&
7200 vlan_strip_flag)) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007201 /* Queueing the vlan frame to the upper layer */
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007202 if (napi)
7203 vlan_hwaccel_receive_skb(skb, sp->vlgrp,
7204 RXD_GET_VLAN_TAG(rxdp->Control_2));
7205 else
7206 vlan_hwaccel_rx(skb, sp->vlgrp,
7207 RXD_GET_VLAN_TAG(rxdp->Control_2));
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007208 } else {
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007209 if (napi)
7210 netif_receive_skb(skb);
7211 else
7212 netif_rx(skb);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007213 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007214 } else {
7215send_up:
7216 queue_rx_frame(skb);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007217 }
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007218 dev->last_rx = jiffies;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007219aggregate:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007220 atomic_dec(&sp->rx_bufs_left[ring_no]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007221 return SUCCESS;
7222}
7223
7224/**
7225 * s2io_link - stops/starts the Tx queue.
7226 * @sp : private member of the device structure, which is a pointer to the
7227 * s2io_nic structure.
7228 * @link : inidicates whether link is UP/DOWN.
7229 * Description:
7230 * This function stops/starts the Tx queue depending on whether the link
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007231 * status of the NIC is is down or up. This is called by the Alarm
7232 * interrupt handler whenever a link change interrupt comes up.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233 * Return value:
7234 * void.
7235 */
7236
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007237static void s2io_link(struct s2io_nic * sp, int link)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007238{
7239 struct net_device *dev = (struct net_device *) sp->dev;
7240
7241 if (link != sp->last_link_state) {
7242 if (link == LINK_DOWN) {
7243 DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
7244 netif_carrier_off(dev);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007245 if(sp->mac_control.stats_info->sw_stat.link_up_cnt)
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007246 sp->mac_control.stats_info->sw_stat.link_up_time =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007247 jiffies - sp->start_time;
7248 sp->mac_control.stats_info->sw_stat.link_down_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007249 } else {
7250 DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007251 if (sp->mac_control.stats_info->sw_stat.link_down_cnt)
Sivakumar Subramani8a4bdba2007-09-18 18:14:20 -04007252 sp->mac_control.stats_info->sw_stat.link_down_time =
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007253 jiffies - sp->start_time;
7254 sp->mac_control.stats_info->sw_stat.link_up_cnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007255 netif_carrier_on(dev);
7256 }
7257 }
7258 sp->last_link_state = link;
Sreenivasa Honnur491976b2007-05-10 04:22:25 -04007259 sp->start_time = jiffies;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007260}
7261
7262/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007263 * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
7264 * @sp : private member of the device structure, which is a pointer to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07007265 * s2io_nic structure.
7266 * Description:
7267 * This function initializes a few of the PCI and PCI-X configuration registers
7268 * with recommended values.
7269 * Return value:
7270 * void
7271 */
7272
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007273static void s2io_init_pci(struct s2io_nic * sp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007274{
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007275 u16 pci_cmd = 0, pcix_cmd = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007276
7277 /* Enable Data Parity Error Recovery in PCI-X command register. */
7278 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007279 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007280 pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007281 (pcix_cmd | 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007282 pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007283 &(pcix_cmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007284
7285 /* Set the PErr Response bit in PCI command register. */
7286 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
7287 pci_write_config_word(sp->pdev, PCI_COMMAND,
7288 (pci_cmd | PCI_COMMAND_PARITY));
7289 pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007290}
7291
Ananda Raju9dc737a2006-04-21 19:05:41 -04007292static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type)
7293{
7294 if ( tx_fifo_num > 8) {
7295 DBG_PRINT(ERR_DBG, "s2io: Requested number of Tx fifos not "
7296 "supported\n");
7297 DBG_PRINT(ERR_DBG, "s2io: Default to 8 Tx fifos\n");
7298 tx_fifo_num = 8;
7299 }
7300 if ( rx_ring_num > 8) {
7301 DBG_PRINT(ERR_DBG, "s2io: Requested number of Rx rings not "
7302 "supported\n");
7303 DBG_PRINT(ERR_DBG, "s2io: Default to 8 Rx rings\n");
7304 rx_ring_num = 8;
7305 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007306 if (*dev_intr_type != INTA)
7307 napi = 0;
7308
Veena Parateccb8622007-07-23 02:23:54 -04007309 if ((*dev_intr_type != INTA) && (*dev_intr_type != MSI_X)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007310 DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
7311 "Defaulting to INTA\n");
7312 *dev_intr_type = INTA;
7313 }
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007314
Ananda Raju9dc737a2006-04-21 19:05:41 -04007315 if ((*dev_intr_type == MSI_X) &&
7316 ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
7317 (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007318 DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
Ananda Raju9dc737a2006-04-21 19:05:41 -04007319 "Defaulting to INTA\n");
7320 *dev_intr_type = INTA;
7321 }
Sivakumar Subramanifb6a8252007-02-24 01:51:50 -05007322
Veena Parat6d517a22007-07-23 02:20:51 -04007323 if ((rx_ring_mode != 1) && (rx_ring_mode != 2)) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007324 DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
Veena Parat6d517a22007-07-23 02:20:51 -04007325 DBG_PRINT(ERR_DBG, "s2io: Defaulting to 1-buffer mode\n");
7326 rx_ring_mode = 1;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007327 }
7328 return SUCCESS;
7329}
7330
Linus Torvalds1da177e2005-04-16 15:20:36 -07007331/**
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007332 * rts_ds_steer - Receive traffic steering based on IPv4 or IPv6 TOS
7333 * or Traffic class respectively.
7334 * @nic: device peivate variable
7335 * Description: The function configures the receive steering to
7336 * desired receive ring.
7337 * Return Value: SUCCESS on success and
7338 * '-1' on failure (endian settings incorrect).
7339 */
7340static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring)
7341{
7342 struct XENA_dev_config __iomem *bar0 = nic->bar0;
7343 register u64 val64 = 0;
7344
7345 if (ds_codepoint > 63)
7346 return FAILURE;
7347
7348 val64 = RTS_DS_MEM_DATA(ring);
7349 writeq(val64, &bar0->rts_ds_mem_data);
7350
7351 val64 = RTS_DS_MEM_CTRL_WE |
7352 RTS_DS_MEM_CTRL_STROBE_NEW_CMD |
7353 RTS_DS_MEM_CTRL_OFFSET(ds_codepoint);
7354
7355 writeq(val64, &bar0->rts_ds_mem_ctrl);
7356
7357 return wait_for_cmd_complete(&bar0->rts_ds_mem_ctrl,
7358 RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED,
7359 S2IO_BIT_RESET);
7360}
7361
7362/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007363 * s2io_init_nic - Initialization of the adapter .
Linus Torvalds1da177e2005-04-16 15:20:36 -07007364 * @pdev : structure containing the PCI related information of the device.
7365 * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
7366 * Description:
7367 * The function initializes an adapter identified by the pci_dec structure.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007368 * All OS related initialization including memory and device structure and
7369 * initlaization of the device private variable is done. Also the swapper
7370 * control register is initialized to enable read and write into the I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -07007371 * registers of the device.
7372 * Return value:
7373 * returns 0 on success and negative on failure.
7374 */
7375
7376static int __devinit
7377s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
7378{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007379 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007380 struct net_device *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381 int i, j, ret;
7382 int dma_flag = FALSE;
7383 u32 mac_up, mac_down;
7384 u64 val64 = 0, tmp64 = 0;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007385 struct XENA_dev_config __iomem *bar0 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386 u16 subid;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007387 struct mac_info *mac_control;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007388 struct config_param *config;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007389 int mode;
Ravinandan Arakalicc6e7c42005-10-04 06:41:24 -04007390 u8 dev_intr_type = intr_type;
Joe Perches0795af52007-10-03 17:59:30 -07007391 DECLARE_MAC_BUF(mac);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007392
Ananda Raju9dc737a2006-04-21 19:05:41 -04007393 if ((ret = s2io_verify_parm(pdev, &dev_intr_type)))
7394 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007395
7396 if ((ret = pci_enable_device(pdev))) {
7397 DBG_PRINT(ERR_DBG,
7398 "s2io_init_nic: pci_enable_device failed\n");
7399 return ret;
7400 }
7401
Domen Puncer1e7f0bd2005-06-26 18:22:14 -04007402 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007403 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
7404 dma_flag = TRUE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007405 if (pci_set_consistent_dma_mask
Domen Puncer1e7f0bd2005-06-26 18:22:14 -04007406 (pdev, DMA_64BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007407 DBG_PRINT(ERR_DBG,
7408 "Unable to obtain 64bit DMA for \
7409 consistent allocations\n");
7410 pci_disable_device(pdev);
7411 return -ENOMEM;
7412 }
Domen Puncer1e7f0bd2005-06-26 18:22:14 -04007413 } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007414 DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
7415 } else {
7416 pci_disable_device(pdev);
7417 return -ENOMEM;
7418 }
Veena Parateccb8622007-07-23 02:23:54 -04007419 if ((ret = pci_request_regions(pdev, s2io_driver_name))) {
7420 DBG_PRINT(ERR_DBG, "%s: Request Regions failed - %x \n", __FUNCTION__, ret);
7421 pci_disable_device(pdev);
7422 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007423 }
7424
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007425 dev = alloc_etherdev(sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007426 if (dev == NULL) {
7427 DBG_PRINT(ERR_DBG, "Device allocation failed\n");
7428 pci_disable_device(pdev);
7429 pci_release_regions(pdev);
7430 return -ENODEV;
7431 }
7432
7433 pci_set_master(pdev);
7434 pci_set_drvdata(pdev, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007435 SET_NETDEV_DEV(dev, &pdev->dev);
7436
7437 /* Private member variable initialized to s2io NIC structure */
7438 sp = dev->priv;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007439 memset(sp, 0, sizeof(struct s2io_nic));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007440 sp->dev = dev;
7441 sp->pdev = pdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007442 sp->high_dma_flag = dma_flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007443 sp->device_enabled_once = FALSE;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007444 if (rx_ring_mode == 1)
7445 sp->rxd_mode = RXD_MODE_1;
7446 if (rx_ring_mode == 2)
7447 sp->rxd_mode = RXD_MODE_3B;
Ananda Rajuda6971d2005-10-31 16:55:31 -05007448
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007449 sp->config.intr_type = dev_intr_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007450
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007451 if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
7452 (pdev->device == PCI_DEVICE_ID_HERC_UNI))
7453 sp->device_type = XFRAME_II_DEVICE;
7454 else
7455 sp->device_type = XFRAME_I_DEVICE;
7456
Stephen Hemminger43b7c452007-10-05 12:39:21 -07007457 sp->lro = lro_enable;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007458
Linus Torvalds1da177e2005-04-16 15:20:36 -07007459 /* Initialize some PCI/PCI-X fields of the NIC. */
7460 s2io_init_pci(sp);
7461
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007462 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007463 * Setting the device configuration parameters.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007464 * Most of these parameters can be specified by the user during
7465 * module insertion as they are module loadable parameters. If
7466 * these parameters are not not specified during load time, they
Linus Torvalds1da177e2005-04-16 15:20:36 -07007467 * are initialized with default values.
7468 */
7469 mac_control = &sp->mac_control;
7470 config = &sp->config;
7471
Sivakumar Subramani596c5c92007-09-15 14:24:03 -07007472 config->napi = napi;
7473
Linus Torvalds1da177e2005-04-16 15:20:36 -07007474 /* Tx side parameters. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475 config->tx_fifo_num = tx_fifo_num;
7476 for (i = 0; i < MAX_TX_FIFOS; i++) {
7477 config->tx_cfg[i].fifo_len = tx_fifo_len[i];
7478 config->tx_cfg[i].fifo_priority = i;
7479 }
7480
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007481 /* mapping the QoS priority to the configured fifos */
7482 for (i = 0; i < MAX_TX_FIFOS; i++)
7483 config->fifo_mapping[i] = fifo_map[config->tx_fifo_num][i];
7484
Linus Torvalds1da177e2005-04-16 15:20:36 -07007485 config->tx_intr_type = TXD_INT_TYPE_UTILZ;
7486 for (i = 0; i < config->tx_fifo_num; i++) {
7487 config->tx_cfg[i].f_no_snoop =
7488 (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
7489 if (config->tx_cfg[i].fifo_len < 65) {
7490 config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
7491 break;
7492 }
7493 }
Ananda Rajufed5ecc2005-11-14 15:25:08 -05007494 /* + 2 because one Txd for skb->data and one Txd for UFO */
7495 config->max_txds = MAX_SKB_FRAGS + 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007496
7497 /* Rx side parameters. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007498 config->rx_ring_num = rx_ring_num;
7499 for (i = 0; i < MAX_RX_RINGS; i++) {
7500 config->rx_cfg[i].num_rxd = rx_ring_sz[i] *
Ananda Rajuda6971d2005-10-31 16:55:31 -05007501 (rxd_count[sp->rxd_mode] + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007502 config->rx_cfg[i].ring_priority = i;
7503 }
7504
7505 for (i = 0; i < rx_ring_num; i++) {
7506 config->rx_cfg[i].ring_org = RING_ORG_BUFF1;
7507 config->rx_cfg[i].f_no_snoop =
7508 (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
7509 }
7510
7511 /* Setting Mac Control parameters */
7512 mac_control->rmac_pause_time = rmac_pause_time;
7513 mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
7514 mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
7515
7516
7517 /* Initialize Ring buffer parameters. */
7518 for (i = 0; i < config->rx_ring_num; i++)
7519 atomic_set(&sp->rx_bufs_left[i], 0);
7520
7521 /* initialize the shared memory used by the NIC and the host */
7522 if (init_shared_mem(sp)) {
7523 DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
Ananda Rajub41477f2006-07-24 19:52:49 -04007524 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007525 ret = -ENOMEM;
7526 goto mem_alloc_failed;
7527 }
7528
7529 sp->bar0 = ioremap(pci_resource_start(pdev, 0),
7530 pci_resource_len(pdev, 0));
7531 if (!sp->bar0) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007532 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem1\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007533 dev->name);
7534 ret = -ENOMEM;
7535 goto bar0_remap_failed;
7536 }
7537
7538 sp->bar1 = ioremap(pci_resource_start(pdev, 2),
7539 pci_resource_len(pdev, 2));
7540 if (!sp->bar1) {
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007541 DBG_PRINT(ERR_DBG, "%s: Neterion: cannot remap io mem2\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07007542 dev->name);
7543 ret = -ENOMEM;
7544 goto bar1_remap_failed;
7545 }
7546
7547 dev->irq = pdev->irq;
7548 dev->base_addr = (unsigned long) sp->bar0;
7549
7550 /* Initializing the BAR1 address as the start of the FIFO pointer. */
7551 for (j = 0; j < MAX_TX_FIFOS; j++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007552 mac_control->tx_FIFO_start[j] = (struct TxFIFO_element __iomem *)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007553 (sp->bar1 + (j * 0x00020000));
7554 }
7555
7556 /* Driver entry points */
7557 dev->open = &s2io_open;
7558 dev->stop = &s2io_close;
7559 dev->hard_start_xmit = &s2io_xmit;
7560 dev->get_stats = &s2io_get_stats;
7561 dev->set_multicast_list = &s2io_set_multicast;
7562 dev->do_ioctl = &s2io_ioctl;
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04007563 dev->set_mac_address = &s2io_set_mac_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007564 dev->change_mtu = &s2io_change_mtu;
7565 SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -07007566 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7567 dev->vlan_rx_register = s2io_vlan_rx_register;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007568
Linus Torvalds1da177e2005-04-16 15:20:36 -07007569 /*
7570 * will use eth_mac_addr() for dev->set_mac_address
7571 * mac address will be set every time dev->open() is called
7572 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007573 netif_napi_add(dev, &sp->napi, s2io_poll, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007574
Brian Haley612eff02006-06-15 14:36:36 -04007575#ifdef CONFIG_NET_POLL_CONTROLLER
7576 dev->poll_controller = s2io_netpoll;
7577#endif
7578
Linus Torvalds1da177e2005-04-16 15:20:36 -07007579 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
7580 if (sp->high_dma_flag == TRUE)
7581 dev->features |= NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007582 dev->features |= NETIF_F_TSO;
Herbert Xuf83ef8c2006-06-30 13:37:03 -07007583 dev->features |= NETIF_F_TSO6;
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007584 if ((sp->device_type & XFRAME_II_DEVICE) && (ufo)) {
Ananda Rajufed5ecc2005-11-14 15:25:08 -05007585 dev->features |= NETIF_F_UFO;
7586 dev->features |= NETIF_F_HW_CSUM;
7587 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007588
7589 dev->tx_timeout = &s2io_tx_watchdog;
7590 dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
David Howellsc4028952006-11-22 14:57:56 +00007591 INIT_WORK(&sp->rst_timer_task, s2io_restart_nic);
7592 INIT_WORK(&sp->set_link_task, s2io_set_link);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007593
ravinandan.arakali@neterion.come960fc52005-08-12 10:15:59 -07007594 pci_save_state(sp->pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007595
7596 /* Setting swapper control on the NIC, for proper reset operation */
7597 if (s2io_set_swapper(sp)) {
7598 DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
7599 dev->name);
7600 ret = -EAGAIN;
7601 goto set_swap_failed;
7602 }
7603
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007604 /* Verify if the Herc works on the slot its placed into */
7605 if (sp->device_type & XFRAME_II_DEVICE) {
7606 mode = s2io_verify_pci_mode(sp);
7607 if (mode < 0) {
7608 DBG_PRINT(ERR_DBG, "%s: ", __FUNCTION__);
7609 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
7610 ret = -EBADSLT;
7611 goto set_swap_failed;
7612 }
7613 }
7614
7615 /* Not needed for Herc */
7616 if (sp->device_type & XFRAME_I_DEVICE) {
7617 /*
7618 * Fix for all "FFs" MAC address problems observed on
7619 * Alpha platforms
7620 */
7621 fix_mac_address(sp);
7622 s2io_reset(sp);
7623 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007624
7625 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07007626 * MAC address initialization.
7627 * For now only one mac address will be read and used.
7628 */
7629 bar0 = sp->bar0;
7630 val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
7631 RMAC_ADDR_CMD_MEM_OFFSET(0 + MAC_MAC_ADDR_START_OFFSET);
7632 writeq(val64, &bar0->rmac_addr_cmd_mem);
Ananda Rajuc92ca042006-04-21 19:18:03 -04007633 wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
Sivakumar Subramani9fc93a42007-02-24 01:57:32 -05007634 RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING, S2IO_BIT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007635 tmp64 = readq(&bar0->rmac_addr_data0_mem);
7636 mac_down = (u32) tmp64;
7637 mac_up = (u32) (tmp64 >> 32);
7638
Linus Torvalds1da177e2005-04-16 15:20:36 -07007639 sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
7640 sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
7641 sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
7642 sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
7643 sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
7644 sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
7645
Linus Torvalds1da177e2005-04-16 15:20:36 -07007646 /* Set the factory defined MAC address initially */
7647 dev->addr_len = ETH_ALEN;
7648 memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
Sivakumar Subramani2fd37682007-09-14 07:39:19 -04007649 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007650
Sivakumar Subramanic77dd432007-08-06 05:36:28 -04007651 /* Store the values of the MSIX table in the s2io_nic structure */
7652 store_xmsi_data(sp);
Ananda Rajub41477f2006-07-24 19:52:49 -04007653 /* reset Nic and bring it to known state */
7654 s2io_reset(sp);
7655
Linus Torvalds1da177e2005-04-16 15:20:36 -07007656 /*
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007657 * Initialize the tasklet status and link state flags
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007658 * and the card state parameter
Linus Torvalds1da177e2005-04-16 15:20:36 -07007659 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007660 sp->tasklet_status = 0;
Sivakumar Subramani92b84432007-09-06 06:51:14 -04007661 sp->state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007662
Linus Torvalds1da177e2005-04-16 15:20:36 -07007663 /* Initialize spinlocks */
7664 spin_lock_init(&sp->tx_lock);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007665
7666 if (!napi)
7667 spin_lock_init(&sp->put_lock);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007668 spin_lock_init(&sp->rx_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007669
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007670 /*
7671 * SXE-002: Configure link and activity LED to init state
7672 * on driver load.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007673 */
7674 subid = sp->pdev->subsystem_device;
7675 if ((subid & 0xFF) >= 0x07) {
7676 val64 = readq(&bar0->gpio_control);
7677 val64 |= 0x0000800000000000ULL;
7678 writeq(val64, &bar0->gpio_control);
7679 val64 = 0x0411040400000000ULL;
7680 writeq(val64, (void __iomem *) bar0 + 0x2700);
7681 val64 = readq(&bar0->gpio_control);
7682 }
7683
7684 sp->rx_csum = 1; /* Rx chksum verify enabled by default */
7685
7686 if (register_netdev(dev)) {
7687 DBG_PRINT(ERR_DBG, "Device registration failed\n");
7688 ret = -ENODEV;
7689 goto register_failed;
7690 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04007691 s2io_vpd_read(sp);
Ramkrishna Vepa0c61ed52007-03-09 18:28:32 -08007692 DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2007 Neterion Inc.\n");
Ananda Rajub41477f2006-07-24 19:52:49 -04007693 DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n",dev->name,
Auke Kok44c10132007-06-08 15:46:36 -07007694 sp->product_name, pdev->revision);
Ananda Rajub41477f2006-07-24 19:52:49 -04007695 DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
7696 s2io_driver_version);
Joe Perches0795af52007-10-03 17:59:30 -07007697 DBG_PRINT(ERR_DBG, "%s: MAC ADDR: %s\n",
7698 dev->name, print_mac(mac, dev->dev_addr));
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007699 DBG_PRINT(ERR_DBG, "SERIAL NUMBER: %s\n", sp->serial_num);
Ananda Raju9dc737a2006-04-21 19:05:41 -04007700 if (sp->device_type & XFRAME_II_DEVICE) {
raghavendra.koushik@neterion.com0b1f7eb2005-08-03 12:39:56 -07007701 mode = s2io_print_pci_mode(sp);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007702 if (mode < 0) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007703 DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007704 ret = -EBADSLT;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007705 unregister_netdev(dev);
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007706 goto set_swap_failed;
7707 }
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -07007708 }
Ananda Raju9dc737a2006-04-21 19:05:41 -04007709 switch(sp->rxd_mode) {
7710 case RXD_MODE_1:
7711 DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
7712 dev->name);
7713 break;
7714 case RXD_MODE_3B:
7715 DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
7716 dev->name);
7717 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007718 }
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007719
7720 if (napi)
7721 DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
Sivakumar Subramanieaae7f72007-09-15 14:14:22 -07007722 switch(sp->config.intr_type) {
Ananda Raju9dc737a2006-04-21 19:05:41 -04007723 case INTA:
7724 DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
7725 break;
Ananda Raju9dc737a2006-04-21 19:05:41 -04007726 case MSI_X:
7727 DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
7728 break;
7729 }
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007730 if (sp->lro)
7731 DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
Ananda Raju9dc737a2006-04-21 19:05:41 -04007732 dev->name);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05007733 if (ufo)
7734 DBG_PRINT(ERR_DBG, "%s: UDP Fragmentation Offload(UFO)"
7735 " enabled\n", dev->name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007736 /* Initialize device name */
Ananda Raju9dc737a2006-04-21 19:05:41 -04007737 sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -07007738
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007739 /*
7740 * Make Link state as off at this point, when the Link change
7741 * interrupt comes the state will be automatically changed to
Linus Torvalds1da177e2005-04-16 15:20:36 -07007742 * the right state.
7743 */
7744 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007745
7746 return 0;
7747
7748 register_failed:
7749 set_swap_failed:
7750 iounmap(sp->bar1);
7751 bar1_remap_failed:
7752 iounmap(sp->bar0);
7753 bar0_remap_failed:
7754 mem_alloc_failed:
7755 free_shared_mem(sp);
7756 pci_disable_device(pdev);
Veena Parateccb8622007-07-23 02:23:54 -04007757 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007758 pci_set_drvdata(pdev, NULL);
7759 free_netdev(dev);
7760
7761 return ret;
7762}
7763
7764/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007765 * s2io_rem_nic - Free the PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07007766 * @pdev: structure containing the PCI related information of the device.
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007767 * Description: This function is called by the Pci subsystem to release a
Linus Torvalds1da177e2005-04-16 15:20:36 -07007768 * PCI device and free up all resource held up by the device. This could
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007769 * be in response to a Hot plug event or when the driver is to be removed
Linus Torvalds1da177e2005-04-16 15:20:36 -07007770 * from memory.
7771 */
7772
7773static void __devexit s2io_rem_nic(struct pci_dev *pdev)
7774{
7775 struct net_device *dev =
7776 (struct net_device *) pci_get_drvdata(pdev);
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007777 struct s2io_nic *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007778
7779 if (dev == NULL) {
7780 DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
7781 return;
7782 }
7783
Francois Romieu22747d62007-02-15 23:37:50 +01007784 flush_scheduled_work();
7785
Linus Torvalds1da177e2005-04-16 15:20:36 -07007786 sp = dev->priv;
7787 unregister_netdev(dev);
7788
7789 free_shared_mem(sp);
7790 iounmap(sp->bar0);
7791 iounmap(sp->bar1);
Veena Parateccb8622007-07-23 02:23:54 -04007792 pci_release_regions(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007793 pci_set_drvdata(pdev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007794 free_netdev(dev);
Sivakumar Subramani19a60522007-01-31 13:30:49 -05007795 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007796}
7797
7798/**
7799 * s2io_starter - Entry point for the driver
7800 * Description: This function is the entry point for the driver. It verifies
7801 * the module loadable parameters and initializes PCI configuration space.
7802 */
7803
Stephen Hemminger43b7c452007-10-05 12:39:21 -07007804static int __init s2io_starter(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007805{
Jeff Garzik29917622006-08-19 17:48:59 -04007806 return pci_register_driver(&s2io_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007807}
7808
7809/**
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -07007810 * s2io_closer - Cleanup routine for the driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07007811 * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
7812 */
7813
Sivakumar Subramani372cc592007-01-31 13:32:57 -05007814static __exit void s2io_closer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007815{
7816 pci_unregister_driver(&s2io_driver);
7817 DBG_PRINT(INIT_DBG, "cleanup done\n");
7818}
7819
7820module_init(s2io_starter);
7821module_exit(s2io_closer);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007822
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007823static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007824 struct tcphdr **tcp, struct RxD_t *rxdp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007825{
7826 int ip_off;
7827 u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
7828
7829 if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
7830 DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
7831 __FUNCTION__);
7832 return -1;
7833 }
7834
7835 /* TODO:
7836 * By default the VLAN field in the MAC is stripped by the card, if this
7837 * feature is turned off in rx_pa_cfg register, then the ip_off field
7838 * has to be shifted by a further 2 bytes
7839 */
7840 switch (l2_type) {
7841 case 0: /* DIX type */
7842 case 4: /* DIX type with VLAN */
7843 ip_off = HEADER_ETHERNET_II_802_3_SIZE;
7844 break;
7845 /* LLC, SNAP etc are considered non-mergeable */
7846 default:
7847 return -1;
7848 }
7849
7850 *ip = (struct iphdr *)((u8 *)buffer + ip_off);
7851 ip_len = (u8)((*ip)->ihl);
7852 ip_len <<= 2;
7853 *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
7854
7855 return 0;
7856}
7857
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007858static int check_for_socket_match(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007859 struct tcphdr *tcp)
7860{
7861 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
7862 if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
7863 (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
7864 return -1;
7865 return 0;
7866}
7867
7868static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
7869{
7870 return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
7871}
7872
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007873static void initiate_new_session(struct lro *lro, u8 *l2h,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007874 struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len)
7875{
7876 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
7877 lro->l2h = l2h;
7878 lro->iph = ip;
7879 lro->tcph = tcp;
7880 lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
7881 lro->tcp_ack = ntohl(tcp->ack_seq);
7882 lro->sg_num = 1;
7883 lro->total_len = ntohs(ip->tot_len);
7884 lro->frags_len = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007885 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007886 * check if we saw TCP timestamp. Other consistency checks have
7887 * already been done.
7888 */
7889 if (tcp->doff == 8) {
7890 u32 *ptr;
7891 ptr = (u32 *)(tcp+1);
7892 lro->saw_ts = 1;
7893 lro->cur_tsval = *(ptr+1);
7894 lro->cur_tsecr = *(ptr+2);
7895 }
7896 lro->in_use = 1;
7897}
7898
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007899static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007900{
7901 struct iphdr *ip = lro->iph;
7902 struct tcphdr *tcp = lro->tcph;
Al Virobd4f3ae2007-02-09 16:40:15 +00007903 __sum16 nchk;
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007904 struct stat_block *statinfo = sp->mac_control.stats_info;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007905 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
7906
7907 /* Update L3 header */
7908 ip->tot_len = htons(lro->total_len);
7909 ip->check = 0;
7910 nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
7911 ip->check = nchk;
7912
7913 /* Update L4 header */
7914 tcp->ack_seq = lro->tcp_ack;
7915 tcp->window = lro->window;
7916
7917 /* Update tsecr field if this session has timestamps enabled */
7918 if (lro->saw_ts) {
7919 u32 *ptr = (u32 *)(tcp + 1);
7920 *(ptr+2) = lro->cur_tsecr;
7921 }
7922
7923 /* Update counters required for calculation of
7924 * average no. of packets aggregated.
7925 */
7926 statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
7927 statinfo->sw_stat.num_aggregations++;
7928}
7929
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007930static void aggregate_new_rx(struct lro *lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007931 struct tcphdr *tcp, u32 l4_pyld)
7932{
7933 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
7934 lro->total_len += l4_pyld;
7935 lro->frags_len += l4_pyld;
7936 lro->tcp_next_seq += l4_pyld;
7937 lro->sg_num++;
7938
7939 /* Update ack seq no. and window ad(from this pkt) in LRO object */
7940 lro->tcp_ack = tcp->ack_seq;
7941 lro->window = tcp->window;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007942
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007943 if (lro->saw_ts) {
7944 u32 *ptr;
7945 /* Update tsecr and tsval from this packet */
7946 ptr = (u32 *) (tcp + 1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007947 lro->cur_tsval = *(ptr + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007948 lro->cur_tsecr = *(ptr + 2);
7949 }
7950}
7951
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05007952static int verify_l3_l4_lro_capable(struct lro *l_lro, struct iphdr *ip,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007953 struct tcphdr *tcp, u32 tcp_pyld_len)
7954{
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007955 u8 *ptr;
7956
Andrew Morton79dc1902006-02-03 01:45:13 -08007957 DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
7958
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007959 if (!tcp_pyld_len) {
7960 /* Runt frame or a pure ack */
7961 return -1;
7962 }
7963
7964 if (ip->ihl != 5) /* IP has options */
7965 return -1;
7966
Ananda Raju75c30b12006-07-24 19:55:09 -04007967 /* If we see CE codepoint in IP header, packet is not mergeable */
7968 if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
7969 return -1;
7970
7971 /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007972 if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
Ananda Raju75c30b12006-07-24 19:55:09 -04007973 tcp->ece || tcp->cwr || !tcp->ack) {
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007974 /*
7975 * Currently recognize only the ack control word and
7976 * any other control field being set would result in
7977 * flushing the LRO session
7978 */
7979 return -1;
7980 }
7981
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007982 /*
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007983 * Allow only one TCP timestamp option. Don't aggregate if
7984 * any other options are detected.
7985 */
7986 if (tcp->doff != 5 && tcp->doff != 8)
7987 return -1;
7988
7989 if (tcp->doff == 8) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007990 ptr = (u8 *)(tcp + 1);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05007991 while (*ptr == TCPOPT_NOP)
7992 ptr++;
7993 if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
7994 return -1;
7995
7996 /* Ensure timestamp value increases monotonically */
7997 if (l_lro)
7998 if (l_lro->cur_tsval > *((u32 *)(ptr+2)))
7999 return -1;
8000
8001 /* timestamp echo reply should be non-zero */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008002 if (*((u32 *)(ptr+6)) == 0)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008003 return -1;
8004 }
8005
8006 return 0;
8007}
8008
8009static int
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008010s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
8011 struct RxD_t *rxdp, struct s2io_nic *sp)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008012{
8013 struct iphdr *ip;
8014 struct tcphdr *tcph;
8015 int ret = 0, i;
8016
8017 if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
8018 rxdp))) {
8019 DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
8020 ip->saddr, ip->daddr);
8021 } else {
8022 return ret;
8023 }
8024
8025 tcph = (struct tcphdr *)*tcp;
8026 *tcp_len = get_l4_pyld_length(ip, tcph);
8027 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008028 struct lro *l_lro = &sp->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008029 if (l_lro->in_use) {
8030 if (check_for_socket_match(l_lro, ip, tcph))
8031 continue;
8032 /* Sock pair matched */
8033 *lro = l_lro;
8034
8035 if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
8036 DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
8037 "0x%x, actual 0x%x\n", __FUNCTION__,
8038 (*lro)->tcp_next_seq,
8039 ntohl(tcph->seq));
8040
8041 sp->mac_control.stats_info->
8042 sw_stat.outof_sequence_pkts++;
8043 ret = 2;
8044 break;
8045 }
8046
8047 if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
8048 ret = 1; /* Aggregate */
8049 else
8050 ret = 2; /* Flush both */
8051 break;
8052 }
8053 }
8054
8055 if (ret == 0) {
8056 /* Before searching for available LRO objects,
8057 * check if the pkt is L3/L4 aggregatable. If not
8058 * don't create new LRO session. Just send this
8059 * packet up.
8060 */
8061 if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
8062 return 5;
8063 }
8064
8065 for (i=0; i<MAX_LRO_SESSIONS; i++) {
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008066 struct lro *l_lro = &sp->lro0_n[i];
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008067 if (!(l_lro->in_use)) {
8068 *lro = l_lro;
8069 ret = 3; /* Begin anew */
8070 break;
8071 }
8072 }
8073 }
8074
8075 if (ret == 0) { /* sessions exceeded */
8076 DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
8077 __FUNCTION__);
8078 *lro = NULL;
8079 return ret;
8080 }
8081
8082 switch (ret) {
8083 case 3:
8084 initiate_new_session(*lro, buffer, ip, tcph, *tcp_len);
8085 break;
8086 case 2:
8087 update_L3L4_header(sp, *lro);
8088 break;
8089 case 1:
8090 aggregate_new_rx(*lro, ip, tcph, *tcp_len);
8091 if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
8092 update_L3L4_header(sp, *lro);
8093 ret = 4; /* Flush the LRO */
8094 }
8095 break;
8096 default:
8097 DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
8098 __FUNCTION__);
8099 break;
8100 }
8101
8102 return ret;
8103}
8104
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008105static void clear_lro_session(struct lro *lro)
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008106{
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008107 static u16 lro_struct_size = sizeof(struct lro);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008108
8109 memset(lro, 0, lro_struct_size);
8110}
8111
8112static void queue_rx_frame(struct sk_buff *skb)
8113{
8114 struct net_device *dev = skb->dev;
8115
8116 skb->protocol = eth_type_trans(skb, dev);
Sivakumar Subramanidb874e62007-01-31 13:28:08 -05008117 if (napi)
8118 netif_receive_skb(skb);
8119 else
8120 netif_rx(skb);
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008121}
8122
Ralf Baechle1ee6dd72007-01-31 14:09:29 -05008123static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
8124 struct sk_buff *skb,
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008125 u32 tcp_len)
8126{
Ananda Raju75c30b12006-07-24 19:55:09 -04008127 struct sk_buff *first = lro->parent;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008128
8129 first->len += tcp_len;
8130 first->data_len = lro->frags_len;
8131 skb_pull(skb, (skb->len - tcp_len));
Ananda Raju75c30b12006-07-24 19:55:09 -04008132 if (skb_shinfo(first)->frag_list)
8133 lro->last_frag->next = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008134 else
8135 skb_shinfo(first)->frag_list = skb;
Sivakumar Subramani372cc592007-01-31 13:32:57 -05008136 first->truesize += skb->truesize;
Ananda Raju75c30b12006-07-24 19:55:09 -04008137 lro->last_frag = skb;
Ravinandan Arakali7d3d04392006-01-25 14:53:07 -05008138 sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
8139 return;
8140}
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008141
8142/**
8143 * s2io_io_error_detected - called when PCI error is detected
8144 * @pdev: Pointer to PCI device
Rolf Eike Beer8453d432007-07-10 11:58:02 +02008145 * @state: The current pci connection state
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008146 *
8147 * This function is called after a PCI bus error affecting
8148 * this device has been detected.
8149 */
8150static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
8151 pci_channel_state_t state)
8152{
8153 struct net_device *netdev = pci_get_drvdata(pdev);
8154 struct s2io_nic *sp = netdev->priv;
8155
8156 netif_device_detach(netdev);
8157
8158 if (netif_running(netdev)) {
8159 /* Bring down the card, while avoiding PCI I/O */
8160 do_s2io_card_down(sp, 0);
Linas Vepstasd796fdb2007-05-14 18:37:30 -05008161 }
8162 pci_disable_device(pdev);
8163
8164 return PCI_ERS_RESULT_NEED_RESET;
8165}
8166
8167/**
8168 * s2io_io_slot_reset - called after the pci bus has been reset.
8169 * @pdev: Pointer to PCI device
8170 *
8171 * Restart the card from scratch, as if from a cold-boot.
8172 * At this point, the card has exprienced a hard reset,
8173 * followed by fixups by BIOS, and has its config space
8174 * set up identically to what it was at cold boot.
8175 */
8176static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev)
8177{
8178 struct net_device *netdev = pci_get_drvdata(pdev);
8179 struct s2io_nic *sp = netdev->priv;
8180
8181 if (pci_enable_device(pdev)) {
8182 printk(KERN_ERR "s2io: "
8183 "Cannot re-enable PCI device after reset.\n");
8184 return PCI_ERS_RESULT_DISCONNECT;
8185 }
8186
8187 pci_set_master(pdev);
8188 s2io_reset(sp);
8189
8190 return PCI_ERS_RESULT_RECOVERED;
8191}
8192
8193/**
8194 * s2io_io_resume - called when traffic can start flowing again.
8195 * @pdev: Pointer to PCI device
8196 *
8197 * This callback is called when the error recovery driver tells
8198 * us that its OK to resume normal operation.
8199 */
8200static void s2io_io_resume(struct pci_dev *pdev)
8201{
8202 struct net_device *netdev = pci_get_drvdata(pdev);
8203 struct s2io_nic *sp = netdev->priv;
8204
8205 if (netif_running(netdev)) {
8206 if (s2io_card_up(sp)) {
8207 printk(KERN_ERR "s2io: "
8208 "Can't bring device back up after reset.\n");
8209 return;
8210 }
8211
8212 if (s2io_set_mac_addr(netdev, netdev->dev_addr) == FAILURE) {
8213 s2io_card_down(sp);
8214 printk(KERN_ERR "s2io: "
8215 "Can't resetore mac addr after reset.\n");
8216 return;
8217 }
8218 }
8219
8220 netif_device_attach(netdev);
8221 netif_wake_queue(netdev);
8222}