blob: f8088c0ec018aafc264c3b05fb316d6260da8014 [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070035static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
36static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020037
Paul Walmsley88b8ba92008-07-03 12:24:46 +030038/* Maximum DPLL multiplier, divider values for OMAP3 */
39#define OMAP3_MAX_DPLL_MULT 2048
40#define OMAP3_MAX_DPLL_DIV 128
41
Paul Walmsleyb045d082008-03-18 11:24:28 +020042/*
43 * DPLL1 supplies clock to the MPU.
44 * DPLL2 supplies clock to the IVA2.
45 * DPLL3 supplies CORE domain clocks.
46 * DPLL4 supplies peripheral clocks.
47 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
48 */
49
Paul Walmsley542313c2008-07-03 12:24:45 +030050/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
51#define DPLL_LOW_POWER_STOP 0x1
52#define DPLL_LOW_POWER_BYPASS 0x5
53#define DPLL_LOCKED 0x7
54
Paul Walmsleyb045d082008-03-18 11:24:28 +020055/* PRM CLOCKS */
56
57/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
58static struct clk omap_32k_fck = {
59 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000060 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020061 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000062 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020063};
64
65static struct clk secure_32k_fck = {
66 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000069 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72/* Virtual source clocks for osc_sys_ck */
73static struct clk virt_12m_ck = {
74 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000075 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020076 .rate = 12000000,
Russell King44dc9d02009-01-19 15:51:11 +000077 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020078};
79
80static struct clk virt_13m_ck = {
81 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 13000000,
Russell King44dc9d02009-01-19 15:51:11 +000084 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_16_8m_ck = {
88 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 16800000,
Russell King44dc9d02009-01-19 15:51:11 +000091 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_19_2m_ck = {
95 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 19200000,
Russell King44dc9d02009-01-19 15:51:11 +000098 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_26m_ck = {
102 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 26000000,
Russell King44dc9d02009-01-19 15:51:11 +0000105 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_38_4m_ck = {
109 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 38400000,
Russell King44dc9d02009-01-19 15:51:11 +0000112 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static const struct clksel_rate osc_sys_12m_rates[] = {
116 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
117 { .div = 0 }
118};
119
120static const struct clksel_rate osc_sys_13m_rates[] = {
121 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
122 { .div = 0 }
123};
124
125static const struct clksel_rate osc_sys_16_8m_rates[] = {
126 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
127 { .div = 0 }
128};
129
130static const struct clksel_rate osc_sys_19_2m_rates[] = {
131 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
132 { .div = 0 }
133};
134
135static const struct clksel_rate osc_sys_26m_rates[] = {
136 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
137 { .div = 0 }
138};
139
140static const struct clksel_rate osc_sys_38_4m_rates[] = {
141 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
142 { .div = 0 }
143};
144
145static const struct clksel osc_sys_clksel[] = {
146 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
147 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
148 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
149 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
150 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
151 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
152 { .parent = NULL },
153};
154
155/* Oscillator clock */
156/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
157static struct clk osc_sys_ck = {
158 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000159 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200160 .init = &omap2_init_clksel_parent,
161 .clksel_reg = OMAP3430_PRM_CLKSEL,
162 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
163 .clksel = osc_sys_clksel,
164 /* REVISIT: deal with autoextclkmode? */
Russell King44dc9d02009-01-19 15:51:11 +0000165 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200166 .recalc = &omap2_clksel_recalc,
167};
168
169static const struct clksel_rate div2_rates[] = {
170 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
171 { .div = 2, .val = 2, .flags = RATE_IN_343X },
172 { .div = 0 }
173};
174
175static const struct clksel sys_clksel[] = {
176 { .parent = &osc_sys_ck, .rates = div2_rates },
177 { .parent = NULL }
178};
179
180/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
181/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
182static struct clk sys_ck = {
183 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000184 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200185 .parent = &osc_sys_ck,
186 .init = &omap2_init_clksel_parent,
187 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
188 .clksel_mask = OMAP_SYSCLKDIV_MASK,
189 .clksel = sys_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000190 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200191 .recalc = &omap2_clksel_recalc,
192};
193
194static struct clk sys_altclk = {
195 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000196 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000197 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200198};
199
200/* Optional external clock input for some McBSPs */
201static struct clk mcbsp_clks = {
202 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000203 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000204 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200205};
206
207/* PRM EXTERNAL CLOCK OUTPUT */
208
209static struct clk sys_clkout1 = {
210 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000211 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200212 .parent = &osc_sys_ck,
213 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
214 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200215 .recalc = &followparent_recalc,
216};
217
218/* DPLLS */
219
220/* CM CLOCKS */
221
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200222static const struct clksel_rate dpll_bypass_rates[] = {
223 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
224 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200225};
226
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200227static const struct clksel_rate dpll_locked_rates[] = {
228 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
229 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200230};
231
232static const struct clksel_rate div16_dpll_rates[] = {
233 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
234 { .div = 2, .val = 2, .flags = RATE_IN_343X },
235 { .div = 3, .val = 3, .flags = RATE_IN_343X },
236 { .div = 4, .val = 4, .flags = RATE_IN_343X },
237 { .div = 5, .val = 5, .flags = RATE_IN_343X },
238 { .div = 6, .val = 6, .flags = RATE_IN_343X },
239 { .div = 7, .val = 7, .flags = RATE_IN_343X },
240 { .div = 8, .val = 8, .flags = RATE_IN_343X },
241 { .div = 9, .val = 9, .flags = RATE_IN_343X },
242 { .div = 10, .val = 10, .flags = RATE_IN_343X },
243 { .div = 11, .val = 11, .flags = RATE_IN_343X },
244 { .div = 12, .val = 12, .flags = RATE_IN_343X },
245 { .div = 13, .val = 13, .flags = RATE_IN_343X },
246 { .div = 14, .val = 14, .flags = RATE_IN_343X },
247 { .div = 15, .val = 15, .flags = RATE_IN_343X },
248 { .div = 16, .val = 16, .flags = RATE_IN_343X },
249 { .div = 0 }
250};
251
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200252/* DPLL1 */
253/* MPU clock source */
254/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300255static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
257 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
258 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700259 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200260 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
261 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200263 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
264 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
265 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300266 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
267 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
268 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
269 .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 .max_multiplier = OMAP3_MAX_DPLL_MULT,
271 .max_divider = OMAP3_MAX_DPLL_DIV,
272 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200273};
274
275static struct clk dpll1_ck = {
276 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000277 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200278 .parent = &sys_ck,
279 .dpll_data = &dpll1_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000280 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300281 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700282 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700283 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200284 .recalc = &omap3_dpll_recalc,
285};
286
287/*
288 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
289 * DPLL isn't bypassed.
290 */
291static struct clk dpll1_x2_ck = {
292 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000293 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200294 .parent = &dpll1_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000295 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700296 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200297 .recalc = &omap3_clkoutx2_recalc,
298};
299
300/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
301static const struct clksel div16_dpll1_x2m2_clksel[] = {
302 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
303 { .parent = NULL }
304};
305
306/*
307 * Does not exist in the TRM - needed to separate the M2 divider from
308 * bypass selection in mpu_ck
309 */
310static struct clk dpll1_x2m2_ck = {
311 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000312 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200313 .parent = &dpll1_x2_ck,
314 .init = &omap2_init_clksel_parent,
315 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
316 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
317 .clksel = div16_dpll1_x2m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000318 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700319 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200320 .recalc = &omap2_clksel_recalc,
321};
322
323/* DPLL2 */
324/* IVA2 clock source */
325/* Type: DPLL */
326
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300327static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200328 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
329 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
330 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700331 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200332 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
333 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300334 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
335 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200336 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
337 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
338 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300339 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
340 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
341 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300342 .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
343 .max_multiplier = OMAP3_MAX_DPLL_MULT,
344 .max_divider = OMAP3_MAX_DPLL_DIV,
345 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200346};
347
348static struct clk dpll2_ck = {
349 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000350 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200351 .parent = &sys_ck,
352 .dpll_data = &dpll2_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000353 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300354 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700355 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700356 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200357 .recalc = &omap3_dpll_recalc,
358};
359
360static const struct clksel div16_dpll2_m2x2_clksel[] = {
361 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
362 { .parent = NULL }
363};
364
365/*
366 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
367 * or CLKOUTX2. CLKOUT seems most plausible.
368 */
369static struct clk dpll2_m2_ck = {
370 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000371 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200372 .parent = &dpll2_ck,
373 .init = &omap2_init_clksel_parent,
374 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
375 OMAP3430_CM_CLKSEL2_PLL),
376 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
377 .clksel = div16_dpll2_m2x2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000378 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700379 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200380 .recalc = &omap2_clksel_recalc,
381};
382
Paul Walmsley542313c2008-07-03 12:24:45 +0300383/*
384 * DPLL3
385 * Source clock for all interfaces and for some device fclks
386 * REVISIT: Also supports fast relock bypass - not included below
387 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300388static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200389 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
390 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
391 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700392 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200393 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
394 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
395 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
396 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
397 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300398 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
399 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300400 .max_multiplier = OMAP3_MAX_DPLL_MULT,
401 .max_divider = OMAP3_MAX_DPLL_DIV,
402 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403};
404
405static struct clk dpll3_ck = {
406 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000407 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200408 .parent = &sys_ck,
409 .dpll_data = &dpll3_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000410 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300411 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700412 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200413 .recalc = &omap3_dpll_recalc,
414};
415
416/*
417 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
418 * DPLL isn't bypassed
419 */
420static struct clk dpll3_x2_ck = {
421 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000422 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200423 .parent = &dpll3_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000424 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700425 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200426 .recalc = &omap3_clkoutx2_recalc,
427};
428
Paul Walmsleyb045d082008-03-18 11:24:28 +0200429static const struct clksel_rate div31_dpll3_rates[] = {
430 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
431 { .div = 2, .val = 2, .flags = RATE_IN_343X },
432 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
433 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
434 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
435 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
436 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
437 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
438 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
439 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
440 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
441 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
442 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
443 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
444 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
445 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
446 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
447 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
448 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
449 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
450 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
451 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
452 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
453 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
454 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
455 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
456 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
457 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
458 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
459 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
460 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
461 { .div = 0 },
462};
463
464static const struct clksel div31_dpll3m2_clksel[] = {
465 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
466 { .parent = NULL }
467};
468
469/*
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200470 * DPLL3 output M2
471 * REVISIT: This DPLL output divider must be changed in SRAM, so until
472 * that code is ready, this should remain a 'read-only' clksel clock.
Paul Walmsleyb045d082008-03-18 11:24:28 +0200473 */
474static struct clk dpll3_m2_ck = {
475 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000476 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200477 .parent = &dpll3_ck,
478 .init = &omap2_init_clksel_parent,
479 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
480 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
481 .clksel = div31_dpll3m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000482 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700483 .clkdm_name = "dpll3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200484 .recalc = &omap2_clksel_recalc,
485};
486
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200487static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300488 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200489 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
490 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200491};
492
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200493static struct clk core_ck = {
494 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000495 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200496 .init = &omap2_init_clksel_parent,
497 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300498 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200499 .clksel = core_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000500 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200501 .recalc = &omap2_clksel_recalc,
502};
503
504static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300505 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200506 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
507 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200508};
509
510static struct clk dpll3_m2x2_ck = {
511 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000512 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200513 .init = &omap2_init_clksel_parent,
514 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300515 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200516 .clksel = dpll3_m2x2_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000517 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700518 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200519 .recalc = &omap2_clksel_recalc,
520};
521
522/* The PWRDN bit is apparently only available on 3430ES2 and above */
523static const struct clksel div16_dpll3_clksel[] = {
524 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
525 { .parent = NULL }
526};
527
528/* This virtual clock is the source for dpll3_m3x2_ck */
529static struct clk dpll3_m3_ck = {
530 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000531 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200532 .parent = &dpll3_ck,
533 .init = &omap2_init_clksel_parent,
534 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
535 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
536 .clksel = div16_dpll3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000537 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700538 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200539 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200540};
541
542/* The PWRDN bit is apparently only available on 3430ES2 and above */
543static struct clk dpll3_m3x2_ck = {
544 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000545 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200546 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200547 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
548 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000549 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700550 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200551 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200552};
553
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200554static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300555 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200556 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200557 { .parent = NULL }
558};
559
560static struct clk emu_core_alwon_ck = {
561 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000562 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200563 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200564 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200565 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300566 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200567 .clksel = emu_core_alwon_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000568 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700569 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200570 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200571};
572
573/* DPLL4 */
574/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
575/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300576static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200577 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
578 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
579 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700580 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200581 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
582 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300583 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200584 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
585 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
586 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300587 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
588 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
589 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
590 .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300591 .max_multiplier = OMAP3_MAX_DPLL_MULT,
592 .max_divider = OMAP3_MAX_DPLL_DIV,
593 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200594};
595
596static struct clk dpll4_ck = {
597 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000598 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200599 .parent = &sys_ck,
600 .dpll_data = &dpll4_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000601 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300602 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700603 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700604 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 .recalc = &omap3_dpll_recalc,
606};
607
608/*
609 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200610 * DPLL isn't bypassed --
611 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200612 */
613static struct clk dpll4_x2_ck = {
614 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000615 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200616 .parent = &dpll4_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000617 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700618 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200619 .recalc = &omap3_clkoutx2_recalc,
620};
621
622static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200623 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200624 { .parent = NULL }
625};
626
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200627/* This virtual clock is the source for dpll4_m2x2_ck */
628static struct clk dpll4_m2_ck = {
629 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000630 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200631 .parent = &dpll4_ck,
632 .init = &omap2_init_clksel_parent,
633 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
634 .clksel_mask = OMAP3430_DIV_96M_MASK,
635 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000636 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700637 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200638 .recalc = &omap2_clksel_recalc,
639};
640
Paul Walmsleyb045d082008-03-18 11:24:28 +0200641/* The PWRDN bit is apparently only available on 3430ES2 and above */
642static struct clk dpll4_m2x2_ck = {
643 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000644 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200645 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200646 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
647 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000648 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700649 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200650 .recalc = &omap3_clkoutx2_recalc,
651};
652
653static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300654 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200655 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
656 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200657};
658
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700659/*
660 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
661 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
662 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
663 * CM_96K_(F)CLK.
664 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200665static struct clk omap_96m_alwon_fck = {
666 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000667 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200668 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200669 .init = &omap2_init_clksel_parent,
670 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300671 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200672 .clksel = omap_96m_alwon_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000673 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200674 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200675};
676
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700677static struct clk cm_96m_fck = {
678 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000679 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200680 .parent = &omap_96m_alwon_fck,
Russell King44dc9d02009-01-19 15:51:11 +0000681 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200682 .recalc = &followparent_recalc,
683};
684
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700685static const struct clksel_rate omap_96m_dpll_rates[] = {
686 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
687 { .div = 0 }
688};
689
690static const struct clksel_rate omap_96m_sys_rates[] = {
691 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
692 { .div = 0 }
693};
694
695static const struct clksel omap_96m_fck_clksel[] = {
696 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
697 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200698 { .parent = NULL }
699};
700
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700701static struct clk omap_96m_fck = {
702 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000703 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700704 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200705 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700706 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
707 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
708 .clksel = omap_96m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000709 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200710 .recalc = &omap2_clksel_recalc,
711};
712
713/* This virtual clock is the source for dpll4_m3x2_ck */
714static struct clk dpll4_m3_ck = {
715 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000716 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200717 .parent = &dpll4_ck,
718 .init = &omap2_init_clksel_parent,
719 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
720 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
721 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000722 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700723 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200724 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200725};
726
727/* The PWRDN bit is apparently only available on 3430ES2 and above */
728static struct clk dpll4_m3x2_ck = {
729 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000730 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200731 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200732 .init = &omap2_init_clksel_parent,
733 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
734 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000735 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700736 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200737 .recalc = &omap3_clkoutx2_recalc,
738};
739
740static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300741 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200742 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
743 { .parent = NULL }
744};
745
746static struct clk virt_omap_54m_fck = {
747 .name = "virt_omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000748 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200749 .parent = &dpll4_m3x2_ck,
750 .init = &omap2_init_clksel_parent,
751 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300752 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200753 .clksel = virt_omap_54m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000754 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200755 .recalc = &omap2_clksel_recalc,
756};
757
758static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
759 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
760 { .div = 0 }
761};
762
763static const struct clksel_rate omap_54m_alt_rates[] = {
764 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
765 { .div = 0 }
766};
767
768static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200769 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200770 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
771 { .parent = NULL }
772};
773
774static struct clk omap_54m_fck = {
775 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000776 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200777 .init = &omap2_init_clksel_parent,
778 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700779 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200780 .clksel = omap_54m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000781 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200782 .recalc = &omap2_clksel_recalc,
783};
784
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700785static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200786 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
787 { .div = 0 }
788};
789
790static const struct clksel_rate omap_48m_alt_rates[] = {
791 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
792 { .div = 0 }
793};
794
795static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700796 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200797 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
798 { .parent = NULL }
799};
800
801static struct clk omap_48m_fck = {
802 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000803 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200804 .init = &omap2_init_clksel_parent,
805 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700806 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200807 .clksel = omap_48m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000808 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200809 .recalc = &omap2_clksel_recalc,
810};
811
812static struct clk omap_12m_fck = {
813 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000814 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200815 .parent = &omap_48m_fck,
816 .fixed_div = 4,
Russell King44dc9d02009-01-19 15:51:11 +0000817 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200818 .recalc = &omap2_fixed_divisor_recalc,
819};
820
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200821/* This virstual clock is the source for dpll4_m4x2_ck */
822static struct clk dpll4_m4_ck = {
823 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000824 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200825 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200826 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200827 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
828 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
829 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000830 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700831 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200832 .recalc = &omap2_clksel_recalc,
Paul Walmsleyae8578c2009-01-27 19:13:12 -0700833 .set_rate = &omap2_clksel_set_rate,
834 .round_rate = &omap2_clksel_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200835};
836
837/* The PWRDN bit is apparently only available on 3430ES2 and above */
838static struct clk dpll4_m4x2_ck = {
839 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000840 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200841 .parent = &dpll4_m4_ck,
842 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
843 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000844 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700845 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200846 .recalc = &omap3_clkoutx2_recalc,
847};
848
849/* This virtual clock is the source for dpll4_m5x2_ck */
850static struct clk dpll4_m5_ck = {
851 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000852 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200853 .parent = &dpll4_ck,
854 .init = &omap2_init_clksel_parent,
855 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
856 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
857 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000858 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700859 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200860 .recalc = &omap2_clksel_recalc,
861};
862
863/* The PWRDN bit is apparently only available on 3430ES2 and above */
864static struct clk dpll4_m5x2_ck = {
865 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000866 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200867 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200868 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
869 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000870 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700871 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200872 .recalc = &omap3_clkoutx2_recalc,
873};
874
875/* This virtual clock is the source for dpll4_m6x2_ck */
876static struct clk dpll4_m6_ck = {
877 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000878 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200879 .parent = &dpll4_ck,
880 .init = &omap2_init_clksel_parent,
881 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
882 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
883 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000884 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700885 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200886 .recalc = &omap2_clksel_recalc,
887};
888
889/* The PWRDN bit is apparently only available on 3430ES2 and above */
890static struct clk dpll4_m6x2_ck = {
891 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000892 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200893 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200894 .init = &omap2_init_clksel_parent,
895 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
896 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000897 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700898 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200899 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200900};
901
902static struct clk emu_per_alwon_ck = {
903 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000904 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200905 .parent = &dpll4_m6x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000906 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700907 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200908 .recalc = &followparent_recalc,
909};
910
911/* DPLL5 */
912/* Supplies 120MHz clock, USIM source clock */
913/* Type: DPLL */
914/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300915static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200916 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
917 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
918 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700919 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200920 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
921 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300922 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200923 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
924 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
925 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300926 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
927 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
928 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
929 .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300930 .max_multiplier = OMAP3_MAX_DPLL_MULT,
931 .max_divider = OMAP3_MAX_DPLL_DIV,
932 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200933};
934
935static struct clk dpll5_ck = {
936 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000937 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200938 .parent = &sys_ck,
939 .dpll_data = &dpll5_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000940 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300941 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700942 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700943 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200944 .recalc = &omap3_dpll_recalc,
945};
946
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200947static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200948 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
949 { .parent = NULL }
950};
951
952static struct clk dpll5_m2_ck = {
953 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000954 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200955 .parent = &dpll5_ck,
956 .init = &omap2_init_clksel_parent,
957 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
958 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200959 .clksel = div16_dpll5_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000960 .flags = RATE_PROPAGATES,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700961 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200962 .recalc = &omap2_clksel_recalc,
963};
964
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200965static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300966 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200967 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
968 { .parent = NULL }
969};
970
Paul Walmsleyb045d082008-03-18 11:24:28 +0200971static struct clk omap_120m_fck = {
972 .name = "omap_120m_fck",
Russell King57137182008-11-04 16:48:35 +0000973 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200974 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300975 .init = &omap2_init_clksel_parent,
976 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
977 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
978 .clksel = omap_120m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000979 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +0300980 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200981};
982
983/* CM EXTERNAL CLOCK OUTPUTS */
984
985static const struct clksel_rate clkout2_src_core_rates[] = {
986 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
987 { .div = 0 }
988};
989
990static const struct clksel_rate clkout2_src_sys_rates[] = {
991 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
992 { .div = 0 }
993};
994
995static const struct clksel_rate clkout2_src_96m_rates[] = {
996 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
997 { .div = 0 }
998};
999
1000static const struct clksel_rate clkout2_src_54m_rates[] = {
1001 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1002 { .div = 0 }
1003};
1004
1005static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07001006 { .parent = &core_ck, .rates = clkout2_src_core_rates },
1007 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
1008 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
1009 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02001010 { .parent = NULL }
1011};
1012
1013static struct clk clkout2_src_ck = {
1014 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001015 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001016 .init = &omap2_init_clksel_parent,
1017 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
1018 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
1019 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1020 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
1021 .clksel = clkout2_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001022 .flags = RATE_PROPAGATES,
Paul Walmsley15b52bc2008-05-07 19:19:07 -06001023 .clkdm_name = "core_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001024 .recalc = &omap2_clksel_recalc,
1025};
1026
1027static const struct clksel_rate sys_clkout2_rates[] = {
1028 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1029 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1030 { .div = 4, .val = 2, .flags = RATE_IN_343X },
1031 { .div = 8, .val = 3, .flags = RATE_IN_343X },
1032 { .div = 16, .val = 4, .flags = RATE_IN_343X },
1033 { .div = 0 },
1034};
1035
1036static const struct clksel sys_clkout2_clksel[] = {
1037 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
1038 { .parent = NULL },
1039};
1040
1041static struct clk sys_clkout2 = {
1042 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +00001043 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001044 .init = &omap2_init_clksel_parent,
1045 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1046 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
1047 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001048 .recalc = &omap2_clksel_recalc,
1049};
1050
1051/* CM OUTPUT CLOCKS */
1052
1053static struct clk corex2_fck = {
1054 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +00001055 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001056 .parent = &dpll3_m2x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001057 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001058 .recalc = &followparent_recalc,
1059};
1060
1061/* DPLL power domain clock controls */
1062
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001063static const struct clksel_rate div4_rates[] = {
1064 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1065 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1066 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1067 { .div = 0 }
1068};
1069
1070static const struct clksel div4_core_clksel[] = {
1071 { .parent = &core_ck, .rates = div4_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02001072 { .parent = NULL }
1073};
1074
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001075/*
1076 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1077 * may be inconsistent here?
1078 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001079static struct clk dpll1_fck = {
1080 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +00001081 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001082 .parent = &core_ck,
1083 .init = &omap2_init_clksel_parent,
1084 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1085 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001086 .clksel = div4_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001087 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001088 .recalc = &omap2_clksel_recalc,
1089};
1090
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001091/*
1092 * MPU clksel:
1093 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1094 * derives from the high-frequency bypass clock originating from DPLL3,
1095 * called 'dpll1_fck'
1096 */
1097static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001098 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001099 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1100 { .parent = NULL }
1101};
1102
1103static struct clk mpu_ck = {
1104 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +00001105 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001106 .parent = &dpll1_x2m2_ck,
1107 .init = &omap2_init_clksel_parent,
1108 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1109 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1110 .clksel = mpu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001111 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001112 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001113 .recalc = &omap2_clksel_recalc,
1114};
1115
1116/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1117static const struct clksel_rate arm_fck_rates[] = {
1118 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1119 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1120 { .div = 0 },
1121};
1122
1123static const struct clksel arm_fck_clksel[] = {
1124 { .parent = &mpu_ck, .rates = arm_fck_rates },
1125 { .parent = NULL }
1126};
1127
1128static struct clk arm_fck = {
1129 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001130 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001131 .parent = &mpu_ck,
1132 .init = &omap2_init_clksel_parent,
1133 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1134 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1135 .clksel = arm_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001136 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001137 .recalc = &omap2_clksel_recalc,
1138};
1139
Paul Walmsley333943b2008-08-19 11:08:45 +03001140/* XXX What about neon_clkdm ? */
1141
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001142/*
1143 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1144 * although it is referenced - so this is a guess
1145 */
1146static struct clk emu_mpu_alwon_ck = {
1147 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001148 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001149 .parent = &mpu_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001150 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001151 .recalc = &followparent_recalc,
1152};
1153
Paul Walmsleyb045d082008-03-18 11:24:28 +02001154static struct clk dpll2_fck = {
1155 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001156 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001157 .parent = &core_ck,
1158 .init = &omap2_init_clksel_parent,
1159 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1160 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001161 .clksel = div4_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001162 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001163 .recalc = &omap2_clksel_recalc,
1164};
1165
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001166/*
1167 * IVA2 clksel:
1168 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1169 * derives from the high-frequency bypass clock originating from DPLL3,
1170 * called 'dpll2_fck'
1171 */
1172
1173static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001174 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001175 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1176 { .parent = NULL }
1177};
1178
1179static struct clk iva2_ck = {
1180 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001181 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001182 .parent = &dpll2_m2_ck,
1183 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001184 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1185 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001186 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1187 OMAP3430_CM_IDLEST_PLL),
1188 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1189 .clksel = iva2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001190 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001191 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001192 .recalc = &omap2_clksel_recalc,
1193};
1194
Paul Walmsleyb045d082008-03-18 11:24:28 +02001195/* Common interface clocks */
1196
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001197static const struct clksel div2_core_clksel[] = {
1198 { .parent = &core_ck, .rates = div2_rates },
1199 { .parent = NULL }
1200};
1201
Paul Walmsleyb045d082008-03-18 11:24:28 +02001202static struct clk l3_ick = {
1203 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001204 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001205 .parent = &core_ck,
1206 .init = &omap2_init_clksel_parent,
1207 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1208 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1209 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001210 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001211 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001212 .recalc = &omap2_clksel_recalc,
1213};
1214
1215static const struct clksel div2_l3_clksel[] = {
1216 { .parent = &l3_ick, .rates = div2_rates },
1217 { .parent = NULL }
1218};
1219
1220static struct clk l4_ick = {
1221 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001222 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001223 .parent = &l3_ick,
1224 .init = &omap2_init_clksel_parent,
1225 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1226 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1227 .clksel = div2_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001228 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001229 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001230 .recalc = &omap2_clksel_recalc,
1231
1232};
1233
1234static const struct clksel div2_l4_clksel[] = {
1235 { .parent = &l4_ick, .rates = div2_rates },
1236 { .parent = NULL }
1237};
1238
1239static struct clk rm_ick = {
1240 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001241 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001242 .parent = &l4_ick,
1243 .init = &omap2_init_clksel_parent,
1244 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1245 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1246 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001247 .recalc = &omap2_clksel_recalc,
1248};
1249
1250/* GFX power domain */
1251
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001252/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001253
1254static const struct clksel gfx_l3_clksel[] = {
1255 { .parent = &l3_ick, .rates = gfx_l3_rates },
1256 { .parent = NULL }
1257};
1258
Högander Jouni59559022008-08-19 11:08:45 +03001259/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1260static struct clk gfx_l3_ck = {
1261 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001262 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001263 .parent = &l3_ick,
1264 .init = &omap2_init_clksel_parent,
1265 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1266 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001267 .recalc = &followparent_recalc,
1268};
1269
1270static struct clk gfx_l3_fck = {
1271 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001272 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001273 .parent = &gfx_l3_ck,
1274 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001275 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1276 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1277 .clksel = gfx_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001278 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001279 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001280 .recalc = &omap2_clksel_recalc,
1281};
1282
1283static struct clk gfx_l3_ick = {
1284 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001285 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001286 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001287 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001288 .recalc = &followparent_recalc,
1289};
1290
1291static struct clk gfx_cg1_ck = {
1292 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001293 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001294 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001295 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001296 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1297 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001298 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001299 .recalc = &followparent_recalc,
1300};
1301
1302static struct clk gfx_cg2_ck = {
1303 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001304 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001305 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001306 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001307 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1308 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001309 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001310 .recalc = &followparent_recalc,
1311};
1312
1313/* SGX power domain - 3430ES2 only */
1314
1315static const struct clksel_rate sgx_core_rates[] = {
1316 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1317 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1318 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1319 { .div = 0 },
1320};
1321
1322static const struct clksel_rate sgx_96m_rates[] = {
1323 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1324 { .div = 0 },
1325};
1326
1327static const struct clksel sgx_clksel[] = {
1328 { .parent = &core_ck, .rates = sgx_core_rates },
1329 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1330 { .parent = NULL },
1331};
1332
1333static struct clk sgx_fck = {
1334 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001335 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001336 .init = &omap2_init_clksel_parent,
1337 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001338 .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001339 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1340 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1341 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001342 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001343 .recalc = &omap2_clksel_recalc,
1344};
1345
1346static struct clk sgx_ick = {
1347 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001348 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001349 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001350 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001351 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001352 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001353 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001354 .recalc = &followparent_recalc,
1355};
1356
1357/* CORE power domain */
1358
1359static struct clk d2d_26m_fck = {
1360 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001361 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001362 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001363 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001364 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1365 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001366 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001367 .recalc = &followparent_recalc,
1368};
1369
1370static const struct clksel omap343x_gpt_clksel[] = {
1371 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1372 { .parent = &sys_ck, .rates = gpt_sys_rates },
1373 { .parent = NULL}
1374};
1375
1376static struct clk gpt10_fck = {
1377 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001378 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001379 .parent = &sys_ck,
1380 .init = &omap2_init_clksel_parent,
1381 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1382 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1383 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1384 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1385 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001386 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001387 .recalc = &omap2_clksel_recalc,
1388};
1389
1390static struct clk gpt11_fck = {
1391 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001392 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001393 .parent = &sys_ck,
1394 .init = &omap2_init_clksel_parent,
1395 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1396 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1397 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1398 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1399 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001400 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001401 .recalc = &omap2_clksel_recalc,
1402};
1403
1404static struct clk cpefuse_fck = {
1405 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001406 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001407 .parent = &sys_ck,
1408 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1409 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001410 .recalc = &followparent_recalc,
1411};
1412
1413static struct clk ts_fck = {
1414 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001415 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001416 .parent = &omap_32k_fck,
1417 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1418 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001419 .recalc = &followparent_recalc,
1420};
1421
1422static struct clk usbtll_fck = {
1423 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001424 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001425 .parent = &omap_120m_fck,
1426 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1427 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001428 .recalc = &followparent_recalc,
1429};
1430
1431/* CORE 96M FCLK-derived clocks */
1432
1433static struct clk core_96m_fck = {
1434 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001435 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001436 .parent = &omap_96m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001437 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001438 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001439 .recalc = &followparent_recalc,
1440};
1441
1442static struct clk mmchs3_fck = {
1443 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001444 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001445 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001446 .parent = &core_96m_fck,
1447 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1448 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001449 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001450 .recalc = &followparent_recalc,
1451};
1452
1453static struct clk mmchs2_fck = {
1454 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001455 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001456 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001457 .parent = &core_96m_fck,
1458 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1459 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001460 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001461 .recalc = &followparent_recalc,
1462};
1463
1464static struct clk mspro_fck = {
1465 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001466 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001467 .parent = &core_96m_fck,
1468 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1469 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001470 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001471 .recalc = &followparent_recalc,
1472};
1473
1474static struct clk mmchs1_fck = {
1475 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001476 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001477 .parent = &core_96m_fck,
1478 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1479 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001480 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001481 .recalc = &followparent_recalc,
1482};
1483
1484static struct clk i2c3_fck = {
1485 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001486 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001487 .id = 3,
1488 .parent = &core_96m_fck,
1489 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1490 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001491 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001492 .recalc = &followparent_recalc,
1493};
1494
1495static struct clk i2c2_fck = {
1496 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001497 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001498 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001499 .parent = &core_96m_fck,
1500 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1501 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001502 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001503 .recalc = &followparent_recalc,
1504};
1505
1506static struct clk i2c1_fck = {
1507 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001508 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001509 .id = 1,
1510 .parent = &core_96m_fck,
1511 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1512 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001513 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001514 .recalc = &followparent_recalc,
1515};
1516
1517/*
1518 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1519 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1520 */
1521static const struct clksel_rate common_mcbsp_96m_rates[] = {
1522 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1523 { .div = 0 }
1524};
1525
1526static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1527 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1528 { .div = 0 }
1529};
1530
1531static const struct clksel mcbsp_15_clksel[] = {
1532 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1533 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1534 { .parent = NULL }
1535};
1536
1537static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001538 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001539 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001540 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001541 .init = &omap2_init_clksel_parent,
1542 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1543 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1544 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1545 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1546 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001547 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001548 .recalc = &omap2_clksel_recalc,
1549};
1550
1551static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001552 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001553 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001554 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001555 .init = &omap2_init_clksel_parent,
1556 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1557 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1558 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1559 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1560 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001561 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001562 .recalc = &omap2_clksel_recalc,
1563};
1564
1565/* CORE_48M_FCK-derived clocks */
1566
1567static struct clk core_48m_fck = {
1568 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001569 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001570 .parent = &omap_48m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001571 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001572 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001573 .recalc = &followparent_recalc,
1574};
1575
1576static struct clk mcspi4_fck = {
1577 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001578 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001579 .id = 4,
1580 .parent = &core_48m_fck,
1581 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1582 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001583 .recalc = &followparent_recalc,
1584};
1585
1586static struct clk mcspi3_fck = {
1587 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001588 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001589 .id = 3,
1590 .parent = &core_48m_fck,
1591 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1592 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001593 .recalc = &followparent_recalc,
1594};
1595
1596static struct clk mcspi2_fck = {
1597 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001598 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001599 .id = 2,
1600 .parent = &core_48m_fck,
1601 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1602 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001603 .recalc = &followparent_recalc,
1604};
1605
1606static struct clk mcspi1_fck = {
1607 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001608 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001609 .id = 1,
1610 .parent = &core_48m_fck,
1611 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1612 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001613 .recalc = &followparent_recalc,
1614};
1615
1616static struct clk uart2_fck = {
1617 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001618 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001619 .parent = &core_48m_fck,
1620 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1621 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001622 .recalc = &followparent_recalc,
1623};
1624
1625static struct clk uart1_fck = {
1626 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001627 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001628 .parent = &core_48m_fck,
1629 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1630 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001631 .recalc = &followparent_recalc,
1632};
1633
1634static struct clk fshostusb_fck = {
1635 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001636 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001637 .parent = &core_48m_fck,
1638 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1639 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001640 .recalc = &followparent_recalc,
1641};
1642
1643/* CORE_12M_FCK based clocks */
1644
1645static struct clk core_12m_fck = {
1646 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001647 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001648 .parent = &omap_12m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001649 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001650 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001651 .recalc = &followparent_recalc,
1652};
1653
1654static struct clk hdq_fck = {
1655 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001656 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001657 .parent = &core_12m_fck,
1658 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1659 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001660 .recalc = &followparent_recalc,
1661};
1662
1663/* DPLL3-derived clock */
1664
1665static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1666 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1667 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1668 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1669 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1670 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1671 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1672 { .div = 0 }
1673};
1674
1675static const struct clksel ssi_ssr_clksel[] = {
1676 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1677 { .parent = NULL }
1678};
1679
1680static struct clk ssi_ssr_fck = {
1681 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001682 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001683 .init = &omap2_init_clksel_parent,
1684 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1685 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1686 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1687 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1688 .clksel = ssi_ssr_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001689 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001690 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001691 .recalc = &omap2_clksel_recalc,
1692};
1693
1694static struct clk ssi_sst_fck = {
1695 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001696 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001697 .parent = &ssi_ssr_fck,
1698 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001699 .recalc = &omap2_fixed_divisor_recalc,
1700};
1701
1702
1703
1704/* CORE_L3_ICK based clocks */
1705
Paul Walmsley333943b2008-08-19 11:08:45 +03001706/*
1707 * XXX must add clk_enable/clk_disable for these if standard code won't
1708 * handle it
1709 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001710static struct clk core_l3_ick = {
1711 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001712 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001713 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001714 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001715 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001716 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001717 .recalc = &followparent_recalc,
1718};
1719
1720static struct clk hsotgusb_ick = {
1721 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001722 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001723 .parent = &core_l3_ick,
1724 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1725 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001726 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001727 .recalc = &followparent_recalc,
1728};
1729
1730static struct clk sdrc_ick = {
1731 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001732 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001733 .parent = &core_l3_ick,
1734 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1735 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001736 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001737 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001738 .recalc = &followparent_recalc,
1739};
1740
1741static struct clk gpmc_fck = {
1742 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001743 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001744 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001745 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001746 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001747 .recalc = &followparent_recalc,
1748};
1749
1750/* SECURITY_L3_ICK based clocks */
1751
1752static struct clk security_l3_ick = {
1753 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001754 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001755 .parent = &l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001756 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001757 .recalc = &followparent_recalc,
1758};
1759
1760static struct clk pka_ick = {
1761 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001762 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001763 .parent = &security_l3_ick,
1764 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1765 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001766 .recalc = &followparent_recalc,
1767};
1768
1769/* CORE_L4_ICK based clocks */
1770
1771static struct clk core_l4_ick = {
1772 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001773 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001774 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001775 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001776 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001777 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001778 .recalc = &followparent_recalc,
1779};
1780
1781static struct clk usbtll_ick = {
1782 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001783 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001784 .parent = &core_l4_ick,
1785 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1786 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001787 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001788 .recalc = &followparent_recalc,
1789};
1790
1791static struct clk mmchs3_ick = {
1792 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001793 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001794 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001795 .parent = &core_l4_ick,
1796 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1797 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001798 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001799 .recalc = &followparent_recalc,
1800};
1801
1802/* Intersystem Communication Registers - chassis mode only */
1803static struct clk icr_ick = {
1804 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001805 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001806 .parent = &core_l4_ick,
1807 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1808 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001809 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001810 .recalc = &followparent_recalc,
1811};
1812
1813static struct clk aes2_ick = {
1814 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001815 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001816 .parent = &core_l4_ick,
1817 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1818 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001819 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001820 .recalc = &followparent_recalc,
1821};
1822
1823static struct clk sha12_ick = {
1824 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001825 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001826 .parent = &core_l4_ick,
1827 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1828 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001829 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001830 .recalc = &followparent_recalc,
1831};
1832
1833static struct clk des2_ick = {
1834 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001835 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001836 .parent = &core_l4_ick,
1837 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1838 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001839 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001840 .recalc = &followparent_recalc,
1841};
1842
1843static struct clk mmchs2_ick = {
1844 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001845 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001846 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001847 .parent = &core_l4_ick,
1848 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1849 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001850 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001851 .recalc = &followparent_recalc,
1852};
1853
1854static struct clk mmchs1_ick = {
1855 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001856 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001857 .parent = &core_l4_ick,
1858 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1859 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001860 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001861 .recalc = &followparent_recalc,
1862};
1863
1864static struct clk mspro_ick = {
1865 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001866 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001867 .parent = &core_l4_ick,
1868 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1869 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001870 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001871 .recalc = &followparent_recalc,
1872};
1873
1874static struct clk hdq_ick = {
1875 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001876 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001877 .parent = &core_l4_ick,
1878 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1879 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001880 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001881 .recalc = &followparent_recalc,
1882};
1883
1884static struct clk mcspi4_ick = {
1885 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001886 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001887 .id = 4,
1888 .parent = &core_l4_ick,
1889 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1890 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001891 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001892 .recalc = &followparent_recalc,
1893};
1894
1895static struct clk mcspi3_ick = {
1896 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001897 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001898 .id = 3,
1899 .parent = &core_l4_ick,
1900 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1901 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001902 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001903 .recalc = &followparent_recalc,
1904};
1905
1906static struct clk mcspi2_ick = {
1907 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001908 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001909 .id = 2,
1910 .parent = &core_l4_ick,
1911 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1912 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001913 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001914 .recalc = &followparent_recalc,
1915};
1916
1917static struct clk mcspi1_ick = {
1918 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001919 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001920 .id = 1,
1921 .parent = &core_l4_ick,
1922 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1923 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001924 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001925 .recalc = &followparent_recalc,
1926};
1927
1928static struct clk i2c3_ick = {
1929 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001930 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001931 .id = 3,
1932 .parent = &core_l4_ick,
1933 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1934 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001935 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001936 .recalc = &followparent_recalc,
1937};
1938
1939static struct clk i2c2_ick = {
1940 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001941 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001942 .id = 2,
1943 .parent = &core_l4_ick,
1944 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1945 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001946 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001947 .recalc = &followparent_recalc,
1948};
1949
1950static struct clk i2c1_ick = {
1951 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001952 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001953 .id = 1,
1954 .parent = &core_l4_ick,
1955 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1956 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001957 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001958 .recalc = &followparent_recalc,
1959};
1960
1961static struct clk uart2_ick = {
1962 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001963 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001964 .parent = &core_l4_ick,
1965 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1966 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001967 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001968 .recalc = &followparent_recalc,
1969};
1970
1971static struct clk uart1_ick = {
1972 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001973 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001974 .parent = &core_l4_ick,
1975 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1976 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001977 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001978 .recalc = &followparent_recalc,
1979};
1980
1981static struct clk gpt11_ick = {
1982 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001983 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001984 .parent = &core_l4_ick,
1985 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1986 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001987 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001988 .recalc = &followparent_recalc,
1989};
1990
1991static struct clk gpt10_ick = {
1992 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001993 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001994 .parent = &core_l4_ick,
1995 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1996 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001997 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001998 .recalc = &followparent_recalc,
1999};
2000
2001static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002002 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002003 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002004 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002005 .parent = &core_l4_ick,
2006 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2007 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002008 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002009 .recalc = &followparent_recalc,
2010};
2011
2012static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002013 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002014 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002015 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002016 .parent = &core_l4_ick,
2017 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2018 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002019 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002020 .recalc = &followparent_recalc,
2021};
2022
2023static struct clk fac_ick = {
2024 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002025 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002026 .parent = &core_l4_ick,
2027 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2028 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002029 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002030 .recalc = &followparent_recalc,
2031};
2032
2033static struct clk mailboxes_ick = {
2034 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002035 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002036 .parent = &core_l4_ick,
2037 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2038 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002039 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002040 .recalc = &followparent_recalc,
2041};
2042
2043static struct clk omapctrl_ick = {
2044 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002045 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002046 .parent = &core_l4_ick,
2047 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2048 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00002049 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002050 .recalc = &followparent_recalc,
2051};
2052
2053/* SSI_L4_ICK based clocks */
2054
2055static struct clk ssi_l4_ick = {
2056 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002057 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002058 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002059 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002060 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002061 .recalc = &followparent_recalc,
2062};
2063
2064static struct clk ssi_ick = {
2065 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002066 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002067 .parent = &ssi_l4_ick,
2068 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2069 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002070 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002071 .recalc = &followparent_recalc,
2072};
2073
2074/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2075 * but l4_ick makes more sense to me */
2076
2077static const struct clksel usb_l4_clksel[] = {
2078 { .parent = &l4_ick, .rates = div2_rates },
2079 { .parent = NULL },
2080};
2081
2082static struct clk usb_l4_ick = {
2083 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002084 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002085 .parent = &l4_ick,
2086 .init = &omap2_init_clksel_parent,
2087 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2088 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2089 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2090 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2091 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002092 .recalc = &omap2_clksel_recalc,
2093};
2094
2095/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2096
2097/* SECURITY_L4_ICK2 based clocks */
2098
2099static struct clk security_l4_ick2 = {
2100 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002101 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002102 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002103 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002104 .recalc = &followparent_recalc,
2105};
2106
2107static struct clk aes1_ick = {
2108 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002109 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002110 .parent = &security_l4_ick2,
2111 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2112 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002113 .recalc = &followparent_recalc,
2114};
2115
2116static struct clk rng_ick = {
2117 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002118 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002119 .parent = &security_l4_ick2,
2120 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2121 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002122 .recalc = &followparent_recalc,
2123};
2124
2125static struct clk sha11_ick = {
2126 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002127 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002128 .parent = &security_l4_ick2,
2129 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2130 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002131 .recalc = &followparent_recalc,
2132};
2133
2134static struct clk des1_ick = {
2135 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002136 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002137 .parent = &security_l4_ick2,
2138 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2139 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002140 .recalc = &followparent_recalc,
2141};
2142
2143/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002144static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002145 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002146 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2147 { .parent = NULL }
2148};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002149
2150static struct clk dss1_alwon_fck = {
2151 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002152 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002153 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002154 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002155 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2156 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002157 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002158 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002159 .clksel = dss1_alwon_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002160 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002161 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002162};
2163
2164static struct clk dss_tv_fck = {
2165 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002166 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002167 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002168 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002169 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2170 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002171 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002172 .recalc = &followparent_recalc,
2173};
2174
2175static struct clk dss_96m_fck = {
2176 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002177 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002178 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002179 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002180 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2181 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002182 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002183 .recalc = &followparent_recalc,
2184};
2185
2186static struct clk dss2_alwon_fck = {
2187 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002188 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002189 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002190 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002191 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2192 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002193 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002194 .recalc = &followparent_recalc,
2195};
2196
2197static struct clk dss_ick = {
2198 /* Handles both L3 and L4 clocks */
2199 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002200 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002201 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002202 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002203 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2204 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002205 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002206 .recalc = &followparent_recalc,
2207};
2208
2209/* CAM */
2210
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002211static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002212 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002213 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2214 { .parent = NULL }
2215};
2216
Paul Walmsleyb045d082008-03-18 11:24:28 +02002217static struct clk cam_mclk = {
2218 .name = "cam_mclk",
Russell Kingb36ee722008-11-04 17:59:52 +00002219 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002220 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002221 .init = &omap2_init_clksel_parent,
2222 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002223 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002224 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002225 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2226 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002227 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002228 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002229};
2230
Högander Jouni59559022008-08-19 11:08:45 +03002231static struct clk cam_ick = {
2232 /* Handles both L3 and L4 clocks */
2233 .name = "cam_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002234 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002235 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002236 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002237 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2238 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002239 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002240 .recalc = &followparent_recalc,
2241};
2242
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002243static struct clk csi2_96m_fck = {
2244 .name = "csi2_96m_fck",
2245 .ops = &clkops_omap2_dflt_wait,
2246 .parent = &core_96m_fck,
2247 .init = &omap2_init_clk_clkdm,
2248 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2249 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
2250 .clkdm_name = "cam_clkdm",
2251 .recalc = &followparent_recalc,
2252};
2253
Paul Walmsleyb045d082008-03-18 11:24:28 +02002254/* USBHOST - 3430ES2 only */
2255
2256static struct clk usbhost_120m_fck = {
2257 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002258 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002259 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002260 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002261 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2262 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002263 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002264 .recalc = &followparent_recalc,
2265};
2266
2267static struct clk usbhost_48m_fck = {
2268 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002269 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002270 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002271 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002272 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2273 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002274 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002275 .recalc = &followparent_recalc,
2276};
2277
Högander Jouni59559022008-08-19 11:08:45 +03002278static struct clk usbhost_ick = {
2279 /* Handles both L3 and L4 clocks */
2280 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002281 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002282 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002283 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002284 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2285 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002286 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002287 .recalc = &followparent_recalc,
2288};
2289
Paul Walmsleyb045d082008-03-18 11:24:28 +02002290/* WKUP */
2291
2292static const struct clksel_rate usim_96m_rates[] = {
2293 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2294 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2295 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2296 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2297 { .div = 0 },
2298};
2299
2300static const struct clksel_rate usim_120m_rates[] = {
2301 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2302 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2303 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2304 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2305 { .div = 0 },
2306};
2307
2308static const struct clksel usim_clksel[] = {
2309 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2310 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2311 { .parent = &sys_ck, .rates = div2_rates },
2312 { .parent = NULL },
2313};
2314
2315/* 3430ES2 only */
2316static struct clk usim_fck = {
2317 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002318 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002319 .init = &omap2_init_clksel_parent,
2320 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2321 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2322 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2323 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2324 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002325 .recalc = &omap2_clksel_recalc,
2326};
2327
Paul Walmsley333943b2008-08-19 11:08:45 +03002328/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002329static struct clk gpt1_fck = {
2330 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002331 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002332 .init = &omap2_init_clksel_parent,
2333 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2334 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2335 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2336 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2337 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002338 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002339 .recalc = &omap2_clksel_recalc,
2340};
2341
2342static struct clk wkup_32k_fck = {
2343 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002344 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002345 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002346 .parent = &omap_32k_fck,
Russell King44dc9d02009-01-19 15:51:11 +00002347 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002348 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002349 .recalc = &followparent_recalc,
2350};
2351
Jouni Hogander89db9482008-12-10 17:35:24 -08002352static struct clk gpio1_dbck = {
2353 .name = "gpio1_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002354 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002355 .parent = &wkup_32k_fck,
2356 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2357 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002358 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002359 .recalc = &followparent_recalc,
2360};
2361
2362static struct clk wdt2_fck = {
2363 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002364 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002365 .parent = &wkup_32k_fck,
2366 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2367 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002368 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002369 .recalc = &followparent_recalc,
2370};
2371
2372static struct clk wkup_l4_ick = {
2373 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002374 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002375 .parent = &sys_ck,
Russell King44dc9d02009-01-19 15:51:11 +00002376 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002377 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002378 .recalc = &followparent_recalc,
2379};
2380
2381/* 3430ES2 only */
2382/* Never specifically named in the TRM, so we have to infer a likely name */
2383static struct clk usim_ick = {
2384 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002385 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002386 .parent = &wkup_l4_ick,
2387 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2388 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002389 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002390 .recalc = &followparent_recalc,
2391};
2392
2393static struct clk wdt2_ick = {
2394 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002395 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002396 .parent = &wkup_l4_ick,
2397 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2398 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002399 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002400 .recalc = &followparent_recalc,
2401};
2402
2403static struct clk wdt1_ick = {
2404 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002405 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002406 .parent = &wkup_l4_ick,
2407 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2408 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002409 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002410 .recalc = &followparent_recalc,
2411};
2412
2413static struct clk gpio1_ick = {
2414 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002415 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002416 .parent = &wkup_l4_ick,
2417 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2418 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002419 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002420 .recalc = &followparent_recalc,
2421};
2422
2423static struct clk omap_32ksync_ick = {
2424 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002425 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002426 .parent = &wkup_l4_ick,
2427 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2428 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002429 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002430 .recalc = &followparent_recalc,
2431};
2432
Paul Walmsley333943b2008-08-19 11:08:45 +03002433/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002434static struct clk gpt12_ick = {
2435 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002436 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002437 .parent = &wkup_l4_ick,
2438 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2439 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002440 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002441 .recalc = &followparent_recalc,
2442};
2443
2444static struct clk gpt1_ick = {
2445 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002446 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002447 .parent = &wkup_l4_ick,
2448 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2449 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002450 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002451 .recalc = &followparent_recalc,
2452};
2453
2454
2455
2456/* PER clock domain */
2457
2458static struct clk per_96m_fck = {
2459 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002460 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002461 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002462 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002463 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002464 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002465 .recalc = &followparent_recalc,
2466};
2467
2468static struct clk per_48m_fck = {
2469 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002470 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002471 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002472 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002473 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002474 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002475 .recalc = &followparent_recalc,
2476};
2477
2478static struct clk uart3_fck = {
2479 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002480 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002481 .parent = &per_48m_fck,
2482 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2483 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002484 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002485 .recalc = &followparent_recalc,
2486};
2487
2488static struct clk gpt2_fck = {
2489 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002490 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002491 .init = &omap2_init_clksel_parent,
2492 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2493 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2494 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2495 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2496 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002497 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002498 .recalc = &omap2_clksel_recalc,
2499};
2500
2501static struct clk gpt3_fck = {
2502 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002503 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002504 .init = &omap2_init_clksel_parent,
2505 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2506 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2507 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2508 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2509 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002510 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002511 .recalc = &omap2_clksel_recalc,
2512};
2513
2514static struct clk gpt4_fck = {
2515 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002516 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002517 .init = &omap2_init_clksel_parent,
2518 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2519 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2520 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2521 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2522 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002523 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002524 .recalc = &omap2_clksel_recalc,
2525};
2526
2527static struct clk gpt5_fck = {
2528 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002529 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002530 .init = &omap2_init_clksel_parent,
2531 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2532 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2533 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2534 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2535 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002536 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002537 .recalc = &omap2_clksel_recalc,
2538};
2539
2540static struct clk gpt6_fck = {
2541 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002542 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002543 .init = &omap2_init_clksel_parent,
2544 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2545 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2546 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2547 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2548 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002549 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002550 .recalc = &omap2_clksel_recalc,
2551};
2552
2553static struct clk gpt7_fck = {
2554 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002555 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002556 .init = &omap2_init_clksel_parent,
2557 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2558 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2559 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2560 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2561 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002562 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002563 .recalc = &omap2_clksel_recalc,
2564};
2565
2566static struct clk gpt8_fck = {
2567 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002568 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002569 .init = &omap2_init_clksel_parent,
2570 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2571 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2572 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2573 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2574 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002575 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002576 .recalc = &omap2_clksel_recalc,
2577};
2578
2579static struct clk gpt9_fck = {
2580 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002581 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002582 .init = &omap2_init_clksel_parent,
2583 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2584 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2585 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2586 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2587 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002588 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002589 .recalc = &omap2_clksel_recalc,
2590};
2591
2592static struct clk per_32k_alwon_fck = {
2593 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002594 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002595 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002596 .clkdm_name = "per_clkdm",
Russell King44dc9d02009-01-19 15:51:11 +00002597 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002598 .recalc = &followparent_recalc,
2599};
2600
Jouni Hogander89db9482008-12-10 17:35:24 -08002601static struct clk gpio6_dbck = {
2602 .name = "gpio6_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002603 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002604 .parent = &per_32k_alwon_fck,
2605 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002606 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002607 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002608 .recalc = &followparent_recalc,
2609};
2610
Jouni Hogander89db9482008-12-10 17:35:24 -08002611static struct clk gpio5_dbck = {
2612 .name = "gpio5_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002613 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002614 .parent = &per_32k_alwon_fck,
2615 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002616 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002617 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002618 .recalc = &followparent_recalc,
2619};
2620
Jouni Hogander89db9482008-12-10 17:35:24 -08002621static struct clk gpio4_dbck = {
2622 .name = "gpio4_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002623 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002624 .parent = &per_32k_alwon_fck,
2625 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002626 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002627 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002628 .recalc = &followparent_recalc,
2629};
2630
Jouni Hogander89db9482008-12-10 17:35:24 -08002631static struct clk gpio3_dbck = {
2632 .name = "gpio3_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002633 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002634 .parent = &per_32k_alwon_fck,
2635 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002636 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002637 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002638 .recalc = &followparent_recalc,
2639};
2640
Jouni Hogander89db9482008-12-10 17:35:24 -08002641static struct clk gpio2_dbck = {
2642 .name = "gpio2_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002643 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002644 .parent = &per_32k_alwon_fck,
2645 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002646 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002647 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002648 .recalc = &followparent_recalc,
2649};
2650
2651static struct clk wdt3_fck = {
2652 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002653 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002654 .parent = &per_32k_alwon_fck,
2655 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2656 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002657 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002658 .recalc = &followparent_recalc,
2659};
2660
2661static struct clk per_l4_ick = {
2662 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002663 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002664 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002665 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002666 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002667 .recalc = &followparent_recalc,
2668};
2669
2670static struct clk gpio6_ick = {
2671 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002672 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002673 .parent = &per_l4_ick,
2674 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2675 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002676 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002677 .recalc = &followparent_recalc,
2678};
2679
2680static struct clk gpio5_ick = {
2681 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002682 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002683 .parent = &per_l4_ick,
2684 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2685 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002686 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002687 .recalc = &followparent_recalc,
2688};
2689
2690static struct clk gpio4_ick = {
2691 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002692 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002693 .parent = &per_l4_ick,
2694 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2695 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002696 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002697 .recalc = &followparent_recalc,
2698};
2699
2700static struct clk gpio3_ick = {
2701 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002702 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002703 .parent = &per_l4_ick,
2704 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2705 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002706 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002707 .recalc = &followparent_recalc,
2708};
2709
2710static struct clk gpio2_ick = {
2711 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002712 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002713 .parent = &per_l4_ick,
2714 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2715 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002716 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002717 .recalc = &followparent_recalc,
2718};
2719
2720static struct clk wdt3_ick = {
2721 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002722 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002723 .parent = &per_l4_ick,
2724 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2725 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002726 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002727 .recalc = &followparent_recalc,
2728};
2729
2730static struct clk uart3_ick = {
2731 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002732 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002733 .parent = &per_l4_ick,
2734 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2735 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002736 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002737 .recalc = &followparent_recalc,
2738};
2739
2740static struct clk gpt9_ick = {
2741 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002742 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002743 .parent = &per_l4_ick,
2744 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2745 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002746 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002747 .recalc = &followparent_recalc,
2748};
2749
2750static struct clk gpt8_ick = {
2751 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002752 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002753 .parent = &per_l4_ick,
2754 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2755 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002756 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002757 .recalc = &followparent_recalc,
2758};
2759
2760static struct clk gpt7_ick = {
2761 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002762 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002763 .parent = &per_l4_ick,
2764 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2765 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002766 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002767 .recalc = &followparent_recalc,
2768};
2769
2770static struct clk gpt6_ick = {
2771 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002772 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002773 .parent = &per_l4_ick,
2774 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2775 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002776 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002777 .recalc = &followparent_recalc,
2778};
2779
2780static struct clk gpt5_ick = {
2781 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002782 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002783 .parent = &per_l4_ick,
2784 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2785 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002786 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002787 .recalc = &followparent_recalc,
2788};
2789
2790static struct clk gpt4_ick = {
2791 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002792 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002793 .parent = &per_l4_ick,
2794 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2795 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002796 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002797 .recalc = &followparent_recalc,
2798};
2799
2800static struct clk gpt3_ick = {
2801 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002802 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002803 .parent = &per_l4_ick,
2804 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2805 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002806 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002807 .recalc = &followparent_recalc,
2808};
2809
2810static struct clk gpt2_ick = {
2811 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002812 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002813 .parent = &per_l4_ick,
2814 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2815 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002816 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002817 .recalc = &followparent_recalc,
2818};
2819
2820static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002821 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002822 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002823 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002824 .parent = &per_l4_ick,
2825 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2826 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002827 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002828 .recalc = &followparent_recalc,
2829};
2830
2831static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002832 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002833 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002834 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002835 .parent = &per_l4_ick,
2836 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2837 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002838 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002839 .recalc = &followparent_recalc,
2840};
2841
2842static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002843 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002844 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002845 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002846 .parent = &per_l4_ick,
2847 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2848 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002849 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002850 .recalc = &followparent_recalc,
2851};
2852
2853static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002854 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2855 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002856 { .parent = NULL }
2857};
2858
2859static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002860 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002861 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002862 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002863 .init = &omap2_init_clksel_parent,
2864 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2865 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2866 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2867 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2868 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002869 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002870 .recalc = &omap2_clksel_recalc,
2871};
2872
2873static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002874 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002875 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002876 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002877 .init = &omap2_init_clksel_parent,
2878 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2879 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2880 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2881 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2882 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002883 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002884 .recalc = &omap2_clksel_recalc,
2885};
2886
2887static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002888 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002889 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002890 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002891 .init = &omap2_init_clksel_parent,
2892 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2893 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2894 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2895 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2896 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002897 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002898 .recalc = &omap2_clksel_recalc,
2899};
2900
2901/* EMU clocks */
2902
2903/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2904
2905static const struct clksel_rate emu_src_sys_rates[] = {
2906 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2907 { .div = 0 },
2908};
2909
2910static const struct clksel_rate emu_src_core_rates[] = {
2911 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2912 { .div = 0 },
2913};
2914
2915static const struct clksel_rate emu_src_per_rates[] = {
2916 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2917 { .div = 0 },
2918};
2919
2920static const struct clksel_rate emu_src_mpu_rates[] = {
2921 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2922 { .div = 0 },
2923};
2924
2925static const struct clksel emu_src_clksel[] = {
2926 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2927 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2928 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2929 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2930 { .parent = NULL },
2931};
2932
2933/*
2934 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2935 * to switch the source of some of the EMU clocks.
2936 * XXX Are there CLKEN bits for these EMU clks?
2937 */
2938static struct clk emu_src_ck = {
2939 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002940 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002941 .init = &omap2_init_clksel_parent,
2942 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2943 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2944 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002945 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002946 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002947 .recalc = &omap2_clksel_recalc,
2948};
2949
2950static const struct clksel_rate pclk_emu_rates[] = {
2951 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2952 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2953 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2954 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2955 { .div = 0 },
2956};
2957
2958static const struct clksel pclk_emu_clksel[] = {
2959 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2960 { .parent = NULL },
2961};
2962
2963static struct clk pclk_fck = {
2964 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002965 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002966 .init = &omap2_init_clksel_parent,
2967 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2968 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2969 .clksel = pclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002970 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002971 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002972 .recalc = &omap2_clksel_recalc,
2973};
2974
2975static const struct clksel_rate pclkx2_emu_rates[] = {
2976 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2977 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2978 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2979 { .div = 0 },
2980};
2981
2982static const struct clksel pclkx2_emu_clksel[] = {
2983 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2984 { .parent = NULL },
2985};
2986
2987static struct clk pclkx2_fck = {
2988 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002989 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002990 .init = &omap2_init_clksel_parent,
2991 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2992 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2993 .clksel = pclkx2_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002994 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002995 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002996 .recalc = &omap2_clksel_recalc,
2997};
2998
2999static const struct clksel atclk_emu_clksel[] = {
3000 { .parent = &emu_src_ck, .rates = div2_rates },
3001 { .parent = NULL },
3002};
3003
3004static struct clk atclk_fck = {
3005 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00003006 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003007 .init = &omap2_init_clksel_parent,
3008 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3009 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
3010 .clksel = atclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00003011 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03003012 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003013 .recalc = &omap2_clksel_recalc,
3014};
3015
3016static struct clk traceclk_src_fck = {
3017 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00003018 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003019 .init = &omap2_init_clksel_parent,
3020 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3021 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
3022 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00003023 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03003024 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003025 .recalc = &omap2_clksel_recalc,
3026};
3027
3028static const struct clksel_rate traceclk_rates[] = {
3029 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
3030 { .div = 2, .val = 2, .flags = RATE_IN_343X },
3031 { .div = 4, .val = 4, .flags = RATE_IN_343X },
3032 { .div = 0 },
3033};
3034
3035static const struct clksel traceclk_clksel[] = {
3036 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
3037 { .parent = NULL },
3038};
3039
3040static struct clk traceclk_fck = {
3041 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00003042 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003043 .init = &omap2_init_clksel_parent,
3044 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3045 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
3046 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03003047 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003048 .recalc = &omap2_clksel_recalc,
3049};
3050
3051/* SR clocks */
3052
3053/* SmartReflex fclk (VDD1) */
3054static struct clk sr1_fck = {
3055 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003056 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003057 .parent = &sys_ck,
3058 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3059 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003060 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003061 .recalc = &followparent_recalc,
3062};
3063
3064/* SmartReflex fclk (VDD2) */
3065static struct clk sr2_fck = {
3066 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003067 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003068 .parent = &sys_ck,
3069 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3070 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003071 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003072 .recalc = &followparent_recalc,
3073};
3074
3075static struct clk sr_l4_ick = {
3076 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00003077 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003078 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03003079 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003080 .recalc = &followparent_recalc,
3081};
3082
3083/* SECURE_32K_FCK clocks */
3084
Paul Walmsley333943b2008-08-19 11:08:45 +03003085/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003086static struct clk gpt12_fck = {
3087 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003088 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003089 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003090 .recalc = &followparent_recalc,
3091};
3092
3093static struct clk wdt1_fck = {
3094 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003095 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003096 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003097 .recalc = &followparent_recalc,
3098};
3099
Paul Walmsleyb045d082008-03-18 11:24:28 +02003100#endif