blob: 884e56aa9f0f09c356080ad45f11037153f4176d [file] [log] [blame]
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001/**************************************************************************
2 *
3 * Copyright (C) 2000-2008 Alacritech, Inc. All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above
12 * copyright notice, this list of conditions and the following
13 * disclaimer in the documentation and/or other materials provided
14 * with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY ALACRITECH, INC. ``AS IS'' AND ANY
17 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ALACRITECH, INC. OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
24 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
26 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 *
29 * The views and conclusions contained in the software and documentation
30 * are those of the authors and should not be interpreted as representing
31 * official policies, either expressed or implied, of Alacritech, Inc.
32 *
Mithlesh Thukral0d414722009-01-19 20:29:59 +053033 * Parts developed by LinSysSoft Sahara team
34 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070035 **************************************************************************/
36
37/*
38 * FILENAME: sxg.c
39 *
40 * The SXG driver for Alacritech's 10Gbe products.
41 *
42 * NOTE: This is the standard, non-accelerated version of Alacritech's
43 * IS-NIC driver.
44 */
45
46#include <linux/kernel.h>
47#include <linux/string.h>
48#include <linux/errno.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/ioport.h>
52#include <linux/slab.h>
53#include <linux/interrupt.h>
54#include <linux/timer.h>
55#include <linux/pci.h>
56#include <linux/spinlock.h>
57#include <linux/init.h>
58#include <linux/netdevice.h>
59#include <linux/etherdevice.h>
60#include <linux/ethtool.h>
61#include <linux/skbuff.h>
62#include <linux/delay.h>
63#include <linux/types.h>
64#include <linux/dma-mapping.h>
65#include <linux/mii.h>
Mithlesh Thukral0d414722009-01-19 20:29:59 +053066#include <linux/ip.h>
67#include <linux/in.h>
68#include <linux/tcp.h>
69#include <linux/ipv6.h>
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070070
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070071#define SLIC_GET_STATS_ENABLED 0
72#define LINUX_FREES_ADAPTER_RESOURCES 1
73#define SXG_OFFLOAD_IP_CHECKSUM 0
74#define SXG_POWER_MANAGEMENT_ENABLED 0
75#define VPCI 0
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070076#define ATK_DEBUG 1
77
78#include "sxg_os.h"
79#include "sxghw.h"
80#include "sxghif.h"
81#include "sxg.h"
82#include "sxgdbg.h"
83
Mithlesh Thukrala536efc2009-02-18 18:54:14 +053084#include "sxgphycode-1.2.h"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053085#define SXG_UCODE_DBG 0 /* Turn on for debugging */
86#ifdef SXG_UCODE_DBG
Mithlesh Thukrala536efc2009-02-18 18:54:14 +053087#include "saharadbgdownload-1.71.c"
88#include "saharadbgdownloadB-1.10.c"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053089#else
Mithlesh Thukrala536efc2009-02-18 18:54:14 +053090#include "saharadownload-1.55.c"
91#include "saharadownloadB-1.8.c"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053092#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070093
J.R. Mauro73b07062008-10-28 18:42:02 -040094static int sxg_allocate_buffer_memory(struct adapter_t *adapter, u32 Size,
Mithlesh Thukral942798b2009-01-05 21:14:34 +053095 enum sxg_buffer_type BufferType);
Mithlesh Thukral0d414722009-01-19 20:29:59 +053096static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +053097 void *RcvBlock,
98 dma_addr_t PhysicalAddress,
99 u32 Length);
J.R. Mauro73b07062008-10-28 18:42:02 -0400100static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530101 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400102 dma_addr_t PhysicalAddress,
103 u32 Length);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700104
105static void sxg_mcast_init_crc32(void);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530106static int sxg_entry_open(struct net_device *dev);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530107static int sxg_second_open(struct net_device * dev);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530108static int sxg_entry_halt(struct net_device *dev);
109static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
110static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev);
J.R. Mauro73b07062008-10-28 18:42:02 -0400111static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530112static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530113 struct sxg_scatter_gather *SxgSgl);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700114
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530115static void sxg_handle_interrupt(struct adapter_t *adapter, int *work_done,
116 int budget);
117static void sxg_interrupt(struct adapter_t *adapter);
118static int sxg_poll(struct napi_struct *napi, int budget);
J.R. Mauro73b07062008-10-28 18:42:02 -0400119static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +0530120static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId,
121 int *sxg_napi_continue, int *work_done, int budget);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +0530122static void sxg_complete_slow_send(struct adapter_t *adapter);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530123static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
124 struct sxg_event *Event);
J.R. Mauro73b07062008-10-28 18:42:02 -0400125static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus);
126static bool sxg_mac_filter(struct adapter_t *adapter,
127 struct ether_header *EtherHdr, ushort length);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530128static struct net_device_stats *sxg_get_stats(struct net_device * dev);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530129void sxg_free_resources(struct adapter_t *adapter);
130void sxg_free_rcvblocks(struct adapter_t *adapter);
131void sxg_free_sgl_buffers(struct adapter_t *adapter);
132void sxg_unmap_resources(struct adapter_t *adapter);
133void sxg_free_mcast_addrs(struct adapter_t *adapter);
134void sxg_collect_statistics(struct adapter_t *adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +0530135static int sxg_register_interrupt(struct adapter_t *adapter);
136static void sxg_remove_isr(struct adapter_t *adapter);
137static irqreturn_t sxg_isr(int irq, void *dev_id);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530138
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -0700139#define XXXTODO 0
140
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800141#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530142static int sxg_mac_set_address(struct net_device *dev, void *ptr);
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800143#endif
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530144static void sxg_mcast_set_list(struct net_device *dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700145
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530146static int sxg_adapter_set_hwaddr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700147
J.R. Mauro73b07062008-10-28 18:42:02 -0400148static int sxg_initialize_adapter(struct adapter_t *adapter);
149static void sxg_stock_rcv_buffers(struct adapter_t *adapter);
150static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400151 unsigned char Index);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +0530152int sxg_change_mtu (struct net_device *netdev, int new_mtu);
J.R. Mauro73b07062008-10-28 18:42:02 -0400153static int sxg_initialize_link(struct adapter_t *adapter);
154static int sxg_phy_init(struct adapter_t *adapter);
155static void sxg_link_event(struct adapter_t *adapter);
156static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530157static void sxg_link_state(struct adapter_t *adapter,
158 enum SXG_LINK_STATE LinkState);
J.R. Mauro73b07062008-10-28 18:42:02 -0400159static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400160 u32 DevAddr, u32 RegAddr, u32 Value);
J.R. Mauro73b07062008-10-28 18:42:02 -0400161static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400162 u32 DevAddr, u32 RegAddr, u32 *pValue);
Mithlesh Thukralb040b072009-01-28 07:08:11 +0530163static void sxg_set_mcast_addr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700164
165static unsigned int sxg_first_init = 1;
166static char *sxg_banner =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530167 "Alacritech SLIC Technology(tm) Server and Storage \
168 10Gbe Accelerator (Non-Accelerated)\n";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700169
170static int sxg_debug = 1;
171static int debug = -1;
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530172static struct net_device *head_netdevice = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700173
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530174static struct sxgbase_driver sxg_global = {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700175 .dynamic_intagg = 1,
176};
177static int intagg_delay = 100;
178static u32 dynamic_intagg = 0;
179
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530180char sxg_driver_name[] = "sxg_nic";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700181#define DRV_AUTHOR "Alacritech, Inc. Engineering"
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530182#define DRV_DESCRIPTION \
183 "Alacritech SLIC Techonology(tm) Non-Accelerated 10Gbe Driver"
184#define DRV_COPYRIGHT \
185 "Copyright 2000-2008 Alacritech, Inc. All rights reserved."
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700186
187MODULE_AUTHOR(DRV_AUTHOR);
188MODULE_DESCRIPTION(DRV_DESCRIPTION);
189MODULE_LICENSE("GPL");
190
191module_param(dynamic_intagg, int, 0);
192MODULE_PARM_DESC(dynamic_intagg, "Dynamic Interrupt Aggregation Setting");
193module_param(intagg_delay, int, 0);
194MODULE_PARM_DESC(intagg_delay, "uSec Interrupt Aggregation Delay");
195
196static struct pci_device_id sxg_pci_tbl[] __devinitdata = {
197 {PCI_DEVICE(SXG_VENDOR_ID, SXG_DEVICE_ID)},
198 {0,}
199};
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400200
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700201MODULE_DEVICE_TABLE(pci, sxg_pci_tbl);
202
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700203static inline void sxg_reg32_write(void __iomem *reg, u32 value, bool flush)
204{
205 writel(value, reg);
206 if (flush)
207 mb();
208}
209
J.R. Mauro73b07062008-10-28 18:42:02 -0400210static inline void sxg_reg64_write(struct adapter_t *adapter, void __iomem *reg,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700211 u64 value, u32 cpu)
212{
213 u32 value_high = (u32) (value >> 32);
214 u32 value_low = (u32) (value & 0x00000000FFFFFFFF);
215 unsigned long flags;
216
217 spin_lock_irqsave(&adapter->Bit64RegLock, flags);
218 writel(value_high, (void __iomem *)(&adapter->UcodeRegs[cpu].Upper));
219 writel(value_low, reg);
220 spin_unlock_irqrestore(&adapter->Bit64RegLock, flags);
221}
222
223static void sxg_init_driver(void)
224{
225 if (sxg_first_init) {
226 DBG_ERROR("sxg: %s sxg_first_init set jiffies[%lx]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700227 __func__, jiffies);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700228 sxg_first_init = 0;
229 spin_lock_init(&sxg_global.driver_lock);
230 }
231}
232
J.R. Mauro73b07062008-10-28 18:42:02 -0400233static void sxg_dbg_macaddrs(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700234{
235 DBG_ERROR(" (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
236 adapter->netdev->name, adapter->currmacaddr[0],
237 adapter->currmacaddr[1], adapter->currmacaddr[2],
238 adapter->currmacaddr[3], adapter->currmacaddr[4],
239 adapter->currmacaddr[5]);
240 DBG_ERROR(" (%s) mac %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
241 adapter->netdev->name, adapter->macaddr[0],
242 adapter->macaddr[1], adapter->macaddr[2],
243 adapter->macaddr[3], adapter->macaddr[4],
244 adapter->macaddr[5]);
245 return;
246}
247
J.R. Maurob243c4a2008-10-20 19:28:58 -0400248/* SXG Globals */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530249static struct sxg_driver SxgDriver;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700250
251#ifdef ATKDBG
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530252static struct sxg_trace_buffer LSxgTraceBuffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700253#endif /* ATKDBG */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530254static struct sxg_trace_buffer *SxgTraceBuffer = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700255
256/*
Mithlesh Thukral1782199f2009-02-06 19:32:28 +0530257 * MSI Related API's
258 */
259int sxg_register_intr(struct adapter_t *adapter);
260int sxg_enable_msi_x(struct adapter_t *adapter);
261int sxg_add_msi_isr(struct adapter_t *adapter);
262void sxg_remove_msix_isr(struct adapter_t *adapter);
263int sxg_set_interrupt_capability(struct adapter_t *adapter);
264
265int sxg_set_interrupt_capability(struct adapter_t *adapter)
266{
267 int ret;
268
269 ret = sxg_enable_msi_x(adapter);
270 if (ret != STATUS_SUCCESS) {
271 adapter->msi_enabled = FALSE;
272 DBG_ERROR("sxg_set_interrupt_capability MSI-X Disable\n");
273 } else {
274 adapter->msi_enabled = TRUE;
275 DBG_ERROR("sxg_set_interrupt_capability MSI-X Enable\n");
276 }
277 return ret;
278}
279
280int sxg_register_intr(struct adapter_t *adapter)
281{
282 int ret = 0;
283
284 if (adapter->msi_enabled) {
285 ret = sxg_add_msi_isr(adapter);
286 }
287 else {
288 DBG_ERROR("MSI-X Enable Failed. Using Pin INT\n");
289 ret = sxg_register_interrupt(adapter);
290 if (ret != STATUS_SUCCESS) {
291 DBG_ERROR("sxg_register_interrupt Failed\n");
292 }
293 }
294 return ret;
295}
296
297int sxg_enable_msi_x(struct adapter_t *adapter)
298{
299 int ret;
300
301 adapter->nr_msix_entries = 1;
302 adapter->msi_entries = kmalloc(adapter->nr_msix_entries *
303 sizeof(struct msix_entry),GFP_KERNEL);
304 if (!adapter->msi_entries) {
305 DBG_ERROR("%s:MSI Entries memory allocation Failed\n",__func__);
306 return -ENOMEM;
307 }
308 memset(adapter->msi_entries, 0, adapter->nr_msix_entries *
309 sizeof(struct msix_entry));
310
311 ret = pci_enable_msix(adapter->pcidev, adapter->msi_entries,
312 adapter->nr_msix_entries);
313 if (ret) {
314 DBG_ERROR("Enabling MSI-X with %d vectors failed\n",
315 adapter->nr_msix_entries);
316 /*Should try with less vector returned.*/
317 kfree(adapter->msi_entries);
318 return STATUS_FAILURE; /*MSI-X Enable failed.*/
319 }
320 return (STATUS_SUCCESS);
321}
322
323int sxg_add_msi_isr(struct adapter_t *adapter)
324{
325 int ret,i;
326
327 if (!adapter->intrregistered) {
328 for (i=0; i<adapter->nr_msix_entries; i++) {
329 ret = request_irq (adapter->msi_entries[i].vector,
330 sxg_isr,
331 IRQF_SHARED,
332 adapter->netdev->name,
333 adapter->netdev);
334 if (ret) {
335 DBG_ERROR("sxg: MSI-X request_irq (%s) "
336 "FAILED [%x]\n", adapter->netdev->name,
337 ret);
338 return (ret);
339 }
340 }
341 }
342 adapter->msi_enabled = TRUE;
343 adapter->intrregistered = 1;
344 adapter->IntRegistered = TRUE;
345 return (STATUS_SUCCESS);
346}
347
348void sxg_remove_msix_isr(struct adapter_t *adapter)
349{
350 int i,vector;
351 struct net_device *netdev = adapter->netdev;
352
353 for(i=0; i< adapter->nr_msix_entries;i++)
354 {
355 vector = adapter->msi_entries[i].vector;
356 DBG_ERROR("%s : Freeing IRQ vector#%d\n",__FUNCTION__,vector);
357 free_irq(vector,netdev);
358 }
359}
360
361
362static void sxg_remove_isr(struct adapter_t *adapter)
363{
364 struct net_device *netdev = adapter->netdev;
365 if (adapter->msi_enabled)
366 sxg_remove_msix_isr(adapter);
367 else
368 free_irq(adapter->netdev->irq, netdev);
369}
370
371void sxg_reset_interrupt_capability(struct adapter_t *adapter)
372{
373 if (adapter->msi_enabled) {
374 pci_disable_msix(adapter->pcidev);
375 kfree(adapter->msi_entries);
376 adapter->msi_entries = NULL;
377 }
378 return;
379}
380
381/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700382 * sxg_download_microcode
383 *
384 * Download Microcode to Sahara adapter
385 *
386 * Arguments -
387 * adapter - A pointer to our adapter structure
388 * UcodeSel - microcode file selection
389 *
390 * Return
391 * int
392 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530393static bool sxg_download_microcode(struct adapter_t *adapter,
394 enum SXG_UCODE_SEL UcodeSel)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700395{
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530396 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700397 u32 Section;
398 u32 ThisSectionSize;
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400399 u32 *Instruction = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700400 u32 BaseAddress, AddressOffset, Address;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530401 /* u32 Failure; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700402 u32 ValueRead;
403 u32 i;
404 u32 numSections = 0;
405 u32 sectionSize[16];
406 u32 sectionStart[16];
407
408 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DnldUcod",
409 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700410 DBG_ERROR("sxg: %s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700411
412 switch (UcodeSel) {
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530413 case SXG_UCODE_SYSTEM: // System (operational) ucode
414 switch (adapter->asictype) {
415 case SAHARA_REV_A:
416 DBG_ERROR("%s SAHARA CARD REVISION A\n",
417 __func__);
418 numSections = SNumSections;
419 for (i = 0; i < numSections; i++) {
420 sectionSize[i] =
421 SSectionSize[i];
422 sectionStart[i] =
423 SSectionStart[i];
424 }
425 break;
426 case SAHARA_REV_B:
427 DBG_ERROR("%s SAHARA CARD REVISION B\n",
428 __func__);
429 numSections = SBNumSections;
430 for (i = 0; i < numSections; i++) {
431 sectionSize[i] =
432 SBSectionSize[i];
433 sectionStart[i] =
434 SBSectionStart[i];
435 }
436 break;
437 }
438 break;
439 default:
440 printk(KERN_ERR KBUILD_MODNAME
441 ": Woah, big error with the microcode!\n");
442 break;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700443 }
444
445 DBG_ERROR("sxg: RESET THE CARD\n");
J.R. Maurob243c4a2008-10-20 19:28:58 -0400446 /* First, reset the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700447 WRITE_REG(HwRegs->Reset, 0xDEAD, FLUSH);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530448 udelay(50);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700449
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530450 /*
451 * Download each section of the microcode as specified in
452 * its download file. The *download.c file is generated using
453 * the saharaobjtoc facility which converts the metastep .obj
454 * file to a .c file which contains a two dimentional array.
455 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700456 for (Section = 0; Section < numSections; Section++) {
457 DBG_ERROR("sxg: SECTION # %d\n", Section);
458 switch (UcodeSel) {
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530459 case SXG_UCODE_SYSTEM:
460 switch (adapter->asictype) {
461 case SAHARA_REV_A:
462 Instruction = (u32 *) & SaharaUCode[Section][0];
463 break;
464 case SAHARA_REV_B:
465 Instruction = (u32 *) & SaharaUCodeB[Section][0];
466 break;
467 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700468 break;
469 default:
470 ASSERT(0);
471 break;
472 }
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530473
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700474 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530475 /* Size in instructions */
476 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700477 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
478 AddressOffset++) {
479 Address = BaseAddress + AddressOffset;
480 ASSERT((Address & ~MICROCODE_ADDRESS_MASK) == 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400481 /* Write instruction bits 31 - 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700482 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400483 /* Write instruction bits 63-32 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700484 WRITE_REG(HwRegs->UcodeDataMiddle, *(Instruction + 1),
485 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400486 /* Write instruction bits 95-64 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700487 WRITE_REG(HwRegs->UcodeDataHigh, *(Instruction + 2),
488 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400489 /* Write instruction address with the WRITE bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700490 WRITE_REG(HwRegs->UcodeAddr,
491 (Address | MICROCODE_ADDRESS_WRITE), FLUSH);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530492 /*
493 * Sahara bug in the ucode download logic - the write to DataLow
494 * for the next instruction could get corrupted. To avoid this,
495 * write to DataLow again for this instruction (which may get
496 * corrupted, but it doesn't matter), then increment the address
497 * and write the data for the next instruction to DataLow. That
498 * write should succeed.
499 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700500 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400501 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700502 Instruction += 3;
503 }
504 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530505 /*
506 * Now repeat the entire operation reading the instruction back and
507 * checking for parity errors
508 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700509 for (Section = 0; Section < numSections; Section++) {
510 DBG_ERROR("sxg: check SECTION # %d\n", Section);
511 switch (UcodeSel) {
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530512 case SXG_UCODE_SYSTEM:
513 switch (adapter->asictype) {
514 case SAHARA_REV_A:
515 Instruction = (u32 *) &
516 SaharaUCode[Section][0];
517 break;
518 case SAHARA_REV_B:
519 Instruction = (u32 *) &
520 SaharaUCodeB[Section][0];
521 break;
522 }
523 break;
524 default:
525 ASSERT(0);
526 break;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700527 }
528 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530529 /* Size in instructions */
530 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700531 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
532 AddressOffset++) {
533 Address = BaseAddress + AddressOffset;
J.R. Maurob243c4a2008-10-20 19:28:58 -0400534 /* Write the address with the READ bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700535 WRITE_REG(HwRegs->UcodeAddr,
536 (Address | MICROCODE_ADDRESS_READ), FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400537 /* Read it back and check parity bit. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700538 READ_REG(HwRegs->UcodeAddr, ValueRead);
539 if (ValueRead & MICROCODE_ADDRESS_PARITY) {
540 DBG_ERROR("sxg: %s PARITY ERROR\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700541 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700542
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530543 return FALSE; /* Parity error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700544 }
545 ASSERT((ValueRead & MICROCODE_ADDRESS_MASK) == Address);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400546 /* Read the instruction back and compare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700547 READ_REG(HwRegs->UcodeDataLow, ValueRead);
548 if (ValueRead != *Instruction) {
549 DBG_ERROR("sxg: %s MISCOMPARE LOW\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700550 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530551 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700552 }
553 READ_REG(HwRegs->UcodeDataMiddle, ValueRead);
554 if (ValueRead != *(Instruction + 1)) {
555 DBG_ERROR("sxg: %s MISCOMPARE MIDDLE\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700556 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530557 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700558 }
559 READ_REG(HwRegs->UcodeDataHigh, ValueRead);
560 if (ValueRead != *(Instruction + 2)) {
561 DBG_ERROR("sxg: %s MISCOMPARE HIGH\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700562 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530563 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700564 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400565 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700566 Instruction += 3;
567 }
568 }
569
J.R. Maurob243c4a2008-10-20 19:28:58 -0400570 /* Everything OK, Go. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700571 WRITE_REG(HwRegs->UcodeAddr, MICROCODE_ADDRESS_GO, FLUSH);
572
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530573 /*
574 * Poll the CardUp register to wait for microcode to initialize
575 * Give up after 10,000 attemps (500ms).
576 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700577 for (i = 0; i < 10000; i++) {
578 udelay(50);
579 READ_REG(adapter->UcodeRegs[0].CardUp, ValueRead);
580 if (ValueRead == 0xCAFE) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700581 DBG_ERROR("sxg: %s BOO YA 0xCAFE\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700582 break;
583 }
584 }
585 if (i == 10000) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700586 DBG_ERROR("sxg: %s TIMEOUT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700587
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530588 return FALSE; /* Timeout */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700589 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530590 /*
591 * Now write the LoadSync register. This is used to
592 * synchronize with the card so it can scribble on the memory
593 * that contained 0xCAFE from the "CardUp" step above
594 */
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530595 if (UcodeSel == SXG_UCODE_SYSTEM) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700596 WRITE_REG(adapter->UcodeRegs[0].LoadSync, 0, FLUSH);
597 }
598
599 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDnldUcd",
600 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700601 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700602
603 return (TRUE);
604}
605
606/*
607 * sxg_allocate_resources - Allocate memory and locks
608 *
609 * Arguments -
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530610 * adapter - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700611 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530612 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700613 */
J.R. Mauro73b07062008-10-28 18:42:02 -0400614static int sxg_allocate_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700615{
Mithlesh Thukral9fd69662009-02-24 18:09:34 +0530616 int status = STATUS_SUCCESS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700617 u32 RssIds, IsrCount;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530618 /* struct sxg_xmt_ring *XmtRing; */
619 /* struct sxg_rcv_ring *RcvRing; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700620
Harvey Harrisone88bd232008-10-17 14:46:10 -0700621 DBG_ERROR("%s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700622
623 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocRes",
624 adapter, 0, 0, 0);
625
J.R. Maurob243c4a2008-10-20 19:28:58 -0400626 /* Windows tells us how many CPUs it plans to use for */
627 /* RSS */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700628 RssIds = SXG_RSS_CPU_COUNT(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +0530629 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700630
Harvey Harrisone88bd232008-10-17 14:46:10 -0700631 DBG_ERROR("%s Setup the spinlocks\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700632
J.R. Maurob243c4a2008-10-20 19:28:58 -0400633 /* Allocate spinlocks and initialize listheads first. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700634 spin_lock_init(&adapter->RcvQLock);
635 spin_lock_init(&adapter->SglQLock);
636 spin_lock_init(&adapter->XmtZeroLock);
637 spin_lock_init(&adapter->Bit64RegLock);
638 spin_lock_init(&adapter->AdapterLock);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530639 atomic_set(&adapter->pending_allocations, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700640
Harvey Harrisone88bd232008-10-17 14:46:10 -0700641 DBG_ERROR("%s Setup the lists\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700642
643 InitializeListHead(&adapter->FreeRcvBuffers);
644 InitializeListHead(&adapter->FreeRcvBlocks);
645 InitializeListHead(&adapter->AllRcvBlocks);
646 InitializeListHead(&adapter->FreeSglBuffers);
647 InitializeListHead(&adapter->AllSglBuffers);
648
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530649 /*
650 * Mark these basic allocations done. This flags essentially
651 * tells the SxgFreeResources routine that it can grab spinlocks
652 * and reference listheads.
653 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700654 adapter->BasicAllocations = TRUE;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530655 /*
656 * Main allocation loop. Start with the maximum supported by
657 * the microcode and back off if memory allocation
658 * fails. If we hit a minimum, fail.
659 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700660
661 for (;;) {
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700662 DBG_ERROR("%s Allocate XmtRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530663 (unsigned int)(sizeof(struct sxg_xmt_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700664
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530665 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530666 * Start with big items first - receive and transmit rings.
667 * At the moment I'm going to keep the ring size fixed and
668 * adjust the TCBs if we fail. Later we might
669 * consider reducing the ring size as well..
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530670 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700671 adapter->XmtRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530672 sizeof(struct sxg_xmt_ring) *
673 1,
674 &adapter->PXmtRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700675 DBG_ERROR("%s XmtRings[%p]\n", __func__, adapter->XmtRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700676
677 if (!adapter->XmtRings) {
678 goto per_tcb_allocation_failed;
679 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530680 memset(adapter->XmtRings, 0, sizeof(struct sxg_xmt_ring) * 1);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700681
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700682 DBG_ERROR("%s Allocate RcvRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530683 (unsigned int)(sizeof(struct sxg_rcv_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700684 adapter->RcvRings =
685 pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530686 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700687 &adapter->PRcvRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700688 DBG_ERROR("%s RcvRings[%p]\n", __func__, adapter->RcvRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700689 if (!adapter->RcvRings) {
690 goto per_tcb_allocation_failed;
691 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530692 memset(adapter->RcvRings, 0, sizeof(struct sxg_rcv_ring) * 1);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530693 adapter->ucode_stats = kzalloc(sizeof(struct sxg_ucode_stats), GFP_ATOMIC);
694 adapter->pucode_stats = pci_map_single(adapter->pcidev,
695 adapter->ucode_stats,
696 sizeof(struct sxg_ucode_stats),
697 PCI_DMA_FROMDEVICE);
698// memset(adapter->ucode_stats, 0, sizeof(struct sxg_ucode_stats));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700699 break;
700
701 per_tcb_allocation_failed:
J.R. Maurob243c4a2008-10-20 19:28:58 -0400702 /* an allocation failed. Free any successful allocations. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700703 if (adapter->XmtRings) {
704 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530705 sizeof(struct sxg_xmt_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700706 adapter->XmtRings,
707 adapter->PXmtRings);
708 adapter->XmtRings = NULL;
709 }
710 if (adapter->RcvRings) {
711 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530712 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700713 adapter->RcvRings,
714 adapter->PRcvRings);
715 adapter->RcvRings = NULL;
716 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400717 /* Loop around and try again.... */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530718 if (adapter->ucode_stats) {
719 pci_unmap_single(adapter->pcidev,
720 sizeof(struct sxg_ucode_stats),
721 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
722 adapter->ucode_stats = NULL;
723 }
724
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700725 }
726
Harvey Harrisone88bd232008-10-17 14:46:10 -0700727 DBG_ERROR("%s Initialize RCV ZERO and XMT ZERO rings\n", __func__);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400728 /* Initialize rcv zero and xmt zero rings */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700729 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo, SXG_RCV_RING_SIZE);
730 SXG_INITIALIZE_RING(adapter->XmtRingZeroInfo, SXG_XMT_RING_SIZE);
731
J.R. Maurob243c4a2008-10-20 19:28:58 -0400732 /* Sanity check receive data structure format */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530733 /* ASSERT((adapter->ReceiveBufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
734 (adapter->ReceiveBufferSize == SXG_RCV_JUMBO_BUFFER_SIZE)); */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530735 ASSERT(sizeof(struct sxg_rcv_descriptor_block) ==
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700736 SXG_RCV_DESCRIPTOR_BLOCK_SIZE);
737
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700738 DBG_ERROR("%s Allocate EventRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530739 (unsigned int)(sizeof(struct sxg_event_ring) * RssIds));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700740
J.R. Maurob243c4a2008-10-20 19:28:58 -0400741 /* Allocate event queues. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700742 adapter->EventRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530743 sizeof(struct sxg_event_ring) *
744 RssIds,
745 &adapter->PEventRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700746
747 if (!adapter->EventRings) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530748 /* Caller will call SxgFreeAdapter to clean up above
749 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700750 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF8",
751 adapter, SXG_MAX_ENTRIES, 0, 0);
752 status = STATUS_RESOURCES;
753 goto per_tcb_allocation_failed;
754 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530755 memset(adapter->EventRings, 0, sizeof(struct sxg_event_ring) * RssIds);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700756
Harvey Harrisone88bd232008-10-17 14:46:10 -0700757 DBG_ERROR("%s Allocate ISR size[%x]\n", __func__, IsrCount);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400758 /* Allocate ISR */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700759 adapter->Isr = pci_alloc_consistent(adapter->pcidev,
760 IsrCount, &adapter->PIsr);
761 if (!adapter->Isr) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530762 /* Caller will call SxgFreeAdapter to clean up above
763 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700764 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF9",
765 adapter, SXG_MAX_ENTRIES, 0, 0);
766 status = STATUS_RESOURCES;
767 goto per_tcb_allocation_failed;
768 }
769 memset(adapter->Isr, 0, sizeof(u32) * IsrCount);
770
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700771 DBG_ERROR("%s Allocate shared XMT ring zero index location size[%x]\n",
772 __func__, (unsigned int)sizeof(u32));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700773
J.R. Maurob243c4a2008-10-20 19:28:58 -0400774 /* Allocate shared XMT ring zero index location */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700775 adapter->XmtRingZeroIndex = pci_alloc_consistent(adapter->pcidev,
776 sizeof(u32),
777 &adapter->
778 PXmtRingZeroIndex);
779 if (!adapter->XmtRingZeroIndex) {
780 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF10",
781 adapter, SXG_MAX_ENTRIES, 0, 0);
782 status = STATUS_RESOURCES;
783 goto per_tcb_allocation_failed;
784 }
785 memset(adapter->XmtRingZeroIndex, 0, sizeof(u32));
786
787 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlcResS",
788 adapter, SXG_MAX_ENTRIES, 0, 0);
789
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530790 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700791}
792
793/*
794 * sxg_config_pci -
795 *
796 * Set up PCI Configuration space
797 *
798 * Arguments -
799 * pcidev - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700800 */
801static void sxg_config_pci(struct pci_dev *pcidev)
802{
803 u16 pci_command;
804 u16 new_command;
805
806 pci_read_config_word(pcidev, PCI_COMMAND, &pci_command);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700807 DBG_ERROR("sxg: %s PCI command[%4.4x]\n", __func__, pci_command);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400808 /* Set the command register */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530809 new_command = pci_command | (
810 /* Memory Space Enable */
811 PCI_COMMAND_MEMORY |
812 /* Bus master enable */
813 PCI_COMMAND_MASTER |
814 /* Memory write and invalidate */
815 PCI_COMMAND_INVALIDATE |
816 /* Parity error response */
817 PCI_COMMAND_PARITY |
818 /* System ERR */
819 PCI_COMMAND_SERR |
820 /* Fast back-to-back */
821 PCI_COMMAND_FAST_BACK);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700822 if (pci_command != new_command) {
823 DBG_ERROR("%s -- Updating PCI COMMAND register %4.4x->%4.4x.\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700824 __func__, pci_command, new_command);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700825 pci_write_config_word(pcidev, PCI_COMMAND, new_command);
826 }
827}
828
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530829/*
830 * sxg_read_config
831 * @adapter : Pointer to the adapter structure for the card
832 * This function will read the configuration data from EEPROM/FLASH
833 */
834static inline int sxg_read_config(struct adapter_t *adapter)
835{
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530836 /* struct sxg_config data; */
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530837 struct sxg_config *config;
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530838 struct sw_cfg_data *data;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530839 dma_addr_t p_addr;
840 unsigned long status;
841 unsigned long i;
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530842 config = pci_alloc_consistent(adapter->pcidev,
843 sizeof(struct sxg_config), &p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530844
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530845 if(!config) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530846 /*
847 * We cant get even this much memory. Raise a hell
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530848 * Get out of here
849 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530850 printk(KERN_ERR"%s : Could not allocate memory for reading \
851 EEPROM\n", __FUNCTION__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530852 return -ENOMEM;
853 }
854
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530855 data = &config->SwCfg;
856
857 /* Initialize (reflective memory) status register */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530858 WRITE_REG(adapter->UcodeRegs[0].ConfigStat, SXG_CFG_TIMEOUT, TRUE);
859
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530860 /* Send request to fetch configuration data */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530861 WRITE_REG64(adapter, adapter->UcodeRegs[0].Config, p_addr, 0);
862 for(i=0; i<1000; i++) {
863 READ_REG(adapter->UcodeRegs[0].ConfigStat, status);
864 if (status != SXG_CFG_TIMEOUT)
865 break;
866 mdelay(1); /* Do we really need this */
867 }
868
869 switch(status) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530870 /* Config read from EEPROM succeeded */
871 case SXG_CFG_LOAD_EEPROM:
872 /* Config read from Flash succeeded */
873 case SXG_CFG_LOAD_FLASH:
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530874 /*
875 * Copy the MAC address to adapter structure
876 * TODO: We are not doing the remaining part : FRU, etc
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530877 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530878 memcpy(adapter->macaddr, data->MacAddr[0].MacAddr,
Mithlesh Thukralb9346e02009-03-20 17:35:58 +0530879 sizeof(struct sxg_config_mac));
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530880 break;
881 case SXG_CFG_TIMEOUT:
882 case SXG_CFG_LOAD_INVALID:
883 case SXG_CFG_LOAD_ERROR:
884 default: /* Fix default handler later */
885 printk(KERN_WARNING"%s : We could not read the config \
886 word. Status = %ld\n", __FUNCTION__, status);
887 break;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530888 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530889 pci_free_consistent(adapter->pcidev, sizeof(struct sw_cfg_data), data,
890 p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530891 if (adapter->netdev) {
892 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
893 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
894 }
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530895 sxg_dbg_macaddrs(adapter);
896
897 return status;
898}
899
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700900static int sxg_entry_probe(struct pci_dev *pcidev,
901 const struct pci_device_id *pci_tbl_entry)
902{
903 static int did_version = 0;
904 int err;
905 struct net_device *netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -0400906 struct adapter_t *adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700907 void __iomem *memmapped_ioaddr;
908 u32 status = 0;
909 ulong mmio_start = 0;
910 ulong mmio_len = 0;
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530911 unsigned char revision_id;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700912
913 DBG_ERROR("sxg: %s 2.6 VERSION ENTER jiffies[%lx] cpu %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700914 __func__, jiffies, smp_processor_id());
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700915
J.R. Maurob243c4a2008-10-20 19:28:58 -0400916 /* Initialize trace buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700917#ifdef ATKDBG
918 SxgTraceBuffer = &LSxgTraceBuffer;
919 SXG_TRACE_INIT(SxgTraceBuffer, TRACE_NOISY);
920#endif
921
922 sxg_global.dynamic_intagg = dynamic_intagg;
923
924 err = pci_enable_device(pcidev);
925
926 DBG_ERROR("Call pci_enable_device(%p) status[%x]\n", pcidev, err);
927 if (err) {
928 return err;
929 }
930
931 if (sxg_debug > 0 && did_version++ == 0) {
932 printk(KERN_INFO "%s\n", sxg_banner);
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530933 printk(KERN_INFO "%s\n", SXG_DRV_VERSION);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700934 }
935
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530936 pci_read_config_byte(pcidev, PCI_REVISION_ID, &revision_id);
937
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700938 if (!(err = pci_set_dma_mask(pcidev, DMA_64BIT_MASK))) {
939 DBG_ERROR("pci_set_dma_mask(DMA_64BIT_MASK) successful\n");
940 } else {
941 if ((err = pci_set_dma_mask(pcidev, DMA_32BIT_MASK))) {
942 DBG_ERROR
943 ("No usable DMA configuration, aborting err[%x]\n",
944 err);
945 return err;
946 }
947 DBG_ERROR("pci_set_dma_mask(DMA_32BIT_MASK) successful\n");
948 }
949
950 DBG_ERROR("Call pci_request_regions\n");
951
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530952 err = pci_request_regions(pcidev, sxg_driver_name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700953 if (err) {
954 DBG_ERROR("pci_request_regions FAILED err[%x]\n", err);
955 return err;
956 }
957
958 DBG_ERROR("call pci_set_master\n");
959 pci_set_master(pcidev);
960
961 DBG_ERROR("call alloc_etherdev\n");
J.R. Mauro73b07062008-10-28 18:42:02 -0400962 netdev = alloc_etherdev(sizeof(struct adapter_t));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700963 if (!netdev) {
964 err = -ENOMEM;
965 goto err_out_exit_sxg_probe;
966 }
967 DBG_ERROR("alloc_etherdev for slic netdev[%p]\n", netdev);
968
969 SET_NETDEV_DEV(netdev, &pcidev->dev);
970
971 pci_set_drvdata(pcidev, netdev);
972 adapter = netdev_priv(netdev);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +0530973 if (revision_id == 1) {
974 adapter->asictype = SAHARA_REV_A;
975 } else if (revision_id == 2) {
976 adapter->asictype = SAHARA_REV_B;
977 } else {
978 ASSERT(0);
979 DBG_ERROR("%s Unexpected revision ID %x\n", __FUNCTION__, revision_id);
980 goto err_out_exit_sxg_probe;
981 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700982 adapter->netdev = netdev;
983 adapter->pcidev = pcidev;
984
985 mmio_start = pci_resource_start(pcidev, 0);
986 mmio_len = pci_resource_len(pcidev, 0);
987
988 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
989 mmio_start, mmio_len);
990
991 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700992 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400993 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700994 if (!memmapped_ioaddr) {
995 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700996 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530997 goto err_out_free_mmio_region_0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700998 }
999
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301000 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, start[%lx] \
1001 len[%lx], IRQ %d.\n", __func__, memmapped_ioaddr, mmio_start,
1002 mmio_len, pcidev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001003
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001004 adapter->HwRegs = (void *)memmapped_ioaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001005 adapter->base_addr = memmapped_ioaddr;
1006
1007 mmio_start = pci_resource_start(pcidev, 2);
1008 mmio_len = pci_resource_len(pcidev, 2);
1009
1010 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
1011 mmio_start, mmio_len);
1012
1013 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001014 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
1015 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001016 if (!memmapped_ioaddr) {
1017 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001018 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301019 goto err_out_free_mmio_region_2;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001020 }
1021
1022 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, "
1023 "start[%lx] len[%lx], IRQ %d.\n", __func__,
1024 memmapped_ioaddr, mmio_start, mmio_len, pcidev->irq);
1025
1026 adapter->UcodeRegs = (void *)memmapped_ioaddr;
1027
1028 adapter->State = SXG_STATE_INITIALIZING;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301029 /*
1030 * Maintain a list of all adapters anchored by
1031 * the global SxgDriver structure.
1032 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001033 adapter->Next = SxgDriver.Adapters;
1034 SxgDriver.Adapters = adapter;
1035 adapter->AdapterID = ++SxgDriver.AdapterID;
1036
J.R. Maurob243c4a2008-10-20 19:28:58 -04001037 /* Initialize CRC table used to determine multicast hash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001038 sxg_mcast_init_crc32();
1039
1040 adapter->JumboEnabled = FALSE;
1041 adapter->RssEnabled = FALSE;
1042 if (adapter->JumboEnabled) {
1043 adapter->FrameSize = JUMBOMAXFRAME;
1044 adapter->ReceiveBufferSize = SXG_RCV_JUMBO_BUFFER_SIZE;
1045 } else {
1046 adapter->FrameSize = ETHERMAXFRAME;
1047 adapter->ReceiveBufferSize = SXG_RCV_DATA_BUFFER_SIZE;
1048 }
1049
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301050 /*
1051 * status = SXG_READ_EEPROM(adapter);
1052 * if (!status) {
1053 * goto sxg_init_bad;
1054 * }
1055 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001056
Harvey Harrisone88bd232008-10-17 14:46:10 -07001057 DBG_ERROR("sxg: %s ENTER sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001058 sxg_config_pci(pcidev);
Harvey Harrisone88bd232008-10-17 14:46:10 -07001059 DBG_ERROR("sxg: %s EXIT sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001060
Harvey Harrisone88bd232008-10-17 14:46:10 -07001061 DBG_ERROR("sxg: %s ENTER sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001062 sxg_init_driver();
Harvey Harrisone88bd232008-10-17 14:46:10 -07001063 DBG_ERROR("sxg: %s EXIT sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001064
1065 adapter->vendid = pci_tbl_entry->vendor;
1066 adapter->devid = pci_tbl_entry->device;
1067 adapter->subsysid = pci_tbl_entry->subdevice;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001068 adapter->slotnumber = ((pcidev->devfn >> 3) & 0x1F);
1069 adapter->functionnumber = (pcidev->devfn & 0x7);
1070 adapter->memorylength = pci_resource_len(pcidev, 0);
1071 adapter->irq = pcidev->irq;
1072 adapter->next_netdevice = head_netdevice;
1073 head_netdevice = netdev;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001074 adapter->port = 0; /*adapter->functionnumber; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001075
J.R. Maurob243c4a2008-10-20 19:28:58 -04001076 /* Allocate memory and other resources */
Harvey Harrisone88bd232008-10-17 14:46:10 -07001077 DBG_ERROR("sxg: %s ENTER sxg_allocate_resources\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001078 status = sxg_allocate_resources(adapter);
1079 DBG_ERROR("sxg: %s EXIT sxg_allocate_resources status %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001080 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001081 if (status != STATUS_SUCCESS) {
1082 goto err_out_unmap;
1083 }
1084
Harvey Harrisone88bd232008-10-17 14:46:10 -07001085 DBG_ERROR("sxg: %s ENTER sxg_download_microcode\n", __func__);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05301086 if (sxg_download_microcode(adapter, SXG_UCODE_SYSTEM)) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001087 DBG_ERROR("sxg: %s ENTER sxg_adapter_set_hwaddr\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001088 __func__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301089 sxg_read_config(adapter);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301090 status = sxg_adapter_set_hwaddr(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001091 } else {
1092 adapter->state = ADAPT_FAIL;
1093 adapter->linkstate = LINK_DOWN;
1094 DBG_ERROR("sxg_download_microcode FAILED status[%x]\n", status);
1095 }
1096
1097 netdev->base_addr = (unsigned long)adapter->base_addr;
1098 netdev->irq = adapter->irq;
1099 netdev->open = sxg_entry_open;
1100 netdev->stop = sxg_entry_halt;
1101 netdev->hard_start_xmit = sxg_send_packets;
1102 netdev->do_ioctl = sxg_ioctl;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05301103 netdev->change_mtu = sxg_change_mtu;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001104#if XXXTODO
1105 netdev->set_mac_address = sxg_mac_set_address;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301106#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001107 netdev->get_stats = sxg_get_stats;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301108 netdev->set_multicast_list = sxg_mcast_set_list;
Mithlesh Thukral371d7a92009-01-19 20:22:34 +05301109 SET_ETHTOOL_OPS(netdev, &sxg_nic_ethtool_ops);
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301110 netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05301111 err = sxg_set_interrupt_capability(adapter);
1112 if (err != STATUS_SUCCESS)
1113 DBG_ERROR("Cannot enable MSI-X capability\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001114
1115 strcpy(netdev->name, "eth%d");
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301116 /* strcpy(netdev->name, pci_name(pcidev)); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001117 if ((err = register_netdev(netdev))) {
1118 DBG_ERROR("Cannot register net device, aborting. %s\n",
1119 netdev->name);
1120 goto err_out_unmap;
1121 }
1122
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301123 netif_napi_add(netdev, &adapter->napi,
1124 sxg_poll, SXG_NETDEV_WEIGHT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001125 DBG_ERROR
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301126 ("sxg: %s addr 0x%lx, irq %d, MAC addr \
1127 %02X:%02X:%02X:%02X:%02X:%02X\n",
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001128 netdev->name, netdev->base_addr, pcidev->irq, netdev->dev_addr[0],
1129 netdev->dev_addr[1], netdev->dev_addr[2], netdev->dev_addr[3],
1130 netdev->dev_addr[4], netdev->dev_addr[5]);
1131
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301132 /* sxg_init_bad: */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001133 ASSERT(status == FALSE);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301134 /* sxg_free_adapter(adapter); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001135
Harvey Harrisone88bd232008-10-17 14:46:10 -07001136 DBG_ERROR("sxg: %s EXIT status[%x] jiffies[%lx] cpu %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001137 status, jiffies, smp_processor_id());
1138 return status;
1139
1140 err_out_unmap:
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301141 sxg_free_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001142
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301143 err_out_free_mmio_region_2:
1144
1145 mmio_start = pci_resource_start(pcidev, 2);
1146 mmio_len = pci_resource_len(pcidev, 2);
1147 release_mem_region(mmio_start, mmio_len);
1148
1149 err_out_free_mmio_region_0:
1150
1151 mmio_start = pci_resource_start(pcidev, 0);
1152 mmio_len = pci_resource_len(pcidev, 0);
1153
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001154 release_mem_region(mmio_start, mmio_len);
1155
1156 err_out_exit_sxg_probe:
1157
Harvey Harrisone88bd232008-10-17 14:46:10 -07001158 DBG_ERROR("%s EXIT jiffies[%lx] cpu %d\n", __func__, jiffies,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001159 smp_processor_id());
1160
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301161 pci_disable_device(pcidev);
1162 DBG_ERROR("sxg: %s deallocate device\n", __FUNCTION__);
1163 kfree(netdev);
1164 printk("Exit %s, Sxg driver loading failed..\n", __FUNCTION__);
1165
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001166 return -ENODEV;
1167}
1168
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001169/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301170 * LINE BASE Interrupt routines..
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001171 *
1172 * sxg_disable_interrupt
1173 *
1174 * DisableInterrupt Handler
1175 *
1176 * Arguments:
1177 *
1178 * adapter: Our adapter structure
1179 *
1180 * Return Value:
1181 * None.
1182 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001183static void sxg_disable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001184{
1185 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DisIntr",
1186 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001187 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001188 ASSERT(adapter->RssEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001189 /* Turn off interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001190 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_DISABLE), TRUE);
1191
1192 adapter->InterruptsEnabled = 0;
1193
1194 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDisIntr",
1195 adapter, adapter->InterruptsEnabled, 0, 0);
1196}
1197
1198/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001199 * sxg_enable_interrupt
1200 *
1201 * EnableInterrupt Handler
1202 *
1203 * Arguments:
1204 *
1205 * adapter: Our adapter structure
1206 *
1207 * Return Value:
1208 * None.
1209 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001210static void sxg_enable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001211{
1212 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "EnIntr",
1213 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001214 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001215 ASSERT(adapter->RssEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001216 /* Turn on interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001217 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_ENABLE), TRUE);
1218
1219 adapter->InterruptsEnabled = 1;
1220
1221 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XEnIntr",
1222 adapter, 0, 0, 0);
1223}
1224
1225/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001226 * sxg_isr - Process an line-based interrupt
1227 *
1228 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301229 * Context - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001230 * QueueDefault - Output parameter to queue to default CPU
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301231 * TargetCpus - Output bitmap to schedule DPC's
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001232 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301233 * Return Value: TRUE if our interrupt
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001234 */
1235static irqreturn_t sxg_isr(int irq, void *dev_id)
1236{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301237 struct net_device *dev = (struct net_device *) dev_id;
J.R. Mauro73b07062008-10-28 18:42:02 -04001238 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001239
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301240 if(adapter->state != ADAPT_UP)
1241 return IRQ_NONE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001242 adapter->Stats.NumInts++;
1243 if (adapter->Isr[0] == 0) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301244 /*
1245 * The SLIC driver used to experience a number of spurious
1246 * interrupts due to the delay associated with the masking of
1247 * the interrupt (we'd bounce back in here). If we see that
1248 * again with Sahara,add a READ_REG of the Icr register after
1249 * the WRITE_REG below.
1250 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001251 adapter->Stats.FalseInts++;
1252 return IRQ_NONE;
1253 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301254 /*
1255 * Move the Isr contents and clear the value in
1256 * shared memory, and mask interrupts
1257 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301258 /* ASSERT(adapter->IsrDpcsPending == 0); */
J.R. Maurob243c4a2008-10-20 19:28:58 -04001259#if XXXTODO /* RSS Stuff */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301260 /*
1261 * If RSS is enabled and the ISR specifies SXG_ISR_EVENT, then
1262 * schedule DPC's based on event queues.
1263 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001264 if (adapter->RssEnabled && (adapter->IsrCopy[0] & SXG_ISR_EVENT)) {
1265 for (i = 0;
1266 i < adapter->RssSystemInfo->ProcessorInfo.RssCpuCount;
1267 i++) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301268 struct sxg_event_ring *EventRing =
1269 &adapter->EventRings[i];
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301270 struct sxg_event *Event =
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001271 &EventRing->Ring[adapter->NextEvent[i]];
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001272 unsigned char Cpu =
1273 adapter->RssSystemInfo->RssIdToCpu[i];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001274 if (Event->Status & EVENT_STATUS_VALID) {
1275 adapter->IsrDpcsPending++;
1276 CpuMask |= (1 << Cpu);
1277 }
1278 }
1279 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301280 /*
1281 * Now, either schedule the CPUs specified by the CpuMask,
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301282 * or queue default
1283 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001284 if (CpuMask) {
1285 *QueueDefault = FALSE;
1286 } else {
1287 adapter->IsrDpcsPending = 1;
1288 *QueueDefault = TRUE;
1289 }
1290 *TargetCpus = CpuMask;
1291#endif
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301292 sxg_interrupt(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001293
1294 return IRQ_HANDLED;
1295}
1296
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301297static void sxg_interrupt(struct adapter_t *adapter)
1298{
1299 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_MASK), TRUE);
1300
Randy Dunlapc1f46a002009-02-11 13:22:56 -08001301 if (napi_schedule_prep(&adapter->napi)) {
1302 __napi_schedule(&adapter->napi);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301303 }
1304}
1305
1306static void sxg_handle_interrupt(struct adapter_t *adapter, int *work_done,
1307 int budget)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001308{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301309 /* unsigned char RssId = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001310 u32 NewIsr;
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301311 int sxg_napi_continue = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001312 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "HndlIntr",
1313 adapter, adapter->IsrCopy[0], 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001314 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001315 ASSERT(adapter->RssEnabled == FALSE);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301316
1317 adapter->IsrCopy[0] = adapter->Isr[0];
1318 adapter->Isr[0] = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001319
J.R. Maurob243c4a2008-10-20 19:28:58 -04001320 /* Always process the event queue. */
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301321 while (sxg_napi_continue)
1322 {
1323 sxg_process_event_queue(adapter,
1324 (adapter->RssEnabled ? /*RssId */ 0 : 0),
1325 &sxg_napi_continue, work_done, budget);
1326 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001327
J.R. Maurob243c4a2008-10-20 19:28:58 -04001328#if XXXTODO /* RSS stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001329 if (--adapter->IsrDpcsPending) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001330 /* We're done. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001331 ASSERT(adapter->RssEnabled);
1332 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DPCsPend",
1333 adapter, 0, 0, 0);
1334 return;
1335 }
1336#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001337 /* Last (or only) DPC processes the ISR and clears the interrupt. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001338 NewIsr = sxg_process_isr(adapter, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001339 /* Reenable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001340 adapter->IsrCopy[0] = 0;
1341 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ClearIsr",
1342 adapter, NewIsr, 0, 0);
1343
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001344 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XHndlInt",
1345 adapter, 0, 0, 0);
1346}
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301347static int sxg_poll(struct napi_struct *napi, int budget)
1348{
1349 struct adapter_t *adapter = container_of(napi, struct adapter_t, napi);
1350 int work_done = 0;
1351
1352 sxg_handle_interrupt(adapter, &work_done, budget);
1353
1354 if (work_done < budget) {
Randy Dunlapc1f46a002009-02-11 13:22:56 -08001355 napi_complete(napi);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301356 WRITE_REG(adapter->UcodeRegs[0].Isr, 0, TRUE);
1357 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301358 return work_done;
1359}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001360
1361/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001362 * sxg_process_isr - Process an interrupt. Called from the line-based and
1363 * message based interrupt DPC routines
1364 *
1365 * Arguments:
1366 * adapter - Our adapter structure
1367 * Queue - The ISR that needs processing
1368 *
1369 * Return Value:
1370 * None
1371 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001372static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001373{
1374 u32 Isr = adapter->IsrCopy[MessageId];
1375 u32 NewIsr = 0;
1376
1377 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ProcIsr",
1378 adapter, Isr, 0, 0);
1379
J.R. Maurob243c4a2008-10-20 19:28:58 -04001380 /* Error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001381 if (Isr & SXG_ISR_ERR) {
1382 if (Isr & SXG_ISR_PDQF) {
1383 adapter->Stats.PdqFull++;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001384 DBG_ERROR("%s: SXG_ISR_ERR PDQF!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001385 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001386 /* No host buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001387 if (Isr & SXG_ISR_RMISS) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301388 /*
1389 * There is a bunch of code in the SLIC driver which
1390 * attempts to process more receive events per DPC
1391 * if we start to fall behind. We'll probablyd
1392 * need to do something similar here, but hold
1393 * off for now. I don't want to make the code more
1394 * complicated than strictly needed.
1395 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301396 adapter->stats.rx_missed_errors++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301397 if (adapter->stats.rx_missed_errors< 5) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001398 DBG_ERROR("%s: SXG_ISR_ERR RMISS!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001399 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001400 }
1401 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001402 /* Card crash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001403 if (Isr & SXG_ISR_DEAD) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301404 /*
1405 * Set aside the crash info and set the adapter state
1406 * to RESET
1407 */
1408 adapter->CrashCpu = (unsigned char)
1409 ((Isr & SXG_ISR_CPU) >> SXG_ISR_CPU_SHIFT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001410 adapter->CrashLocation = (ushort) (Isr & SXG_ISR_CRASH);
1411 adapter->Dead = TRUE;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001412 DBG_ERROR("%s: ISR_DEAD %x, CPU: %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001413 adapter->CrashLocation, adapter->CrashCpu);
1414 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001415 /* Event ring full */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001416 if (Isr & SXG_ISR_ERFULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301417 /*
1418 * Same issue as RMISS, really. This means the
1419 * host is falling behind the card. Need to increase
1420 * event ring size, process more events per interrupt,
1421 * and/or reduce/remove interrupt aggregation.
1422 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001423 adapter->Stats.EventRingFull++;
1424 DBG_ERROR("%s: SXG_ISR_ERR EVENT RING FULL!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001425 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001426 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001427 /* Transmit drop - no DRAM buffers or XMT error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001428 if (Isr & SXG_ISR_XDROP) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001429 DBG_ERROR("%s: SXG_ISR_ERR XDROP!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001430 }
1431 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001432 /* Slowpath send completions */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001433 if (Isr & SXG_ISR_SPSEND) {
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301434 sxg_complete_slow_send(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001435 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001436 /* Dump */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001437 if (Isr & SXG_ISR_UPC) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301438 /* Maybe change when debug is added.. */
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301439// ASSERT(adapter->DumpCmdRunning);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001440 adapter->DumpCmdRunning = FALSE;
1441 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001442 /* Link event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001443 if (Isr & SXG_ISR_LINK) {
1444 sxg_link_event(adapter);
1445 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001446 /* Debug - breakpoint hit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001447 if (Isr & SXG_ISR_BREAK) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301448 /*
1449 * At the moment AGDB isn't written to support interactive
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301450 * debug sessions. When it is, this interrupt will be used to
1451 * signal AGDB that it has hit a breakpoint. For now, ASSERT.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301452 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001453 ASSERT(0);
1454 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001455 /* Heartbeat response */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001456 if (Isr & SXG_ISR_PING) {
1457 adapter->PingOutstanding = FALSE;
1458 }
1459 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XProcIsr",
1460 adapter, Isr, NewIsr, 0);
1461
1462 return (NewIsr);
1463}
1464
1465/*
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301466 * sxg_rcv_checksum - Set the checksum for received packet
1467 *
1468 * Arguements:
Mithlesh Thukralbbb18b92009-02-24 18:07:59 +05301469 * @adapter - Adapter structure on which packet is received
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301470 * @skb - Packet which is receieved
1471 * @Event - Event read from hardware
1472 */
1473
Mithlesh Thukralbbb18b92009-02-24 18:07:59 +05301474void sxg_rcv_checksum(struct adapter_t *adapter, struct sk_buff *skb,
1475 struct sxg_event *Event)
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301476{
1477 skb->ip_summed = CHECKSUM_NONE;
Mithlesh Thukralbbb18b92009-02-24 18:07:59 +05301478 if (likely(adapter->flags & SXG_RCV_IP_CSUM_ENABLED)) {
1479 if (likely(adapter->flags & SXG_RCV_TCP_CSUM_ENABLED)
1480 && (Event->Status & EVENT_STATUS_TCPIP)) {
1481 if(!(Event->Status & EVENT_STATUS_TCPBAD))
1482 skb->ip_summed = CHECKSUM_UNNECESSARY;
1483 if(!(Event->Status & EVENT_STATUS_IPBAD))
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301484 skb->ip_summed = CHECKSUM_UNNECESSARY;
Mithlesh Thukralbbb18b92009-02-24 18:07:59 +05301485 } else if(Event->Status & EVENT_STATUS_IPONLY) {
1486 if(!(Event->Status & EVENT_STATUS_IPBAD))
1487 skb->ip_summed = CHECKSUM_UNNECESSARY;
Mithlesh Thukral9914f052009-02-18 18:51:29 +05301488 }
1489 }
1490}
1491
1492/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001493 * sxg_process_event_queue - Process our event queue
1494 *
1495 * Arguments:
1496 * - adapter - Adapter structure
1497 * - RssId - The event queue requiring processing
1498 *
1499 * Return Value:
1500 * None.
1501 */
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301502static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId,
1503 int *sxg_napi_continue, int *work_done, int budget)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001504{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301505 struct sxg_event_ring *EventRing = &adapter->EventRings[RssId];
1506 struct sxg_event *Event = &EventRing->Ring[adapter->NextEvent[RssId]];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001507 u32 EventsProcessed = 0, Batches = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001508 struct sk_buff *skb;
1509#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
1510 struct sk_buff *prev_skb = NULL;
1511 struct sk_buff *IndicationList[SXG_RCV_ARRAYSIZE];
1512 u32 Index;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301513 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001514#endif
1515 u32 ReturnStatus = 0;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05301516 int sxg_rcv_data_buffers = SXG_RCV_DATA_BUFFERS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001517
1518 ASSERT((adapter->State == SXG_STATE_RUNNING) ||
1519 (adapter->State == SXG_STATE_PAUSING) ||
1520 (adapter->State == SXG_STATE_PAUSED) ||
1521 (adapter->State == SXG_STATE_HALTING));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301522 /*
1523 * We may still have unprocessed events on the queue if
1524 * the card crashed. Don't process them.
1525 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001526 if (adapter->Dead) {
1527 return (0);
1528 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301529 /*
1530 * In theory there should only be a single processor that
1531 * accesses this queue, and only at interrupt-DPC time. So/
1532 * we shouldn't need a lock for any of this.
1533 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001534 while (Event->Status & EVENT_STATUS_VALID) {
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301535 (*sxg_napi_continue) = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001536 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "Event",
1537 Event, Event->Code, Event->Status,
1538 adapter->NextEvent);
1539 switch (Event->Code) {
1540 case EVENT_CODE_BUFFERS:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301541 /* struct sxg_ring_info Head & Tail == unsigned char */
1542 ASSERT(!(Event->CommandIndex & 0xFF00));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001543 sxg_complete_descriptor_blocks(adapter,
1544 Event->CommandIndex);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001545 break;
1546 case EVENT_CODE_SLOWRCV:
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301547 (*work_done)++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001548 --adapter->RcvBuffersOnCard;
1549 if ((skb = sxg_slow_receive(adapter, Event))) {
1550 u32 rx_bytes;
1551#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001552 /* Add it to our indication list */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001553 SXG_ADD_RCV_PACKET(adapter, skb, prev_skb,
1554 IndicationList, num_skbs);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301555 /*
1556 * Linux, we just pass up each skb to the
1557 * protocol above at this point, there is no
1558 * capability of an indication list.
1559 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001560#else
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301561 /* CHECK skb_pull(skb, INIC_RCVBUF_HEADSIZE); */
1562 /* (rcvbuf->length & IRHDDR_FLEN_MSK); */
1563 rx_bytes = Event->Length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001564 adapter->stats.rx_packets++;
1565 adapter->stats.rx_bytes += rx_bytes;
Mithlesh Thukralbbb18b92009-02-24 18:07:59 +05301566 sxg_rcv_checksum(adapter, skb, Event);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001567 skb->dev = adapter->netdev;
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301568 netif_receive_skb(skb);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001569#endif
1570 }
1571 break;
1572 default:
1573 DBG_ERROR("%s: ERROR Invalid EventCode %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001574 __func__, Event->Code);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301575 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001576 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301577 /*
1578 * See if we need to restock card receive buffers.
1579 * There are two things to note here:
1580 * First - This test is not SMP safe. The
1581 * adapter->BuffersOnCard field is protected via atomic
1582 * interlocked calls, but we do not protect it with respect
1583 * to these tests. The only way to do that is with a lock,
1584 * and I don't want to grab a lock every time we adjust the
1585 * BuffersOnCard count. Instead, we allow the buffer
1586 * replenishment to be off once in a while. The worst that
1587 * can happen is the card is given on more-or-less descriptor
1588 * block than the arbitrary value we've chosen. No big deal
1589 * In short DO NOT ADD A LOCK HERE, OR WHERE RcvBuffersOnCard
1590 * is adjusted.
1591 * Second - We expect this test to rarely
1592 * evaluate to true. We attempt to refill descriptor blocks
1593 * as they are returned to us (sxg_complete_descriptor_blocks)
1594 * so The only time this should evaluate to true is when
1595 * sxg_complete_descriptor_blocks failed to allocate
1596 * receive buffers.
1597 */
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05301598 if (adapter->JumboEnabled)
1599 sxg_rcv_data_buffers = SXG_JUMBO_RCV_DATA_BUFFERS;
1600
1601 if (adapter->RcvBuffersOnCard < sxg_rcv_data_buffers) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001602 sxg_stock_rcv_buffers(adapter);
1603 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301604 /*
1605 * It's more efficient to just set this to zero.
1606 * But clearing the top bit saves potential debug info...
1607 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001608 Event->Status &= ~EVENT_STATUS_VALID;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301609 /* Advance to the next event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001610 SXG_ADVANCE_INDEX(adapter->NextEvent[RssId], EVENT_RING_SIZE);
1611 Event = &EventRing->Ring[adapter->NextEvent[RssId]];
1612 EventsProcessed++;
1613 if (EventsProcessed == EVENT_RING_BATCH) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001614 /* Release a batch of events back to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001615 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1616 EVENT_RING_BATCH, FALSE);
1617 EventsProcessed = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301618 /*
1619 * If we've processed our batch limit, break out of the
1620 * loop and return SXG_ISR_EVENT to arrange for us to
1621 * be called again
1622 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001623 if (Batches++ == EVENT_BATCH_LIMIT) {
1624 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1625 TRACE_NOISY, "EvtLimit", Batches,
1626 adapter->NextEvent, 0, 0);
1627 ReturnStatus = SXG_ISR_EVENT;
1628 break;
1629 }
1630 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301631 if (*work_done >= budget) {
1632 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1633 EventsProcessed, FALSE);
1634 EventsProcessed = 0;
1635 (*sxg_napi_continue) = 0;
1636 break;
1637 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001638 }
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05301639 if (!(Event->Status & EVENT_STATUS_VALID))
1640 (*sxg_napi_continue) = 0;
1641
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001642#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001643 /* Indicate any received dumb-nic frames */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001644 SXG_INDICATE_PACKETS(adapter, IndicationList, num_skbs);
1645#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001646 /* Release events back to the card. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001647 if (EventsProcessed) {
1648 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1649 EventsProcessed, FALSE);
1650 }
1651 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XPrcEvnt",
1652 Batches, EventsProcessed, adapter->NextEvent, num_skbs);
1653
1654 return (ReturnStatus);
1655}
1656
1657/*
1658 * sxg_complete_slow_send - Complete slowpath or dumb-nic sends
1659 *
1660 * Arguments -
1661 * adapter - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001662 * Return
1663 * None
1664 */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301665static void sxg_complete_slow_send(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001666{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301667 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
1668 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001669 u32 *ContextType;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301670 struct sxg_cmd *XmtCmd;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301671 unsigned long flags = 0;
1672 unsigned long sgl_flags = 0;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301673 unsigned int processed_count = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001674
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301675 /*
1676 * NOTE - This lock is dropped and regrabbed in this loop.
1677 * This means two different processors can both be running/
1678 * through this loop. Be *very* careful.
1679 */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301680 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301681
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001682 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnds",
1683 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1684
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301685 while ((XmtRingInfo->Tail != *adapter->XmtRingZeroIndex)
1686 && processed_count++ < SXG_COMPLETE_SLOW_SEND_LIMIT) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301687 /*
1688 * Locate the current Cmd (ring descriptor entry), and
1689 * associated SGL, and advance the tail
1690 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001691 SXG_RETURN_CMD(XmtRing, XmtRingInfo, XmtCmd, ContextType);
1692 ASSERT(ContextType);
1693 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1694 XmtRingInfo->Head, XmtRingInfo->Tail, XmtCmd, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001695 /* Clear the SGL field. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001696 XmtCmd->Sgl = 0;
1697
1698 switch (*ContextType) {
1699 case SXG_SGL_DUMB:
1700 {
1701 struct sk_buff *skb;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301702 struct sxg_scatter_gather *SxgSgl =
1703 (struct sxg_scatter_gather *)ContextType;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301704 dma64_addr_t FirstSgeAddress;
1705 u32 FirstSgeLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301706
J.R. Maurob243c4a2008-10-20 19:28:58 -04001707 /* Dumb-nic send. Command context is the dumb-nic SGL */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001708 skb = (struct sk_buff *)ContextType;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301709 skb = SxgSgl->DumbPacket;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301710 FirstSgeAddress = XmtCmd->Buffer.FirstSgeAddress;
1711 FirstSgeLength = XmtCmd->Buffer.FirstSgeLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001712 /* Complete the send */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001713 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1714 TRACE_IMPORTANT, "DmSndCmp", skb, 0,
1715 0, 0);
1716 ASSERT(adapter->Stats.XmtQLen);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301717 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301718 * Now drop the lock and complete the send
1719 * back to Microsoft. We need to drop the lock
1720 * because Microsoft can come back with a
1721 * chimney send, which results in a double trip
1722 * in SxgTcpOuput
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301723 */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301724 spin_unlock_irqrestore(
1725 &adapter->XmtZeroLock, flags);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301726
1727 SxgSgl->DumbPacket = NULL;
1728 SXG_COMPLETE_DUMB_SEND(adapter, skb,
1729 FirstSgeAddress,
1730 FirstSgeLength);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301731 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001732 /* and reacquire.. */
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301733 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001734 }
1735 break;
1736 default:
1737 ASSERT(0);
1738 }
1739 }
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05301740 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001741 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1742 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1743}
1744
1745/*
1746 * sxg_slow_receive
1747 *
1748 * Arguments -
1749 * adapter - A pointer to our adapter structure
1750 * Event - Receive event
1751 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301752 * Return - skb
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001753 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301754static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
1755 struct sxg_event *Event)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001756{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301757 u32 BufferSize = adapter->ReceiveBufferSize;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301758 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001759 struct sk_buff *Packet;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301760 static int read_counter = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001761
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301762 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *) Event->HostHandle;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301763 if(read_counter++ & 0x100)
1764 {
1765 sxg_collect_statistics(adapter);
1766 read_counter = 0;
1767 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001768 ASSERT(RcvDataBufferHdr);
1769 ASSERT(RcvDataBufferHdr->State == SXG_BUFFER_ONCARD);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001770 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "SlowRcv", Event,
1771 RcvDataBufferHdr, RcvDataBufferHdr->State,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301772 /*RcvDataBufferHdr->VirtualAddress*/ 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001773 /* Drop rcv frames in non-running state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001774 switch (adapter->State) {
1775 case SXG_STATE_RUNNING:
1776 break;
1777 case SXG_STATE_PAUSING:
1778 case SXG_STATE_PAUSED:
1779 case SXG_STATE_HALTING:
1780 goto drop;
1781 default:
1782 ASSERT(0);
1783 goto drop;
1784 }
1785
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301786 /*
1787 * memcpy(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1788 * RcvDataBufferHdr->VirtualAddress, Event->Length);
1789 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301790
J.R. Maurob243c4a2008-10-20 19:28:58 -04001791 /* Change buffer state to UPSTREAM */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001792 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
1793 if (Event->Status & EVENT_STATUS_RCVERR) {
1794 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvError",
1795 Event, Event->Status, Event->HostHandle, 0);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001796 sxg_process_rcv_error(adapter, *(u32 *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001797 SXG_RECEIVE_DATA_LOCATION
1798 (RcvDataBufferHdr));
1799 goto drop;
1800 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001801#if XXXTODO /* VLAN stuff */
1802 /* If there's a VLAN tag, extract it and validate it */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301803 if (((struct ether_header *)
1804 (SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)))->EtherType
1805 == ETHERTYPE_VLAN) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001806 if (SxgExtractVlanHeader(adapter, RcvDataBufferHdr, Event) !=
1807 STATUS_SUCCESS) {
1808 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY,
1809 "BadVlan", Event,
1810 SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1811 Event->Length, 0);
1812 goto drop;
1813 }
1814 }
1815#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001816 /* Dumb-nic frame. See if it passes our mac filter and update stats */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301817
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301818 if (!sxg_mac_filter(adapter,
1819 (struct ether_header *)(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)),
1820 Event->Length)) {
1821 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvFiltr",
1822 Event, SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1823 Event->Length, 0);
1824 goto drop;
1825 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001826
1827 Packet = RcvDataBufferHdr->SxgDumbRcvPacket;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301828 SXG_ADJUST_RCV_PACKET(Packet, RcvDataBufferHdr, Event);
1829 Packet->protocol = eth_type_trans(Packet, adapter->netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001830
1831 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumbRcv",
1832 RcvDataBufferHdr, Packet, Event->Length, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001833 /* Lastly adjust the receive packet length. */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301834 RcvDataBufferHdr->SxgDumbRcvPacket = NULL;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301835 RcvDataBufferHdr->PhysicalAddress = (dma_addr_t)NULL;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301836 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
1837 if (RcvDataBufferHdr->skb)
1838 {
1839 spin_lock(&adapter->RcvQLock);
1840 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301841 // adapter->RcvBuffersOnCard ++;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301842 spin_unlock(&adapter->RcvQLock);
1843 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001844 return (Packet);
1845
1846 drop:
1847 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DropRcv",
1848 RcvDataBufferHdr, Event->Length, 0, 0);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301849 adapter->stats.rx_dropped++;
1850// adapter->Stats.RcvDiscards++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001851 spin_lock(&adapter->RcvQLock);
1852 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
1853 spin_unlock(&adapter->RcvQLock);
1854 return (NULL);
1855}
1856
1857/*
1858 * sxg_process_rcv_error - process receive error and update
1859 * stats
1860 *
1861 * Arguments:
1862 * adapter - Adapter structure
1863 * ErrorStatus - 4-byte receive error status
1864 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301865 * Return Value : None
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001866 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001867static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001868{
1869 u32 Error;
1870
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301871 adapter->stats.rx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001872
1873 if (ErrorStatus & SXG_RCV_STATUS_TRANSPORT_ERROR) {
1874 Error = ErrorStatus & SXG_RCV_STATUS_TRANSPORT_MASK;
1875 switch (Error) {
1876 case SXG_RCV_STATUS_TRANSPORT_CSUM:
1877 adapter->Stats.TransportCsum++;
1878 break;
1879 case SXG_RCV_STATUS_TRANSPORT_UFLOW:
1880 adapter->Stats.TransportUflow++;
1881 break;
1882 case SXG_RCV_STATUS_TRANSPORT_HDRLEN:
1883 adapter->Stats.TransportHdrLen++;
1884 break;
1885 }
1886 }
1887 if (ErrorStatus & SXG_RCV_STATUS_NETWORK_ERROR) {
1888 Error = ErrorStatus & SXG_RCV_STATUS_NETWORK_MASK;
1889 switch (Error) {
1890 case SXG_RCV_STATUS_NETWORK_CSUM:
1891 adapter->Stats.NetworkCsum++;
1892 break;
1893 case SXG_RCV_STATUS_NETWORK_UFLOW:
1894 adapter->Stats.NetworkUflow++;
1895 break;
1896 case SXG_RCV_STATUS_NETWORK_HDRLEN:
1897 adapter->Stats.NetworkHdrLen++;
1898 break;
1899 }
1900 }
1901 if (ErrorStatus & SXG_RCV_STATUS_PARITY) {
1902 adapter->Stats.Parity++;
1903 }
1904 if (ErrorStatus & SXG_RCV_STATUS_LINK_ERROR) {
1905 Error = ErrorStatus & SXG_RCV_STATUS_LINK_MASK;
1906 switch (Error) {
1907 case SXG_RCV_STATUS_LINK_PARITY:
1908 adapter->Stats.LinkParity++;
1909 break;
1910 case SXG_RCV_STATUS_LINK_EARLY:
1911 adapter->Stats.LinkEarly++;
1912 break;
1913 case SXG_RCV_STATUS_LINK_BUFOFLOW:
1914 adapter->Stats.LinkBufOflow++;
1915 break;
1916 case SXG_RCV_STATUS_LINK_CODE:
1917 adapter->Stats.LinkCode++;
1918 break;
1919 case SXG_RCV_STATUS_LINK_DRIBBLE:
1920 adapter->Stats.LinkDribble++;
1921 break;
1922 case SXG_RCV_STATUS_LINK_CRC:
1923 adapter->Stats.LinkCrc++;
1924 break;
1925 case SXG_RCV_STATUS_LINK_OFLOW:
1926 adapter->Stats.LinkOflow++;
1927 break;
1928 case SXG_RCV_STATUS_LINK_UFLOW:
1929 adapter->Stats.LinkUflow++;
1930 break;
1931 }
1932 }
1933}
1934
1935/*
1936 * sxg_mac_filter
1937 *
1938 * Arguments:
1939 * adapter - Adapter structure
1940 * pether - Ethernet header
1941 * length - Frame length
1942 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301943 * Return Value : TRUE if the frame is to be allowed
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001944 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301945static bool sxg_mac_filter(struct adapter_t *adapter,
1946 struct ether_header *EtherHdr, ushort length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001947{
1948 bool EqualAddr;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301949 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001950
1951 if (SXG_MULTICAST_PACKET(EtherHdr)) {
1952 if (SXG_BROADCAST_PACKET(EtherHdr)) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001953 /* broadcast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001954 if (adapter->MacFilter & MAC_BCAST) {
1955 adapter->Stats.DumbRcvBcastPkts++;
1956 adapter->Stats.DumbRcvBcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001957 return (TRUE);
1958 }
1959 } else {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001960 /* multicast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001961 if (adapter->MacFilter & MAC_ALLMCAST) {
1962 adapter->Stats.DumbRcvMcastPkts++;
1963 adapter->Stats.DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001964 return (TRUE);
1965 }
1966 if (adapter->MacFilter & MAC_MCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301967 struct dev_mc_list *mclist = dev->mc_list;
1968 while (mclist) {
1969 ETHER_EQ_ADDR(mclist->da_addr,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001970 EtherHdr->ether_dhost,
1971 EqualAddr);
1972 if (EqualAddr) {
1973 adapter->Stats.
1974 DumbRcvMcastPkts++;
1975 adapter->Stats.
1976 DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001977 return (TRUE);
1978 }
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301979 mclist = mclist->next;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001980 }
1981 }
1982 }
1983 } else if (adapter->MacFilter & MAC_DIRECTED) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301984 /*
1985 * Not broadcast or multicast. Must be directed at us or
1986 * the card is in promiscuous mode. Either way, consider it
1987 * ours if MAC_DIRECTED is set
1988 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001989 adapter->Stats.DumbRcvUcastPkts++;
1990 adapter->Stats.DumbRcvUcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001991 return (TRUE);
1992 }
1993 if (adapter->MacFilter & MAC_PROMISC) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001994 /* Whatever it is, keep it. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001995 return (TRUE);
1996 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001997 return (FALSE);
1998}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301999
J.R. Mauro73b07062008-10-28 18:42:02 -04002000static int sxg_register_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002001{
2002 if (!adapter->intrregistered) {
2003 int retval;
2004
2005 DBG_ERROR
2006 ("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x] %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002007 __func__, adapter, adapter->netdev->irq, NR_IRQS);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002008
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002009 spin_unlock_irqrestore(&sxg_global.driver_lock,
2010 sxg_global.flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002011
2012 retval = request_irq(adapter->netdev->irq,
2013 &sxg_isr,
2014 IRQF_SHARED,
2015 adapter->netdev->name, adapter->netdev);
2016
2017 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2018
2019 if (retval) {
2020 DBG_ERROR("sxg: request_irq (%s) FAILED [%x]\n",
2021 adapter->netdev->name, retval);
2022 return (retval);
2023 }
2024 adapter->intrregistered = 1;
2025 adapter->IntRegistered = TRUE;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002026 /* Disable RSS with line-based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002027 adapter->RssEnabled = FALSE;
2028 DBG_ERROR("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002029 __func__, adapter, adapter->netdev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002030 }
2031 return (STATUS_SUCCESS);
2032}
2033
J.R. Mauro73b07062008-10-28 18:42:02 -04002034static void sxg_deregister_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002035{
Harvey Harrisone88bd232008-10-17 14:46:10 -07002036 DBG_ERROR("sxg: %s ENTER adapter[%p]\n", __func__, adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002037#if XXXTODO
2038 slic_init_cleanup(adapter);
2039#endif
2040 memset(&adapter->stats, 0, sizeof(struct net_device_stats));
2041 adapter->error_interrupts = 0;
2042 adapter->rcv_interrupts = 0;
2043 adapter->xmit_interrupts = 0;
2044 adapter->linkevent_interrupts = 0;
2045 adapter->upr_interrupts = 0;
2046 adapter->num_isrs = 0;
2047 adapter->xmit_completes = 0;
2048 adapter->rcv_broadcasts = 0;
2049 adapter->rcv_multicasts = 0;
2050 adapter->rcv_unicasts = 0;
Harvey Harrisone88bd232008-10-17 14:46:10 -07002051 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002052}
2053
2054/*
2055 * sxg_if_init
2056 *
2057 * Perform initialization of our slic interface.
2058 *
2059 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002060static int sxg_if_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002061{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302062 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002063 int status = 0;
2064
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302065 DBG_ERROR("sxg: %s (%s) ENTER states[%d:%d] flags[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002066 __func__, adapter->netdev->name,
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302067 adapter->state,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002068 adapter->linkstate, dev->flags);
2069
2070 /* adapter should be down at this point */
2071 if (adapter->state != ADAPT_DOWN) {
2072 DBG_ERROR("sxg_if_init adapter->state != ADAPT_DOWN\n");
2073 return (-EIO);
2074 }
2075 ASSERT(adapter->linkstate == LINK_DOWN);
2076
2077 adapter->devflags_prev = dev->flags;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302078 adapter->MacFilter = MAC_DIRECTED;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002079 if (dev->flags) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07002080 DBG_ERROR("sxg: %s (%s) Set MAC options: ", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002081 adapter->netdev->name);
2082 if (dev->flags & IFF_BROADCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302083 adapter->MacFilter |= MAC_BCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002084 DBG_ERROR("BCAST ");
2085 }
2086 if (dev->flags & IFF_PROMISC) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302087 adapter->MacFilter |= MAC_PROMISC;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002088 DBG_ERROR("PROMISC ");
2089 }
2090 if (dev->flags & IFF_ALLMULTI) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302091 adapter->MacFilter |= MAC_ALLMCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002092 DBG_ERROR("ALL_MCAST ");
2093 }
2094 if (dev->flags & IFF_MULTICAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05302095 adapter->MacFilter |= MAC_MCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002096 DBG_ERROR("MCAST ");
2097 }
2098 DBG_ERROR("\n");
2099 }
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302100 status = sxg_register_intr(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002101 if (status != STATUS_SUCCESS) {
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302102 DBG_ERROR("sxg_if_init: sxg_register_intr FAILED %x\n",
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002103 status);
2104 sxg_deregister_interrupt(adapter);
2105 return (status);
2106 }
2107
2108 adapter->state = ADAPT_UP;
2109
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302110 /* clear any pending events, then enable interrupts */
Harvey Harrisone88bd232008-10-17 14:46:10 -07002111 DBG_ERROR("sxg: %s ENABLE interrupts(slic)\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002112
2113 return (STATUS_SUCCESS);
2114}
2115
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302116void sxg_set_interrupt_aggregation(struct adapter_t *adapter)
2117{
2118 /*
2119 * Top bit disables aggregation on xmt (SXG_AGG_XMT_DISABLE).
2120 * Make sure Max is less than 0x8000.
2121 */
2122 adapter->max_aggregation = SXG_MAX_AGG_DEFAULT;
2123 adapter->min_aggregation = SXG_MIN_AGG_DEFAULT;
2124 WRITE_REG(adapter->UcodeRegs[0].Aggregation,
2125 ((adapter->max_aggregation << SXG_MAX_AGG_SHIFT) |
2126 adapter->min_aggregation),
2127 TRUE);
2128}
2129
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302130static int sxg_entry_open(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002131{
J.R. Mauro73b07062008-10-28 18:42:02 -04002132 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002133 int status;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302134 static int turn;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302135 int sxg_initial_rcv_data_buffers = SXG_INITIAL_RCV_DATA_BUFFERS;
2136 int i;
2137
2138 if (adapter->JumboEnabled == TRUE) {
2139 sxg_initial_rcv_data_buffers =
2140 SXG_INITIAL_JUMBO_RCV_DATA_BUFFERS;
2141 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo,
2142 SXG_JUMBO_RCV_RING_SIZE);
2143 }
2144
2145 /*
2146 * Allocate receive data buffers. We allocate a block of buffers and
2147 * a corresponding descriptor block at once. See sxghw.h:SXG_RCV_BLOCK
2148 */
2149
2150 for (i = 0; i < sxg_initial_rcv_data_buffers;
2151 i += SXG_RCV_DESCRIPTORS_PER_BLOCK)
2152 {
2153 status = sxg_allocate_buffer_memory(adapter,
2154 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
2155 SXG_BUFFER_TYPE_RCV);
2156 if (status != STATUS_SUCCESS)
2157 return status;
2158 }
2159 /*
2160 * NBL resource allocation can fail in the 'AllocateComplete' routine,
2161 * which doesn't return status. Make sure we got the number of buffers
2162 * we requested
2163 */
2164
2165 if (adapter->FreeRcvBufferCount < sxg_initial_rcv_data_buffers) {
2166 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF6",
2167 adapter, adapter->FreeRcvBufferCount, SXG_MAX_ENTRIES,
2168 0);
2169 return (STATUS_RESOURCES);
2170 }
2171 /*
2172 * The microcode expects it to be downloaded on every open.
2173 */
2174 DBG_ERROR("sxg: %s ENTER sxg_download_microcode\n", __FUNCTION__);
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302175 if (sxg_download_microcode(adapter, SXG_UCODE_SYSTEM)) {
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302176 DBG_ERROR("sxg: %s ENTER sxg_adapter_set_hwaddr\n",
2177 __FUNCTION__);
2178 sxg_read_config(adapter);
2179 } else {
2180 adapter->state = ADAPT_FAIL;
2181 adapter->linkstate = LINK_DOWN;
2182 DBG_ERROR("sxg_download_microcode FAILED status[%x]\n",
2183 status);
2184 }
2185 msleep(5);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302186
2187 if (turn) {
2188 sxg_second_open(adapter->netdev);
2189
2190 return STATUS_SUCCESS;
2191 }
2192
2193 turn++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002194
2195 ASSERT(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002196 DBG_ERROR("sxg: %s adapter->activated[%d]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002197 adapter->activated);
2198 DBG_ERROR
2199 ("sxg: %s (%s): [jiffies[%lx] cpu %d] dev[%p] adapt[%p] port[%d]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002200 __func__, adapter->netdev->name, jiffies, smp_processor_id(),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002201 adapter->netdev, adapter, adapter->port);
2202
2203 netif_stop_queue(adapter->netdev);
2204
2205 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2206 if (!adapter->activated) {
2207 sxg_global.num_sxg_ports_active++;
2208 adapter->activated = 1;
2209 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002210 /* Initialize the adapter */
Harvey Harrisone88bd232008-10-17 14:46:10 -07002211 DBG_ERROR("sxg: %s ENTER sxg_initialize_adapter\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002212 status = sxg_initialize_adapter(adapter);
2213 DBG_ERROR("sxg: %s EXIT sxg_initialize_adapter status[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002214 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002215
2216 if (status == STATUS_SUCCESS) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07002217 DBG_ERROR("sxg: %s ENTER sxg_if_init\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002218 status = sxg_if_init(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002219 DBG_ERROR("sxg: %s EXIT sxg_if_init status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002220 status);
2221 }
2222
2223 if (status != STATUS_SUCCESS) {
2224 if (adapter->activated) {
2225 sxg_global.num_sxg_ports_active--;
2226 adapter->activated = 0;
2227 }
2228 spin_unlock_irqrestore(&sxg_global.driver_lock,
2229 sxg_global.flags);
2230 return (status);
2231 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002232 DBG_ERROR("sxg: %s ENABLE ALL INTERRUPTS\n", __func__);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302233 sxg_set_interrupt_aggregation(adapter);
2234 napi_enable(&adapter->napi);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002235
J.R. Maurob243c4a2008-10-20 19:28:58 -04002236 /* Enable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002237 SXG_ENABLE_ALL_INTERRUPTS(adapter);
2238
Harvey Harrisone88bd232008-10-17 14:46:10 -07002239 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002240
2241 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
2242 return STATUS_SUCCESS;
2243}
2244
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302245int sxg_second_open(struct net_device * dev)
2246{
2247 struct adapter_t *adapter = (struct adapter_t*) netdev_priv(dev);
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302248 int status = 0;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302249
2250 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
2251 netif_start_queue(adapter->netdev);
2252 adapter->state = ADAPT_UP;
2253 adapter->linkstate = LINK_UP;
2254
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302255 status = sxg_initialize_adapter(adapter);
2256 sxg_set_interrupt_aggregation(adapter);
2257 napi_enable(&adapter->napi);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302258 /* Re-enable interrupts */
2259 SXG_ENABLE_ALL_INTERRUPTS(adapter);
2260
2261 netif_carrier_on(dev);
Mithlesh Thukral544ed362009-03-20 17:35:12 +05302262 sxg_register_intr(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302263 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302264 return (STATUS_SUCCESS);
2265
2266}
2267
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002268static void __devexit sxg_entry_remove(struct pci_dev *pcidev)
2269{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302270 u32 mmio_start = 0;
2271 u32 mmio_len = 0;
2272
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302273 struct net_device *dev = pci_get_drvdata(pcidev);
J.R. Mauro73b07062008-10-28 18:42:02 -04002274 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302275
2276 flush_scheduled_work();
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302277
2278 /* Deallocate Resources */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302279 unregister_netdev(dev);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302280 sxg_reset_interrupt_capability(adapter);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302281 sxg_free_resources(adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302282
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002283 ASSERT(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002284
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302285 mmio_start = pci_resource_start(pcidev, 0);
2286 mmio_len = pci_resource_len(pcidev, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002287
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302288 DBG_ERROR("sxg: %s rel_region(0) start[%x] len[%x]\n", __FUNCTION__,
2289 mmio_start, mmio_len);
2290 release_mem_region(mmio_start, mmio_len);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002291
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302292 mmio_start = pci_resource_start(pcidev, 2);
2293 mmio_len = pci_resource_len(pcidev, 2);
2294
2295 DBG_ERROR("sxg: %s rel_region(2) start[%x] len[%x]\n", __FUNCTION__,
2296 mmio_start, mmio_len);
2297 release_mem_region(mmio_start, mmio_len);
2298
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302299 pci_disable_device(pcidev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002300
Harvey Harrisone88bd232008-10-17 14:46:10 -07002301 DBG_ERROR("sxg: %s deallocate device\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002302 kfree(dev);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002303 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002304}
2305
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302306static int sxg_entry_halt(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002307{
J.R. Mauro73b07062008-10-28 18:42:02 -04002308 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302309 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
2310 int i;
2311 u32 RssIds, IsrCount;
2312 unsigned long flags;
2313
2314 RssIds = SXG_RSS_CPU_COUNT(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302315 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002316
Mithlesh Thukralb62a2942009-01-30 20:19:03 +05302317 napi_disable(&adapter->napi);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002318 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002319 DBG_ERROR("sxg: %s (%s) ENTER\n", __func__, dev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002320
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302321 WRITE_REG(adapter->UcodeRegs[0].RcvCmd, 0, true);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002322 netif_stop_queue(adapter->netdev);
2323 adapter->state = ADAPT_DOWN;
2324 adapter->linkstate = LINK_DOWN;
2325 adapter->devflags_prev = 0;
2326 DBG_ERROR("sxg: %s (%s) set adapter[%p] state to ADAPT_DOWN(%d)\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002327 __func__, dev->name, adapter, adapter->state);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002328
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302329 /* Disable interrupts */
2330 SXG_DISABLE_ALL_INTERRUPTS(adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302331
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302332 netif_carrier_off(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002333 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302334
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302335 sxg_deregister_interrupt(adapter);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302336 WRITE_REG(HwRegs->Reset, 0xDEAD, FLUSH);
2337 mdelay(5000);
2338 spin_lock(&adapter->RcvQLock);
2339 /* Free all the blocks and the buffers, moved from remove() routine */
2340 if (!(IsListEmpty(&adapter->AllRcvBlocks))) {
2341 sxg_free_rcvblocks(adapter);
2342 }
2343
2344
2345 InitializeListHead(&adapter->FreeRcvBuffers);
2346 InitializeListHead(&adapter->FreeRcvBlocks);
2347 InitializeListHead(&adapter->AllRcvBlocks);
2348 InitializeListHead(&adapter->FreeSglBuffers);
2349 InitializeListHead(&adapter->AllSglBuffers);
2350
2351 adapter->FreeRcvBufferCount = 0;
2352 adapter->FreeRcvBlockCount = 0;
2353 adapter->AllRcvBlockCount = 0;
2354 adapter->RcvBuffersOnCard = 0;
2355 adapter->PendingRcvCount = 0;
2356
2357 memset(adapter->RcvRings, 0, sizeof(struct sxg_rcv_ring) * 1);
2358 memset(adapter->EventRings, 0, sizeof(struct sxg_event_ring) * RssIds);
2359 memset(adapter->Isr, 0, sizeof(u32) * IsrCount);
2360 for (i = 0; i < SXG_MAX_RING_SIZE; i++)
2361 adapter->RcvRingZeroInfo.Context[i] = NULL;
2362 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo, SXG_RCV_RING_SIZE);
2363 SXG_INITIALIZE_RING(adapter->XmtRingZeroInfo, SXG_XMT_RING_SIZE);
2364
2365 spin_unlock(&adapter->RcvQLock);
2366
2367 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
2368 adapter->AllSglBufferCount = 0;
2369 adapter->FreeSglBufferCount = 0;
2370 adapter->PendingXmtCount = 0;
2371 memset(adapter->XmtRings, 0, sizeof(struct sxg_xmt_ring) * 1);
2372 memset(adapter->XmtRingZeroIndex, 0, sizeof(u32));
2373 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
2374
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302375 for (i = 0; i < SXG_MAX_RSS; i++) {
2376 adapter->NextEvent[i] = 0;
2377 }
2378 atomic_set(&adapter->pending_allocations, 0);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05302379 adapter->intrregistered = 0;
2380 sxg_remove_isr(adapter);
2381 DBG_ERROR("sxg: %s (%s) EXIT\n", __FUNCTION__, dev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002382 return (STATUS_SUCCESS);
2383}
2384
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302385static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002386{
2387 ASSERT(rq);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302388/* DBG_ERROR("sxg: %s cmd[%x] rq[%p] dev[%p]\n", __func__, cmd, rq, dev);*/
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002389 switch (cmd) {
2390 case SIOCSLICSETINTAGG:
2391 {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302392 /* struct adapter_t *adapter = (struct adapter_t *)
2393 * netdev_priv(dev);
2394 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002395 u32 data[7];
2396 u32 intagg;
2397
2398 if (copy_from_user(data, rq->ifr_data, 28)) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302399 DBG_ERROR("copy_from_user FAILED getting \
2400 initial params\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002401 return -EFAULT;
2402 }
2403 intagg = data[0];
2404 printk(KERN_EMERG
2405 "%s: set interrupt aggregation to %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002406 __func__, intagg);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002407 return 0;
2408 }
2409
2410 default:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302411 /* DBG_ERROR("sxg: %s UNSUPPORTED[%x]\n", __func__, cmd); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002412 return -EOPNOTSUPP;
2413 }
2414 return 0;
2415}
2416
2417#define NORMAL_ETHFRAME 0
2418
2419/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002420 * sxg_send_packets - Send a skb packet
2421 *
2422 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302423 * skb - The packet to send
2424 * dev - Our linux net device that refs our adapter
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002425 *
2426 * Return:
2427 * 0 regardless of outcome XXXTODO refer to e1000 driver
2428 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302429static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002430{
J.R. Mauro73b07062008-10-28 18:42:02 -04002431 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002432 u32 status = STATUS_SUCCESS;
2433
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302434 /*
2435 * DBG_ERROR("sxg: %s ENTER sxg_send_packets skb[%p]\n", __FUNCTION__,
2436 * skb);
2437 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302438
J.R. Maurob243c4a2008-10-20 19:28:58 -04002439 /* Check the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002440 switch (adapter->State) {
2441 case SXG_STATE_INITIALIZING:
2442 case SXG_STATE_HALTED:
2443 case SXG_STATE_SHUTDOWN:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002444 ASSERT(0); /* unexpected */
2445 /* fall through */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002446 case SXG_STATE_RESETTING:
2447 case SXG_STATE_SLEEP:
2448 case SXG_STATE_BOOTDIAG:
2449 case SXG_STATE_DIAG:
2450 case SXG_STATE_HALTING:
2451 status = STATUS_FAILURE;
2452 break;
2453 case SXG_STATE_RUNNING:
2454 if (adapter->LinkState != SXG_LINK_UP) {
2455 status = STATUS_FAILURE;
2456 }
2457 break;
2458 default:
2459 ASSERT(0);
2460 status = STATUS_FAILURE;
2461 }
2462 if (status != STATUS_SUCCESS) {
2463 goto xmit_fail;
2464 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002465 /* send a packet */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002466 status = sxg_transmit_packet(adapter, skb);
2467 if (status == STATUS_SUCCESS) {
2468 goto xmit_done;
2469 }
2470
2471 xmit_fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002472 /* reject & complete all the packets if they cant be sent */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002473 if (status != STATUS_SUCCESS) {
2474#if XXXTODO
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302475 /* sxg_send_packets_fail(adapter, skb, status); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002476#else
2477 SXG_DROP_DUMB_SEND(adapter, skb);
2478 adapter->stats.tx_dropped++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302479 return NETDEV_TX_BUSY;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002480#endif
2481 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002482 DBG_ERROR("sxg: %s EXIT sxg_send_packets status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002483 status);
2484
2485 xmit_done:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302486 return NETDEV_TX_OK;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002487}
2488
2489/*
2490 * sxg_transmit_packet
2491 *
2492 * This function transmits a single packet.
2493 *
2494 * Arguments -
2495 * adapter - Pointer to our adapter structure
2496 * skb - The packet to be sent
2497 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302498 * Return - STATUS of send
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002499 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002500static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002501{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302502 struct sxg_x64_sgl *pSgl;
2503 struct sxg_scatter_gather *SxgSgl;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302504 unsigned long sgl_flags;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302505 /* void *SglBuffer; */
2506 /* u32 SglBufferLength; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002507
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302508 /*
2509 * The vast majority of work is done in the shared
2510 * sxg_dumb_sgl routine.
2511 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002512 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSend",
2513 adapter, skb, 0, 0);
2514
J.R. Maurob243c4a2008-10-20 19:28:58 -04002515 /* Allocate a SGL buffer */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302516 SXG_GET_SGL_BUFFER(adapter, SxgSgl, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002517 if (!SxgSgl) {
2518 adapter->Stats.NoSglBuf++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302519 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002520 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "SndPktF1",
2521 adapter, skb, 0, 0);
2522 return (STATUS_RESOURCES);
2523 }
2524 ASSERT(SxgSgl->adapter == adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302525 /*SglBuffer = SXG_SGL_BUFFER(SxgSgl);
2526 SglBufferLength = SXG_SGL_BUF_SIZE; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002527 SxgSgl->VlanTag.VlanTci = 0;
2528 SxgSgl->VlanTag.VlanTpid = 0;
2529 SxgSgl->Type = SXG_SGL_DUMB;
2530 SxgSgl->DumbPacket = skb;
2531 pSgl = NULL;
2532
J.R. Maurob243c4a2008-10-20 19:28:58 -04002533 /* Call the common sxg_dumb_sgl routine to complete the send. */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302534 return (sxg_dumb_sgl(pSgl, SxgSgl));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002535}
2536
2537/*
2538 * sxg_dumb_sgl
2539 *
2540 * Arguments:
2541 * pSgl -
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302542 * SxgSgl - struct sxg_scatter_gather
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002543 *
2544 * Return Value:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302545 * Status of send operation.
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002546 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302547static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302548 struct sxg_scatter_gather *SxgSgl)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002549{
J.R. Mauro73b07062008-10-28 18:42:02 -04002550 struct adapter_t *adapter = SxgSgl->adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002551 struct sk_buff *skb = SxgSgl->DumbPacket;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002552 /* For now, all dumb-nic sends go on RSS queue zero */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302553 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
2554 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
2555 struct sxg_cmd *XmtCmd = NULL;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302556 /* u32 Index = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002557 u32 DataLength = skb->len;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302558 /* unsigned int BufLen; */
2559 /* u32 SglOffset; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002560 u64 phys_addr;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302561 unsigned long flags;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302562 unsigned long queue_id=0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002563
2564 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSgl",
2565 pSgl, SxgSgl, 0, 0);
2566
J.R. Maurob243c4a2008-10-20 19:28:58 -04002567 /* Set aside a pointer to the sgl */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002568 SxgSgl->pSgl = pSgl;
2569
J.R. Maurob243c4a2008-10-20 19:28:58 -04002570 /* Sanity check that our SGL format is as we expect. */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302571 ASSERT(sizeof(struct sxg_x64_sge) == sizeof(struct sxg_x64_sge));
J.R. Maurob243c4a2008-10-20 19:28:58 -04002572 /* Shouldn't be a vlan tag on this frame */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002573 ASSERT(SxgSgl->VlanTag.VlanTci == 0);
2574 ASSERT(SxgSgl->VlanTag.VlanTpid == 0);
2575
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302576 /*
2577 * From here below we work with the SGL placed in our
2578 * buffer.
2579 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002580
2581 SxgSgl->Sgl.NumberOfElements = 1;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302582 /*
2583 * Set ucode Queue ID based on bottom bits of destination TCP port.
2584 * This Queue ID splits slowpath/dumb-nic packet processing across
2585 * multiple threads on the card to improve performance. It is split
2586 * using the TCP port to avoid out-of-order packets that can result
2587 * from multithreaded processing. We use the destination port because
2588 * we expect to be run on a server, so in nearly all cases the local
2589 * port is likely to be constant (well-known server port) and the
2590 * remote port is likely to be random. The exception to this is iSCSI,
2591 * in which case we use the sport instead. Note
2592 * that original attempt at XOR'ing source and dest port resulted in
2593 * poor balance on NTTTCP/iometer applications since they tend to
2594 * line up (even-even, odd-odd..).
2595 */
2596
2597 if (skb->protocol == htons(ETH_P_IP)) {
2598 struct iphdr *ip;
2599
2600 ip = ip_hdr(skb);
2601 if ((ip->protocol == IPPROTO_TCP)&&(DataLength >= sizeof(
2602 struct tcphdr))){
2603 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2604 (ntohs (tcp_hdr(skb)->source) &
2605 SXG_LARGE_SEND_QUEUE_MASK):
2606 (ntohs(tcp_hdr(skb)->dest) &
2607 SXG_LARGE_SEND_QUEUE_MASK));
2608 }
2609 } else if (skb->protocol == htons(ETH_P_IPV6)) {
Mithlesh Thukral9914f052009-02-18 18:51:29 +05302610 if ((ipv6_hdr(skb)->nexthdr == IPPROTO_TCP) && (DataLength >=
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302611 sizeof(struct tcphdr)) ) {
2612 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2613 (ntohs (tcp_hdr(skb)->source) &
2614 SXG_LARGE_SEND_QUEUE_MASK):
2615 (ntohs(tcp_hdr(skb)->dest) &
2616 SXG_LARGE_SEND_QUEUE_MASK));
2617 }
2618 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002619
J.R. Maurob243c4a2008-10-20 19:28:58 -04002620 /* Grab the spinlock and acquire a command */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302621 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002622 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2623 if (XmtCmd == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302624 /*
2625 * Call sxg_complete_slow_send to see if we can
2626 * free up any XmtRingZero entries and then try again
2627 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302628
2629 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05302630 sxg_complete_slow_send(adapter);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302631 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002632 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2633 if (XmtCmd == NULL) {
2634 adapter->Stats.XmtZeroFull++;
2635 goto abortcmd;
2636 }
2637 }
2638 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbCmd",
2639 XmtCmd, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002640 /* Update stats */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302641 adapter->stats.tx_packets++;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302642 adapter->stats.tx_bytes += DataLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002643#if XXXTODO /* Stats stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002644 if (SXG_MULTICAST_PACKET(EtherHdr)) {
2645 if (SXG_BROADCAST_PACKET(EtherHdr)) {
2646 adapter->Stats.DumbXmtBcastPkts++;
2647 adapter->Stats.DumbXmtBcastBytes += DataLength;
2648 } else {
2649 adapter->Stats.DumbXmtMcastPkts++;
2650 adapter->Stats.DumbXmtMcastBytes += DataLength;
2651 }
2652 } else {
2653 adapter->Stats.DumbXmtUcastPkts++;
2654 adapter->Stats.DumbXmtUcastBytes += DataLength;
2655 }
2656#endif
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302657 /*
2658 * Fill in the command
2659 * Copy out the first SGE to the command and adjust for offset
2660 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302661 phys_addr = pci_map_single(adapter->pcidev, skb->data, skb->len,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002662 PCI_DMA_TODEVICE);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302663
2664 /*
2665 * SAHARA SGL WORKAROUND
2666 * See if the SGL straddles a 64k boundary. If so, skip to
2667 * the start of the next 64k boundary and continue
2668 */
2669
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302670 if ((adapter->asictype == SAHARA_REV_A) &&
2671 (SXG_INVALID_SGL(phys_addr,skb->data_len)))
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05302672 {
2673 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
2674 /* Silently drop this packet */
2675 printk(KERN_EMERG"Dropped a packet for 64k boundary problem\n");
2676 return STATUS_SUCCESS;
2677 }
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302678 memset(XmtCmd, '\0', sizeof(*XmtCmd));
2679 XmtCmd->Buffer.FirstSgeAddress = phys_addr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002680 XmtCmd->Buffer.FirstSgeLength = DataLength;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002681 XmtCmd->Buffer.SgeOffset = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002682 XmtCmd->Buffer.TotalLength = DataLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302683 XmtCmd->SgEntries = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002684 XmtCmd->Flags = 0;
Mithlesh Thukral9914f052009-02-18 18:51:29 +05302685
2686 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2687 /*
2688 * We need to set the Checkum in IP header to 0. This is
2689 * required by hardware.
2690 */
2691 ip_hdr(skb)->check = 0x0;
2692 XmtCmd->CsumFlags.Flags |= SXG_SLOWCMD_CSUM_IP;
2693 XmtCmd->CsumFlags.Flags |= SXG_SLOWCMD_CSUM_TCP;
2694 /* Dont know if length will require a change in case of VLAN */
2695 XmtCmd->CsumFlags.MacLen = ETH_HLEN;
2696 XmtCmd->CsumFlags.IpHl = skb_network_header_len(skb) >>
2697 SXG_NW_HDR_LEN_SHIFT;
2698 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302699 /*
2700 * Advance transmit cmd descripter by 1.
2701 * NOTE - See comments in SxgTcpOutput where we write
2702 * to the XmtCmd register regarding CPU ID values and/or
2703 * multiple commands.
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302704 * Top 16 bits specify queue_id. See comments about queue_id above
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302705 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302706 /* Four queues at the moment */
2707 ASSERT((queue_id & ~SXG_LARGE_SEND_QUEUE_MASK) == 0);
2708 WRITE_REG(adapter->UcodeRegs[0].XmtCmd, ((queue_id << 16) | 1), TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002709 adapter->Stats.XmtQLen++; /* Stats within lock */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302710 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002711 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDumSgl2",
2712 XmtCmd, pSgl, SxgSgl, 0);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302713 return STATUS_SUCCESS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002714
2715 abortcmd:
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302716 /*
2717 * NOTE - Only jump to this label AFTER grabbing the
2718 * XmtZeroLock, and DO NOT DROP IT between the
2719 * command allocation and the following abort.
2720 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002721 if (XmtCmd) {
2722 SXG_ABORT_CMD(XmtRingInfo);
2723 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302724 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002725
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302726/*
2727 * failsgl:
2728 * Jump to this label if failure occurs before the
2729 * XmtZeroLock is grabbed
2730 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302731 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002732 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumSGFal",
2733 pSgl, SxgSgl, XmtRingInfo->Head, XmtRingInfo->Tail);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302734 /* SxgSgl->DumbPacket is the skb */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302735 // SXG_COMPLETE_DUMB_SEND(adapter, SxgSgl->DumbPacket);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302736
2737 return STATUS_FAILURE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002738}
2739
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002740/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302741 * Link management functions
2742 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002743 * sxg_initialize_link - Initialize the link stuff
2744 *
2745 * Arguments -
2746 * adapter - A pointer to our adapter structure
2747 *
2748 * Return
2749 * status
2750 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002751static int sxg_initialize_link(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002752{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302753 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002754 u32 Value;
2755 u32 ConfigData;
2756 u32 MaxFrame;
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302757 u32 AxgMacReg1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002758 int status;
2759
2760 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitLink",
2761 adapter, 0, 0, 0);
2762
J.R. Maurob243c4a2008-10-20 19:28:58 -04002763 /* Reset PHY and XGXS module */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002764 WRITE_REG(HwRegs->LinkStatus, LS_SERDES_POWER_DOWN, TRUE);
2765
J.R. Maurob243c4a2008-10-20 19:28:58 -04002766 /* Reset transmit configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002767 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_RESET, TRUE);
2768
J.R. Maurob243c4a2008-10-20 19:28:58 -04002769 /* Reset receive configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002770 WRITE_REG(HwRegs->RcvConfig, RCV_CONFIG_RESET, TRUE);
2771
J.R. Maurob243c4a2008-10-20 19:28:58 -04002772 /* Reset all MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002773 WRITE_REG(HwRegs->MacConfig0, AXGMAC_CFG0_SUB_RESET, TRUE);
2774
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302775 /*
2776 * Link address 0
2777 * XXXTODO - This assumes the MAC address (0a:0b:0c:0d:0e:0f)
2778 * is stored with the first nibble (0a) in the byte 0
2779 * of the Mac address. Possibly reverse?
2780 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302781 Value = *(u32 *) adapter->macaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002782 WRITE_REG(HwRegs->LinkAddress0Low, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002783 /* also write the MAC address to the MAC. Endian is reversed. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002784 WRITE_REG(HwRegs->MacAddressLow, ntohl(Value), TRUE);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302785 Value = (*(u16 *) & adapter->macaddr[4] & 0x0000FFFF);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002786 WRITE_REG(HwRegs->LinkAddress0High, Value | LINK_ADDRESS_ENABLE, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002787 /* endian swap for the MAC (put high bytes in bits [31:16], swapped) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002788 Value = ntohl(Value);
2789 WRITE_REG(HwRegs->MacAddressHigh, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002790 /* Link address 1 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002791 WRITE_REG(HwRegs->LinkAddress1Low, 0, TRUE);
2792 WRITE_REG(HwRegs->LinkAddress1High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002793 /* Link address 2 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002794 WRITE_REG(HwRegs->LinkAddress2Low, 0, TRUE);
2795 WRITE_REG(HwRegs->LinkAddress2High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002796 /* Link address 3 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002797 WRITE_REG(HwRegs->LinkAddress3Low, 0, TRUE);
2798 WRITE_REG(HwRegs->LinkAddress3High, 0, TRUE);
2799
J.R. Maurob243c4a2008-10-20 19:28:58 -04002800 /* Enable MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002801 WRITE_REG(HwRegs->MacConfig0, 0, TRUE);
2802
J.R. Maurob243c4a2008-10-20 19:28:58 -04002803 /* Configure MAC */
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302804 AxgMacReg1 = ( /* Enable XMT */
2805 AXGMAC_CFG1_XMT_EN |
2806 /* Enable receive */
2807 AXGMAC_CFG1_RCV_EN |
2808 /* short frame detection */
2809 AXGMAC_CFG1_SHORT_ASSERT |
2810 /* Verify frame length */
2811 AXGMAC_CFG1_CHECK_LEN |
2812 /* Generate FCS */
2813 AXGMAC_CFG1_GEN_FCS |
2814 /* Pad frames to 64 bytes */
2815 AXGMAC_CFG1_PAD_64);
2816
2817 if (adapter->XmtFcEnabled) {
2818 AxgMacReg1 |= AXGMAC_CFG1_XMT_PAUSE; /* Allow sending of pause */
2819 }
2820 if (adapter->RcvFcEnabled) {
2821 AxgMacReg1 |= AXGMAC_CFG1_RCV_PAUSE; /* Enable detection of pause */
2822 }
2823
2824 WRITE_REG(HwRegs->MacConfig1, AxgMacReg1, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002825
J.R. Maurob243c4a2008-10-20 19:28:58 -04002826 /* Set AXGMAC max frame length if jumbo. Not needed for standard MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002827 if (adapter->JumboEnabled) {
2828 WRITE_REG(HwRegs->MacMaxFrameLen, AXGMAC_MAXFRAME_JUMBO, TRUE);
2829 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302830 /*
2831 * AMIIM Configuration Register -
2832 * The value placed in the AXGMAC_AMIIM_CFG_HALF_CLOCK portion
2833 * (bottom bits) of this register is used to determine the MDC frequency
2834 * as specified in the A-XGMAC Design Document. This value must not be
2835 * zero. The following value (62 or 0x3E) is based on our MAC transmit
2836 * clock frequency (MTCLK) of 312.5 MHz. Given a maximum MDIO clock
2837 * frequency of 2.5 MHz (see the PHY spec), we get:
2838 * 312.5/(2*(X+1)) < 2.5 ==> X = 62.
2839 * This value happens to be the default value for this register, so we
2840 * really don't have to do this.
2841 */
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302842 if (adapter->asictype == SAHARA_REV_B) {
2843 WRITE_REG(HwRegs->MacAmiimConfig, 0x0000001F, TRUE);
2844 } else {
2845 WRITE_REG(HwRegs->MacAmiimConfig, 0x0000003E, TRUE);
2846 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002847
J.R. Maurob243c4a2008-10-20 19:28:58 -04002848 /* Power up and enable PHY and XAUI/XGXS/Serdes logic */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002849 WRITE_REG(HwRegs->LinkStatus,
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302850 (LS_PHY_CLR_RESET |
2851 LS_XGXS_ENABLE |
2852 LS_XGXS_CTL |
2853 LS_PHY_CLK_EN |
2854 LS_ATTN_ALARM),
2855 TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002856 DBG_ERROR("After Power Up and enable PHY in sxg_initialize_link\n");
2857
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302858 /*
2859 * Per information given by Aeluros, wait 100 ms after removing reset.
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302860 * It's not enough to wait for the self-clearing reset bit in reg 0 to
2861 * clear.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302862 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002863 mdelay(100);
2864
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302865 /* Verify the PHY has come up by checking that the Reset bit has
2866 * cleared.
2867 */
2868 status = sxg_read_mdio_reg(adapter,
2869 MIIM_DEV_PHY_PMA, /* PHY PMA/PMD module */
2870 PHY_PMA_CONTROL1, /* PMA/PMD control register */
2871 &Value);
2872 DBG_ERROR("After sxg_read_mdio_reg Value[%x] fail=%x\n", Value,
2873 (Value & PMA_CONTROL1_RESET));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002874 if (status != STATUS_SUCCESS)
2875 return (STATUS_FAILURE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002876 if (Value & PMA_CONTROL1_RESET) /* reset complete if bit is 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002877 return (STATUS_FAILURE);
2878
J.R. Maurob243c4a2008-10-20 19:28:58 -04002879 /* The SERDES should be initialized by now - confirm */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002880 READ_REG(HwRegs->LinkStatus, Value);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002881 if (Value & LS_SERDES_DOWN) /* verify SERDES is initialized */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002882 return (STATUS_FAILURE);
2883
J.R. Maurob243c4a2008-10-20 19:28:58 -04002884 /* The XAUI link should also be up - confirm */
2885 if (!(Value & LS_XAUI_LINK_UP)) /* verify XAUI link is up */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002886 return (STATUS_FAILURE);
2887
J.R. Maurob243c4a2008-10-20 19:28:58 -04002888 /* Initialize the PHY */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002889 status = sxg_phy_init(adapter);
2890 if (status != STATUS_SUCCESS)
2891 return (STATUS_FAILURE);
2892
J.R. Maurob243c4a2008-10-20 19:28:58 -04002893 /* Enable the Link Alarm */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302894
2895 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2896 * LASI_CONTROL - LASI control register
2897 * LASI_CTL_LS_ALARM_ENABLE - enable link alarm bit
2898 */
2899 status = sxg_write_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2900 LASI_CONTROL,
2901 LASI_CTL_LS_ALARM_ENABLE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002902 if (status != STATUS_SUCCESS)
2903 return (STATUS_FAILURE);
2904
J.R. Maurob243c4a2008-10-20 19:28:58 -04002905 /* XXXTODO - temporary - verify bit is set */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302906
2907 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2908 * LASI_CONTROL - LASI control register
2909 */
2910 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2911 LASI_CONTROL,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002912 &Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302913
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002914 if (status != STATUS_SUCCESS)
2915 return (STATUS_FAILURE);
2916 if (!(Value & LASI_CTL_LS_ALARM_ENABLE)) {
2917 DBG_ERROR("Error! LASI Control Alarm Enable bit not set!\n");
2918 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002919 /* Enable receive */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002920 MaxFrame = adapter->JumboEnabled ? JUMBOMAXFRAME : ETHERMAXFRAME;
2921 ConfigData = (RCV_CONFIG_ENABLE |
2922 RCV_CONFIG_ENPARSE |
2923 RCV_CONFIG_RCVBAD |
2924 RCV_CONFIG_RCVPAUSE |
2925 RCV_CONFIG_TZIPV6 |
2926 RCV_CONFIG_TZIPV4 |
2927 RCV_CONFIG_HASH_16 |
2928 RCV_CONFIG_SOCKET | RCV_CONFIG_BUFSIZE(MaxFrame));
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05302929
2930 if (adapter->asictype == SAHARA_REV_B) {
2931 ConfigData |= (RCV_CONFIG_HIPRICTL |
2932 RCV_CONFIG_NEWSTATUSFMT);
2933 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002934 WRITE_REG(HwRegs->RcvConfig, ConfigData, TRUE);
2935
2936 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_ENABLE, TRUE);
2937
J.R. Maurob243c4a2008-10-20 19:28:58 -04002938 /* Mark the link as down. We'll get a link event when it comes up. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002939 sxg_link_state(adapter, SXG_LINK_DOWN);
2940
2941 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInitLnk",
2942 adapter, 0, 0, 0);
2943 return (STATUS_SUCCESS);
2944}
2945
2946/*
2947 * sxg_phy_init - Initialize the PHY
2948 *
2949 * Arguments -
2950 * adapter - A pointer to our adapter structure
2951 *
2952 * Return
2953 * status
2954 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002955static int sxg_phy_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002956{
2957 u32 Value;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302958 struct phy_ucode *p;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002959 int status;
2960
Harvey Harrisone88bd232008-10-17 14:46:10 -07002961 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002962
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302963 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2964 * 0xC205 - PHY ID register (?)
2965 * &Value - XXXTODO - add def
2966 */
2967 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2968 0xC205,
2969 &Value);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002970 if (status != STATUS_SUCCESS)
2971 return (STATUS_FAILURE);
2972
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302973 if (Value == 0x0012) {
2974 /* 0x0012 == AEL2005C PHY(?) - XXXTODO - add def */
2975 DBG_ERROR("AEL2005C PHY detected. Downloading PHY \
2976 microcode.\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002977
J.R. Maurob243c4a2008-10-20 19:28:58 -04002978 /* Initialize AEL2005C PHY and download PHY microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002979 for (p = PhyUcode; p->Addr != 0xFFFF; p++) {
2980 if (p->Addr == 0) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002981 /* if address == 0, data == sleep time in ms */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002982 mdelay(p->Data);
2983 } else {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302984 /* write the given data to the specified address */
2985 status = sxg_write_mdio_reg(adapter,
2986 MIIM_DEV_PHY_PMA,
2987 /* PHY address */
2988 p->Addr,
2989 /* PHY data */
2990 p->Data);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002991 if (status != STATUS_SUCCESS)
2992 return (STATUS_FAILURE);
2993 }
2994 }
2995 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002996 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002997
2998 return (STATUS_SUCCESS);
2999}
3000
3001/*
3002 * sxg_link_event - Process a link event notification from the card
3003 *
3004 * Arguments -
3005 * adapter - A pointer to our adapter structure
3006 *
3007 * Return
3008 * None
3009 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003010static void sxg_link_event(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003011{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303012 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303013 struct net_device *netdev = adapter->netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -04003014 enum SXG_LINK_STATE LinkState;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003015 int status;
3016 u32 Value;
3017
3018 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "LinkEvnt",
3019 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -07003020 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003021
J.R. Maurob243c4a2008-10-20 19:28:58 -04003022 /* Check the Link Status register. We should have a Link Alarm. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003023 READ_REG(HwRegs->LinkStatus, Value);
3024 if (Value & LS_LINK_ALARM) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303025 /*
3026 * We got a Link Status alarm. First, pause to let the
3027 * link state settle (it can bounce a number of times)
3028 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003029 mdelay(10);
3030
J.R. Maurob243c4a2008-10-20 19:28:58 -04003031 /* Now clear the alarm by reading the LASI status register. */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303032 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
3033 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
3034 /* LASI status register */
3035 LASI_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003036 &Value);
3037 if (status != STATUS_SUCCESS) {
3038 DBG_ERROR("Error reading LASI Status MDIO register!\n");
3039 sxg_link_state(adapter, SXG_LINK_DOWN);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303040 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003041 }
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05303042 /*
3043 * We used to assert that the LASI_LS_ALARM bit was set, as
3044 * it should be. But there appears to be cases during
3045 * initialization (when the PHY is reset and re-initialized)
3046 * when we get a link alarm, but the status bit is 0 when we
3047 * read it. Rather than trying to assure this never happens
3048 * (and nver being certain), just ignore it.
3049
3050 * ASSERT(Value & LASI_STATUS_LS_ALARM);
3051 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003052
J.R. Maurob243c4a2008-10-20 19:28:58 -04003053 /* Now get and set the link state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003054 LinkState = sxg_get_link_state(adapter);
3055 sxg_link_state(adapter, LinkState);
3056 DBG_ERROR("SXG: Link Alarm occurred. Link is %s\n",
3057 ((LinkState == SXG_LINK_UP) ? "UP" : "DOWN"));
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303058 if (LinkState == SXG_LINK_UP)
3059 netif_carrier_on(netdev);
3060 else
3061 netif_carrier_off(netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003062 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303063 /*
3064 * XXXTODO - Assuming Link Attention is only being generated
3065 * for the Link Alarm pin (and not for a XAUI Link Status change)
3066 * , then it's impossible to get here. Yet we've gotten here
3067 * twice (under extreme conditions - bouncing the link up and
3068 * down many times a second). Needs further investigation.
3069 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003070 DBG_ERROR("SXG: sxg_link_event: Can't get here!\n");
3071 DBG_ERROR("SXG: Link Status == 0x%08X.\n", Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303072 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003073 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003074 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003075
3076}
3077
3078/*
3079 * sxg_get_link_state - Determine if the link is up or down
3080 *
3081 * Arguments -
3082 * adapter - A pointer to our adapter structure
3083 *
3084 * Return
3085 * Link State
3086 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003087static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003088{
3089 int status;
3090 u32 Value;
3091
Harvey Harrisone88bd232008-10-17 14:46:10 -07003092 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003093
3094 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "GetLink",
3095 adapter, 0, 0, 0);
3096
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303097 /*
3098 * Per the Xenpak spec (and the IEEE 10Gb spec?), the link is up if
3099 * the following 3 bits (from 3 different MDIO registers) are all true.
3100 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303101
3102 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
3103 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
3104 /* PMA/PMD Receive Signal Detect register */
3105 PHY_PMA_RCV_DET,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003106 &Value);
3107 if (status != STATUS_SUCCESS)
3108 goto bad;
3109
J.R. Maurob243c4a2008-10-20 19:28:58 -04003110 /* If PMA/PMD receive signal detect is 0, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003111 if (!(Value & PMA_RCV_DETECT))
3112 return (SXG_LINK_DOWN);
3113
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303114 /* MIIM_DEV_PHY_PCS - PHY PCS module */
3115 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PCS,
3116 /* PCS 10GBASE-R Status 1 register */
3117 PHY_PCS_10G_STATUS1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003118 &Value);
3119 if (status != STATUS_SUCCESS)
3120 goto bad;
3121
J.R. Maurob243c4a2008-10-20 19:28:58 -04003122 /* If PCS is not locked to receive blocks, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003123 if (!(Value & PCS_10B_BLOCK_LOCK))
3124 return (SXG_LINK_DOWN);
3125
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303126 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_XS,/* PHY XS module */
3127 /* XS Lane Status register */
3128 PHY_XS_LANE_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003129 &Value);
3130 if (status != STATUS_SUCCESS)
3131 goto bad;
3132
J.R. Maurob243c4a2008-10-20 19:28:58 -04003133 /* If XS transmit lanes are not aligned, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003134 if (!(Value & XS_LANE_ALIGN))
3135 return (SXG_LINK_DOWN);
3136
J.R. Maurob243c4a2008-10-20 19:28:58 -04003137 /* All 3 bits are true, so the link is up */
Harvey Harrisone88bd232008-10-17 14:46:10 -07003138 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003139
3140 return (SXG_LINK_UP);
3141
3142 bad:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303143 /* An error occurred reading an MDIO register. This shouldn't happen. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003144 DBG_ERROR("Error reading an MDIO register!\n");
3145 ASSERT(0);
3146 return (SXG_LINK_DOWN);
3147}
3148
J.R. Mauro73b07062008-10-28 18:42:02 -04003149static void sxg_indicate_link_state(struct adapter_t *adapter,
3150 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003151{
3152 if (adapter->LinkState == SXG_LINK_UP) {
3153 DBG_ERROR("%s: LINK now UP, call netif_start_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003154 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003155 netif_start_queue(adapter->netdev);
3156 } else {
3157 DBG_ERROR("%s: LINK now DOWN, call netif_stop_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003158 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003159 netif_stop_queue(adapter->netdev);
3160 }
3161}
3162
3163/*
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05303164 * sxg_change_mtu - Change the Maximum Transfer Unit
3165 * * @returns 0 on success, negative on failure
3166 */
3167int sxg_change_mtu (struct net_device *netdev, int new_mtu)
3168{
3169 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(netdev);
3170
3171 if (!((new_mtu == SXG_DEFAULT_MTU) || (new_mtu == SXG_JUMBO_MTU)))
3172 return -EINVAL;
3173
3174 if(new_mtu == netdev->mtu)
3175 return 0;
3176
3177 netdev->mtu = new_mtu;
3178
3179 if (new_mtu == SXG_JUMBO_MTU) {
3180 adapter->JumboEnabled = TRUE;
3181 adapter->FrameSize = JUMBOMAXFRAME;
3182 adapter->ReceiveBufferSize = SXG_RCV_JUMBO_BUFFER_SIZE;
3183 } else {
3184 adapter->JumboEnabled = FALSE;
3185 adapter->FrameSize = ETHERMAXFRAME;
3186 adapter->ReceiveBufferSize = SXG_RCV_DATA_BUFFER_SIZE;
3187 }
3188
3189 sxg_entry_halt(netdev);
3190 sxg_entry_open(netdev);
3191 return 0;
3192}
3193
3194/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003195 * sxg_link_state - Set the link state and if necessary, indicate.
3196 * This routine the central point of processing for all link state changes.
3197 * Nothing else in the driver should alter the link state or perform
3198 * link state indications
3199 *
3200 * Arguments -
3201 * adapter - A pointer to our adapter structure
3202 * LinkState - The link state
3203 *
3204 * Return
3205 * None
3206 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303207static void sxg_link_state(struct adapter_t *adapter,
3208 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003209{
3210 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "LnkINDCT",
3211 adapter, LinkState, adapter->LinkState, adapter->State);
3212
Harvey Harrisone88bd232008-10-17 14:46:10 -07003213 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003214
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303215 /*
3216 * Hold the adapter lock during this routine. Maybe move
3217 * the lock to the caller.
3218 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303219 /* IMP TODO : Check if we can survive without taking this lock */
3220// spin_lock(&adapter->AdapterLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003221 if (LinkState == adapter->LinkState) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003222 /* Nothing changed.. */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303223// spin_unlock(&adapter->AdapterLock);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303224 DBG_ERROR("EXIT #0 %s. Link status = %d\n",
3225 __func__, LinkState);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003226 return;
3227 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003228 /* Save the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003229 adapter->LinkState = LinkState;
3230
J.R. Maurob243c4a2008-10-20 19:28:58 -04003231 /* Drop the lock and indicate link state */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303232// spin_unlock(&adapter->AdapterLock);
Harvey Harrisone88bd232008-10-17 14:46:10 -07003233 DBG_ERROR("EXIT #1 %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003234
3235 sxg_indicate_link_state(adapter, LinkState);
3236}
3237
3238/*
3239 * sxg_write_mdio_reg - Write to a register on the MDIO bus
3240 *
3241 * Arguments -
3242 * adapter - A pointer to our adapter structure
3243 * DevAddr - MDIO device number being addressed
3244 * RegAddr - register address for the specified MDIO device
3245 * Value - value to write to the MDIO register
3246 *
3247 * Return
3248 * status
3249 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003250static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003251 u32 DevAddr, u32 RegAddr, u32 Value)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003252{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303253 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303254 /* Address operation (written to MIIM field reg) */
3255 u32 AddrOp;
3256 /* Write operation (written to MIIM field reg) */
3257 u32 WriteOp;
3258 u32 Cmd;/* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003259 u32 ValueRead;
3260 u32 Timeout;
3261
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303262 /* DBG_ERROR("ENTER %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003263
3264 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
3265 adapter, 0, 0, 0);
3266
J.R. Maurob243c4a2008-10-20 19:28:58 -04003267 /* Ensure values don't exceed field width */
3268 DevAddr &= 0x001F; /* 5-bit field */
3269 RegAddr &= 0xFFFF; /* 16-bit field */
3270 Value &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003271
J.R. Maurob243c4a2008-10-20 19:28:58 -04003272 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003273 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3274 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3275 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3276 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
3277
J.R. Maurob243c4a2008-10-20 19:28:58 -04003278 /* Set MIIM field register bits for an MIIM write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003279 WriteOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3280 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3281 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3282 (MIIM_OP_WRITE << AXGMAC_AMIIM_FIELD_OP_SHIFT) | Value;
3283
J.R. Maurob243c4a2008-10-20 19:28:58 -04003284 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003285 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
3286
J.R. Maurob243c4a2008-10-20 19:28:58 -04003287 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003288 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3289
J.R. Maurob243c4a2008-10-20 19:28:58 -04003290 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003291 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
3292
J.R. Maurob243c4a2008-10-20 19:28:58 -04003293 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003294 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3295
J.R. Maurob243c4a2008-10-20 19:28:58 -04003296 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003297 Timeout = SXG_LINK_TIMEOUT;
3298 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003299 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003300 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3301 if (--Timeout == 0) {
3302 return (STATUS_FAILURE);
3303 }
3304 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3305
J.R. Maurob243c4a2008-10-20 19:28:58 -04003306 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003307 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3308
J.R. Maurob243c4a2008-10-20 19:28:58 -04003309 /* MIIM write to set up an MDIO write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003310 WRITE_REG(HwRegs->MacAmiimField, WriteOp, TRUE);
3311
J.R. Maurob243c4a2008-10-20 19:28:58 -04003312 /* Write to MIIM Command Register to execute the write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003313 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3314
J.R. Maurob243c4a2008-10-20 19:28:58 -04003315 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003316 Timeout = SXG_LINK_TIMEOUT;
3317 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003318 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003319 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3320 if (--Timeout == 0) {
3321 return (STATUS_FAILURE);
3322 }
3323 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3324
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303325 /* DBG_ERROR("EXIT %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003326
3327 return (STATUS_SUCCESS);
3328}
3329
3330/*
3331 * sxg_read_mdio_reg - Read a register on the MDIO bus
3332 *
3333 * Arguments -
3334 * adapter - A pointer to our adapter structure
3335 * DevAddr - MDIO device number being addressed
3336 * RegAddr - register address for the specified MDIO device
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303337 * pValue - pointer to where to put data read from the MDIO register
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003338 *
3339 * Return
3340 * status
3341 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003342static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003343 u32 DevAddr, u32 RegAddr, u32 *pValue)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003344{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303345 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303346 u32 AddrOp; /* Address operation (written to MIIM field reg) */
3347 u32 ReadOp; /* Read operation (written to MIIM field reg) */
3348 u32 Cmd; /* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003349 u32 ValueRead;
3350 u32 Timeout;
3351
3352 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
3353 adapter, 0, 0, 0);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303354 DBG_ERROR("ENTER %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003355
J.R. Maurob243c4a2008-10-20 19:28:58 -04003356 /* Ensure values don't exceed field width */
3357 DevAddr &= 0x001F; /* 5-bit field */
3358 RegAddr &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003359
J.R. Maurob243c4a2008-10-20 19:28:58 -04003360 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003361 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3362 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3363 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3364 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
3365
J.R. Maurob243c4a2008-10-20 19:28:58 -04003366 /* Set MIIM field register bits for an MIIM read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003367 ReadOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
3368 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
3369 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
3370 (MIIM_OP_READ << AXGMAC_AMIIM_FIELD_OP_SHIFT);
3371
J.R. Maurob243c4a2008-10-20 19:28:58 -04003372 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003373 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
3374
J.R. Maurob243c4a2008-10-20 19:28:58 -04003375 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003376 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3377
J.R. Maurob243c4a2008-10-20 19:28:58 -04003378 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003379 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
3380
J.R. Maurob243c4a2008-10-20 19:28:58 -04003381 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003382 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3383
J.R. Maurob243c4a2008-10-20 19:28:58 -04003384 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003385 Timeout = SXG_LINK_TIMEOUT;
3386 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003387 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003388 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3389 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303390 DBG_ERROR("EXIT %s with STATUS_FAILURE 1\n", __FUNCTION__);
3391
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003392 return (STATUS_FAILURE);
3393 }
3394 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3395
J.R. Maurob243c4a2008-10-20 19:28:58 -04003396 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003397 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
3398
J.R. Maurob243c4a2008-10-20 19:28:58 -04003399 /* MIIM write to set up an MDIO register read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003400 WRITE_REG(HwRegs->MacAmiimField, ReadOp, TRUE);
3401
J.R. Maurob243c4a2008-10-20 19:28:58 -04003402 /* Write to MIIM Command Register to execute the read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003403 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
3404
J.R. Maurob243c4a2008-10-20 19:28:58 -04003405 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003406 Timeout = SXG_LINK_TIMEOUT;
3407 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003408 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003409 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
3410 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303411 DBG_ERROR("EXIT %s with STATUS_FAILURE 2\n", __FUNCTION__);
3412
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003413 return (STATUS_FAILURE);
3414 }
3415 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3416
J.R. Maurob243c4a2008-10-20 19:28:58 -04003417 /* Read the MDIO register data back from the field register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003418 READ_REG(HwRegs->MacAmiimField, *pValue);
J.R. Maurob243c4a2008-10-20 19:28:58 -04003419 *pValue &= 0xFFFF; /* data is in the lower 16 bits */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003420
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303421 DBG_ERROR("EXIT %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003422
3423 return (STATUS_SUCCESS);
3424}
3425
3426/*
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003427 * Functions to obtain the CRC corresponding to the destination mac address.
3428 * This is a standard ethernet CRC in that it is a 32-bit, reflected CRC using
3429 * the polynomial:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303430 * x^32 + x^26 + x^23 + x^22 + x^16 + x^12 + x^11 + x^10 + x^8 + x^7 + x^5
3431 * + x^4 + x^2 + x^1.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003432 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303433 * After the CRC for the 6 bytes is generated (but before the value is
3434 * complemented), we must then transpose the value and return bits 30-23.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003435 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303436static u32 sxg_crc_table[256];/* Table of CRC's for all possible byte values */
3437static u32 sxg_crc_init; /* Is table initialized */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003438
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303439/* Contruct the CRC32 table */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003440static void sxg_mcast_init_crc32(void)
3441{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303442 u32 c; /* CRC shit reg */
3443 u32 e = 0; /* Poly X-or pattern */
3444 int i; /* counter */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003445 int k; /* byte being shifted into crc */
3446
3447 static int p[] = { 0, 1, 2, 4, 5, 7, 8, 10, 11, 12, 16, 22, 23, 26 };
3448
3449 for (i = 0; i < sizeof(p) / sizeof(int); i++) {
3450 e |= 1L << (31 - p[i]);
3451 }
3452
3453 for (i = 1; i < 256; i++) {
3454 c = i;
3455 for (k = 8; k; k--) {
3456 c = c & 1 ? (c >> 1) ^ e : c >> 1;
3457 }
3458 sxg_crc_table[i] = c;
3459 }
3460}
3461
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003462/*
3463 * Return the MAC hast as described above.
3464 */
3465static unsigned char sxg_mcast_get_mac_hash(char *macaddr)
3466{
3467 u32 crc;
3468 char *p;
3469 int i;
3470 unsigned char machash = 0;
3471
3472 if (!sxg_crc_init) {
3473 sxg_mcast_init_crc32();
3474 sxg_crc_init = 1;
3475 }
3476
3477 crc = 0xFFFFFFFF; /* Preload shift register, per crc-32 spec */
3478 for (i = 0, p = macaddr; i < 6; ++p, ++i) {
3479 crc = (crc >> 8) ^ sxg_crc_table[(crc ^ *p) & 0xFF];
3480 }
3481
3482 /* Return bits 1-8, transposed */
3483 for (i = 1; i < 9; i++) {
3484 machash |= (((crc >> i) & 1) << (8 - i));
3485 }
3486
3487 return (machash);
3488}
3489
J.R. Mauro73b07062008-10-28 18:42:02 -04003490static void sxg_mcast_set_mask(struct adapter_t *adapter)
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003491{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303492 struct sxg_ucode_regs *sxg_regs = adapter->UcodeRegs;
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003493
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303494 DBG_ERROR("%s ENTER (%s) MacFilter[%x] mask[%llx]\n", __FUNCTION__,
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003495 adapter->netdev->name, (unsigned int)adapter->MacFilter,
3496 adapter->MulticastMask);
3497
3498 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_PROMISC)) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303499 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303500 * Turn on all multicast addresses. We have to do this for
3501 * promiscuous mode as well as ALLMCAST mode. It saves the
3502 * Microcode from having keep state about the MAC configuration
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003503 */
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303504 /* DBG_ERROR("sxg: %s MacFilter = MAC_ALLMCAST | MAC_PROMISC\n \
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303505 * SLUT MODE!!!\n",__func__);
3506 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003507 WRITE_REG(sxg_regs->McastLow, 0xFFFFFFFF, FLUSH);
3508 WRITE_REG(sxg_regs->McastHigh, 0xFFFFFFFF, FLUSH);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303509 /* DBG_ERROR("%s (%s) WRITE to slic_regs slic_mcastlow&high \
3510 * 0xFFFFFFFF\n",__func__, adapter->netdev->name);
3511 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003512
3513 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303514 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303515 * Commit our multicast mast to the SLIC by writing to the
3516 * multicast address mask registers
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003517 */
3518 DBG_ERROR("%s (%s) WRITE mcastlow[%lx] mcasthigh[%lx]\n",
3519 __func__, adapter->netdev->name,
3520 ((ulong) (adapter->MulticastMask & 0xFFFFFFFF)),
3521 ((ulong)
3522 ((adapter->MulticastMask >> 32) & 0xFFFFFFFF)));
3523
3524 WRITE_REG(sxg_regs->McastLow,
3525 (u32) (adapter->MulticastMask & 0xFFFFFFFF), FLUSH);
3526 WRITE_REG(sxg_regs->McastHigh,
3527 (u32) ((adapter->
3528 MulticastMask >> 32) & 0xFFFFFFFF), FLUSH);
3529 }
3530}
3531
J.R. Mauro73b07062008-10-28 18:42:02 -04003532static void sxg_mcast_set_bit(struct adapter_t *adapter, char *address)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003533{
3534 unsigned char crcpoly;
3535
3536 /* Get the CRC polynomial for the mac address */
3537 crcpoly = sxg_mcast_get_mac_hash(address);
3538
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303539 /*
3540 * We only have space on the SLIC for 64 entries. Lop
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003541 * off the top two bits. (2^6 = 64)
3542 */
3543 crcpoly &= 0x3F;
3544
3545 /* OR in the new bit into our 64 bit mask. */
3546 adapter->MulticastMask |= (u64) 1 << crcpoly;
3547}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303548
3549/*
3550 * Function takes MAC addresses from dev_mc_list and generates the Mask
3551 */
3552
3553static void sxg_set_mcast_addr(struct adapter_t *adapter)
3554{
3555 struct dev_mc_list *mclist;
3556 struct net_device *dev = adapter->netdev;
3557 int i;
3558
3559 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_MCAST)) {
3560 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
3561 i++, mclist = mclist->next) {
3562 sxg_mcast_set_bit(adapter,mclist->da_addr);
3563 }
3564 }
3565 sxg_mcast_set_mask(adapter);
3566}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003567
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303568static void sxg_mcast_set_list(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003569{
J.R. Mauro73b07062008-10-28 18:42:02 -04003570 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003571
3572 ASSERT(adapter);
Mithlesh Thukral559990c2009-01-30 20:20:19 +05303573 if (dev->flags & IFF_PROMISC)
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303574 adapter->MacFilter |= MAC_PROMISC;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303575 if (dev->flags & IFF_MULTICAST)
3576 adapter->MacFilter |= MAC_MCAST;
Mithlesh Thukral559990c2009-01-30 20:20:19 +05303577 if (dev->flags & IFF_ALLMULTI)
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303578 adapter->MacFilter |= MAC_ALLMCAST;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303579
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303580 //XXX handle other flags as well
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303581 sxg_set_mcast_addr(adapter);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303582}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003583
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303584void sxg_free_sgl_buffers(struct adapter_t *adapter)
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303585{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303586 struct list_entry *ple;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303587 struct sxg_scatter_gather *Sgl;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003588
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303589 while(!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303590 ple = RemoveHeadList(&adapter->AllSglBuffers);
3591 Sgl = container_of(ple, struct sxg_scatter_gather, AllList);
3592 kfree(Sgl);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303593 adapter->AllSglBufferCount--;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303594 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303595}
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303596
3597void sxg_free_rcvblocks(struct adapter_t *adapter)
3598{
3599 u32 i;
3600 void *temp_RcvBlock;
3601 struct list_entry *ple;
3602 struct sxg_rcv_block_hdr *RcvBlockHdr;
3603 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3604 ASSERT((adapter->state == SXG_STATE_INITIALIZING) ||
3605 (adapter->state == SXG_STATE_HALTING));
3606 while(!(IsListEmpty(&adapter->AllRcvBlocks))) {
3607
3608 ple = RemoveHeadList(&adapter->AllRcvBlocks);
3609 RcvBlockHdr = container_of(ple, struct sxg_rcv_block_hdr, AllList);
3610
3611 if(RcvBlockHdr->VirtualAddress) {
3612 temp_RcvBlock = RcvBlockHdr->VirtualAddress;
3613
3614 for(i=0; i< SXG_RCV_DESCRIPTORS_PER_BLOCK;
3615 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3616 RcvDataBufferHdr =
3617 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
3618 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3619 }
3620 }
3621
3622 pci_free_consistent(adapter->pcidev,
3623 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
3624 RcvBlockHdr->VirtualAddress,
3625 RcvBlockHdr->PhysicalAddress);
3626 adapter->AllRcvBlockCount--;
3627 }
3628 ASSERT(adapter->AllRcvBlockCount == 0);
3629 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3630 adapter, 0, 0, 0);
3631}
3632void sxg_free_mcast_addrs(struct adapter_t *adapter)
3633{
3634 struct sxg_multicast_address *address;
3635 while(adapter->MulticastAddrs) {
3636 address = adapter->MulticastAddrs;
3637 adapter->MulticastAddrs = address->Next;
3638 kfree(address);
3639 }
3640
3641 adapter->MulticastMask= 0;
3642}
3643
3644void sxg_unmap_resources(struct adapter_t *adapter)
3645{
3646 if(adapter->HwRegs) {
3647 iounmap((void *)adapter->HwRegs);
3648 }
3649 if(adapter->UcodeRegs) {
3650 iounmap((void *)adapter->UcodeRegs);
3651 }
3652
3653 ASSERT(adapter->AllRcvBlockCount == 0);
3654 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3655 adapter, 0, 0, 0);
3656}
3657
3658
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303659
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003660/*
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303661 * sxg_free_resources - Free everything allocated in SxgAllocateResources
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003662 *
3663 * Arguments -
3664 * adapter - A pointer to our adapter structure
3665 *
3666 * Return
3667 * none
3668 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303669void sxg_free_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003670{
3671 u32 RssIds, IsrCount;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003672 RssIds = SXG_RSS_CPU_COUNT(adapter);
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05303673 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003674
3675 if (adapter->BasicAllocations == FALSE) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303676 /*
3677 * No allocations have been made, including spinlocks,
3678 * or listhead initializations. Return.
3679 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003680 return;
3681 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303682
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003683 if (!(IsListEmpty(&adapter->AllRcvBlocks))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303684 sxg_free_rcvblocks(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003685 }
3686 if (!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303687 sxg_free_sgl_buffers(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003688 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303689
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003690 if (adapter->XmtRingZeroIndex) {
3691 pci_free_consistent(adapter->pcidev,
3692 sizeof(u32),
3693 adapter->XmtRingZeroIndex,
3694 adapter->PXmtRingZeroIndex);
3695 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303696 if (adapter->Isr) {
3697 pci_free_consistent(adapter->pcidev,
3698 sizeof(u32) * IsrCount,
3699 adapter->Isr, adapter->PIsr);
3700 }
3701
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303702 if (adapter->EventRings) {
3703 pci_free_consistent(adapter->pcidev,
3704 sizeof(struct sxg_event_ring) * RssIds,
3705 adapter->EventRings, adapter->PEventRings);
3706 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303707 if (adapter->RcvRings) {
3708 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303709 sizeof(struct sxg_rcv_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303710 adapter->RcvRings,
3711 adapter->PRcvRings);
3712 adapter->RcvRings = NULL;
3713 }
3714
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303715 if(adapter->XmtRings) {
3716 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303717 sizeof(struct sxg_xmt_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303718 adapter->XmtRings,
3719 adapter->PXmtRings);
3720 adapter->XmtRings = NULL;
3721 }
3722
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303723 if (adapter->ucode_stats) {
3724 pci_unmap_single(adapter->pcidev,
3725 sizeof(struct sxg_ucode_stats),
3726 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
3727 adapter->ucode_stats = NULL;
3728 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303729
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003730
J.R. Maurob243c4a2008-10-20 19:28:58 -04003731 /* Unmap register spaces */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303732 sxg_unmap_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003733
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303734 sxg_free_mcast_addrs(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003735
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003736 adapter->BasicAllocations = FALSE;
3737
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003738}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003739
3740/*
3741 * sxg_allocate_complete -
3742 *
3743 * This routine is called when a memory allocation has completed.
3744 *
3745 * Arguments -
J.R. Mauro73b07062008-10-28 18:42:02 -04003746 * struct adapter_t * - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003747 * VirtualAddress - Memory virtual address
3748 * PhysicalAddress - Memory physical address
3749 * Length - Length of memory allocated (or 0)
3750 * Context - The type of buffer allocated
3751 *
3752 * Return
3753 * None.
3754 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303755static int sxg_allocate_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003756 void *VirtualAddress,
3757 dma_addr_t PhysicalAddress,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303758 u32 Length, enum sxg_buffer_type Context)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003759{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303760 int status = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003761 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocCmp",
3762 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303763 ASSERT(atomic_read(&adapter->pending_allocations));
3764 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003765
3766 switch (Context) {
3767
3768 case SXG_BUFFER_TYPE_RCV:
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303769 status = sxg_allocate_rcvblock_complete(adapter,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003770 VirtualAddress,
3771 PhysicalAddress, Length);
3772 break;
3773 case SXG_BUFFER_TYPE_SGL:
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303774 sxg_allocate_sgl_buffer_complete(adapter, (struct sxg_scatter_gather *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003775 VirtualAddress,
3776 PhysicalAddress, Length);
3777 break;
3778 }
3779 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocCmp",
3780 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303781
3782 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003783}
3784
3785/*
3786 * sxg_allocate_buffer_memory - Shared memory allocation routine used for
3787 * synchronous and asynchronous buffer allocations
3788 *
3789 * Arguments -
3790 * adapter - A pointer to our adapter structure
3791 * Size - block size to allocate
3792 * BufferType - Type of buffer to allocate
3793 *
3794 * Return
3795 * int
3796 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003797static int sxg_allocate_buffer_memory(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303798 u32 Size, enum sxg_buffer_type BufferType)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003799{
3800 int status;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003801 void *Buffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003802 dma_addr_t pBuffer;
3803
3804 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocMem",
3805 adapter, Size, BufferType, 0);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303806 /*
3807 * Grab the adapter lock and check the state. If we're in anything other
3808 * than INITIALIZING or RUNNING state, fail. This is to prevent
3809 * allocations in an improper driver state
3810 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003811
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303812 atomic_inc(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003813
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303814 if(BufferType != SXG_BUFFER_TYPE_SGL)
3815 Buffer = pci_alloc_consistent(adapter->pcidev, Size, &pBuffer);
3816 else {
3817 Buffer = kzalloc(Size, GFP_ATOMIC);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303818 pBuffer = (dma_addr_t)NULL;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303819 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003820 if (Buffer == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303821 /*
3822 * Decrement the AllocationsPending count while holding
3823 * the lock. Pause processing relies on this
3824 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303825 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003826 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlcMemF1",
3827 adapter, Size, BufferType, 0);
3828 return (STATUS_RESOURCES);
3829 }
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303830 status = sxg_allocate_complete(adapter, Buffer, pBuffer, Size, BufferType);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003831
3832 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocMem",
3833 adapter, Size, BufferType, status);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303834 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003835}
3836
3837/*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303838 * sxg_allocate_rcvblock_complete - Complete a receive descriptor
3839 * block allocation
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003840 *
3841 * Arguments -
3842 * adapter - A pointer to our adapter structure
3843 * RcvBlock - receive block virtual address
3844 * PhysicalAddress - Physical address
3845 * Length - Memory length
3846 *
3847 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003848 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303849static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003850 void *RcvBlock,
3851 dma_addr_t PhysicalAddress,
3852 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003853{
3854 u32 i;
3855 u32 BufferSize = adapter->ReceiveBufferSize;
3856 u64 Paddr;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303857 void *temp_RcvBlock;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303858 struct sxg_rcv_block_hdr *RcvBlockHdr;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303859 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3860 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
3861 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003862
3863 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlRcvBlk",
3864 adapter, RcvBlock, Length, 0);
3865 if (RcvBlock == NULL) {
3866 goto fail;
3867 }
3868 memset(RcvBlock, 0, Length);
3869 ASSERT((BufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
3870 (BufferSize == SXG_RCV_JUMBO_BUFFER_SIZE));
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303871 ASSERT(Length == SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303872 /*
3873 * First, initialize the contained pool of receive data buffers.
3874 * This initialization requires NBL/NB/MDL allocations, if any of them
3875 * fail, free the block and return without queueing the shared memory
3876 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303877 //RcvDataBuffer = RcvBlock;
3878 temp_RcvBlock = RcvBlock;
3879 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
3880 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3881 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *)
3882 temp_RcvBlock;
3883 /* For FREE macro assertion */
3884 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
3885 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
3886 if (RcvDataBufferHdr->SxgDumbRcvPacket == NULL)
3887 goto fail;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303888
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303889 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003890
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303891 /*
3892 * Place this entire block of memory on the AllRcvBlocks queue so it
3893 * can be free later
3894 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303895
3896 RcvBlockHdr = (struct sxg_rcv_block_hdr *) ((unsigned char *)RcvBlock +
3897 SXG_RCV_BLOCK_HDR_OFFSET(SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003898 RcvBlockHdr->VirtualAddress = RcvBlock;
3899 RcvBlockHdr->PhysicalAddress = PhysicalAddress;
3900 spin_lock(&adapter->RcvQLock);
3901 adapter->AllRcvBlockCount++;
3902 InsertTailList(&adapter->AllRcvBlocks, &RcvBlockHdr->AllList);
3903 spin_unlock(&adapter->RcvQLock);
3904
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303905 /* Now free the contained receive data buffers that we
3906 * initialized above */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303907 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003908 for (i = 0, Paddr = PhysicalAddress;
3909 i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303910 i++, Paddr += SXG_RCV_DATA_HDR_SIZE,
3911 temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3912 RcvDataBufferHdr =
3913 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003914 spin_lock(&adapter->RcvQLock);
3915 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
3916 spin_unlock(&adapter->RcvQLock);
3917 }
3918
J.R. Maurob243c4a2008-10-20 19:28:58 -04003919 /* Locate the descriptor block and put it on a separate free queue */
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003920 RcvDescriptorBlock =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303921 (struct sxg_rcv_descriptor_block *) ((unsigned char *)RcvBlock +
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003922 SXG_RCV_DESCRIPTOR_BLOCK_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303923 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003924 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303925 (struct sxg_rcv_descriptor_block_hdr *) ((unsigned char *)RcvBlock +
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003926 SXG_RCV_DESCRIPTOR_BLOCK_HDR_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303927 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003928 RcvDescriptorBlockHdr->VirtualAddress = RcvDescriptorBlock;
3929 RcvDescriptorBlockHdr->PhysicalAddress = Paddr;
3930 spin_lock(&adapter->RcvQLock);
3931 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter, RcvDescriptorBlockHdr);
3932 spin_unlock(&adapter->RcvQLock);
3933 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlRBlk",
3934 adapter, RcvBlock, Length, 0);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303935 return STATUS_SUCCESS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303936fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04003937 /* Free any allocated resources */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003938 if (RcvBlock) {
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303939 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003940 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303941 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003942 RcvDataBufferHdr =
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303943 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003944 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3945 }
3946 pci_free_consistent(adapter->pcidev,
3947 Length, RcvBlock, PhysicalAddress);
3948 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003949 DBG_ERROR("%s: OUT OF RESOURCES\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003950 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "RcvAFail",
3951 adapter, adapter->FreeRcvBufferCount,
3952 adapter->FreeRcvBlockCount, adapter->AllRcvBlockCount);
3953 adapter->Stats.NoMem++;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303954 /* As allocation failed, free all previously allocated blocks..*/
3955 //sxg_free_rcvblocks(adapter);
3956
3957 return STATUS_RESOURCES;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003958}
3959
3960/*
3961 * sxg_allocate_sgl_buffer_complete - Complete a SGL buffer allocation
3962 *
3963 * Arguments -
3964 * adapter - A pointer to our adapter structure
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303965 * SxgSgl - struct sxg_scatter_gather buffer
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003966 * PhysicalAddress - Physical address
3967 * Length - Memory length
3968 *
3969 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003970 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003971static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303972 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003973 dma_addr_t PhysicalAddress,
3974 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003975{
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303976 unsigned long sgl_flags;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003977 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlSglCmp",
3978 adapter, SxgSgl, Length, 0);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05303979 spin_lock_irqsave(&adapter->SglQLock, sgl_flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003980 adapter->AllSglBufferCount++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303981 /* PhysicalAddress; */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303982 SxgSgl->PhysicalAddress = PhysicalAddress;
3983 /* Initialize backpointer once */
3984 SxgSgl->adapter = adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003985 InsertTailList(&adapter->AllSglBuffers, &SxgSgl->AllList);
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05303986 spin_unlock_irqrestore(&adapter->SglQLock, sgl_flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003987 SxgSgl->State = SXG_BUFFER_BUSY;
Mithlesh Thukralc5e5cf52009-02-06 19:31:40 +05303988 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003989 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlSgl",
3990 adapter, SxgSgl, Length, 0);
3991}
3992
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003993
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303994static int sxg_adapter_set_hwaddr(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003995{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303996 /*
3997 * DBG_ERROR ("%s ENTER card->config_set[%x] port[%d] physport[%d] \
3998 * funct#[%d]\n", __func__, card->config_set,
3999 * adapter->port, adapter->physport, adapter->functionnumber);
4000 *
4001 * sxg_dbg_macaddrs(adapter);
4002 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304003 /* DBG_ERROR ("%s AFTER copying from config.macinfo into currmacaddr\n",
4004 * __FUNCTION__);
4005 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004006
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304007 /* sxg_dbg_macaddrs(adapter); */
4008
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304009 struct net_device * dev = adapter->netdev;
4010 if(!dev)
4011 {
4012 printk("sxg: Dev is Null\n");
4013 }
4014
4015 DBG_ERROR("%s ENTER (%s)\n", __FUNCTION__, adapter->netdev->name);
4016
4017 if (netif_running(dev)) {
4018 return -EBUSY;
4019 }
4020 if (!adapter) {
4021 return -EBUSY;
4022 }
4023
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004024 if (!(adapter->currmacaddr[0] ||
4025 adapter->currmacaddr[1] ||
4026 adapter->currmacaddr[2] ||
4027 adapter->currmacaddr[3] ||
4028 adapter->currmacaddr[4] || adapter->currmacaddr[5])) {
4029 memcpy(adapter->currmacaddr, adapter->macaddr, 6);
4030 }
4031 if (adapter->netdev) {
4032 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05304033 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004034 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304035 /* DBG_ERROR ("%s EXIT port %d\n", __func__, adapter->port); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004036 sxg_dbg_macaddrs(adapter);
4037
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304038 return 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004039}
4040
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07004041#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304042static int sxg_mac_set_address(struct net_device *dev, void *ptr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004043{
J.R. Mauro73b07062008-10-28 18:42:02 -04004044 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004045 struct sockaddr *addr = ptr;
4046
Harvey Harrisone88bd232008-10-17 14:46:10 -07004047 DBG_ERROR("%s ENTER (%s)\n", __func__, adapter->netdev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004048
4049 if (netif_running(dev)) {
4050 return -EBUSY;
4051 }
4052 if (!adapter) {
4053 return -EBUSY;
4054 }
4055 DBG_ERROR("sxg: %s (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07004056 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004057 adapter->currmacaddr[1], adapter->currmacaddr[2],
4058 adapter->currmacaddr[3], adapter->currmacaddr[4],
4059 adapter->currmacaddr[5]);
4060 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4061 memcpy(adapter->currmacaddr, addr->sa_data, dev->addr_len);
4062 DBG_ERROR("sxg: %s (%s) new %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07004063 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004064 adapter->currmacaddr[1], adapter->currmacaddr[2],
4065 adapter->currmacaddr[3], adapter->currmacaddr[4],
4066 adapter->currmacaddr[5]);
4067
4068 sxg_config_set(adapter, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004069 return 0;
4070}
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07004071#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004072
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004073/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304074 * SXG DRIVER FUNCTIONS (below)
4075 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004076 * sxg_initialize_adapter - Initialize adapter
4077 *
4078 * Arguments -
4079 * adapter - A pointer to our adapter structure
4080 *
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304081 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004082 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004083static int sxg_initialize_adapter(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004084{
4085 u32 RssIds, IsrCount;
4086 u32 i;
4087 int status;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304088 int sxg_rcv_ring_size = SXG_RCV_RING_SIZE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004089
4090 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitAdpt",
4091 adapter, 0, 0, 0);
4092
J.R. Maurob243c4a2008-10-20 19:28:58 -04004093 RssIds = 1; /* XXXTODO SXG_RSS_CPU_COUNT(adapter); */
Mithlesh Thukral1782199f2009-02-06 19:32:28 +05304094 IsrCount = adapter->msi_enabled ? RssIds : 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004095
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304096 /*
4097 * Sanity check SXG_UCODE_REGS structure definition to
4098 * make sure the length is correct
4099 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304100 ASSERT(sizeof(struct sxg_ucode_regs) == SXG_REGISTER_SIZE_PER_CPU);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004101
J.R. Maurob243c4a2008-10-20 19:28:58 -04004102 /* Disable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004103 SXG_DISABLE_ALL_INTERRUPTS(adapter);
4104
J.R. Maurob243c4a2008-10-20 19:28:58 -04004105 /* Set MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004106 ASSERT((adapter->FrameSize == ETHERMAXFRAME) ||
4107 (adapter->FrameSize == JUMBOMAXFRAME));
4108 WRITE_REG(adapter->UcodeRegs[0].LinkMtu, adapter->FrameSize, TRUE);
4109
J.R. Maurob243c4a2008-10-20 19:28:58 -04004110 /* Set event ring base address and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004111 WRITE_REG64(adapter,
4112 adapter->UcodeRegs[0].EventBase, adapter->PEventRings, 0);
4113 WRITE_REG(adapter->UcodeRegs[0].EventSize, EVENT_RING_SIZE, TRUE);
4114
J.R. Maurob243c4a2008-10-20 19:28:58 -04004115 /* Per-ISR initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004116 for (i = 0; i < IsrCount; i++) {
4117 u64 Addr;
J.R. Maurob243c4a2008-10-20 19:28:58 -04004118 /* Set interrupt status pointer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004119 Addr = adapter->PIsr + (i * sizeof(u32));
4120 WRITE_REG64(adapter, adapter->UcodeRegs[i].Isp, Addr, i);
4121 }
4122
J.R. Maurob243c4a2008-10-20 19:28:58 -04004123 /* XMT ring zero index */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004124 WRITE_REG64(adapter,
4125 adapter->UcodeRegs[0].SPSendIndex,
4126 adapter->PXmtRingZeroIndex, 0);
4127
J.R. Maurob243c4a2008-10-20 19:28:58 -04004128 /* Per-RSS initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004129 for (i = 0; i < RssIds; i++) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04004130 /* Release all event ring entries to the Microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004131 WRITE_REG(adapter->UcodeRegs[i].EventRelease, EVENT_RING_SIZE,
4132 TRUE);
4133 }
4134
J.R. Maurob243c4a2008-10-20 19:28:58 -04004135 /* Transmit ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004136 WRITE_REG64(adapter,
4137 adapter->UcodeRegs[0].XmtBase, adapter->PXmtRings, 0);
4138 WRITE_REG(adapter->UcodeRegs[0].XmtSize, SXG_XMT_RING_SIZE, TRUE);
4139
J.R. Maurob243c4a2008-10-20 19:28:58 -04004140 /* Receive ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004141 WRITE_REG64(adapter,
4142 adapter->UcodeRegs[0].RcvBase, adapter->PRcvRings, 0);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304143 if (adapter->JumboEnabled == TRUE)
4144 sxg_rcv_ring_size = SXG_JUMBO_RCV_RING_SIZE;
4145 WRITE_REG(adapter->UcodeRegs[0].RcvSize, sxg_rcv_ring_size, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004146
J.R. Maurob243c4a2008-10-20 19:28:58 -04004147 /* Populate the card with receive buffers */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004148 sxg_stock_rcv_buffers(adapter);
4149
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304150 /*
4151 * Initialize checksum offload capabilities. At the moment we always
4152 * enable IP and TCP receive checksums on the card. Depending on the
4153 * checksum configuration specified by the user, we can choose to
4154 * report or ignore the checksum information provided by the card.
4155 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004156 WRITE_REG(adapter->UcodeRegs[0].ReceiveChecksum,
4157 SXG_RCV_TCP_CSUM_ENABLED | SXG_RCV_IP_CSUM_ENABLED, TRUE);
4158
Mithlesh Thukral9914f052009-02-18 18:51:29 +05304159 adapter->flags |= (SXG_RCV_TCP_CSUM_ENABLED | SXG_RCV_IP_CSUM_ENABLED );
4160
J.R. Maurob243c4a2008-10-20 19:28:58 -04004161 /* Initialize the MAC, XAUI */
Harvey Harrisone88bd232008-10-17 14:46:10 -07004162 DBG_ERROR("sxg: %s ENTER sxg_initialize_link\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004163 status = sxg_initialize_link(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07004164 DBG_ERROR("sxg: %s EXIT sxg_initialize_link status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004165 status);
4166 if (status != STATUS_SUCCESS) {
4167 return (status);
4168 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304169 /*
4170 * Initialize Dead to FALSE.
4171 * SlicCheckForHang or SlicDumpThread will take it from here.
4172 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004173 adapter->Dead = FALSE;
4174 adapter->PingOutstanding = FALSE;
Mithlesh Thukrala536efc2009-02-18 18:54:14 +05304175 adapter->XmtFcEnabled = TRUE;
4176 adapter->RcvFcEnabled = TRUE;
4177
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05304178 adapter->State = SXG_STATE_RUNNING;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004179
4180 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInit",
4181 adapter, 0, 0, 0);
4182 return (STATUS_SUCCESS);
4183}
4184
4185/*
4186 * sxg_fill_descriptor_block - Populate a descriptor block and give it to
4187 * the card. The caller should hold the RcvQLock
4188 *
4189 * Arguments -
4190 * adapter - A pointer to our adapter structure
4191 * RcvDescriptorBlockHdr - Descriptor block to fill
4192 *
4193 * Return
4194 * status
4195 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004196static int sxg_fill_descriptor_block(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304197 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004198{
4199 u32 i;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304200 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
4201 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
4202 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
4203 struct sxg_cmd *RingDescriptorCmd;
4204 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004205
4206 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "FilBlk",
4207 adapter, adapter->RcvBuffersOnCard,
4208 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4209
4210 ASSERT(RcvDescriptorBlockHdr);
4211
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304212 /*
4213 * If we don't have the resources to fill the descriptor block,
4214 * return failure
4215 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004216 if ((adapter->FreeRcvBufferCount < SXG_RCV_DESCRIPTORS_PER_BLOCK) ||
4217 SXG_RING_FULL(RcvRingInfo)) {
4218 adapter->Stats.NoMem++;
4219 return (STATUS_FAILURE);
4220 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004221 /* Get a ring descriptor command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004222 SXG_GET_CMD(RingZero,
4223 RcvRingInfo, RingDescriptorCmd, RcvDescriptorBlockHdr);
4224 ASSERT(RingDescriptorCmd);
4225 RcvDescriptorBlockHdr->State = SXG_BUFFER_ONCARD;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304226 RcvDescriptorBlock = (struct sxg_rcv_descriptor_block *)
4227 RcvDescriptorBlockHdr->VirtualAddress;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004228
J.R. Maurob243c4a2008-10-20 19:28:58 -04004229 /* Fill in the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004230 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK; i++) {
4231 SXG_GET_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
4232 ASSERT(RcvDataBufferHdr);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304233// ASSERT(RcvDataBufferHdr->SxgDumbRcvPacket);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304234 if (!RcvDataBufferHdr->SxgDumbRcvPacket) {
4235 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr,
4236 adapter->ReceiveBufferSize);
4237 if(RcvDataBufferHdr->skb)
4238 RcvDataBufferHdr->SxgDumbRcvPacket =
4239 RcvDataBufferHdr->skb;
4240 else
4241 goto no_memory;
4242 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004243 SXG_REINIATIALIZE_PACKET(RcvDataBufferHdr->SxgDumbRcvPacket);
4244 RcvDataBufferHdr->State = SXG_BUFFER_ONCARD;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004245 RcvDescriptorBlock->Descriptors[i].VirtualAddress =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304246 (void *)RcvDataBufferHdr;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05304247
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004248 RcvDescriptorBlock->Descriptors[i].PhysicalAddress =
4249 RcvDataBufferHdr->PhysicalAddress;
4250 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004251 /* Add the descriptor block to receive descriptor ring 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004252 RingDescriptorCmd->Sgl = RcvDescriptorBlockHdr->PhysicalAddress;
4253
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304254 /*
4255 * RcvBuffersOnCard is not protected via the receive lock (see
4256 * sxg_process_event_queue) We don't want to grap a lock every time a
4257 * buffer is returned to us, so we use atomic interlocked functions
4258 * instead.
4259 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004260 adapter->RcvBuffersOnCard += SXG_RCV_DESCRIPTORS_PER_BLOCK;
4261
4262 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DscBlk",
4263 RcvDescriptorBlockHdr,
4264 RingDescriptorCmd, RcvRingInfo->Head, RcvRingInfo->Tail);
4265
4266 WRITE_REG(adapter->UcodeRegs[0].RcvCmd, 1, true);
4267 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlk",
4268 adapter, adapter->RcvBuffersOnCard,
4269 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4270 return (STATUS_SUCCESS);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304271no_memory:
Mithlesh Thukralb9d10812009-02-18 18:52:18 +05304272 for (; i >= 0 ; i--) {
4273 if (RcvDescriptorBlock->Descriptors[i].VirtualAddress) {
4274 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *)
4275 RcvDescriptorBlock->Descriptors[i].
4276 VirtualAddress;
4277 RcvDescriptorBlock->Descriptors[i].PhysicalAddress =
4278 (dma_addr_t)NULL;
4279 RcvDescriptorBlock->Descriptors[i].VirtualAddress=NULL;
4280 }
4281 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
4282 }
4283 RcvDescriptorBlockHdr->State = SXG_BUFFER_FREE;
4284 SXG_RETURN_CMD(RingZero, RcvRingInfo, RingDescriptorCmd,
4285 RcvDescriptorBlockHdr);
4286
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304287 return (-ENOMEM);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004288}
4289
4290/*
4291 * sxg_stock_rcv_buffers - Stock the card with receive buffers
4292 *
4293 * Arguments -
4294 * adapter - A pointer to our adapter structure
4295 *
4296 * Return
4297 * None
4298 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004299static void sxg_stock_rcv_buffers(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004300{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304301 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304302 int sxg_rcv_data_buffers = SXG_RCV_DATA_BUFFERS;
4303 int sxg_min_rcv_data_buffers = SXG_MIN_RCV_DATA_BUFFERS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004304
4305 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "StockBuf",
4306 adapter, adapter->RcvBuffersOnCard,
4307 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304308 /*
4309 * First, see if we've got less than our minimum threshold of
4310 * receive buffers, there isn't an allocation in progress, and
4311 * we haven't exceeded our maximum.. get another block of buffers
4312 * None of this needs to be SMP safe. It's round numbers.
4313 */
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304314 if (adapter->JumboEnabled == TRUE)
4315 sxg_min_rcv_data_buffers = SXG_MIN_JUMBO_RCV_DATA_BUFFERS;
4316 if ((adapter->FreeRcvBufferCount < sxg_min_rcv_data_buffers) &&
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004317 (adapter->AllRcvBlockCount < SXG_MAX_RCV_BLOCKS) &&
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304318 (atomic_read(&adapter->pending_allocations) == 0)) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004319 sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05304320 SXG_RCV_BLOCK_SIZE
4321 (SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004322 SXG_BUFFER_TYPE_RCV);
4323 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004324 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004325 spin_lock(&adapter->RcvQLock);
Mithlesh Thukral7c66b142009-02-06 19:30:40 +05304326 if (adapter->JumboEnabled)
4327 sxg_rcv_data_buffers = SXG_JUMBO_RCV_DATA_BUFFERS;
4328 while (adapter->RcvBuffersOnCard < sxg_rcv_data_buffers) {
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304329 struct list_entry *_ple;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004330
J.R. Maurob243c4a2008-10-20 19:28:58 -04004331 /* Get a descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004332 RcvDescriptorBlockHdr = NULL;
4333 if (adapter->FreeRcvBlockCount) {
4334 _ple = RemoveHeadList(&adapter->FreeRcvBlocks);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004335 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304336 container_of(_ple, struct sxg_rcv_descriptor_block_hdr,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004337 FreeList);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004338 adapter->FreeRcvBlockCount--;
4339 RcvDescriptorBlockHdr->State = SXG_BUFFER_BUSY;
4340 }
4341
4342 if (RcvDescriptorBlockHdr == NULL) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04004343 /* Bail out.. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004344 adapter->Stats.NoMem++;
4345 break;
4346 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04004347 /* Fill in the descriptor block and give it to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004348 if (sxg_fill_descriptor_block(adapter, RcvDescriptorBlockHdr) ==
4349 STATUS_FAILURE) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04004350 /* Free the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004351 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
4352 RcvDescriptorBlockHdr);
4353 break;
4354 }
4355 }
4356 spin_unlock(&adapter->RcvQLock);
4357 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlks",
4358 adapter, adapter->RcvBuffersOnCard,
4359 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
4360}
4361
4362/*
4363 * sxg_complete_descriptor_blocks - Return descriptor blocks that have been
4364 * completed by the microcode
4365 *
4366 * Arguments -
4367 * adapter - A pointer to our adapter structure
4368 * Index - Where the microcode is up to
4369 *
4370 * Return
4371 * None
4372 */
J.R. Mauro73b07062008-10-28 18:42:02 -04004373static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04004374 unsigned char Index)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004375{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05304376 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
4377 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
4378 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
4379 struct sxg_cmd *RingDescriptorCmd;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004380
4381 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlks",
4382 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4383
J.R. Maurob243c4a2008-10-20 19:28:58 -04004384 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004385 spin_lock(&adapter->RcvQLock);
4386 ASSERT(Index != RcvRingInfo->Tail);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304387 while (sxg_ring_get_forward_diff(RcvRingInfo, Index,
4388 RcvRingInfo->Tail) > 3) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304389 /*
4390 * Locate the current Cmd (ring descriptor entry), and
4391 * associated receive descriptor block, and advance
4392 * the tail
4393 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004394 SXG_RETURN_CMD(RingZero,
4395 RcvRingInfo,
4396 RingDescriptorCmd, RcvDescriptorBlockHdr);
4397 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlk",
4398 RcvRingInfo->Head, RcvRingInfo->Tail,
4399 RingDescriptorCmd, RcvDescriptorBlockHdr);
4400
J.R. Maurob243c4a2008-10-20 19:28:58 -04004401 /* Clear the SGL field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004402 RingDescriptorCmd->Sgl = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05304403 /*
4404 * Attempt to refill it and hand it right back to the
4405 * card. If we fail to refill it, free the descriptor block
4406 * header. The card will be restocked later via the
4407 * RcvBuffersOnCard test
4408 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304409 if (sxg_fill_descriptor_block(adapter,
4410 RcvDescriptorBlockHdr) == STATUS_FAILURE)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004411 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
4412 RcvDescriptorBlockHdr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004413 }
4414 spin_unlock(&adapter->RcvQLock);
4415 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XCRBlks",
4416 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4417}
4418
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304419/*
4420 * Read the statistics which the card has been maintaining.
4421 */
4422void sxg_collect_statistics(struct adapter_t *adapter)
4423{
4424 if(adapter->ucode_stats)
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304425 WRITE_REG64(adapter, adapter->UcodeRegs[0].GetUcodeStats,
4426 adapter->pucode_stats, 0);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304427 adapter->stats.rx_fifo_errors = adapter->ucode_stats->ERDrops;
4428 adapter->stats.rx_over_errors = adapter->ucode_stats->NBDrops;
4429 adapter->stats.tx_fifo_errors = adapter->ucode_stats->XDrops;
4430}
4431
4432static struct net_device_stats *sxg_get_stats(struct net_device * dev)
4433{
4434 struct adapter_t *adapter = netdev_priv(dev);
4435
4436 sxg_collect_statistics(adapter);
4437 return (&adapter->stats);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304438}
4439
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004440static struct pci_driver sxg_driver = {
Mithlesh Thukral371d7a92009-01-19 20:22:34 +05304441 .name = sxg_driver_name,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004442 .id_table = sxg_pci_tbl,
4443 .probe = sxg_entry_probe,
4444 .remove = sxg_entry_remove,
4445#if SXG_POWER_MANAGEMENT_ENABLED
4446 .suspend = sxgpm_suspend,
4447 .resume = sxgpm_resume,
4448#endif
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304449 /* .shutdown = slic_shutdown, MOOK_INVESTIGATE */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004450};
4451
4452static int __init sxg_module_init(void)
4453{
4454 sxg_init_driver();
4455
4456 if (debug >= 0)
4457 sxg_debug = debug;
4458
4459 return pci_register_driver(&sxg_driver);
4460}
4461
4462static void __exit sxg_module_cleanup(void)
4463{
4464 pci_unregister_driver(&sxg_driver);
4465}
4466
4467module_init(sxg_module_init);
4468module_exit(sxg_module_cleanup);