blob: 73b12e41d9928160e3fc75ec8248c1cc70ed20c6 [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04003 * Copyright (c) 2003-2014 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -040038#include "qla_nx2.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070039#define QLA2XXX_DRIVER_NAME "qla2xxx"
40#define QLA2XXX_APIDEV "ql2xapidev"
Paul Bollef24b6972013-02-08 01:57:55 -050041#define QLA2XXX_MANUFACTURER "QLogic Corporation"
Andrew Vasquezcb630672006-05-17 15:09:45 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/*
44 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
45 * but that's fine as we don't look at the last 24 ones for
46 * ISP2100 HBAs.
47 */
48#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080049#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define MAILBOX_REGISTER_COUNT 32
51
52#define QLA2200A_RISC_ROM_VER 4
53#define FPM_2300 6
54#define FPM_2310 7
55
56#include "qla_settings.h"
57
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070058/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 * Data bit definitions
60 */
61#define BIT_0 0x1
62#define BIT_1 0x2
63#define BIT_2 0x4
64#define BIT_3 0x8
65#define BIT_4 0x10
66#define BIT_5 0x20
67#define BIT_6 0x40
68#define BIT_7 0x80
69#define BIT_8 0x100
70#define BIT_9 0x200
71#define BIT_10 0x400
72#define BIT_11 0x800
73#define BIT_12 0x1000
74#define BIT_13 0x2000
75#define BIT_14 0x4000
76#define BIT_15 0x8000
77#define BIT_16 0x10000
78#define BIT_17 0x20000
79#define BIT_18 0x40000
80#define BIT_19 0x80000
81#define BIT_20 0x100000
82#define BIT_21 0x200000
83#define BIT_22 0x400000
84#define BIT_23 0x800000
85#define BIT_24 0x1000000
86#define BIT_25 0x2000000
87#define BIT_26 0x4000000
88#define BIT_27 0x8000000
89#define BIT_28 0x10000000
90#define BIT_29 0x20000000
91#define BIT_30 0x40000000
92#define BIT_31 0x80000000
93
94#define LSB(x) ((uint8_t)(x))
95#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
96
97#define LSW(x) ((uint16_t)(x))
98#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
99
100#define LSD(x) ((uint32_t)((uint64_t)(x)))
101#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
102
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700103#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105/*
106 * I/O register
107*/
108
109#define RD_REG_BYTE(addr) readb(addr)
110#define RD_REG_WORD(addr) readw(addr)
111#define RD_REG_DWORD(addr) readl(addr)
112#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
113#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
114#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
115#define WRT_REG_BYTE(addr, data) writeb(data,addr)
116#define WRT_REG_WORD(addr, data) writew(data,addr)
117#define WRT_REG_DWORD(addr, data) writel(data,addr)
118
119/*
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400120 * ISP83XX specific remote register addresses
121 */
122#define QLA83XX_LED_PORT0 0x00201320
123#define QLA83XX_LED_PORT1 0x00201328
124#define QLA83XX_IDC_DEV_STATE 0x22102384
125#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
126#define QLA83XX_IDC_MINOR_VERSION 0x22102398
127#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
128#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
129#define QLA83XX_IDC_CONTROL 0x22102390
130#define QLA83XX_IDC_AUDIT 0x22102394
131#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
132#define QLA83XX_DRIVER_LOCKID 0x22102104
133#define QLA83XX_DRIVER_LOCK 0x8111c028
134#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
135#define QLA83XX_FLASH_LOCKID 0x22102100
136#define QLA83XX_FLASH_LOCK 0x8111c010
137#define QLA83XX_FLASH_UNLOCK 0x8111c014
138#define QLA83XX_DEV_PARTINFO1 0x221023e0
139#define QLA83XX_DEV_PARTINFO2 0x221023e4
140#define QLA83XX_FW_HEARTBEAT 0x221020b0
141#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
142#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
143
144/* 83XX: Macros defining 8200 AEN Reason codes */
145#define IDC_DEVICE_STATE_CHANGE BIT_0
146#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
147#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
148#define IDC_HEARTBEAT_FAILURE BIT_3
149
150/* 83XX: Macros defining 8200 AEN Error-levels */
151#define ERR_LEVEL_NON_FATAL 0x1
152#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
153#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
154
155/* 83XX: Macros for IDC Version */
156#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
157#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
158
159/* 83XX: Macros for scheduling dpc tasks */
160#define QLA83XX_NIC_CORE_RESET 0x1
161#define QLA83XX_IDC_STATE_HANDLER 0x2
162#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
163
164/* 83XX: Macros for defining IDC-Control bits */
165#define QLA83XX_IDC_RESET_DISABLED BIT_0
166#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
167
168/* 83XX: Macros for different timeouts */
169#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
170#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
171#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
172
173/* 83XX: Macros for defining class in DEV-Partition Info register */
174#define QLA83XX_CLASS_TYPE_NONE 0x0
175#define QLA83XX_CLASS_TYPE_NIC 0x1
176#define QLA83XX_CLASS_TYPE_FCOE 0x2
177#define QLA83XX_CLASS_TYPE_ISCSI 0x3
178
179/* 83XX: Macros for IDC Lock-Recovery stages */
180#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
181 * lock-recovery
182 */
183#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
184
185/* 83XX: Macros for IDC Audit type */
186#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
187 * dev-state change to NEED-RESET
188 * or NEED-QUIESCENT
189 */
190#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
191 * reset-recovery completion is
192 * second
193 */
Himanshu Madhani2d5a4c32014-09-25 05:16:55 -0400194/* ISP2031: Values for laser on/off */
195#define PORT_0_2031 0x00201340
196#define PORT_1_2031 0x00201350
197#define LASER_ON_2031 0x01800100
198#define LASER_OFF_2031 0x01800180
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400199
200/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800201 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
202 * 133Mhz slot.
203 */
204#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
205#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
206
207/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 * Fibre Channel device definitions.
209 */
210#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800211#define MAX_FIBRE_DEVICES_2100 512
212#define MAX_FIBRE_DEVICES_2400 2048
213#define MAX_FIBRE_DEVICES_LOOP 128
214#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400215#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700216#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217#define MAX_HOST_COUNT 16
218
219/*
220 * Host adapter default definitions.
221 */
222#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define MIN_LUNS 8
224#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700225#define MAX_CMDS_PER_LUN 255
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227/*
228 * Fibre Channel device definitions.
229 */
230#define SNS_LAST_LOOP_ID_2100 0xfe
231#define SNS_LAST_LOOP_ID_2300 0x7ff
232
233#define LAST_LOCAL_LOOP_ID 0x7d
234#define SNS_FL_PORT 0x7e
235#define FABRIC_CONTROLLER 0x7f
236#define SIMPLE_NAME_SERVER 0x80
237#define SNS_FIRST_LOOP_ID 0x81
238#define MANAGEMENT_SERVER 0xfe
239#define BROADCAST 0xff
240
Andrew Vasquez3d716442005-07-06 10:30:26 -0700241/*
242 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
243 * valid range of an N-PORT id is 0 through 0x7ef.
244 */
245#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700246#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700247#define NPH_SNS 0x7fc /* FFFFFC */
248#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
249#define NPH_F_PORT 0x7fe /* FFFFFE */
250#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
251
252#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
253#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254/*
255 * Timeout timer counts in seconds
256 */
8482e1182005-04-17 15:04:54 -0500257#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258#define LOOP_DOWN_TIMEOUT 60
259#define LOOP_DOWN_TIME 255 /* 240 */
260#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
261
Quinn Trane7b42e32015-12-17 14:57:09 -0500262#define DEFAULT_OUTSTANDING_COMMANDS 4096
Chad Dupuis8d93f552013-01-30 03:34:37 -0500263#define MIN_OUTSTANDING_COMMANDS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* ISP request and response entry counts (37-65535) */
266#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
267#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700268#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Saurav Kashyapf2ea6532014-09-25 06:14:54 -0400269#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
Quinn Trane7b42e32015-12-17 14:57:09 -0500270#define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
272#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700273#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400274#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400275#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -0500276#define EXTENDED_EXCH_ENTRY_CNT 32768 /* Entries for offload case */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800278struct req_que;
Alexei Potashnika6ca8872015-07-14 16:00:44 -0400279struct qla_tgt_sess;
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700282 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800284struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 uint32_t request_sense_length;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400287 uint32_t fw_sense_length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700289 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800290};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/*
293 * SRB flag definitions
294 */
Arun Easibad75002010-05-04 15:01:30 -0700295#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
296#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
297#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
298#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
299#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
300
301/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
302#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Himanshu Madhani6eb54712015-12-17 14:57:00 -0500304struct els_logo_payload {
305 uint8_t opcode;
306 uint8_t rsvd[3];
307 uint8_t s_id[3];
308 uint8_t rsvd1[1];
309 uint8_t wwpn[WWN_SIZE];
310};
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700313 * SRB extensions.
314 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700315struct srb_iocb {
316 union {
317 struct {
318 uint16_t flags;
319#define SRB_LOGIN_RETRIED BIT_0
320#define SRB_LOGIN_COND_PLOGI BIT_1
321#define SRB_LOGIN_SKIP_PRLI BIT_2
322 uint16_t data[2];
323 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700324 struct {
Himanshu Madhani6eb54712015-12-17 14:57:00 -0500325#define ELS_DCMD_TIMEOUT 20
326#define ELS_DCMD_LOGO 0x5
327 uint32_t flags;
328 uint32_t els_cmd;
329 struct completion comp;
330 struct els_logo_payload *els_logo_pyld;
331 dma_addr_t els_logo_pyld_dma;
332 } els_logo;
333 struct {
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700334 /*
335 * Values for flags field below are as
336 * defined in tsk_mgmt_entry struct
337 * for control_flags field in qla_fw.h.
338 */
Hannes Reinecke9cb78c12014-06-25 15:27:36 +0200339 uint64_t lun;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700340 uint32_t flags;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700341 uint32_t data;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400342 struct completion comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400343 __le16 comp_status;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700344 } tmf;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400345 struct {
346#define SRB_FXDISC_REQ_DMA_VALID BIT_0
347#define SRB_FXDISC_RESP_DMA_VALID BIT_1
348#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
349#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
350#define FXDISC_TIMEOUT 20
351 uint8_t flags;
352 uint32_t req_len;
353 uint32_t rsp_len;
354 void *req_addr;
355 void *rsp_addr;
356 dma_addr_t req_dma_handle;
357 dma_addr_t rsp_dma_handle;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400358 __le32 adapter_id;
359 __le32 adapter_id_hi;
360 __le16 req_func_type;
361 __le32 req_data;
362 __le32 req_data_extra;
363 __le32 result;
364 __le32 seq_number;
365 __le16 fw_flags;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400366 struct completion fxiocb_comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400367 __le32 reserved_0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400368 uint8_t reserved_1;
369 } fxiocb;
370 struct {
371 uint32_t cmd_hndl;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400372 __le16 comp_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400373 struct completion comp;
374 } abt;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700375 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700376
Andrew Vasquezac280b62009-08-20 11:06:05 -0700377 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800378 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700379};
380
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700381/* Values for srb_ctx type */
382#define SRB_LOGIN_CMD 1
383#define SRB_LOGOUT_CMD 2
384#define SRB_ELS_CMD_RPT 3
385#define SRB_ELS_CMD_HST 4
386#define SRB_CT_CMD 5
387#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700388#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800389#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -0400390#define SRB_BIDI_CMD 9
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400391#define SRB_FXIOCB_DCMD 10
392#define SRB_FXIOCB_BCMD 11
393#define SRB_ABT_CMD 12
Himanshu Madhani6eb54712015-12-17 14:57:00 -0500394#define SRB_ELS_DCMD 13
Andrew Vasquezac280b62009-08-20 11:06:05 -0700395
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800396typedef struct srb {
397 atomic_t ref_count;
398 struct fc_port *fcport;
399 uint32_t handle;
400 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800401 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700402 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800403 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700404 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800405 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700406 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800407 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700408 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800409 void (*done)(void *, void *, int);
410 void (*free)(void *, void *);
411} srb_t;
412
413#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
414#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
415#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
416
417#define GET_CMD_SENSE_LEN(sp) \
418 (sp->u.scmd.request_sense_length)
419#define SET_CMD_SENSE_LEN(sp, len) \
420 (sp->u.scmd.request_sense_length = len)
421#define GET_CMD_SENSE_PTR(sp) \
422 (sp->u.scmd.request_sense_ptr)
423#define SET_CMD_SENSE_PTR(sp, ptr) \
424 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400425#define GET_FW_SENSE_LEN(sp) \
426 (sp->u.scmd.fw_sense_length)
427#define SET_FW_SENSE_LEN(sp, len) \
428 (sp->u.scmd.fw_sense_length = len)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800429
430struct msg_echo_lb {
431 dma_addr_t send_dma;
432 dma_addr_t rcv_dma;
433 uint16_t req_sg_cnt;
434 uint16_t rsp_sg_cnt;
435 uint16_t options;
436 uint32_t transfer_size;
Joe Carnuccio1b98b422013-03-28 08:21:26 -0400437 uint32_t iteration_count;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800438};
439
Andrew Vasquezac280b62009-08-20 11:06:05 -0700440/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 * ISP I/O Register Set structure definitions.
442 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700443struct device_reg_2xxx {
444 uint16_t flash_address; /* Flash BIOS address */
445 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700447 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700448#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
450#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
451
Andrew Vasquez3d716442005-07-06 10:30:26 -0700452 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
454#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
455
Andrew Vasquez3d716442005-07-06 10:30:26 -0700456 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457#define ISR_RISC_INT BIT_3 /* RISC interrupt */
458
Andrew Vasquez3d716442005-07-06 10:30:26 -0700459 uint16_t semaphore; /* Semaphore */
460 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461#define NVR_DESELECT 0
462#define NVR_BUSY BIT_15
463#define NVR_WRT_ENABLE BIT_14 /* Write enable */
464#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
465#define NVR_DATA_IN BIT_3
466#define NVR_DATA_OUT BIT_2
467#define NVR_SELECT BIT_1
468#define NVR_CLOCK BIT_0
469
Ravi Anand45aeaf12006-05-17 15:08:49 -0700470#define NVR_WAIT_CNT 20000
471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 union {
473 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700474 uint16_t mailbox0;
475 uint16_t mailbox1;
476 uint16_t mailbox2;
477 uint16_t mailbox3;
478 uint16_t mailbox4;
479 uint16_t mailbox5;
480 uint16_t mailbox6;
481 uint16_t mailbox7;
482 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 } __attribute__((packed)) isp2100;
484 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700485 /* Request Queue */
486 uint16_t req_q_in; /* In-Pointer */
487 uint16_t req_q_out; /* Out-Pointer */
488 /* Response Queue */
489 uint16_t rsp_q_in; /* In-Pointer */
490 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700493 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494#define HSR_RISC_INT BIT_15 /* RISC interrupt */
495#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
496
497 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700498 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700499 uint16_t unused_3[17]; /* Gap */
500 uint16_t mailbox0;
501 uint16_t mailbox1;
502 uint16_t mailbox2;
503 uint16_t mailbox3;
504 uint16_t mailbox4;
505 uint16_t mailbox5;
506 uint16_t mailbox6;
507 uint16_t mailbox7;
508 uint16_t mailbox8;
509 uint16_t mailbox9;
510 uint16_t mailbox10;
511 uint16_t mailbox11;
512 uint16_t mailbox12;
513 uint16_t mailbox13;
514 uint16_t mailbox14;
515 uint16_t mailbox15;
516 uint16_t mailbox16;
517 uint16_t mailbox17;
518 uint16_t mailbox18;
519 uint16_t mailbox19;
520 uint16_t mailbox20;
521 uint16_t mailbox21;
522 uint16_t mailbox22;
523 uint16_t mailbox23;
524 uint16_t mailbox24;
525 uint16_t mailbox25;
526 uint16_t mailbox26;
527 uint16_t mailbox27;
528 uint16_t mailbox28;
529 uint16_t mailbox29;
530 uint16_t mailbox30;
531 uint16_t mailbox31;
532 uint16_t fb_cmd;
533 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 } __attribute__((packed)) isp2300;
535 } u;
536
Andrew Vasquez3d716442005-07-06 10:30:26 -0700537 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700538 uint16_t unused_5[0x4]; /* Gap */
539 uint16_t risc_hw;
540 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700541 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700543 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700545 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700547 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
549#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
550 /* HCCR commands */
551#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
552#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
553#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
554#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
555#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
556#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
557#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
558#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
559
560 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700561 uint16_t gpiod; /* GPIO Data register. */
562 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563#define GPIO_LED_MASK 0x00C0
564#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
565#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
566#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
567#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800568#define GPIO_LED_ALL_OFF 0x0000
569#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
570#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572 union {
573 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700574 uint16_t unused_10[8]; /* Gap */
575 uint16_t mailbox8;
576 uint16_t mailbox9;
577 uint16_t mailbox10;
578 uint16_t mailbox11;
579 uint16_t mailbox12;
580 uint16_t mailbox13;
581 uint16_t mailbox14;
582 uint16_t mailbox15;
583 uint16_t mailbox16;
584 uint16_t mailbox17;
585 uint16_t mailbox18;
586 uint16_t mailbox19;
587 uint16_t mailbox20;
588 uint16_t mailbox21;
589 uint16_t mailbox22;
590 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 } __attribute__((packed)) isp2200;
592 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700593};
594
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800595struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700596 uint32_t req_q_in;
597 uint32_t req_q_out;
598 uint32_t rsp_q_in;
599 uint32_t rsp_q_out;
Arun Easiaa230bc2013-01-30 03:34:39 -0500600 uint32_t atio_q_in;
601 uint32_t atio_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800602};
603
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400604
605struct device_reg_fx00 {
606 uint32_t mailbox0; /* 00 */
607 uint32_t mailbox1; /* 04 */
608 uint32_t mailbox2; /* 08 */
609 uint32_t mailbox3; /* 0C */
610 uint32_t mailbox4; /* 10 */
611 uint32_t mailbox5; /* 14 */
612 uint32_t mailbox6; /* 18 */
613 uint32_t mailbox7; /* 1C */
614 uint32_t mailbox8; /* 20 */
615 uint32_t mailbox9; /* 24 */
616 uint32_t mailbox10; /* 28 */
617 uint32_t mailbox11;
618 uint32_t mailbox12;
619 uint32_t mailbox13;
620 uint32_t mailbox14;
621 uint32_t mailbox15;
622 uint32_t mailbox16;
623 uint32_t mailbox17;
624 uint32_t mailbox18;
625 uint32_t mailbox19;
626 uint32_t mailbox20;
627 uint32_t mailbox21;
628 uint32_t mailbox22;
629 uint32_t mailbox23;
630 uint32_t mailbox24;
631 uint32_t mailbox25;
632 uint32_t mailbox26;
633 uint32_t mailbox27;
634 uint32_t mailbox28;
635 uint32_t mailbox29;
636 uint32_t mailbox30;
637 uint32_t mailbox31;
638 uint32_t aenmailbox0;
639 uint32_t aenmailbox1;
640 uint32_t aenmailbox2;
641 uint32_t aenmailbox3;
642 uint32_t aenmailbox4;
643 uint32_t aenmailbox5;
644 uint32_t aenmailbox6;
645 uint32_t aenmailbox7;
646 /* Request Queue. */
647 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
648 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
649 /* Response Queue. */
650 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
651 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
652 /* Init values shadowed on FW Up Event */
653 uint32_t initval0; /* B0 */
654 uint32_t initval1; /* B4 */
655 uint32_t initval2; /* B8 */
656 uint32_t initval3; /* BC */
657 uint32_t initval4; /* C0 */
658 uint32_t initval5; /* C4 */
659 uint32_t initval6; /* C8 */
660 uint32_t initval7; /* CC */
661 uint32_t fwheartbeat; /* D0 */
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400662 uint32_t pseudoaen; /* D4 */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400663};
664
665
666
Andrew Morton9a168bd2005-07-26 14:11:28 -0700667typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700668 struct device_reg_2xxx isp;
669 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800670 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700671 struct device_reg_82xx isp82;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400672 struct device_reg_fx00 ispfx00;
Chad Dupuisf73cb692014-02-26 04:15:06 -0500673} __iomem device_reg_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675#define ISP_REQ_Q_IN(ha, reg) \
676 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
677 &(reg)->u.isp2100.mailbox4 : \
678 &(reg)->u.isp2300.req_q_in)
679#define ISP_REQ_Q_OUT(ha, reg) \
680 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
681 &(reg)->u.isp2100.mailbox4 : \
682 &(reg)->u.isp2300.req_q_out)
683#define ISP_RSP_Q_IN(ha, reg) \
684 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
685 &(reg)->u.isp2100.mailbox5 : \
686 &(reg)->u.isp2300.rsp_q_in)
687#define ISP_RSP_Q_OUT(ha, reg) \
688 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
689 &(reg)->u.isp2100.mailbox5 : \
690 &(reg)->u.isp2300.rsp_q_out)
691
Arun Easiaa230bc2013-01-30 03:34:39 -0500692#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
693#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695#define MAILBOX_REG(ha, reg, num) \
696 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
697 (num < 8 ? \
698 &(reg)->u.isp2100.mailbox0 + (num) : \
699 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
700 &(reg)->u.isp2300.mailbox0 + (num))
701#define RD_MAILBOX_REG(ha, reg, num) \
702 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
703#define WRT_MAILBOX_REG(ha, reg, num, data) \
704 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
705
706#define FB_CMD_REG(ha, reg) \
707 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
708 &(reg)->fb_cmd_2100 : \
709 &(reg)->u.isp2300.fb_cmd)
710#define RD_FB_CMD_REG(ha, reg) \
711 RD_REG_WORD(FB_CMD_REG(ha, reg))
712#define WRT_FB_CMD_REG(ha, reg, data) \
713 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
714
715typedef struct {
716 uint32_t out_mb; /* outbound from driver */
717 uint32_t in_mb; /* Incoming from RISC */
718 uint16_t mb[MAILBOX_REGISTER_COUNT];
719 long buf_size;
720 void *bufp;
721 uint32_t tov;
722 uint8_t flags;
723#define MBX_DMA_IN BIT_0
724#define MBX_DMA_OUT BIT_1
725#define IOCTL_CMD BIT_2
726} mbx_cmd_t;
727
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400728struct mbx_cmd_32 {
729 uint32_t out_mb; /* outbound from driver */
730 uint32_t in_mb; /* Incoming from RISC */
731 uint32_t mb[MAILBOX_REGISTER_COUNT];
732 long buf_size;
733 void *bufp;
734 uint32_t tov;
735 uint8_t flags;
736#define MBX_DMA_IN BIT_0
737#define MBX_DMA_OUT BIT_1
738#define IOCTL_CMD BIT_2
739};
740
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742#define MBX_TOV_SECONDS 30
743
744/*
745 * ISP product identification definitions in mailboxes after reset.
746 */
747#define PROD_ID_1 0x4953
748#define PROD_ID_2 0x0000
749#define PROD_ID_2a 0x5020
750#define PROD_ID_3 0x2020
751
752/*
753 * ISP mailbox Self-Test status codes
754 */
755#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
756#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
757#define MBS_BUSY 4 /* Busy. */
758
759/*
760 * ISP mailbox command complete status codes
761 */
762#define MBS_COMMAND_COMPLETE 0x4000
763#define MBS_INVALID_COMMAND 0x4001
764#define MBS_HOST_INTERFACE_ERROR 0x4002
765#define MBS_TEST_FAILED 0x4003
766#define MBS_COMMAND_ERROR 0x4005
767#define MBS_COMMAND_PARAMETER_ERROR 0x4006
768#define MBS_PORT_ID_USED 0x4007
769#define MBS_LOOP_ID_USED 0x4008
770#define MBS_ALL_IDS_IN_USE 0x4009
771#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700772#define MBS_LINK_DOWN_ERROR 0x400B
773#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775/*
776 * ISP mailbox asynchronous event status codes
777 */
778#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
779#define MBA_RESET 0x8001 /* Reset Detected. */
780#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
781#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
782#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
783#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
784#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
785 /* occurred. */
786#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
787#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
788#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
789#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
790#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
791#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
792#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
793#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
794#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
795#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
796#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
797#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
798#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
799#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
800#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
801#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
802 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700803#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
805#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
806#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
807#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
808#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
809#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
810#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
811#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
812#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
813#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
814#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
815#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
816#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400817#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
818#define MBA_FW_STARTING 0x8051 /* Firmware starting */
819#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
820#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
821#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -0400822#define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400823#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400824#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
825#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
826 Notification */
827#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
Armen Baloyanb6511d92013-08-27 01:37:31 -0400828#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
Armen Baloyan0f8cdff2014-02-26 04:14:57 -0500829#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400830/* 83XX FCoE specific */
831#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
832
Arun Easifafbda92012-08-22 14:21:16 -0400833/* Interrupt type codes */
834#define INTR_ROM_MB_SUCCESS 0x1
835#define INTR_ROM_MB_FAILED 0x2
836#define INTR_MB_SUCCESS 0x10
837#define INTR_MB_FAILED 0x11
838#define INTR_ASYNC_EVENT 0x12
839#define INTR_RSP_QUE_UPDATE 0x13
840#define INTR_RSP_QUE_UPDATE_83XX 0x14
841#define INTR_ATIO_QUE_UPDATE 0x1C
842#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
843
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800844/* ISP mailbox loopback echo diagnostic error code */
845#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846/*
847 * Firmware options 1, 2, 3.
848 */
849#define FO1_AE_ON_LIPF8 BIT_0
850#define FO1_AE_ALL_LIP_RESET BIT_1
851#define FO1_CTIO_RETRY BIT_3
852#define FO1_DISABLE_LIP_F7_SW BIT_4
853#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700854#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
856#define FO1_SET_EMPHASIS_SWING BIT_8
857#define FO1_AE_AUTO_BYPASS BIT_9
858#define FO1_ENABLE_PURE_IOCB BIT_10
859#define FO1_AE_PLOGI_RJT BIT_11
860#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
861#define FO1_AE_QUEUE_FULL BIT_13
862
863#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
864#define FO2_REV_LOOPBACK BIT_1
865
866#define FO3_ENABLE_EMERG_IOCB BIT_0
867#define FO3_AE_RND_ERROR BIT_1
868
Andrew Vasquez3d716442005-07-06 10:30:26 -0700869/* 24XX additional firmware options */
870#define ADD_FO_COUNT 3
871#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
872#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
873
874#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
875
876#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878/*
879 * ISP mailbox commands
880 */
881#define MBC_LOAD_RAM 1 /* Load RAM. */
882#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
884#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
885#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
886#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
887#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
888#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
889#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
890#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
891#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
892#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
893#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700894#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
896#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
897#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
898#define MBC_RESET 0x18 /* Reset. */
899#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
900#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
901#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
902#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
903#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500904#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
906#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
907#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
908#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
909#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
910#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
911#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
912#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
913#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800914#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
916#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -0800917#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
919#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
Joe Carnuccio90687a12013-02-08 01:57:59 -0500920#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
921#define MBC_DATA_RATE 0x5d /* Data Rate */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
923#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
924 /* Initialization Procedure */
925#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
926#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
927#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
928#define MBC_TARGET_RESET 0x66 /* Target Reset. */
929#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
930#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
931#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
932#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
933#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
934#define MBC_LIP_RESET 0x6c /* LIP reset. */
935#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
936 /* commandd. */
937#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
938#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
939#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
940#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
941#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
942#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
943#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
944#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
945#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
946#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
947#define MBC_LUN_RESET 0x7E /* Send LUN reset */
948
Andrew Vasquez3d716442005-07-06 10:30:26 -0700949/*
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400950 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
951 * should be defined with MBC_MR_*
952 */
953#define MBC_MR_DRV_SHUTDOWN 0x6A
954
955/*
Andrew Vasquez3d716442005-07-06 10:30:26 -0700956 * ISP24xx mailbox commands
957 */
Joe Carnucciodb64e932013-10-30 03:38:18 -0400958#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
959#define MBC_READ_SERDES 0x4 /* Read serdes word. */
Chad Dupuisf73cb692014-02-26 04:15:06 -0500960#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700961#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
962#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700963#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700964#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700965#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700966#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700967#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700968#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700969#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400970#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700971#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
972#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
973#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
974#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
975#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
976#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
Joe Carnuccio61e1b262013-02-08 01:57:48 -0500977#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700978#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Chad Dupuis8fcd6b82012-08-22 14:21:06 -0400979#define MBC_PORT_RESET 0x120 /* Port Reset */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700980#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
981#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700982
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -0700983/*
984 * ISP81xx mailbox commands
985 */
986#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
987
Joe Carnuccioe8887c52014-04-11 16:54:17 -0400988/*
989 * ISP8044 mailbox commands
990 */
991#define MBC_SET_GET_ETH_SERDES_REG 0x150
992#define HCS_WRITE_SERDES 0x3
993#define HCS_READ_SERDES 0x4
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995/* Firmware return data sizes */
996#define FCAL_MAP_SIZE 128
997
998/* Mailbox bit definitions for out_mb and in_mb */
999#define MBX_31 BIT_31
1000#define MBX_30 BIT_30
1001#define MBX_29 BIT_29
1002#define MBX_28 BIT_28
1003#define MBX_27 BIT_27
1004#define MBX_26 BIT_26
1005#define MBX_25 BIT_25
1006#define MBX_24 BIT_24
1007#define MBX_23 BIT_23
1008#define MBX_22 BIT_22
1009#define MBX_21 BIT_21
1010#define MBX_20 BIT_20
1011#define MBX_19 BIT_19
1012#define MBX_18 BIT_18
1013#define MBX_17 BIT_17
1014#define MBX_16 BIT_16
1015#define MBX_15 BIT_15
1016#define MBX_14 BIT_14
1017#define MBX_13 BIT_13
1018#define MBX_12 BIT_12
1019#define MBX_11 BIT_11
1020#define MBX_10 BIT_10
1021#define MBX_9 BIT_9
1022#define MBX_8 BIT_8
1023#define MBX_7 BIT_7
1024#define MBX_6 BIT_6
1025#define MBX_5 BIT_5
1026#define MBX_4 BIT_4
1027#define MBX_3 BIT_3
1028#define MBX_2 BIT_2
1029#define MBX_1 BIT_1
1030#define MBX_0 BIT_0
1031
Joe Carnuccioc46e65c2013-08-27 01:37:35 -04001032#define RNID_TYPE_SET_VERSION 0x9
Joe Carnucciofe52f6e2013-02-08 01:58:03 -05001033#define RNID_TYPE_ASIC_TEMP 0xC
Joe Carnuccio3a117112013-02-08 01:58:00 -05001034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035/*
1036 * Firmware state codes from get firmware state mailbox command
1037 */
1038#define FSTATE_CONFIG_WAIT 0
1039#define FSTATE_WAIT_AL_PA 1
1040#define FSTATE_WAIT_LOGIN 2
1041#define FSTATE_READY 3
1042#define FSTATE_LOSS_OF_SYNC 4
1043#define FSTATE_ERROR 5
1044#define FSTATE_REINIT 6
1045#define FSTATE_NON_PART 7
1046
1047#define FSTATE_CONFIG_CORRECT 0
1048#define FSTATE_P2P_RCV_LIP 1
1049#define FSTATE_P2P_CHOOSE_LOOP 2
1050#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1051#define FSTATE_FATAL_ERROR 4
1052#define FSTATE_LOOP_BACK_CONN 5
1053
Sawan Chandak4243c112016-01-27 12:03:31 -05001054#define QLA27XX_IMG_STATUS_VER_MAJOR 0x01
1055#define QLA27XX_IMG_STATUS_VER_MINOR 0x00
1056#define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE
1057#define QLA27XX_PRIMARY_IMAGE 1
1058#define QLA27XX_SECONDARY_IMAGE 2
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060/*
1061 * Port Database structure definition
1062 * Little endian except where noted.
1063 */
1064#define PORT_DATABASE_SIZE 128 /* bytes */
1065typedef struct {
1066 uint8_t options;
1067 uint8_t control;
1068 uint8_t master_state;
1069 uint8_t slave_state;
1070 uint8_t reserved[2];
1071 uint8_t hard_address;
1072 uint8_t reserved_1;
1073 uint8_t port_id[4];
1074 uint8_t node_name[WWN_SIZE];
1075 uint8_t port_name[WWN_SIZE];
1076 uint16_t execution_throttle;
1077 uint16_t execution_count;
1078 uint8_t reset_count;
1079 uint8_t reserved_2;
1080 uint16_t resource_allocation;
1081 uint16_t current_allocation;
1082 uint16_t queue_head;
1083 uint16_t queue_tail;
1084 uint16_t transmit_execution_list_next;
1085 uint16_t transmit_execution_list_previous;
1086 uint16_t common_features;
1087 uint16_t total_concurrent_sequences;
1088 uint16_t RO_by_information_category;
1089 uint8_t recipient;
1090 uint8_t initiator;
1091 uint16_t receive_data_size;
1092 uint16_t concurrent_sequences;
1093 uint16_t open_sequences_per_exchange;
1094 uint16_t lun_abort_flags;
1095 uint16_t lun_stop_flags;
1096 uint16_t stop_queue_head;
1097 uint16_t stop_queue_tail;
1098 uint16_t port_retry_timer;
1099 uint16_t next_sequence_id;
1100 uint16_t frame_count;
1101 uint16_t PRLI_payload_length;
1102 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1103 /* Bits 15-0 of word 0 */
1104 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1105 /* Bits 15-0 of word 3 */
1106 uint16_t loop_id;
1107 uint16_t extended_lun_info_list_pointer;
1108 uint16_t extended_lun_stop_list_pointer;
1109} port_database_t;
1110
1111/*
1112 * Port database slave/master states
1113 */
1114#define PD_STATE_DISCOVERY 0
1115#define PD_STATE_WAIT_DISCOVERY_ACK 1
1116#define PD_STATE_PORT_LOGIN 2
1117#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1118#define PD_STATE_PROCESS_LOGIN 4
1119#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1120#define PD_STATE_PORT_LOGGED_IN 6
1121#define PD_STATE_PORT_UNAVAILABLE 7
1122#define PD_STATE_PROCESS_LOGOUT 8
1123#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1124#define PD_STATE_PORT_LOGOUT 10
1125#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1126
1127
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -07001128#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1129#define QLA_ZIO_DISABLED 0
1130#define QLA_ZIO_DEFAULT_TIMER 2
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132/*
1133 * ISP Initialization Control Block.
1134 * Little endian except where noted.
1135 */
1136#define ICB_VERSION 1
1137typedef struct {
1138 uint8_t version;
1139 uint8_t reserved_1;
1140
1141 /*
1142 * LSB BIT 0 = Enable Hard Loop Id
1143 * LSB BIT 1 = Enable Fairness
1144 * LSB BIT 2 = Enable Full-Duplex
1145 * LSB BIT 3 = Enable Fast Posting
1146 * LSB BIT 4 = Enable Target Mode
1147 * LSB BIT 5 = Disable Initiator Mode
1148 * LSB BIT 6 = Enable ADISC
1149 * LSB BIT 7 = Enable Target Inquiry Data
1150 *
1151 * MSB BIT 0 = Enable PDBC Notify
1152 * MSB BIT 1 = Non Participating LIP
1153 * MSB BIT 2 = Descending Loop ID Search
1154 * MSB BIT 3 = Acquire Loop ID in LIPA
1155 * MSB BIT 4 = Stop PortQ on Full Status
1156 * MSB BIT 5 = Full Login after LIP
1157 * MSB BIT 6 = Node Name Option
1158 * MSB BIT 7 = Ext IFWCB enable bit
1159 */
1160 uint8_t firmware_options[2];
1161
1162 uint16_t frame_payload_size;
1163 uint16_t max_iocb_allocation;
1164 uint16_t execution_throttle;
1165 uint8_t retry_count;
1166 uint8_t retry_delay; /* unused */
1167 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1168 uint16_t hard_address;
1169 uint8_t inquiry_data;
1170 uint8_t login_timeout;
1171 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1172
1173 uint16_t request_q_outpointer;
1174 uint16_t response_q_inpointer;
1175 uint16_t request_q_length;
1176 uint16_t response_q_length;
1177 uint32_t request_q_address[2];
1178 uint32_t response_q_address[2];
1179
1180 uint16_t lun_enables;
1181 uint8_t command_resource_count;
1182 uint8_t immediate_notify_resource_count;
1183 uint16_t timeout;
1184 uint8_t reserved_2[2];
1185
1186 /*
1187 * LSB BIT 0 = Timer Operation mode bit 0
1188 * LSB BIT 1 = Timer Operation mode bit 1
1189 * LSB BIT 2 = Timer Operation mode bit 2
1190 * LSB BIT 3 = Timer Operation mode bit 3
1191 * LSB BIT 4 = Init Config Mode bit 0
1192 * LSB BIT 5 = Init Config Mode bit 1
1193 * LSB BIT 6 = Init Config Mode bit 2
1194 * LSB BIT 7 = Enable Non part on LIHA failure
1195 *
1196 * MSB BIT 0 = Enable class 2
1197 * MSB BIT 1 = Enable ACK0
1198 * MSB BIT 2 =
1199 * MSB BIT 3 =
1200 * MSB BIT 4 = FC Tape Enable
1201 * MSB BIT 5 = Enable FC Confirm
1202 * MSB BIT 6 = Enable command queuing in target mode
1203 * MSB BIT 7 = No Logo On Link Down
1204 */
1205 uint8_t add_firmware_options[2];
1206
1207 uint8_t response_accumulation_timer;
1208 uint8_t interrupt_delay_timer;
1209
1210 /*
1211 * LSB BIT 0 = Enable Read xfr_rdy
1212 * LSB BIT 1 = Soft ID only
1213 * LSB BIT 2 =
1214 * LSB BIT 3 =
1215 * LSB BIT 4 = FCP RSP Payload [0]
1216 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1217 * LSB BIT 6 = Enable Out-of-Order frame handling
1218 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1219 *
1220 * MSB BIT 0 = Sbus enable - 2300
1221 * MSB BIT 1 =
1222 * MSB BIT 2 =
1223 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001224 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 * MSB BIT 5 = enable 50 ohm termination
1226 * MSB BIT 6 = Data Rate (2300 only)
1227 * MSB BIT 7 = Data Rate (2300 only)
1228 */
1229 uint8_t special_options[2];
1230
1231 uint8_t reserved_3[26];
1232} init_cb_t;
1233
1234/*
1235 * Get Link Status mailbox command return buffer.
1236 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001237#define GLSO_SEND_RPS BIT_0
1238#define GLSO_USE_DID BIT_3
1239
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001240struct link_statistics {
1241 uint32_t link_fail_cnt;
1242 uint32_t loss_sync_cnt;
1243 uint32_t loss_sig_cnt;
1244 uint32_t prim_seq_err_cnt;
1245 uint32_t inval_xmit_word_cnt;
1246 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -07001247 uint32_t lip_cnt;
Harish Zunjarrao243de672016-01-27 12:03:33 -05001248 uint32_t link_up_cnt;
1249 uint32_t link_down_loop_init_tmo;
1250 uint32_t link_down_los;
1251 uint32_t link_down_loss_rcv_clk;
1252 uint32_t reserved0[5];
1253 uint32_t port_cfg_chg;
1254 uint32_t reserved1[11];
1255 uint32_t rsp_q_full;
1256 uint32_t atio_q_full;
1257 uint32_t drop_ae;
1258 uint32_t els_proto_err;
1259 uint32_t reserved2;
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001260 uint32_t tx_frames;
1261 uint32_t rx_frames;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04001262 uint32_t discarded_frames;
1263 uint32_t dropped_frames;
Harish Zunjarrao243de672016-01-27 12:03:33 -05001264 uint32_t reserved3;
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001265 uint32_t nos_rcvd;
Harish Zunjarrao243de672016-01-27 12:03:33 -05001266 uint32_t reserved4[4];
1267 uint32_t tx_prjt;
1268 uint32_t rcv_exfail;
1269 uint32_t rcv_abts;
1270 uint32_t seq_frm_miss;
1271 uint32_t corr_err;
1272 uint32_t mb_rqst;
1273 uint32_t nport_full;
1274 uint32_t eofa;
1275 uint32_t reserved5;
1276 uint32_t fpm_recv_word_cnt_lo;
1277 uint32_t fpm_recv_word_cnt_hi;
1278 uint32_t fpm_disc_word_cnt_lo;
1279 uint32_t fpm_disc_word_cnt_hi;
1280 uint32_t fpm_xmit_word_cnt_lo;
1281 uint32_t fpm_xmit_word_cnt_hi;
1282 uint32_t reserved6[70];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001283};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
1285/*
1286 * NVRAM Command values.
1287 */
1288#define NV_START_BIT BIT_2
1289#define NV_WRITE_OP (BIT_26+BIT_24)
1290#define NV_READ_OP (BIT_26+BIT_25)
1291#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1292#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1293#define NV_DELAY_COUNT 10
1294
1295/*
1296 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1297 */
1298typedef struct {
1299 /*
1300 * NVRAM header
1301 */
1302 uint8_t id[4];
1303 uint8_t nvram_version;
1304 uint8_t reserved_0;
1305
1306 /*
1307 * NVRAM RISC parameter block
1308 */
1309 uint8_t parameter_block_version;
1310 uint8_t reserved_1;
1311
1312 /*
1313 * LSB BIT 0 = Enable Hard Loop Id
1314 * LSB BIT 1 = Enable Fairness
1315 * LSB BIT 2 = Enable Full-Duplex
1316 * LSB BIT 3 = Enable Fast Posting
1317 * LSB BIT 4 = Enable Target Mode
1318 * LSB BIT 5 = Disable Initiator Mode
1319 * LSB BIT 6 = Enable ADISC
1320 * LSB BIT 7 = Enable Target Inquiry Data
1321 *
1322 * MSB BIT 0 = Enable PDBC Notify
1323 * MSB BIT 1 = Non Participating LIP
1324 * MSB BIT 2 = Descending Loop ID Search
1325 * MSB BIT 3 = Acquire Loop ID in LIPA
1326 * MSB BIT 4 = Stop PortQ on Full Status
1327 * MSB BIT 5 = Full Login after LIP
1328 * MSB BIT 6 = Node Name Option
1329 * MSB BIT 7 = Ext IFWCB enable bit
1330 */
1331 uint8_t firmware_options[2];
1332
1333 uint16_t frame_payload_size;
1334 uint16_t max_iocb_allocation;
1335 uint16_t execution_throttle;
1336 uint8_t retry_count;
1337 uint8_t retry_delay; /* unused */
1338 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1339 uint16_t hard_address;
1340 uint8_t inquiry_data;
1341 uint8_t login_timeout;
1342 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1343
1344 /*
1345 * LSB BIT 0 = Timer Operation mode bit 0
1346 * LSB BIT 1 = Timer Operation mode bit 1
1347 * LSB BIT 2 = Timer Operation mode bit 2
1348 * LSB BIT 3 = Timer Operation mode bit 3
1349 * LSB BIT 4 = Init Config Mode bit 0
1350 * LSB BIT 5 = Init Config Mode bit 1
1351 * LSB BIT 6 = Init Config Mode bit 2
1352 * LSB BIT 7 = Enable Non part on LIHA failure
1353 *
1354 * MSB BIT 0 = Enable class 2
1355 * MSB BIT 1 = Enable ACK0
1356 * MSB BIT 2 =
1357 * MSB BIT 3 =
1358 * MSB BIT 4 = FC Tape Enable
1359 * MSB BIT 5 = Enable FC Confirm
1360 * MSB BIT 6 = Enable command queuing in target mode
1361 * MSB BIT 7 = No Logo On Link Down
1362 */
1363 uint8_t add_firmware_options[2];
1364
1365 uint8_t response_accumulation_timer;
1366 uint8_t interrupt_delay_timer;
1367
1368 /*
1369 * LSB BIT 0 = Enable Read xfr_rdy
1370 * LSB BIT 1 = Soft ID only
1371 * LSB BIT 2 =
1372 * LSB BIT 3 =
1373 * LSB BIT 4 = FCP RSP Payload [0]
1374 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1375 * LSB BIT 6 = Enable Out-of-Order frame handling
1376 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1377 *
1378 * MSB BIT 0 = Sbus enable - 2300
1379 * MSB BIT 1 =
1380 * MSB BIT 2 =
1381 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001382 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 * MSB BIT 5 = enable 50 ohm termination
1384 * MSB BIT 6 = Data Rate (2300 only)
1385 * MSB BIT 7 = Data Rate (2300 only)
1386 */
1387 uint8_t special_options[2];
1388
1389 /* Reserved for expanded RISC parameter block */
1390 uint8_t reserved_2[22];
1391
1392 /*
1393 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1394 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1395 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1396 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1397 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1398 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1399 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1400 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001401 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1403 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1404 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1405 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1406 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1407 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1408 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1409 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1410 *
1411 * LSB BIT 0 = Output Swing 1G bit 0
1412 * LSB BIT 1 = Output Swing 1G bit 1
1413 * LSB BIT 2 = Output Swing 1G bit 2
1414 * LSB BIT 3 = Output Emphasis 1G bit 0
1415 * LSB BIT 4 = Output Emphasis 1G bit 1
1416 * LSB BIT 5 = Output Swing 2G bit 0
1417 * LSB BIT 6 = Output Swing 2G bit 1
1418 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001419 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 * MSB BIT 0 = Output Emphasis 2G bit 0
1421 * MSB BIT 1 = Output Emphasis 2G bit 1
1422 * MSB BIT 2 = Output Enable
1423 * MSB BIT 3 =
1424 * MSB BIT 4 =
1425 * MSB BIT 5 =
1426 * MSB BIT 6 =
1427 * MSB BIT 7 =
1428 */
1429 uint8_t seriallink_options[4];
1430
1431 /*
1432 * NVRAM host parameter block
1433 *
1434 * LSB BIT 0 = Enable spinup delay
1435 * LSB BIT 1 = Disable BIOS
1436 * LSB BIT 2 = Enable Memory Map BIOS
1437 * LSB BIT 3 = Enable Selectable Boot
1438 * LSB BIT 4 = Disable RISC code load
1439 * LSB BIT 5 = Set cache line size 1
1440 * LSB BIT 6 = PCI Parity Disable
1441 * LSB BIT 7 = Enable extended logging
1442 *
1443 * MSB BIT 0 = Enable 64bit addressing
1444 * MSB BIT 1 = Enable lip reset
1445 * MSB BIT 2 = Enable lip full login
1446 * MSB BIT 3 = Enable target reset
1447 * MSB BIT 4 = Enable database storage
1448 * MSB BIT 5 = Enable cache flush read
1449 * MSB BIT 6 = Enable database load
1450 * MSB BIT 7 = Enable alternate WWN
1451 */
1452 uint8_t host_p[2];
1453
1454 uint8_t boot_node_name[WWN_SIZE];
1455 uint8_t boot_lun_number;
1456 uint8_t reset_delay;
1457 uint8_t port_down_retry_count;
1458 uint8_t boot_id_number;
1459 uint16_t max_luns_per_target;
1460 uint8_t fcode_boot_port_name[WWN_SIZE];
1461 uint8_t alternate_port_name[WWN_SIZE];
1462 uint8_t alternate_node_name[WWN_SIZE];
1463
1464 /*
1465 * BIT 0 = Selective Login
1466 * BIT 1 = Alt-Boot Enable
1467 * BIT 2 =
1468 * BIT 3 = Boot Order List
1469 * BIT 4 =
1470 * BIT 5 = Selective LUN
1471 * BIT 6 =
1472 * BIT 7 = unused
1473 */
1474 uint8_t efi_parameters;
1475
1476 uint8_t link_down_timeout;
1477
Andrew Vasquezcca53352005-08-26 19:08:30 -07001478 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479
1480 uint8_t alt1_boot_node_name[WWN_SIZE];
1481 uint16_t alt1_boot_lun_number;
1482 uint8_t alt2_boot_node_name[WWN_SIZE];
1483 uint16_t alt2_boot_lun_number;
1484 uint8_t alt3_boot_node_name[WWN_SIZE];
1485 uint16_t alt3_boot_lun_number;
1486 uint8_t alt4_boot_node_name[WWN_SIZE];
1487 uint16_t alt4_boot_lun_number;
1488 uint8_t alt5_boot_node_name[WWN_SIZE];
1489 uint16_t alt5_boot_lun_number;
1490 uint8_t alt6_boot_node_name[WWN_SIZE];
1491 uint16_t alt6_boot_lun_number;
1492 uint8_t alt7_boot_node_name[WWN_SIZE];
1493 uint16_t alt7_boot_lun_number;
1494
1495 uint8_t reserved_3[2];
1496
1497 /* Offset 200-215 : Model Number */
1498 uint8_t model_number[16];
1499
1500 /* OEM related items */
1501 uint8_t oem_specific[16];
1502
1503 /*
1504 * NVRAM Adapter Features offset 232-239
1505 *
1506 * LSB BIT 0 = External GBIC
1507 * LSB BIT 1 = Risc RAM parity
1508 * LSB BIT 2 = Buffer Plus Module
1509 * LSB BIT 3 = Multi Chip Adapter
1510 * LSB BIT 4 = Internal connector
1511 * LSB BIT 5 =
1512 * LSB BIT 6 =
1513 * LSB BIT 7 =
1514 *
1515 * MSB BIT 0 =
1516 * MSB BIT 1 =
1517 * MSB BIT 2 =
1518 * MSB BIT 3 =
1519 * MSB BIT 4 =
1520 * MSB BIT 5 =
1521 * MSB BIT 6 =
1522 * MSB BIT 7 =
1523 */
1524 uint8_t adapter_features[2];
1525
1526 uint8_t reserved_4[16];
1527
1528 /* Subsystem vendor ID for ISP2200 */
1529 uint16_t subsystem_vendor_id_2200;
1530
1531 /* Subsystem device ID for ISP2200 */
1532 uint16_t subsystem_device_id_2200;
1533
1534 uint8_t reserved_5;
1535 uint8_t checksum;
1536} nvram_t;
1537
1538/*
1539 * ISP queue - response queue entry definition.
1540 */
1541typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001542 uint8_t entry_type; /* Entry type. */
1543 uint8_t entry_count; /* Entry count. */
1544 uint8_t sys_define; /* System defined. */
1545 uint8_t entry_status; /* Entry Status. */
1546 uint32_t handle; /* System defined handle */
1547 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 uint32_t signature;
1549#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1550} response_t;
1551
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001552/*
1553 * ISP queue - ATIO queue entry definition.
1554 */
1555struct atio {
1556 uint8_t entry_type; /* Entry type. */
1557 uint8_t entry_count; /* Entry count. */
1558 uint8_t data[58];
1559 uint32_t signature;
1560#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1561};
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563typedef union {
1564 uint16_t extended;
1565 struct {
1566 uint8_t reserved;
1567 uint8_t standard;
1568 } id;
1569} target_id_t;
1570
1571#define SET_TARGET_ID(ha, to, from) \
1572do { \
1573 if (HAS_EXTENDED_IDS(ha)) \
1574 to.extended = cpu_to_le16(from); \
1575 else \
1576 to.id.standard = (uint8_t)from; \
1577} while (0)
1578
1579/*
1580 * ISP queue - command entry structure definition.
1581 */
1582#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583typedef struct {
1584 uint8_t entry_type; /* Entry type. */
1585 uint8_t entry_count; /* Entry count. */
1586 uint8_t sys_define; /* System defined. */
1587 uint8_t entry_status; /* Entry Status. */
1588 uint32_t handle; /* System handle. */
1589 target_id_t target; /* SCSI ID */
1590 uint16_t lun; /* SCSI LUN */
1591 uint16_t control_flags; /* Control flags. */
1592#define CF_WRITE BIT_6
1593#define CF_READ BIT_5
1594#define CF_SIMPLE_TAG BIT_3
1595#define CF_ORDERED_TAG BIT_2
1596#define CF_HEAD_TAG BIT_1
1597 uint16_t reserved_1;
1598 uint16_t timeout; /* Command timeout. */
1599 uint16_t dseg_count; /* Data segment count. */
1600 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1601 uint32_t byte_count; /* Total byte count. */
1602 uint32_t dseg_0_address; /* Data segment 0 address. */
1603 uint32_t dseg_0_length; /* Data segment 0 length. */
1604 uint32_t dseg_1_address; /* Data segment 1 address. */
1605 uint32_t dseg_1_length; /* Data segment 1 length. */
1606 uint32_t dseg_2_address; /* Data segment 2 address. */
1607 uint32_t dseg_2_length; /* Data segment 2 length. */
1608} cmd_entry_t;
1609
1610/*
1611 * ISP queue - 64-Bit addressing, command entry structure definition.
1612 */
1613#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1614typedef struct {
1615 uint8_t entry_type; /* Entry type. */
1616 uint8_t entry_count; /* Entry count. */
1617 uint8_t sys_define; /* System defined. */
1618 uint8_t entry_status; /* Entry Status. */
1619 uint32_t handle; /* System handle. */
1620 target_id_t target; /* SCSI ID */
1621 uint16_t lun; /* SCSI LUN */
1622 uint16_t control_flags; /* Control flags. */
1623 uint16_t reserved_1;
1624 uint16_t timeout; /* Command timeout. */
1625 uint16_t dseg_count; /* Data segment count. */
1626 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1627 uint32_t byte_count; /* Total byte count. */
1628 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1629 uint32_t dseg_0_length; /* Data segment 0 length. */
1630 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1631 uint32_t dseg_1_length; /* Data segment 1 length. */
1632} cmd_a64_entry_t, request_t;
1633
1634/*
1635 * ISP queue - continuation entry structure definition.
1636 */
1637#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1638typedef struct {
1639 uint8_t entry_type; /* Entry type. */
1640 uint8_t entry_count; /* Entry count. */
1641 uint8_t sys_define; /* System defined. */
1642 uint8_t entry_status; /* Entry Status. */
1643 uint32_t reserved;
1644 uint32_t dseg_0_address; /* Data segment 0 address. */
1645 uint32_t dseg_0_length; /* Data segment 0 length. */
1646 uint32_t dseg_1_address; /* Data segment 1 address. */
1647 uint32_t dseg_1_length; /* Data segment 1 length. */
1648 uint32_t dseg_2_address; /* Data segment 2 address. */
1649 uint32_t dseg_2_length; /* Data segment 2 length. */
1650 uint32_t dseg_3_address; /* Data segment 3 address. */
1651 uint32_t dseg_3_length; /* Data segment 3 length. */
1652 uint32_t dseg_4_address; /* Data segment 4 address. */
1653 uint32_t dseg_4_length; /* Data segment 4 length. */
1654 uint32_t dseg_5_address; /* Data segment 5 address. */
1655 uint32_t dseg_5_length; /* Data segment 5 length. */
1656 uint32_t dseg_6_address; /* Data segment 6 address. */
1657 uint32_t dseg_6_length; /* Data segment 6 length. */
1658} cont_entry_t;
1659
1660/*
1661 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1662 */
1663#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1664typedef struct {
1665 uint8_t entry_type; /* Entry type. */
1666 uint8_t entry_count; /* Entry count. */
1667 uint8_t sys_define; /* System defined. */
1668 uint8_t entry_status; /* Entry Status. */
1669 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1670 uint32_t dseg_0_length; /* Data segment 0 length. */
1671 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1672 uint32_t dseg_1_length; /* Data segment 1 length. */
1673 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1674 uint32_t dseg_2_length; /* Data segment 2 length. */
1675 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1676 uint32_t dseg_3_length; /* Data segment 3 length. */
1677 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1678 uint32_t dseg_4_length; /* Data segment 4 length. */
1679} cont_a64_entry_t;
1680
Arun Easibad75002010-05-04 15:01:30 -07001681#define PO_MODE_DIF_INSERT 0
Arun Easi9e522cd2012-08-22 14:21:31 -04001682#define PO_MODE_DIF_REMOVE 1
1683#define PO_MODE_DIF_PASS 2
1684#define PO_MODE_DIF_REPLACE 3
1685#define PO_MODE_DIF_TCP_CKSUM 6
Arun Easibad75002010-05-04 15:01:30 -07001686#define PO_ENABLE_INCR_GUARD_SEED BIT_3
Arun Easibad75002010-05-04 15:01:30 -07001687#define PO_DISABLE_GUARD_CHECK BIT_4
Quinn Tranf83adb62014-04-11 16:54:43 -04001688#define PO_DISABLE_INCR_REF_TAG BIT_5
1689#define PO_DIS_HEADER_MODE BIT_7
1690#define PO_ENABLE_DIF_BUNDLING BIT_8
1691#define PO_DIS_FRAME_MODE BIT_9
1692#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1693#define PO_DIS_VALD_APP_REF_ESC BIT_11
1694
1695#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1696#define PO_DIS_REF_TAG_REPL BIT_13
1697#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1698#define PO_DIS_REF_TAG_VALD BIT_15
1699
Arun Easibad75002010-05-04 15:01:30 -07001700/*
1701 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1702 */
1703struct crc_context {
1704 uint32_t handle; /* System handle. */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001705 __le32 ref_tag;
1706 __le16 app_tag;
Arun Easibad75002010-05-04 15:01:30 -07001707 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1708 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001709 __le16 guard_seed; /* Initial Guard Seed */
1710 __le16 prot_opts; /* Requested Data Protection Mode */
1711 __le16 blk_size; /* Data size in bytes */
Arun Easibad75002010-05-04 15:01:30 -07001712 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1713 * only) */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001714 __le32 byte_count; /* Total byte count/ total data
Arun Easibad75002010-05-04 15:01:30 -07001715 * transfer count */
1716 union {
1717 struct {
1718 uint32_t reserved_1;
1719 uint16_t reserved_2;
1720 uint16_t reserved_3;
1721 uint32_t reserved_4;
1722 uint32_t data_address[2];
1723 uint32_t data_length;
1724 uint32_t reserved_5[2];
1725 uint32_t reserved_6;
1726 } nobundling;
1727 struct {
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001728 __le32 dif_byte_count; /* Total DIF byte
Arun Easibad75002010-05-04 15:01:30 -07001729 * count */
1730 uint16_t reserved_1;
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001731 __le16 dseg_count; /* Data segment count */
Arun Easibad75002010-05-04 15:01:30 -07001732 uint32_t reserved_2;
1733 uint32_t data_address[2];
1734 uint32_t data_length;
1735 uint32_t dif_address[2];
1736 uint32_t dif_length; /* Data segment 0
1737 * length */
1738 } bundling;
1739 } u;
1740
1741 struct fcp_cmnd fcp_cmnd;
1742 dma_addr_t crc_ctx_dma;
1743 /* List of DMA context transfers */
1744 struct list_head dsd_list;
1745
1746 /* This structure should not exceed 512 bytes */
1747};
1748
1749#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1750#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752/*
1753 * ISP queue - status entry structure definition.
1754 */
1755#define STATUS_TYPE 0x03 /* Status entry. */
1756typedef struct {
1757 uint8_t entry_type; /* Entry type. */
1758 uint8_t entry_count; /* Entry count. */
1759 uint8_t sys_define; /* System defined. */
1760 uint8_t entry_status; /* Entry Status. */
1761 uint32_t handle; /* System handle. */
1762 uint16_t scsi_status; /* SCSI status. */
1763 uint16_t comp_status; /* Completion status. */
1764 uint16_t state_flags; /* State flags. */
1765 uint16_t status_flags; /* Status flags. */
1766 uint16_t rsp_info_len; /* Response Info Length. */
1767 uint16_t req_sense_length; /* Request sense data length. */
1768 uint32_t residual_length; /* Residual transfer length. */
1769 uint8_t rsp_info[8]; /* FCP response information. */
1770 uint8_t req_sense_data[32]; /* Request sense data. */
1771} sts_entry_t;
1772
1773/*
1774 * Status entry entry status
1775 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001776#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1778#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1779#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1780#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1781#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001782#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1783 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1784#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1785 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
1787/*
1788 * Status entry SCSI status bit definitions.
1789 */
1790#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1791#define SS_RESIDUAL_UNDER BIT_11
1792#define SS_RESIDUAL_OVER BIT_10
1793#define SS_SENSE_LEN_VALID BIT_9
1794#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1795
1796#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1797#define SS_BUSY_CONDITION BIT_3
1798#define SS_CONDITION_MET BIT_2
1799#define SS_CHECK_CONDITION BIT_1
1800
1801/*
1802 * Status entry completion status
1803 */
1804#define CS_COMPLETE 0x0 /* No errors */
1805#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1806#define CS_DMA 0x2 /* A DMA direction error. */
1807#define CS_TRANSPORT 0x3 /* Transport error. */
1808#define CS_RESET 0x4 /* SCSI bus reset occurred */
1809#define CS_ABORTED 0x5 /* System aborted command. */
1810#define CS_TIMEOUT 0x6 /* Timeout error. */
1811#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001812#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
1814#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1815#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1816#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1817 /* (selection timeout) */
1818#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1819#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1820#define CS_PORT_BUSY 0x2B /* Port Busy */
1821#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001822#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1823 failure */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1825#define CS_UNKNOWN 0x81 /* Driver defined */
1826#define CS_RETRY 0x82 /* Driver defined */
1827#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1828
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04001829#define CS_BIDIR_RD_OVERRUN 0x700
1830#define CS_BIDIR_RD_WR_OVERRUN 0x707
1831#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1832#define CS_BIDIR_RD_UNDERRUN 0x1500
1833#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1834#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1835#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836/*
1837 * Status entry status flags
1838 */
1839#define SF_ABTS_TERMINATED BIT_10
1840#define SF_LOGOUT_SENT BIT_13
1841
1842/*
1843 * ISP queue - status continuation entry structure definition.
1844 */
1845#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1846typedef struct {
1847 uint8_t entry_type; /* Entry type. */
1848 uint8_t entry_count; /* Entry count. */
1849 uint8_t sys_define; /* System defined. */
1850 uint8_t entry_status; /* Entry Status. */
1851 uint8_t data[60]; /* data */
1852} sts_cont_entry_t;
1853
1854/*
1855 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1856 * structure definition.
1857 */
1858#define STATUS_TYPE_21 0x21 /* Status entry. */
1859typedef struct {
1860 uint8_t entry_type; /* Entry type. */
1861 uint8_t entry_count; /* Entry count. */
1862 uint8_t handle_count; /* Handle count. */
1863 uint8_t entry_status; /* Entry Status. */
1864 uint32_t handle[15]; /* System handles. */
1865} sts21_entry_t;
1866
1867/*
1868 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1869 * structure definition.
1870 */
1871#define STATUS_TYPE_22 0x22 /* Status entry. */
1872typedef struct {
1873 uint8_t entry_type; /* Entry type. */
1874 uint8_t entry_count; /* Entry count. */
1875 uint8_t handle_count; /* Handle count. */
1876 uint8_t entry_status; /* Entry Status. */
1877 uint16_t handle[30]; /* System handles. */
1878} sts22_entry_t;
1879
1880/*
1881 * ISP queue - marker entry structure definition.
1882 */
1883#define MARKER_TYPE 0x04 /* Marker entry. */
1884typedef struct {
1885 uint8_t entry_type; /* Entry type. */
1886 uint8_t entry_count; /* Entry count. */
1887 uint8_t handle_count; /* Handle count. */
1888 uint8_t entry_status; /* Entry Status. */
1889 uint32_t sys_define_2; /* System defined. */
1890 target_id_t target; /* SCSI ID */
1891 uint8_t modifier; /* Modifier (7-0). */
1892#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1893#define MK_SYNC_ID 1 /* Synchronize ID */
1894#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1895#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1896 /* clear port changed, */
1897 /* use sequence number. */
1898 uint8_t reserved_1;
1899 uint16_t sequence_number; /* Sequence number of event */
1900 uint16_t lun; /* SCSI LUN */
1901 uint8_t reserved_2[48];
1902} mrk_entry_t;
1903
1904/*
1905 * ISP queue - Management Server entry structure definition.
1906 */
1907#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1908typedef struct {
1909 uint8_t entry_type; /* Entry type. */
1910 uint8_t entry_count; /* Entry count. */
1911 uint8_t handle_count; /* Handle count. */
1912 uint8_t entry_status; /* Entry Status. */
1913 uint32_t handle1; /* System handle. */
1914 target_id_t loop_id;
1915 uint16_t status;
1916 uint16_t control_flags; /* Control flags. */
1917 uint16_t reserved2;
1918 uint16_t timeout;
1919 uint16_t cmd_dsd_count;
1920 uint16_t total_dsd_count;
1921 uint8_t type;
1922 uint8_t r_ctl;
1923 uint16_t rx_id;
1924 uint16_t reserved3;
1925 uint32_t handle2;
1926 uint32_t rsp_bytecount;
1927 uint32_t req_bytecount;
1928 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1929 uint32_t dseg_req_length; /* Data segment 0 length. */
1930 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1931 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1932} ms_iocb_entry_t;
1933
1934
1935/*
1936 * ISP queue - Mailbox Command entry structure definition.
1937 */
1938#define MBX_IOCB_TYPE 0x39
1939struct mbx_entry {
1940 uint8_t entry_type;
1941 uint8_t entry_count;
1942 uint8_t sys_define1;
1943 /* Use sys_define1 for source type */
1944#define SOURCE_SCSI 0x00
1945#define SOURCE_IP 0x01
1946#define SOURCE_VI 0x02
1947#define SOURCE_SCTP 0x03
1948#define SOURCE_MP 0x04
1949#define SOURCE_MPIOCTL 0x05
1950#define SOURCE_ASYNC_IOCB 0x07
1951
1952 uint8_t entry_status;
1953
1954 uint32_t handle;
1955 target_id_t loop_id;
1956
1957 uint16_t status;
1958 uint16_t state_flags;
1959 uint16_t status_flags;
1960
1961 uint32_t sys_define2[2];
1962
1963 uint16_t mb0;
1964 uint16_t mb1;
1965 uint16_t mb2;
1966 uint16_t mb3;
1967 uint16_t mb6;
1968 uint16_t mb7;
1969 uint16_t mb9;
1970 uint16_t mb10;
1971 uint32_t reserved_2[2];
1972 uint8_t node_name[WWN_SIZE];
1973 uint8_t port_name[WWN_SIZE];
1974};
1975
1976/*
1977 * ISP request and response queue entry sizes
1978 */
1979#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1980#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1981
1982
1983/*
1984 * 24 bit port ID type definition.
1985 */
1986typedef union {
1987 uint32_t b24 : 24;
1988
1989 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001990#ifdef __BIG_ENDIAN
1991 uint8_t domain;
1992 uint8_t area;
1993 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001994#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 uint8_t al_pa;
1996 uint8_t area;
1997 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001998#else
1999#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
2000#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 uint8_t rsvd_1;
2002 } b;
2003} port_id_t;
2004#define INVALID_PORT_ID 0xFFFFFF
2005
2006/*
2007 * Switch info gathering structure.
2008 */
2009typedef struct {
2010 port_id_t d_id;
2011 uint8_t node_name[WWN_SIZE];
2012 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002013 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002014 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002015 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016} sw_info_t;
2017
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002018/* FCP-4 types */
2019#define FC4_TYPE_FCP_SCSI 0x08
2020#define FC4_TYPE_OTHER 0x0
2021#define FC4_TYPE_UNKNOWN 0xff
2022
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 * Fibre channel port type.
2025 */
2026 typedef enum {
2027 FCT_UNKNOWN,
2028 FCT_RSCN,
2029 FCT_SWITCH,
2030 FCT_BROADCAST,
2031 FCT_INITIATOR,
2032 FCT_TARGET
2033} fc_port_type_t;
2034
2035/*
2036 * Fibre channel port structure.
2037 */
2038typedef struct fc_port {
2039 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002040 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
2042 uint8_t node_name[WWN_SIZE];
2043 uint8_t port_name[WWN_SIZE];
2044 port_id_t d_id;
2045 uint16_t loop_id;
2046 uint16_t old_loop_id;
2047
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002048 uint16_t tgt_id;
2049 uint16_t old_tgt_id;
2050
Sarang Radke09ff7012010-03-19 17:03:59 -07002051 uint8_t fcp_prio;
2052
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002053 uint8_t fabric_port_name[WWN_SIZE];
2054 uint16_t fp_speed;
2055
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 fc_port_type_t port_type;
2057
2058 atomic_t state;
2059 uint32_t flags;
2060
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08002063 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07002064 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07002065
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002066 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08002067 uint8_t scan_state;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002068
2069 unsigned long last_queue_full;
2070 unsigned long last_ramp_up;
2071
2072 uint16_t port_id;
Chad Dupuise05fe292014-09-25 05:16:59 -04002073
2074 unsigned long retry_delay_timestamp;
Alexei Potashnika6ca8872015-07-14 16:00:44 -04002075 struct qla_tgt_sess *tgt_session;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076} fc_port_t;
2077
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002078#include "qla_mr.h"
2079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080/*
2081 * Fibre channel port/lun states.
2082 */
2083#define FCS_UNCONFIGURED 1
2084#define FCS_DEVICE_DEAD 2
2085#define FCS_DEVICE_LOST 3
2086#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Chad Dupuisec426e12011-03-30 11:46:32 -07002088static const char * const port_state_str[] = {
2089 "Unknown",
2090 "UNCONFIGURED",
2091 "DEAD",
2092 "LOST",
2093 "ONLINE"
2094};
2095
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096/*
2097 * FC port flags.
2098 */
2099#define FCF_FABRIC_DEVICE BIT_0
2100#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08002101#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002102#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002103#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104
2105/* No loop ID flag. */
2106#define FC_NO_LOOP_ID 0x1000
2107
2108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 * FC-CT interface
2110 *
2111 * NOTE: All structures are big-endian in form.
2112 */
2113
2114#define CT_REJECT_RESPONSE 0x8001
2115#define CT_ACCEPT_RESPONSE 0x8002
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002116#define CT_REASON_INVALID_COMMAND_CODE 0x01
2117#define CT_REASON_CANNOT_PERFORM 0x09
2118#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2119#define CT_EXPL_ALREADY_REGISTERED 0x10
2120#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2121#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2122#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2123#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2124#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2125#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2126#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2127#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2128#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2129#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2130#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
2132#define NS_N_PORT_TYPE 0x01
2133#define NS_NL_PORT_TYPE 0x02
2134#define NS_NX_PORT_TYPE 0x7F
2135
2136#define GA_NXT_CMD 0x100
2137#define GA_NXT_REQ_SIZE (16 + 4)
2138#define GA_NXT_RSP_SIZE (16 + 620)
2139
2140#define GID_PT_CMD 0x1A1
2141#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
2143#define GPN_ID_CMD 0x112
2144#define GPN_ID_REQ_SIZE (16 + 4)
2145#define GPN_ID_RSP_SIZE (16 + 8)
2146
2147#define GNN_ID_CMD 0x113
2148#define GNN_ID_REQ_SIZE (16 + 4)
2149#define GNN_ID_RSP_SIZE (16 + 8)
2150
2151#define GFT_ID_CMD 0x117
2152#define GFT_ID_REQ_SIZE (16 + 4)
2153#define GFT_ID_RSP_SIZE (16 + 32)
2154
2155#define RFT_ID_CMD 0x217
2156#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2157#define RFT_ID_RSP_SIZE 16
2158
2159#define RFF_ID_CMD 0x21F
2160#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2161#define RFF_ID_RSP_SIZE 16
2162
2163#define RNN_ID_CMD 0x213
2164#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2165#define RNN_ID_RSP_SIZE 16
2166
2167#define RSNN_NN_CMD 0x239
2168#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2169#define RSNN_NN_RSP_SIZE 16
2170
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002171#define GFPN_ID_CMD 0x11C
2172#define GFPN_ID_REQ_SIZE (16 + 4)
2173#define GFPN_ID_RSP_SIZE (16 + 8)
2174
2175#define GPSC_CMD 0x127
2176#define GPSC_REQ_SIZE (16 + 8)
2177#define GPSC_RSP_SIZE (16 + 2 + 2)
2178
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002179#define GFF_ID_CMD 0x011F
2180#define GFF_ID_REQ_SIZE (16 + 4)
2181#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002182
Andrew Vasquezcca53352005-08-26 19:08:30 -07002183/*
2184 * HBA attribute types.
2185 */
2186#define FDMI_HBA_ATTR_COUNT 9
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002187#define FDMIV2_HBA_ATTR_COUNT 17
2188#define FDMI_HBA_NODE_NAME 0x1
2189#define FDMI_HBA_MANUFACTURER 0x2
2190#define FDMI_HBA_SERIAL_NUMBER 0x3
2191#define FDMI_HBA_MODEL 0x4
2192#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2193#define FDMI_HBA_HARDWARE_VERSION 0x6
2194#define FDMI_HBA_DRIVER_VERSION 0x7
2195#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2196#define FDMI_HBA_FIRMWARE_VERSION 0x9
Andrew Vasquezcca53352005-08-26 19:08:30 -07002197#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2198#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002199#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2200#define FDMI_HBA_VENDOR_ID 0xd
2201#define FDMI_HBA_NUM_PORTS 0xe
2202#define FDMI_HBA_FABRIC_NAME 0xf
2203#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2204#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
Andrew Vasquezcca53352005-08-26 19:08:30 -07002205
2206struct ct_fdmi_hba_attr {
2207 uint16_t type;
2208 uint16_t len;
2209 union {
2210 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002211 uint8_t manufacturer[64];
2212 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002213 uint8_t model[16+1];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002214 uint8_t model_desc[80];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002215 uint8_t hw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002216 uint8_t driver_version[32];
2217 uint8_t orom_version[16];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002218 uint8_t fw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002219 uint8_t os_version[128];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002220 uint32_t max_ct_len;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002221 } a;
2222};
2223
2224struct ct_fdmi_hba_attributes {
2225 uint32_t count;
2226 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2227};
2228
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002229struct ct_fdmiv2_hba_attr {
2230 uint16_t type;
2231 uint16_t len;
2232 union {
2233 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002234 uint8_t manufacturer[64];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002235 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002236 uint8_t model[16+1];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002237 uint8_t model_desc[80];
2238 uint8_t hw_version[16];
2239 uint8_t driver_version[32];
2240 uint8_t orom_version[16];
2241 uint8_t fw_version[32];
2242 uint8_t os_version[128];
2243 uint32_t max_ct_len;
2244 uint8_t sym_name[256];
2245 uint32_t vendor_id;
2246 uint32_t num_ports;
2247 uint8_t fabric_name[WWN_SIZE];
2248 uint8_t bios_name[32];
2249 uint8_t vendor_indentifer[8];
2250 } a;
2251};
2252
2253struct ct_fdmiv2_hba_attributes {
2254 uint32_t count;
2255 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2256};
2257
Andrew Vasquezcca53352005-08-26 19:08:30 -07002258/*
2259 * Port attribute types.
2260 */
Andrew Vasquez8a85e1712007-09-20 14:07:41 -07002261#define FDMI_PORT_ATTR_COUNT 6
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002262#define FDMIV2_PORT_ATTR_COUNT 16
2263#define FDMI_PORT_FC4_TYPES 0x1
2264#define FDMI_PORT_SUPPORT_SPEED 0x2
2265#define FDMI_PORT_CURRENT_SPEED 0x3
2266#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2267#define FDMI_PORT_OS_DEVICE_NAME 0x5
2268#define FDMI_PORT_HOST_NAME 0x6
2269#define FDMI_PORT_NODE_NAME 0x7
2270#define FDMI_PORT_NAME 0x8
2271#define FDMI_PORT_SYM_NAME 0x9
2272#define FDMI_PORT_TYPE 0xa
2273#define FDMI_PORT_SUPP_COS 0xb
2274#define FDMI_PORT_FABRIC_NAME 0xc
2275#define FDMI_PORT_FC4_TYPE 0xd
2276#define FDMI_PORT_STATE 0x101
2277#define FDMI_PORT_COUNT 0x102
2278#define FDMI_PORT_ID 0x103
Andrew Vasquezcca53352005-08-26 19:08:30 -07002279
Andrew Vasquez58815692007-07-19 15:05:58 -07002280#define FDMI_PORT_SPEED_1GB 0x1
2281#define FDMI_PORT_SPEED_2GB 0x2
2282#define FDMI_PORT_SPEED_10GB 0x4
2283#define FDMI_PORT_SPEED_4GB 0x8
2284#define FDMI_PORT_SPEED_8GB 0x10
2285#define FDMI_PORT_SPEED_16GB 0x20
Chad Dupuisf73cb692014-02-26 04:15:06 -05002286#define FDMI_PORT_SPEED_32GB 0x40
Andrew Vasquez58815692007-07-19 15:05:58 -07002287#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2288
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002289#define FC_CLASS_2 0x04
2290#define FC_CLASS_3 0x08
2291#define FC_CLASS_2_3 0x0C
2292
2293struct ct_fdmiv2_port_attr {
2294 uint16_t type;
2295 uint16_t len;
2296 union {
2297 uint8_t fc4_types[32];
2298 uint32_t sup_speed;
2299 uint32_t cur_speed;
2300 uint32_t max_frame_size;
2301 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002302 uint8_t host_name[256];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002303 uint8_t node_name[WWN_SIZE];
2304 uint8_t port_name[WWN_SIZE];
2305 uint8_t port_sym_name[128];
2306 uint32_t port_type;
2307 uint32_t port_supported_cos;
2308 uint8_t fabric_name[WWN_SIZE];
2309 uint8_t port_fc4_type[32];
2310 uint32_t port_state;
2311 uint32_t num_ports;
2312 uint32_t port_id;
2313 } a;
2314};
2315
2316/*
2317 * Port Attribute Block.
2318 */
2319struct ct_fdmiv2_port_attributes {
2320 uint32_t count;
2321 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2322};
2323
Andrew Vasquezcca53352005-08-26 19:08:30 -07002324struct ct_fdmi_port_attr {
2325 uint16_t type;
2326 uint16_t len;
2327 union {
2328 uint8_t fc4_types[32];
2329 uint32_t sup_speed;
2330 uint32_t cur_speed;
2331 uint32_t max_frame_size;
2332 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002333 uint8_t host_name[256];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002334 } a;
2335};
2336
Andrew Vasquezcca53352005-08-26 19:08:30 -07002337struct ct_fdmi_port_attributes {
2338 uint32_t count;
2339 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2340};
2341
2342/* FDMI definitions. */
2343#define GRHL_CMD 0x100
2344#define GHAT_CMD 0x101
2345#define GRPL_CMD 0x102
2346#define GPAT_CMD 0x110
2347
2348#define RHBA_CMD 0x200
2349#define RHBA_RSP_SIZE 16
2350
2351#define RHAT_CMD 0x201
2352#define RPRT_CMD 0x210
2353
2354#define RPA_CMD 0x211
2355#define RPA_RSP_SIZE 16
2356
2357#define DHBA_CMD 0x300
2358#define DHBA_REQ_SIZE (16 + 8)
2359#define DHBA_RSP_SIZE 16
2360
2361#define DHAT_CMD 0x301
2362#define DPRT_CMD 0x310
2363#define DPA_CMD 0x311
2364
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365/* CT command header -- request/response common fields */
2366struct ct_cmd_hdr {
2367 uint8_t revision;
2368 uint8_t in_id[3];
2369 uint8_t gs_type;
2370 uint8_t gs_subtype;
2371 uint8_t options;
2372 uint8_t reserved;
2373};
2374
2375/* CT command request */
2376struct ct_sns_req {
2377 struct ct_cmd_hdr header;
2378 uint16_t command;
2379 uint16_t max_rsp_size;
2380 uint8_t fragment_id;
2381 uint8_t reserved[3];
2382
2383 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002384 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 struct {
2386 uint8_t reserved;
2387 uint8_t port_id[3];
2388 } port_id;
2389
2390 struct {
2391 uint8_t port_type;
2392 uint8_t domain;
2393 uint8_t area;
2394 uint8_t reserved;
2395 } gid_pt;
2396
2397 struct {
2398 uint8_t reserved;
2399 uint8_t port_id[3];
2400 uint8_t fc4_types[32];
2401 } rft_id;
2402
2403 struct {
2404 uint8_t reserved;
2405 uint8_t port_id[3];
2406 uint16_t reserved2;
2407 uint8_t fc4_feature;
2408 uint8_t fc4_type;
2409 } rff_id;
2410
2411 struct {
2412 uint8_t reserved;
2413 uint8_t port_id[3];
2414 uint8_t node_name[8];
2415 } rnn_id;
2416
2417 struct {
2418 uint8_t node_name[8];
2419 uint8_t name_len;
2420 uint8_t sym_node_name[255];
2421 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002422
2423 struct {
2424 uint8_t hba_indentifier[8];
2425 } ghat;
2426
2427 struct {
2428 uint8_t hba_identifier[8];
2429 uint32_t entry_count;
2430 uint8_t port_name[8];
2431 struct ct_fdmi_hba_attributes attrs;
2432 } rhba;
2433
2434 struct {
2435 uint8_t hba_identifier[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002436 uint32_t entry_count;
2437 uint8_t port_name[8];
2438 struct ct_fdmiv2_hba_attributes attrs;
2439 } rhba2;
2440
2441 struct {
2442 uint8_t hba_identifier[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002443 struct ct_fdmi_hba_attributes attrs;
2444 } rhat;
2445
2446 struct {
2447 uint8_t port_name[8];
2448 struct ct_fdmi_port_attributes attrs;
2449 } rpa;
2450
2451 struct {
2452 uint8_t port_name[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002453 struct ct_fdmiv2_port_attributes attrs;
2454 } rpa2;
2455
2456 struct {
2457 uint8_t port_name[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002458 } dhba;
2459
2460 struct {
2461 uint8_t port_name[8];
2462 } dhat;
2463
2464 struct {
2465 uint8_t port_name[8];
2466 } dprt;
2467
2468 struct {
2469 uint8_t port_name[8];
2470 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002471
2472 struct {
2473 uint8_t port_name[8];
2474 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002475
2476 struct {
2477 uint8_t reserved;
2478 uint8_t port_name[3];
2479 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 } req;
2481};
2482
2483/* CT command response header */
2484struct ct_rsp_hdr {
2485 struct ct_cmd_hdr header;
2486 uint16_t response;
2487 uint16_t residual;
2488 uint8_t fragment_id;
2489 uint8_t reason_code;
2490 uint8_t explanation_code;
2491 uint8_t vendor_unique;
2492};
2493
2494struct ct_sns_gid_pt_data {
2495 uint8_t control_byte;
2496 uint8_t port_id[3];
2497};
2498
2499struct ct_sns_rsp {
2500 struct ct_rsp_hdr header;
2501
2502 union {
2503 struct {
2504 uint8_t port_type;
2505 uint8_t port_id[3];
2506 uint8_t port_name[8];
2507 uint8_t sym_port_name_len;
2508 uint8_t sym_port_name[255];
2509 uint8_t node_name[8];
2510 uint8_t sym_node_name_len;
2511 uint8_t sym_node_name[255];
2512 uint8_t init_proc_assoc[8];
2513 uint8_t node_ip_addr[16];
2514 uint8_t class_of_service[4];
2515 uint8_t fc4_types[32];
2516 uint8_t ip_address[16];
2517 uint8_t fabric_port_name[8];
2518 uint8_t reserved;
2519 uint8_t hard_address[3];
2520 } ga_nxt;
2521
2522 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002523 /* Assume the largest number of targets for the union */
2524 struct ct_sns_gid_pt_data
2525 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 } gid_pt;
2527
2528 struct {
2529 uint8_t port_name[8];
2530 } gpn_id;
2531
2532 struct {
2533 uint8_t node_name[8];
2534 } gnn_id;
2535
2536 struct {
2537 uint8_t fc4_types[32];
2538 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002539
2540 struct {
2541 uint32_t entry_count;
2542 uint8_t port_name[8];
2543 struct ct_fdmi_hba_attributes attrs;
2544 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002545
2546 struct {
2547 uint8_t port_name[8];
2548 } gfpn_id;
2549
2550 struct {
2551 uint16_t speeds;
2552 uint16_t speed;
2553 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002554
2555#define GFF_FCP_SCSI_OFFSET 7
2556 struct {
2557 uint8_t fc4_features[128];
2558 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 } rsp;
2560};
2561
2562struct ct_sns_pkt {
2563 union {
2564 struct ct_sns_req req;
2565 struct ct_sns_rsp rsp;
2566 } p;
2567};
2568
2569/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002570 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 */
2572#define RFT_ID_SNS_SCMD_LEN 22
2573#define RFT_ID_SNS_CMD_SIZE 60
2574#define RFT_ID_SNS_DATA_SIZE 16
2575
2576#define RNN_ID_SNS_SCMD_LEN 10
2577#define RNN_ID_SNS_CMD_SIZE 36
2578#define RNN_ID_SNS_DATA_SIZE 16
2579
2580#define GA_NXT_SNS_SCMD_LEN 6
2581#define GA_NXT_SNS_CMD_SIZE 28
2582#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2583
2584#define GID_PT_SNS_SCMD_LEN 6
2585#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002586/*
2587 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2588 * adapters.
2589 */
2590#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591
2592#define GPN_ID_SNS_SCMD_LEN 6
2593#define GPN_ID_SNS_CMD_SIZE 28
2594#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2595
2596#define GNN_ID_SNS_SCMD_LEN 6
2597#define GNN_ID_SNS_CMD_SIZE 28
2598#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2599
2600struct sns_cmd_pkt {
2601 union {
2602 struct {
2603 uint16_t buffer_length;
2604 uint16_t reserved_1;
2605 uint32_t buffer_address[2];
2606 uint16_t subcommand_length;
2607 uint16_t reserved_2;
2608 uint16_t subcommand;
2609 uint16_t size;
2610 uint32_t reserved_3;
2611 uint8_t param[36];
2612 } cmd;
2613
2614 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2615 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2616 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2617 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2618 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2619 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2620 } p;
2621};
2622
Andrew Vasquez54333832005-11-09 15:49:04 -08002623struct fw_blob {
2624 char *name;
2625 uint32_t segs[4];
2626 const struct firmware *fw;
2627};
2628
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629/* Return data from MBC_GET_ID_LIST call. */
2630struct gid_list_info {
2631 uint8_t al_pa;
2632 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002633 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2635 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002636 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002639/* NPIV */
2640typedef struct vport_info {
2641 uint8_t port_name[WWN_SIZE];
2642 uint8_t node_name[WWN_SIZE];
2643 int vp_id;
2644 uint16_t loop_id;
2645 unsigned long host_no;
2646 uint8_t port_id[3];
2647 int loop_state;
2648} vport_info_t;
2649
2650typedef struct vport_params {
2651 uint8_t port_name[WWN_SIZE];
2652 uint8_t node_name[WWN_SIZE];
2653 uint32_t options;
2654#define VP_OPTS_RETRY_ENABLE BIT_0
2655#define VP_OPTS_VP_DISABLE BIT_1
2656} vport_params_t;
2657
2658/* NPIV - return codes of VP create and modify */
2659#define VP_RET_CODE_OK 0
2660#define VP_RET_CODE_FATAL 1
2661#define VP_RET_CODE_WRONG_ID 2
2662#define VP_RET_CODE_WWPN 3
2663#define VP_RET_CODE_RESOURCES 4
2664#define VP_RET_CODE_NO_MEM 5
2665#define VP_RET_CODE_NOT_FOUND 6
2666
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002667struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002668struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002670 * ISP operations
2671 */
2672struct isp_operations {
2673
2674 int (*pci_config) (struct scsi_qla_host *);
2675 void (*reset_chip) (struct scsi_qla_host *);
2676 int (*chip_diag) (struct scsi_qla_host *);
2677 void (*config_rings) (struct scsi_qla_host *);
2678 void (*reset_adapter) (struct scsi_qla_host *);
2679 int (*nvram_config) (struct scsi_qla_host *);
2680 void (*update_fw_options) (struct scsi_qla_host *);
2681 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2682
2683 char * (*pci_info_str) (struct scsi_qla_host *, char *);
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002684 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002685
David Howells7d12e782006-10-05 14:55:46 +01002686 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002687 void (*enable_intrs) (struct qla_hw_data *);
2688 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002689
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002690 int (*abort_command) (srb_t *);
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02002691 int (*target_reset) (struct fc_port *, uint64_t, int);
2692 int (*lun_reset) (struct fc_port *, uint64_t, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002693 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2694 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002695 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2696 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002697
2698 uint16_t (*calc_req_entries) (uint16_t);
2699 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002700 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002701 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2702 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002703
2704 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2705 uint32_t, uint32_t);
2706 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2707 uint32_t);
2708
2709 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002710
2711 int (*beacon_on) (struct scsi_qla_host *);
2712 int (*beacon_off) (struct scsi_qla_host *);
2713 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002714
2715 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2716 uint32_t, uint32_t);
2717 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2718 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002719
2720 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002721 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002722 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002723 int (*iospace_config)(struct qla_hw_data*);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002724 int (*initialize_adapter)(struct scsi_qla_host *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002725};
2726
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002727/* MSI-X Support *************************************************************/
2728
2729#define QLA_MSIX_CHIP_REV_24XX 3
2730#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2731#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2732
2733#define QLA_MSIX_DEFAULT 0x00
2734#define QLA_MSIX_RSP_Q 0x01
2735
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002736#define QLA_MIDX_DEFAULT 0
2737#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002738#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002739#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002740
2741struct scsi_qla_host;
2742
Quinn Trancdb898c2015-12-17 14:57:05 -05002743
2744#define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
2745
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002746struct qla_msix_entry {
2747 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002748 uint32_t vector;
2749 uint16_t entry;
2750 struct rsp_que *rsp;
Quinn Trancdb898c2015-12-17 14:57:05 -05002751 struct irq_affinity_notify irq_notify;
2752 int cpuid;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002753};
2754
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002755#define WATCH_INTERVAL 1 /* number of seconds */
2756
Andrew Vasquez0971de72008-04-03 13:13:18 -07002757/* Work events. */
2758enum qla_work_type {
2759 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002760 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002761 QLA_EVT_ASYNC_LOGIN,
2762 QLA_EVT_ASYNC_LOGIN_DONE,
2763 QLA_EVT_ASYNC_LOGOUT,
2764 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002765 QLA_EVT_ASYNC_ADISC,
2766 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002767 QLA_EVT_UEVENT,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002768 QLA_EVT_AENFX,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002769};
2770
2771
2772struct qla_work_evt {
2773 struct list_head list;
2774 enum qla_work_type type;
2775 u32 flags;
2776#define QLA_EVT_FLAG_FREE 0x1
2777
2778 union {
2779 struct {
2780 enum fc_host_event_code code;
2781 u32 data;
2782 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002783 struct {
2784#define QLA_IDC_ACK_REGS 7
2785 uint16_t mb[QLA_IDC_ACK_REGS];
2786 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002787 struct {
2788 struct fc_port *fcport;
2789#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2790 u16 data[2];
2791 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002792 struct {
2793 u32 code;
2794#define QLA_UEVENT_CODE_FW_DUMP 0
2795 } uevent;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002796 struct {
2797 uint32_t evtcode;
2798 uint32_t mbx[8];
2799 uint32_t count;
2800 } aenfx;
2801 struct {
2802 srb_t *sp;
2803 } iosb;
2804 } u;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002805};
2806
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002807struct qla_chip_state_84xx {
2808 struct list_head list;
2809 struct kref kref;
2810
2811 void *bus;
2812 spinlock_t access_lock;
2813 struct mutex fw_update_mutex;
2814 uint32_t fw_update;
2815 uint32_t op_fw_version;
2816 uint32_t op_fw_size;
2817 uint32_t op_fw_seq_size;
2818 uint32_t diag_fw_version;
2819 uint32_t gold_fw_version;
2820};
2821
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002822struct qla_statistics {
2823 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002824 uint64_t input_bytes;
2825 uint64_t output_bytes;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04002826 uint64_t input_requests;
2827 uint64_t output_requests;
2828 uint32_t control_requests;
2829
2830 uint64_t jiffies_at_last_reset;
Quinn Tran33e79972014-09-25 06:14:55 -04002831 uint32_t stat_max_pend_cmds;
2832 uint32_t stat_max_qfull_cmds_alloc;
2833 uint32_t stat_max_qfull_cmds_dropped;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002834};
2835
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002836struct bidi_statistics {
2837 unsigned long long io_count;
2838 unsigned long long transfer_bytes;
2839};
2840
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002841/* Multi queue support */
2842#define MBC_INITIALIZE_MULTIQ 0x1f
2843#define QLA_QUE_PAGE 0X1000
2844#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002845#define QLA_MAX_QUEUES 256
2846#define ISP_QUE_REG(ha, id) \
Chad Dupuisf73cb692014-02-26 04:15:06 -05002847 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
Andrew Vasquezda9b1d52013-08-27 01:37:30 -04002848 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
2849 ((void __iomem *)ha->iobase))
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002850#define QLA_REQ_QUE_ID(tag) \
2851 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2852#define QLA_DEFAULT_QUE_QOS 5
2853#define QLA_PRECONFIG_VPORTS 32
2854#define QLA_MAX_VPORTS_QLA24XX 128
2855#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002856/* Response queue data structure */
2857struct rsp_que {
2858 dma_addr_t dma;
2859 response_t *ring;
2860 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002861 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2862 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002863 uint16_t ring_index;
2864 uint16_t out_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04002865 uint16_t *in_ptr; /* queue shadow in index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002866 uint16_t length;
2867 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002868 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002869 uint16_t id;
2870 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002871 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002872 struct qla_msix_entry *msix;
2873 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002874 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002875 struct work_struct q_work;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002876
2877 dma_addr_t dma_fx00;
2878 response_t *ring_fx00;
2879 uint16_t length_fx00;
2880 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002881};
2882
2883/* Request queue data structure */
2884struct req_que {
2885 dma_addr_t dma;
2886 request_t *ring;
2887 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002888 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2889 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002890 uint16_t ring_index;
2891 uint16_t in_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04002892 uint16_t *out_ptr; /* queue shadow out index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002893 uint16_t cnt;
2894 uint16_t length;
2895 uint16_t options;
2896 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002897 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002898 uint16_t qos;
2899 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002900 struct rsp_que *rsp;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002901 srb_t **outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002902 uint32_t current_outstanding_cmd;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002903 uint16_t num_outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002904 int max_q_depth;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002905
2906 dma_addr_t dma_fx00;
2907 request_t *ring_fx00;
2908 uint16_t length_fx00;
2909 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002910};
2911
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002912/* Place holder for FW buffer parameters */
2913struct qlfc_fw {
2914 void *fw_buf;
2915 dma_addr_t fw_dma;
2916 uint32_t len;
2917};
2918
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08002919struct scsi_qlt_host {
2920 void *target_lport_ptr;
2921 struct mutex tgt_mutex;
2922 struct mutex tgt_host_action_mutex;
2923 struct qla_tgt *qla_tgt;
2924};
2925
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002926struct qlt_hw_data {
2927 /* Protected by hw lock */
2928 uint32_t enable_class_2:1;
2929 uint32_t enable_explicit_conf:1;
2930 uint32_t ini_mode_force_reverse:1;
2931 uint32_t node_name_set:1;
2932
2933 dma_addr_t atio_dma; /* Physical address. */
2934 struct atio *atio_ring; /* Base virtual address */
2935 struct atio *atio_ring_ptr; /* Current address. */
2936 uint16_t atio_ring_index; /* Current index. */
2937 uint16_t atio_q_length;
Arun Easiaa230bc2013-01-30 03:34:39 -05002938 uint32_t __iomem *atio_q_in;
2939 uint32_t __iomem *atio_q_out;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002940
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002941 struct qla_tgt_func_tmpl *tgt_ops;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002942 struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002943 uint16_t current_handle;
2944
2945 struct qla_tgt_vp_map *tgt_vp_map;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002946
2947 int saved_set;
2948 uint16_t saved_exchange_count;
2949 uint32_t saved_firmware_options_1;
2950 uint32_t saved_firmware_options_2;
2951 uint32_t saved_firmware_options_3;
2952 uint8_t saved_firmware_options[2];
2953 uint8_t saved_add_firmware_options[2];
2954
2955 uint8_t tgt_node_name[WWN_SIZE];
Quinn Tran33e79972014-09-25 06:14:55 -04002956
Quinn Tran36c78452016-02-04 11:45:18 -05002957 struct dentry *dfs_tgt_sess;
Quinn Tran33e79972014-09-25 06:14:55 -04002958 struct list_head q_full_list;
2959 uint32_t num_pend_cmds;
2960 uint32_t num_qfull_cmds_alloc;
2961 uint32_t num_qfull_cmds_dropped;
2962 spinlock_t q_full_lock;
2963 uint32_t leak_exchg_thresh_hold;
Quinn Tran75601512015-12-17 14:57:04 -05002964 spinlock_t sess_lock;
Quinn Trancdb898c2015-12-17 14:57:05 -05002965 int rspq_vector_cpuid;
Quinn Tran2f424b92015-12-17 14:57:07 -05002966 spinlock_t atio_lock ____cacheline_aligned;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002967};
2968
Quinn Tran33e79972014-09-25 06:14:55 -04002969#define MAX_QFULL_CMDS_ALLOC 8192
2970#define Q_FULL_THRESH_HOLD_PERCENT 90
2971#define Q_FULL_THRESH_HOLD(ha) \
Quinn Tran03e8c682015-12-17 14:56:59 -05002972 ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
Quinn Tran33e79972014-09-25 06:14:55 -04002973
2974#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
2975
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002976/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002977 * Qlogic host adapter specific data structure.
2978*/
2979struct qla_hw_data {
2980 struct pci_dev *pdev;
2981 /* SRB cache. */
2982#define SRB_MIN_REQ 128
2983 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984
2985 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 uint32_t mbox_int :1;
2987 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988 uint32_t disable_risc_code_load :1;
2989 uint32_t enable_64bit_addressing :1;
2990 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002992 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002994
Andrew Vasquez3d716442005-07-06 10:30:26 -07002995 uint32_t msi_enabled :1;
2996 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002997 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002998 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002999 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08003000 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003001 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07003002 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003003
Lalit Chandivade2533cf62009-03-24 09:08:07 -07003004 uint32_t chip_reset_done :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003005 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08003006 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07003007 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08003008 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07003009 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003010 uint32_t isp82xx_fw_hung:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003011 uint32_t nic_core_hung:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003012
3013 uint32_t quiesce_owner:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003014 uint32_t nic_core_reset_hdlr_active:1;
3015 uint32_t nic_core_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04003016 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003017 uint32_t host_shutting_down:1;
Chad Dupuisbf5b8ad2012-08-22 14:21:24 -04003018 uint32_t idc_compl_status:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003019 uint32_t mr_reset_hdlr_active:1;
3020 uint32_t mr_intr_valid:1;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003021
Joe Carnuccio40f38622016-07-06 11:14:28 -04003022 uint32_t dport_enabled:1;
Himanshu Madhani2486c622014-09-25 05:17:00 -04003023 uint32_t fawwpn_enabled:1;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003024 uint32_t exlogins_enabled:1;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003025 uint32_t exchoffld_enabled:1;
3026 /* 35 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027 } flags;
3028
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003029 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003030 * acquire it before doing any IO to the card, eg with RD_REG*() and
3031 * WRT_REG*() for the duration of your entire commandtransaction.
3032 *
3033 * This spinlock is of lower priority than the io request lock.
3034 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003036 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07003037 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11003038 int mem_only;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003039 device_reg_t *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08003040 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003042#define MIN_IOBASE_LEN 0x100
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003043 dma_addr_t bar0_hdl;
3044
3045 void __iomem *cregbase;
3046 dma_addr_t bar2_hdl;
3047#define BAR0_LEN_FX00 (1024 * 1024)
3048#define BAR2_LEN_FX00 (128 * 1024)
3049
3050 uint32_t rqstq_intr_code;
3051 uint32_t mbx_intr_code;
3052 uint32_t req_que_len;
3053 uint32_t rsp_que_len;
3054 uint32_t req_que_off;
3055 uint32_t rsp_que_off;
3056
3057 /* Multi queue data structs */
Chad Dupuisf73cb692014-02-26 04:15:06 -05003058 device_reg_t *mqiobase;
3059 device_reg_t *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003060 uint16_t msix_count;
3061 uint8_t mqenable;
3062 struct req_que **req_q_map;
3063 struct rsp_que **rsp_q_map;
3064 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3065 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003066 uint8_t max_req_queues;
3067 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003068 struct qla_npiv_entry *npiv_info;
3069 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003071 uint16_t switch_cap;
3072#define FLOGI_SEQ_DEL BIT_8
3073#define FLOGI_MID_SUPPORT BIT_10
3074#define FLOGI_VSAN_SUPPORT BIT_12
3075#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07003076
3077 uint8_t port_no; /* Physical port of adapter */
3078
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003079 /* Timeout timers. */
3080 uint8_t loop_down_abort_time; /* port down timer */
3081 atomic_t loop_down_timer; /* loop down timer */
3082 uint8_t link_down_timeout; /* link down timeout */
3083 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08003084 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003085
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003087 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088
Andrew Vasquezd8b45212006-10-02 12:00:43 -07003089#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003090#define PORT_SPEED_1GB 0x00
3091#define PORT_SPEED_2GB 0x01
3092#define PORT_SPEED_4GB 0x03
3093#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003094#define PORT_SPEED_16GB 0x05
Chad Dupuisf73cb692014-02-26 04:15:06 -05003095#define PORT_SPEED_32GB 0x06
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003096#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003097 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098
3099 uint8_t current_topology;
3100 uint8_t prev_topology;
3101#define ISP_CFG_NL 1
3102#define ISP_CFG_N 2
3103#define ISP_CFG_FL 4
3104#define ISP_CFG_F 8
3105
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003106 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107#define LOOP 0
3108#define P2P 1
3109#define LOOP_P2P 2
3110#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003112 uint32_t isp_abort_cnt;
3113
3114#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3115#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003116#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003117#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3118#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Chad Dupuisf73cb692014-02-26 04:15:06 -05003119#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003120#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
Sawan Chandak2b489922015-08-04 13:38:03 -04003121#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003122
Joe Carnuccio9e052e22016-07-06 11:14:31 -04003123 uint32_t isp_type;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003124#define DT_ISP2100 BIT_0
3125#define DT_ISP2200 BIT_1
3126#define DT_ISP2300 BIT_2
3127#define DT_ISP2312 BIT_3
3128#define DT_ISP2322 BIT_4
3129#define DT_ISP6312 BIT_5
3130#define DT_ISP6322 BIT_6
3131#define DT_ISP2422 BIT_7
3132#define DT_ISP2432 BIT_8
3133#define DT_ISP5422 BIT_9
3134#define DT_ISP5432 BIT_10
3135#define DT_ISP2532 BIT_11
3136#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003137#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07003138#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003139#define DT_ISP2031 BIT_15
3140#define DT_ISP8031 BIT_16
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003141#define DT_ISPFX00 BIT_17
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003142#define DT_ISP8044 BIT_18
Chad Dupuisf73cb692014-02-26 04:15:06 -05003143#define DT_ISP2071 BIT_19
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003144#define DT_ISP2271 BIT_20
Sawan Chandak2b489922015-08-04 13:38:03 -04003145#define DT_ISP2261 BIT_21
3146#define DT_ISP_LAST (DT_ISP2261 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003147
Joe Carnuccio9e052e22016-07-06 11:14:31 -04003148 uint32_t device_type;
Arun Easie02587d2011-08-16 11:29:23 -07003149#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003150#define DT_IIDMA BIT_26
3151#define DT_FWI2 BIT_27
3152#define DT_ZIO_SUPPORTED BIT_28
3153#define DT_OEM_001 BIT_29
3154#define DT_ISP2200A BIT_30
3155#define DT_EXTENDED_IDS BIT_31
Joe Carnuccio9e052e22016-07-06 11:14:31 -04003156
3157#define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003158#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3159#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3160#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3161#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3162#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3163#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3164#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3165#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3166#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3167#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3168#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3169#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3170#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003171#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003172#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07003173#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003174#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003175#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3176#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003177#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003178#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003179#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
Sawan Chandak2b489922015-08-04 13:38:03 -04003180#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003181
3182#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3183 IS_QLA6312(ha) || IS_QLA6322(ha))
3184#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3185#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3186#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003187#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003188#define IS_QLA84XX(ha) (IS_QLA8432(ha))
Sawan Chandak2b489922015-08-04 13:38:03 -04003189#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003190#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3191 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003192#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003193 IS_QLA8031(ha) || IS_QLA8044(ha))
3194#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003195#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07003196 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003197 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
Chad Dupuisf73cb692014-02-26 04:15:06 -05003198 IS_QLA8044(ha) || IS_QLA27XX(ha))
Himanshu Madhanifd564b52015-04-09 15:00:04 -04003199#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3200 IS_QLA27XX(ha))
Giridhar Malavalib77ed252014-02-26 04:15:12 -05003201#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003202#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3203 IS_QLA27XX(ha))
3204#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3205 IS_QLA27XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07003206#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003207
Arun Easie02587d2011-08-16 11:29:23 -07003208#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003209#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3210#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3211#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3212#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3213#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003214#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003215#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3216 IS_QLA27XX(ha))
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003217#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Saurav Kashyap81178772012-08-22 14:21:04 -04003218/* Bit 21 of fw_attributes decides the MCTP capabilities */
3219#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3220 ((ha)->fw_attributes_ext[0] & BIT_0))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003221#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3222#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003223#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003224#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003225#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3226 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003227#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi33c36c02013-01-30 03:34:41 -05003228#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04003229#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
Himanshu Madhani25232cc2014-09-25 05:16:54 -04003230#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Saurav Kashyapd6b9b422015-08-04 13:37:55 -04003231#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232
3233 /* HBA serial number */
3234 uint8_t serial0;
3235 uint8_t serial1;
3236 uint8_t serial2;
3237
3238 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003239#define MAX_NVRAM_SIZE 4096
3240#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07003241 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003243 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08003244 uint16_t vpd_size;
3245 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003246 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247
3248 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249 uint8_t retry_count;
3250 uint8_t login_timeout;
3251 uint16_t r_a_tov;
3252 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 uint8_t mbx_count;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003254 uint8_t aen_mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003256 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 /* SNS command interfaces. */
3258 ms_iocb_entry_t *ms_iocb;
3259 dma_addr_t ms_iocb_dma;
3260 struct ct_sns_pkt *ct_sns;
3261 dma_addr_t ct_sns_dma;
3262 /* SNS command interfaces for 2200. */
3263 struct sns_cmd_pkt *sns_cmd;
3264 dma_addr_t sns_cmd_dma;
3265
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003266#define SFP_DEV_SIZE 256
3267#define SFP_BLOCK_SIZE 64
3268 void *sfp_data;
3269 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07003270
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003271#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07003272 void *xgmac_data;
3273 dma_addr_t xgmac_data_dma;
3274
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003275#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07003276 void *dcbx_tlv;
3277 dma_addr_t dcbx_tlv_dma;
3278
Christoph Hellwig39a11242006-02-14 18:46:22 +01003279 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280 uint8_t dpc_active; /* DPC routine is active */
3281
Linus Torvalds1da177e2005-04-16 15:20:36 -07003282 dma_addr_t gid_list_dma;
3283 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003284 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003285
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003286 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003287#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288 struct dma_pool *s_dma_pool;
3289
3290 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07003291 init_cb_t *init_cb;
3292 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07003293 dma_addr_t ex_init_cb_dma;
3294 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07003296 void *async_pd;
3297 dma_addr_t async_pd_dma;
3298
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003299#define ENABLE_EXTENDED_LOGIN BIT_7
3300
3301 /* Extended Logins */
3302 void *exlogin_buf;
3303 dma_addr_t exlogin_buf_dma;
3304 int exlogin_size;
3305
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003306#define ENABLE_EXCHANGE_OFFLD BIT_2
3307
3308 /* Exchange Offload */
3309 void *exchoffld_buf;
3310 dma_addr_t exchoffld_buf_dma;
3311 int exchoffld_size;
3312 int exchoffld_count;
3313
Andrew Vasquez7a677352012-02-09 11:15:56 -08003314 void *swl;
3315
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316 /* These are used by mailbox operations. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003317 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3318 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3319 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320
3321 mbx_cmd_t *mcp;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003322 struct mbx_cmd_32 *mcp32;
3323
Linus Torvalds1da177e2005-04-16 15:20:36 -07003324 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003325#define MBX_INTERRUPT 1
3326#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327#define MBX_UPDATE_FLASH_ACTIVE 3
3328
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003329 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07003330 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003331 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003332 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003333 struct completion dcbx_comp; /* For set port config notification */
Chad Dupuisf356bef2013-02-08 01:58:04 -05003334 struct completion lb_portup_comp; /* Used to wait for link up during
3335 * loopback */
3336#define DCBX_COMP_TIMEOUT 20
3337#define LB_PORTUP_COMP_TIMEOUT 10
3338
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003339 int notify_dcbx_comp;
Chad Dupuisf356bef2013-02-08 01:58:04 -05003340 int notify_lb_portup_comp;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003341 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342
Linus Torvalds1da177e2005-04-16 15:20:36 -07003343 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344 uint16_t fw_major_version;
3345 uint16_t fw_minor_version;
3346 uint16_t fw_subminor_version;
3347 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003348 uint16_t fw_attributes_h;
3349 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350 uint32_t fw_memory_size;
3351 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07003352 uint32_t fw_srisc_address;
3353#define RISC_START_ADDRESS_2100 0x1000
3354#define RISC_START_ADDRESS_2300 0x800
3355#define RISC_START_ADDRESS_2400 0x100000
Quinn Tran03e8c682015-12-17 14:56:59 -05003356
3357 uint16_t orig_fw_tgt_xcb_count;
3358 uint16_t cur_fw_tgt_xcb_count;
3359 uint16_t orig_fw_xcb_count;
3360 uint16_t cur_fw_xcb_count;
3361 uint16_t orig_fw_iocb_count;
3362 uint16_t cur_fw_iocb_count;
3363 uint16_t fw_max_fcf_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364
Chad Dupuisf73cb692014-02-26 04:15:06 -05003365 uint32_t fw_shared_ram_start;
3366 uint32_t fw_shared_ram_end;
Joe Carnuccioad1ef172016-07-06 11:14:18 -04003367 uint32_t fw_ddr_ram_start;
3368 uint32_t fw_ddr_ram_end;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003369
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003370 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07003372 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373
Andrew Vasquez55a96152009-03-24 09:08:03 -07003374 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003375 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07003376 uint8_t phy_version[3];
Sawan Chandak03aa8682015-08-04 13:37:59 -04003377 uint8_t pep_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003378
Chad Dupuisf73cb692014-02-26 04:15:06 -05003379 /* Firmware dump template */
3380 void *fw_dump_template;
3381 uint32_t fw_dump_template_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003383 struct qla2xxx_fw_dump *fw_dump;
3384 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07003385 int fw_dumped;
Hiral Patel61f098d2014-04-11 16:54:21 -04003386 unsigned long fw_dump_cap_flags;
3387#define RISC_PAUSE_CMPL 0
3388#define DMA_SHUTDOWN_CMPL 1
3389#define ISP_RESET_CMPL 2
3390#define RISC_RDY_AFT_RESET 3
3391#define RISC_SRAM_DUMP_CMPL 4
3392#define RISC_EXT_MEM_DUMP_CMPL 5
Himanshu Madhanid14e72f2015-04-09 15:00:03 -04003393#define ISP_MBX_RDY 6
3394#define ISP_SOFT_RESET_CMPL 7
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395 int fw_dump_reading;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003396 int prev_minidump_failed;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003397 dma_addr_t eft_dma;
3398 void *eft;
Saurav Kashyap81178772012-08-22 14:21:04 -04003399/* Current size of mctp dump is 0x086064 bytes */
3400#define MCTP_DUMP_SIZE 0x086064
3401 dma_addr_t mctp_dump_dma;
3402 void *mctp_dump;
3403 int mctp_dumped;
3404 int mctp_dump_reading;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08003405 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003406 struct dentry *dfs_dir;
3407 struct dentry *dfs_fce;
Himanshu Madhanice1025c2015-12-17 14:56:58 -05003408 struct dentry *dfs_tgt_counters;
Quinn Tran03e8c682015-12-17 14:56:59 -05003409 struct dentry *dfs_fw_resource_cnt;
Himanshu Madhanice1025c2015-12-17 14:56:58 -05003410
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003411 dma_addr_t fce_dma;
3412 void *fce;
3413 uint32_t fce_bufs;
3414 uint16_t fce_mb[8];
3415 uint64_t fce_wr, fce_rd;
3416 struct mutex fce_mutex;
3417
Andrew Vasquez3d716442005-07-06 10:30:26 -07003418 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003419 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420
3421 uint16_t product_id[4];
3422
3423 uint8_t model_number[16+1];
3424#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07003425 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07003426 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003428 /* Option ROM information. */
3429 char *optrom_buffer;
3430 uint32_t optrom_size;
3431 int optrom_state;
3432#define QLA_SWAITING 0
3433#define QLA_SREADING 1
3434#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07003435 uint32_t optrom_region_start;
3436 uint32_t optrom_region_size;
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05003437 struct mutex optrom_mutex;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003438
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003439/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08003440#define ROM_CODE_TYPE_BIOS 0
3441#define ROM_CODE_TYPE_FCODE 1
3442#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003443 uint8_t bios_revision[2];
3444 uint8_t efi_revision[2];
3445 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08003446 uint32_t fw_revision[4];
3447
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05003448 uint32_t gold_fw_version[4];
3449
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003450 /* Offsets for flash/nvram access (set to ~0 if not used). */
3451 uint32_t flash_conf_off;
3452 uint32_t flash_data_off;
3453 uint32_t nvram_conf_off;
3454 uint32_t nvram_data_off;
3455
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003456 uint32_t fdt_wrt_disable;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003457 uint32_t fdt_wrt_enable;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003458 uint32_t fdt_erase_cmd;
3459 uint32_t fdt_block_size;
3460 uint32_t fdt_unprotect_sec_cmd;
3461 uint32_t fdt_protect_sec_cmd;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003462 uint32_t fdt_wrt_sts_reg_cmd;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003463
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003464 uint32_t flt_region_flt;
3465 uint32_t flt_region_fdt;
3466 uint32_t flt_region_boot;
Sawan Chandak4243c112016-01-27 12:03:31 -05003467 uint32_t flt_region_boot_sec;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003468 uint32_t flt_region_fw;
Sawan Chandak4243c112016-01-27 12:03:31 -05003469 uint32_t flt_region_fw_sec;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003470 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07003471 uint32_t flt_region_vpd;
Sawan Chandak4243c112016-01-27 12:03:31 -05003472 uint32_t flt_region_vpd_sec;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07003473 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003474 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003475 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07003476 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003477 uint32_t flt_region_bootload;
Sawan Chandak4243c112016-01-27 12:03:31 -05003478 uint32_t flt_region_img_status_pri;
3479 uint32_t flt_region_img_status_sec;
3480 uint8_t active_image;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07003481
Linus Torvalds1da177e2005-04-16 15:20:36 -07003482 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003483 uint16_t beacon_blink_led;
3484 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08003485#define QLA_LED_GRN_ON 0x01
3486#define QLA_LED_YLW_ON 0x02
3487#define QLA_LED_ABR_ON 0x04
3488#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3489 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003490 uint16_t zio_mode;
3491 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003492
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003493 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003494
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003495 struct list_head vp_list; /* list of VP */
3496 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3497 sizeof(unsigned long)];
3498 uint16_t num_vhosts; /* number of vports created */
3499 uint16_t num_vsans; /* number of vsan created */
3500 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3501 int cur_vport_count;
3502
3503 struct qla_chip_state_84xx *cs84xx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003504 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003505 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003506 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07003507
3508 /* FCP_CMND priority support */
3509 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003510
3511 struct dma_pool *dl_dma_pool;
3512#define DSD_LIST_DMA_POOL_SIZE 512
3513
3514 struct dma_pool *fcp_cmnd_dma_pool;
3515 mempool_t *ctx_mempool;
3516#define FCP_CMND_DMA_POOL_SIZE 512
3517
Bart Van Assche8dfa4b5a2015-07-09 07:24:50 -07003518 void __iomem *nx_pcibase; /* Base I/O address */
3519 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
3520 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003521
3522 uint32_t crb_win;
3523 uint32_t curr_window;
3524 uint32_t ddr_mn_window;
3525 unsigned long mn_win_crb;
3526 unsigned long ms_win_crb;
3527 int qdr_sn_window;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003528 uint32_t fcoe_dev_init_timeout;
3529 uint32_t fcoe_reset_timeout;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003530 rwlock_t hw_lock;
3531 uint16_t portnum; /* port number */
3532 int link_width;
3533 struct fw_blob *hablob;
3534 struct qla82xx_legacy_intr_set nx_legacy_intr;
3535
3536 uint16_t gbl_dsd_inuse;
3537 uint16_t gbl_dsd_avail;
3538 struct list_head gbl_dsd_list;
3539#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07003540
3541 uint8_t fw_type;
3542 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07003543
3544 uint32_t md_template_size;
3545 void *md_tmplt_hdr;
3546 dma_addr_t md_tmplt_hdr_dma;
3547 void *md_dump;
3548 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003549
Chad Dupuis5f16b332012-08-22 14:21:00 -04003550 void *loop_id_map;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003551
3552 /* QLA83XX IDC specific fields */
3553 uint32_t idc_audit_ts;
Santosh Vernekar454073c2013-08-27 01:37:48 -04003554 uint32_t idc_extend_tmo;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003555
3556 /* DPC low-priority workqueue */
3557 struct workqueue_struct *dpc_lp_wq;
3558 struct work_struct idc_aen;
3559 /* DPC high-priority workqueue */
3560 struct workqueue_struct *dpc_hp_wq;
3561 struct work_struct nic_core_reset;
3562 struct work_struct idc_state_handler;
3563 struct work_struct nic_core_unrecoverable;
Chad Dupuisf3ddac12013-10-30 03:38:16 -04003564 struct work_struct board_disable;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003565
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003566 struct mr_data_fx00 mr;
Arun Easib6a029e2014-09-25 06:14:52 -04003567 uint32_t chip_reset;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003568
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003569 struct qlt_hw_data tgt;
Chad Dupuisa1b23c52014-02-26 04:15:12 -05003570 int allow_cna_fw_dump;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003571};
3572
Himanshu Madhanice1025c2015-12-17 14:56:58 -05003573struct qla_tgt_counters {
3574 uint64_t qla_core_sbt_cmd;
3575 uint64_t core_qla_que_buf;
3576 uint64_t qla_core_ret_ctio;
3577 uint64_t core_qla_snd_status;
3578 uint64_t qla_core_ret_sta_ctio;
3579 uint64_t core_qla_free_cmd;
3580 uint64_t num_q_full_sent;
3581 uint64_t num_alloc_iocb_failed;
3582 uint64_t num_term_xchg_sent;
3583};
3584
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003585/*
3586 * Qlogic scsi host structure
3587 */
3588typedef struct scsi_qla_host {
3589 struct list_head list;
3590 struct list_head vp_fcports; /* list of fcports */
3591 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07003592 spinlock_t work_lock;
3593
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003594 /* Commonly used flags and state information. */
3595 struct Scsi_Host *host;
3596 unsigned long host_no;
3597 uint8_t host_str[16];
3598
3599 volatile struct {
3600 uint32_t init_done :1;
3601 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003602 uint32_t reset_active :1;
3603
3604 uint32_t management_server_logged_in :1;
3605 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07003606 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07003607 uint32_t delete_progress:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003608
3609 uint32_t fw_tgt_reported:1;
Sawan Chandak969a6192016-01-27 12:03:32 -05003610 uint32_t bbcr_enable:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003611 } flags;
3612
3613 atomic_t loop_state;
3614#define LOOP_TIMEOUT 1
3615#define LOOP_DOWN 2
3616#define LOOP_UP 3
3617#define LOOP_UPDATE 4
3618#define LOOP_READY 5
3619#define LOOP_DEAD 6
3620
3621 unsigned long dpc_flags;
3622#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3623#define RESET_ACTIVE 1
3624#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3625#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3626#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3627#define LOOP_RESYNC_ACTIVE 5
3628#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3629#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07003630#define RELOGIN_NEEDED 8
3631#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3632#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3633#define BEACON_BLINK_NEEDED 11
3634#define REGISTER_FDMI_NEEDED 12
3635#define FCPORT_UPDATE_NEEDED 13
3636#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3637#define UNLOADING 15
3638#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07003639#define ISP_UNRECOVERABLE 17
3640#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -07003641#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08003642#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003643#define SCR_PENDING 21 /* SCR in target mode */
Chad Dupuis50280c02013-10-30 03:38:14 -04003644#define PORT_UPDATE_NEEDED 22
3645#define FX00_RESET_RECOVERY 23
3646#define FX00_TARGET_SCAN 24
3647#define FX00_CRITEMP_RECOVERY 25
Armen Baloyane8f5e952013-10-30 03:38:17 -04003648#define FX00_HOST_INFO_RESEND 26
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003649
Joe Lawrence232792b2014-08-26 17:12:01 -04003650 unsigned long pci_flags;
3651#define PFLG_DISCONNECTED 0 /* PCI device removed */
Joe Lawrencebeb9e312014-08-26 17:12:14 -04003652#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
Joe Lawrence6b383972014-08-26 17:12:29 -04003653#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
Sawan Chandak783e0dc2016-07-06 11:14:25 -04003654#define PCI_ERR 30
Joe Lawrence232792b2014-08-26 17:12:01 -04003655
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003656 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07003657#define SWITCH_FOUND BIT_0
3658#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07003659#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003660
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003661 /* ISP configuration data. */
3662 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003663 uint16_t self_login_loop_id; /* host adapter loop id
3664 * get it on self login
3665 */
3666 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3667 * no need of allocating it for
3668 * each command
3669 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003670
3671 port_id_t d_id; /* Host adapter port id */
3672 uint8_t marker_needed;
3673 uint16_t mgmt_svr_loop_id;
3674
3675
3676
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003677 /* Timeout timers. */
3678 uint8_t loop_down_abort_time; /* port down timer */
3679 atomic_t loop_down_timer; /* loop down timer */
3680 uint8_t link_down_timeout; /* link down timeout */
3681
3682 uint32_t timer_active;
3683 struct timer_list timer;
3684
3685 uint8_t node_name[WWN_SIZE];
3686 uint8_t port_name[WWN_SIZE];
3687 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07003688
3689 uint16_t fcoe_vlan_id;
3690 uint16_t fcoe_fcf_idx;
3691 uint8_t fcoe_vn_port_mac[6];
3692
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04003693 /* list of commands waiting on workqueue */
3694 struct list_head qla_cmd_list;
3695 struct list_head qla_sess_op_cmd_list;
3696 spinlock_t cmd_list_lock;
3697
Alexei Potashnikdf673272015-07-14 16:00:46 -04003698 /* Counter to detect races between ELS and RSCN events */
3699 atomic_t generation_tick;
3700 /* Time when global fcport update has been scheduled */
3701 int total_fcport_update_gen;
Alexei Potashnik71cdc072015-12-17 14:57:01 -05003702 /* List of pending LOGOs, protected by tgt_mutex */
3703 struct list_head logo_list;
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05003704 /* List of pending PLOGI acks, protected by hw lock */
3705 struct list_head plogi_ack_list;
Alexei Potashnikdf673272015-07-14 16:00:46 -04003706
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003707 uint32_t vp_abort_cnt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003708
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003709 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003710 uint16_t vp_idx; /* vport ID */
3711
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003712 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003713#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3714#define VP_CREATE_NEEDED 1
3715#define VP_BIND_NEEDED 2
3716#define VP_DELETE_NEEDED 3
3717#define VP_SCR_NEEDED 4 /* State Change Request registration */
Sawan Chandakded64112015-04-09 15:00:06 -04003718#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003719 atomic_t vp_state;
3720#define VP_OFFLINE 0
3721#define VP_ACTIVE 1
3722#define VP_FAILED 2
3723// #define VP_DISABLE 3
3724 uint16_t vp_err_state;
3725 uint16_t vp_prev_err_state;
3726#define VP_ERR_UNKWN 0
3727#define VP_ERR_PORTDWN 1
3728#define VP_ERR_FAB_UNSUPPORTED 2
3729#define VP_ERR_FAB_NORESOURCES 3
3730#define VP_ERR_FAB_LOGOUT 4
3731#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003732 struct qla_hw_data *hw;
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08003733 struct scsi_qlt_host vha_tgt;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003734 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003735 int fw_heartbeat_counter;
3736 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04003737 struct fc_host_statistics fc_host_stat;
3738 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003739 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07003740
3741 atomic_t vref_count;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003742 struct qla8044_reset_template reset_tmplt;
Himanshu Madhanice1025c2015-12-17 14:56:58 -05003743 struct qla_tgt_counters tgt_counters;
Sawan Chandak969a6192016-01-27 12:03:32 -05003744 uint16_t bbcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003745} scsi_qla_host_t;
3746
Sawan Chandak4243c112016-01-27 12:03:31 -05003747struct qla27xx_image_status {
3748 uint8_t image_status_mask;
3749 uint16_t generation_number;
3750 uint8_t reserved[3];
3751 uint8_t ver_minor;
3752 uint8_t ver_major;
3753 uint32_t checksum;
3754 uint32_t signature;
3755} __packed;
3756
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003757#define SET_VP_IDX 1
3758#define SET_AL_PA 2
3759#define RESET_VP_IDX 3
3760#define RESET_AL_PA 4
3761struct qla_tgt_vp_map {
3762 uint8_t idx;
3763 scsi_qla_host_t *vha;
3764};
3765
Linus Torvalds1da177e2005-04-16 15:20:36 -07003766/*
3767 * Macros to help code, maintain, etc.
3768 */
3769#define LOOP_TRANSITION(ha) \
3770 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08003771 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07003772 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003773
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003774#define STATE_TRANSITION(ha) \
3775 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
3776 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
3777
Arun Easifeafb7b2010-09-03 14:57:00 -07003778#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3779 atomic_inc(&__vha->vref_count); \
3780 mb(); \
3781 if (__vha->flags.delete_progress) { \
3782 atomic_dec(&__vha->vref_count); \
3783 __bail = 1; \
3784 } else { \
3785 __bail = 0; \
3786 } \
3787} while (0)
3788
3789#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3790 atomic_dec(&__vha->vref_count); \
3791} while (0)
3792
Linus Torvalds1da177e2005-04-16 15:20:36 -07003793/*
3794 * qla2x00 local function return status codes
3795 */
3796#define MBS_MASK 0x3fff
3797
3798#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3799#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3800#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3801#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3802#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3803#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3804#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3805#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3806#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3807#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3808
3809#define QLA_FUNCTION_TIMEOUT 0x100
3810#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3811#define QLA_FUNCTION_FAILED 0x102
3812#define QLA_MEMORY_ALLOC_FAILED 0x103
3813#define QLA_LOCK_TIMEOUT 0x104
3814#define QLA_ABORTED 0x105
3815#define QLA_SUSPENDED 0x106
3816#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003817#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003818
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819#define NVRAM_DELAY() udelay(10)
3820
Linus Torvalds1da177e2005-04-16 15:20:36 -07003821/*
3822 * Flash support definitions
3823 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003824#define OPTROM_SIZE_2300 0x20000
3825#define OPTROM_SIZE_2322 0x100000
3826#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003827#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003828#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003829#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003830#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003831
3832#define OPTROM_BURST_SIZE 0x1000
3833#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834
Arun Easibad75002010-05-04 15:01:30 -07003835#define QLA_DSDS_PER_IOCB 37
3836
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003837#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3838
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003839#define QLA_SG_ALL 1024
3840
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003841enum nexus_wait_type {
3842 WAIT_HOST = 0,
3843 WAIT_TARGET,
3844 WAIT_LUN,
3845};
3846
Linus Torvalds1da177e2005-04-16 15:20:36 -07003847#include "qla_gbl.h"
3848#include "qla_dbg.h"
3849#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003850#endif