blob: 8e507d0b57897da25da3e12492d3b085dd825ab0 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
83 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
84 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
224void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
225 const u8 command, const u8 token,
226 const u8 arg0, const u8 arg1)
227{
228 u32 reg;
229
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100233 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100234 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100235
236 mutex_lock(&rt2x00dev->csr_mutex);
237
238 /*
239 * Wait until the MCU becomes available, afterwards we
240 * can safely write the new data into the register.
241 */
242 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
246 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
247 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
248
249 reg = 0;
250 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
251 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
252 }
253
254 mutex_unlock(&rt2x00dev->csr_mutex);
255}
256EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100257
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200258int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
259{
260 unsigned int i = 0;
261 u32 reg;
262
263 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
264 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
265 if (reg && reg != ~0)
266 return 0;
267 msleep(1);
268 }
269
270 ERROR(rt2x00dev, "Unstable hardware.\n");
271 return -EBUSY;
272}
273EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
274
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100275int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
276{
277 unsigned int i;
278 u32 reg;
279
280 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
281 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
282 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
283 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
284 return 0;
285
286 msleep(1);
287 }
288
289 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
290 return -EACCES;
291}
292EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
293
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200294static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
295{
296 u16 fw_crc;
297 u16 crc;
298
299 /*
300 * The last 2 bytes in the firmware array are the crc checksum itself,
301 * this means that we should never pass those 2 bytes to the crc
302 * algorithm.
303 */
304 fw_crc = (data[len - 2] << 8 | data[len - 1]);
305
306 /*
307 * Use the crc ccitt algorithm.
308 * This will return the same value as the legacy driver which
309 * used bit ordering reversion on the both the firmware bytes
310 * before input input as well as on the final output.
311 * Obviously using crc ccitt directly is much more efficient.
312 */
313 crc = crc_ccitt(~0, data, len - 2);
314
315 /*
316 * There is a small difference between the crc-itu-t + bitrev and
317 * the crc-ccitt crc calculation. In the latter method the 2 bytes
318 * will be swapped, use swab16 to convert the crc to the correct
319 * value.
320 */
321 crc = swab16(crc);
322
323 return fw_crc == crc;
324}
325
326int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
327 const u8 *data, const size_t len)
328{
329 size_t offset = 0;
330 size_t fw_len;
331 bool multiple;
332
333 /*
334 * PCI(e) & SOC devices require firmware with a length
335 * of 8kb. USB devices require firmware files with a length
336 * of 4kb. Certain USB chipsets however require different firmware,
337 * which Ralink only provides attached to the original firmware
338 * file. Thus for USB devices, firmware files have a length
339 * which is a multiple of 4kb.
340 */
341 if (rt2x00_is_usb(rt2x00dev)) {
342 fw_len = 4096;
343 multiple = true;
344 } else {
345 fw_len = 8192;
346 multiple = true;
347 }
348
349 /*
350 * Validate the firmware length
351 */
352 if (len != fw_len && (!multiple || (len % fw_len) != 0))
353 return FW_BAD_LENGTH;
354
355 /*
356 * Check if the chipset requires one of the upper parts
357 * of the firmware.
358 */
359 if (rt2x00_is_usb(rt2x00dev) &&
360 !rt2x00_rt(rt2x00dev, RT2860) &&
361 !rt2x00_rt(rt2x00dev, RT2872) &&
362 !rt2x00_rt(rt2x00dev, RT3070) &&
363 ((len / fw_len) == 1))
364 return FW_BAD_VERSION;
365
366 /*
367 * 8kb firmware files must be checked as if it were
368 * 2 separate firmware files.
369 */
370 while (offset < len) {
371 if (!rt2800_check_firmware_crc(data + offset, fw_len))
372 return FW_BAD_CRC;
373
374 offset += fw_len;
375 }
376
377 return FW_OK;
378}
379EXPORT_SYMBOL_GPL(rt2800_check_firmware);
380
381int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
382 const u8 *data, const size_t len)
383{
384 unsigned int i;
385 u32 reg;
386
387 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200388 * If driver doesn't wake up firmware here,
389 * rt2800_load_firmware will hang forever when interface is up again.
390 */
391 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
392
393 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200394 * Wait for stable hardware.
395 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200396 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200397 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200398
399 if (rt2x00_is_pci(rt2x00dev))
400 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
401
402 /*
403 * Disable DMA, will be reenabled later when enabling
404 * the radio.
405 */
406 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
407 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
408 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
409 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
410 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
411 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
412 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
413
414 /*
415 * Write firmware to the device.
416 */
417 rt2800_drv_write_firmware(rt2x00dev, data, len);
418
419 /*
420 * Wait for device to stabilize.
421 */
422 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
423 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
424 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
425 break;
426 msleep(1);
427 }
428
429 if (i == REGISTER_BUSY_COUNT) {
430 ERROR(rt2x00dev, "PBF system register not ready.\n");
431 return -EBUSY;
432 }
433
434 /*
435 * Initialize firmware.
436 */
437 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
438 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
439 msleep(1);
440
441 return 0;
442}
443EXPORT_SYMBOL_GPL(rt2800_load_firmware);
444
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200445void rt2800_write_tx_data(struct queue_entry *entry,
446 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200447{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200448 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200449 u32 word;
450
451 /*
452 * Initialize TX Info descriptor
453 */
454 rt2x00_desc_read(txwi, 0, &word);
455 rt2x00_set_field32(&word, TXWI_W0_FRAG,
456 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200457 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
458 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200459 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
460 rt2x00_set_field32(&word, TXWI_W0_TS,
461 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
462 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
463 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
464 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
465 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
466 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
467 rt2x00_set_field32(&word, TXWI_W0_BW,
468 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
469 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
470 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
471 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
472 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
473 rt2x00_desc_write(txwi, 0, word);
474
475 rt2x00_desc_read(txwi, 1, &word);
476 rt2x00_set_field32(&word, TXWI_W1_ACK,
477 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
478 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
479 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
480 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
481 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
482 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
483 txdesc->key_idx : 0xff);
484 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
485 txdesc->length);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200486 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, txdesc->qid);
487 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200488 rt2x00_desc_write(txwi, 1, word);
489
490 /*
491 * Always write 0 to IV/EIV fields, hardware will insert the IV
492 * from the IVEIV register when TXD_W3_WIV is set to 0.
493 * When TXD_W3_WIV is set to 1 it will use the IV data
494 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
495 * crypto entry in the registers should be used to encrypt the frame.
496 */
497 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
498 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
499}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200500EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200501
Ivo van Doorn74861922010-07-11 12:23:50 +0200502static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200503{
Ivo van Doorn74861922010-07-11 12:23:50 +0200504 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
505 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
506 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
507 u16 eeprom;
508 u8 offset0;
509 u8 offset1;
510 u8 offset2;
511
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200512 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn74861922010-07-11 12:23:50 +0200513 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
514 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
515 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
516 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
517 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
518 } else {
519 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
520 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
521 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
522 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
523 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
524 }
525
526 /*
527 * Convert the value from the descriptor into the RSSI value
528 * If the value in the descriptor is 0, it is considered invalid
529 * and the default (extremely low) rssi value is assumed
530 */
531 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
532 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
533 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
534
535 /*
536 * mac80211 only accepts a single RSSI value. Calculating the
537 * average doesn't deliver a fair answer either since -60:-60 would
538 * be considered equally good as -50:-70 while the second is the one
539 * which gives less energy...
540 */
541 rssi0 = max(rssi0, rssi1);
542 return max(rssi0, rssi2);
543}
544
545void rt2800_process_rxwi(struct queue_entry *entry,
546 struct rxdone_entry_desc *rxdesc)
547{
548 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200549 u32 word;
550
551 rt2x00_desc_read(rxwi, 0, &word);
552
553 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
554 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
555
556 rt2x00_desc_read(rxwi, 1, &word);
557
558 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
559 rxdesc->flags |= RX_FLAG_SHORT_GI;
560
561 if (rt2x00_get_field32(word, RXWI_W1_BW))
562 rxdesc->flags |= RX_FLAG_40MHZ;
563
564 /*
565 * Detect RX rate, always use MCS as signal type.
566 */
567 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
568 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
569 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
570
571 /*
572 * Mask of 0x8 bit to remove the short preamble flag.
573 */
574 if (rxdesc->rate_mode == RATE_MODE_CCK)
575 rxdesc->signal &= ~0x8;
576
577 rt2x00_desc_read(rxwi, 2, &word);
578
Ivo van Doorn74861922010-07-11 12:23:50 +0200579 /*
580 * Convert descriptor AGC value to RSSI value.
581 */
582 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200583
584 /*
585 * Remove RXWI descriptor from start of buffer.
586 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200587 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200588}
589EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
590
Ivo van Doorn36138842010-08-30 21:13:30 +0200591static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
592{
593 __le32 *txwi;
594 u32 word;
595 int wcid, ack, pid;
596 int tx_wcid, tx_ack, tx_pid;
597
598 wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
599 ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
600 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
601
602 /*
603 * This frames has returned with an IO error,
604 * so the status report is not intended for this
605 * frame.
606 */
607 if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
608 rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
609 return false;
610 }
611
612 /*
613 * Validate if this TX status report is intended for
614 * this entry by comparing the WCID/ACK/PID fields.
615 */
616 txwi = rt2800_drv_get_txwi(entry);
617
618 rt2x00_desc_read(txwi, 1, &word);
619 tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
620 tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
621 tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
622
623 if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
624 WARNING(entry->queue->rt2x00dev,
625 "TX status report missed for queue %d entry %d\n",
626 entry->queue->qid, entry->entry_idx);
627 rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
628 return false;
629 }
630
631 return true;
632}
633
Helmut Schaa14433332010-10-02 11:27:03 +0200634void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
635{
636 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
637 struct txdone_entry_desc txdesc;
638 u32 word;
639 u16 mcs, real_mcs;
640 __le32 *txwi;
641
642 /*
643 * Obtain the status about this packet.
644 */
645 txdesc.flags = 0;
646 txwi = rt2800_drv_get_txwi(entry);
647 rt2x00_desc_read(txwi, 0, &word);
648 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
649 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
650
651 /*
652 * Ralink has a retry mechanism using a global fallback
653 * table. We setup this fallback table to try the immediate
654 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
655 * always contains the MCS used for the last transmission, be
656 * it successful or not.
657 */
658 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
659 /*
660 * Transmission succeeded. The number of retries is
661 * mcs - real_mcs
662 */
663 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
664 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
665 } else {
666 /*
667 * Transmission failed. The number of retries is
668 * always 7 in this case (for a total number of 8
669 * frames sent).
670 */
671 __set_bit(TXDONE_FAILURE, &txdesc.flags);
672 txdesc.retry = rt2x00dev->long_retry;
673 }
674
675 /*
676 * the frame was retried at least once
677 * -> hw used fallback rates
678 */
679 if (txdesc.retry)
680 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
681
682 rt2x00lib_txdone(entry, &txdesc);
683}
684EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
685
Ivo van Doorn96481b22010-08-06 20:47:57 +0200686void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
687{
688 struct data_queue *queue;
689 struct queue_entry *entry;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200690 u32 reg;
Ivo van Doorn36138842010-08-30 21:13:30 +0200691 u8 pid;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200692 int i;
693
694 /*
695 * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
696 * at most X times and also stop processing once the TX_STA_FIFO_VALID
697 * flag is not set anymore.
698 *
699 * The legacy drivers use X=TX_RING_SIZE but state in a comment
700 * that the TX_STA_FIFO stack has a size of 16. We stick to our
701 * tx ring size for now.
702 */
703 for (i = 0; i < TX_ENTRIES; i++) {
704 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
705 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
706 break;
707
Ivo van Doorn96481b22010-08-06 20:47:57 +0200708 /*
709 * Skip this entry when it contains an invalid
710 * queue identication number.
711 */
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200712 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
Ivo van Doorn36138842010-08-30 21:13:30 +0200713 if (pid >= QID_RX)
Ivo van Doorn96481b22010-08-06 20:47:57 +0200714 continue;
715
Ivo van Doorn36138842010-08-30 21:13:30 +0200716 queue = rt2x00queue_get_queue(rt2x00dev, pid);
Ivo van Doorn96481b22010-08-06 20:47:57 +0200717 if (unlikely(!queue))
718 continue;
719
720 /*
721 * Inside each queue, we process each entry in a chronological
722 * order. We first check that the queue is not empty.
723 */
724 entry = NULL;
725 while (!rt2x00queue_empty(queue)) {
726 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doorn36138842010-08-30 21:13:30 +0200727 if (rt2800_txdone_entry_check(entry, reg))
Ivo van Doorn96481b22010-08-06 20:47:57 +0200728 break;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200729 }
730
731 if (!entry || rt2x00queue_empty(queue))
732 break;
733
Helmut Schaa14433332010-10-02 11:27:03 +0200734 rt2800_txdone_entry(entry, reg);
Ivo van Doorn96481b22010-08-06 20:47:57 +0200735 }
736}
737EXPORT_SYMBOL_GPL(rt2800_txdone);
738
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200739void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
740{
741 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
742 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
743 unsigned int beacon_base;
744 u32 reg;
745
746 /*
747 * Disable beaconing while we are reloading the beacon data,
748 * otherwise we might be sending out invalid data.
749 */
750 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
751 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
752 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
753
754 /*
755 * Add space for the TXWI in front of the skb.
756 */
757 skb_push(entry->skb, TXWI_DESC_SIZE);
758 memset(entry->skb, 0, TXWI_DESC_SIZE);
759
760 /*
761 * Register descriptor details in skb frame descriptor.
762 */
763 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
764 skbdesc->desc = entry->skb->data;
765 skbdesc->desc_len = TXWI_DESC_SIZE;
766
767 /*
768 * Add the TXWI for the beacon to the skb.
769 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200770 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200771
772 /*
773 * Dump beacon to userspace through debugfs.
774 */
775 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
776
777 /*
778 * Write entire beacon with TXWI to register.
779 */
780 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
781 rt2800_register_multiwrite(rt2x00dev, beacon_base,
782 entry->skb->data, entry->skb->len);
783
784 /*
785 * Enable beaconing again.
786 */
787 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
788 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
789 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
790 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
791
792 /*
793 * Clean up beacon skb.
794 */
795 dev_kfree_skb_any(entry->skb);
796 entry->skb = NULL;
797}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200798EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200799
Helmut Schaafdb87252010-06-29 21:48:06 +0200800static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
801 unsigned int beacon_base)
802{
803 int i;
804
805 /*
806 * For the Beacon base registers we only need to clear
807 * the whole TXWI which (when set to 0) will invalidate
808 * the entire beacon.
809 */
810 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
811 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
812}
813
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100814#ifdef CONFIG_RT2X00_LIB_DEBUGFS
815const struct rt2x00debug rt2800_rt2x00debug = {
816 .owner = THIS_MODULE,
817 .csr = {
818 .read = rt2800_register_read,
819 .write = rt2800_register_write,
820 .flags = RT2X00DEBUGFS_OFFSET,
821 .word_base = CSR_REG_BASE,
822 .word_size = sizeof(u32),
823 .word_count = CSR_REG_SIZE / sizeof(u32),
824 },
825 .eeprom = {
826 .read = rt2x00_eeprom_read,
827 .write = rt2x00_eeprom_write,
828 .word_base = EEPROM_BASE,
829 .word_size = sizeof(u16),
830 .word_count = EEPROM_SIZE / sizeof(u16),
831 },
832 .bbp = {
833 .read = rt2800_bbp_read,
834 .write = rt2800_bbp_write,
835 .word_base = BBP_BASE,
836 .word_size = sizeof(u8),
837 .word_count = BBP_SIZE / sizeof(u8),
838 },
839 .rf = {
840 .read = rt2x00_rf_read,
841 .write = rt2800_rf_write,
842 .word_base = RF_BASE,
843 .word_size = sizeof(u32),
844 .word_count = RF_SIZE / sizeof(u32),
845 },
846};
847EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
848#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
849
850int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
851{
852 u32 reg;
853
854 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
855 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
856}
857EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
858
859#ifdef CONFIG_RT2X00_LIB_LEDS
860static void rt2800_brightness_set(struct led_classdev *led_cdev,
861 enum led_brightness brightness)
862{
863 struct rt2x00_led *led =
864 container_of(led_cdev, struct rt2x00_led, led_dev);
865 unsigned int enabled = brightness != LED_OFF;
866 unsigned int bg_mode =
867 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
868 unsigned int polarity =
869 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
870 EEPROM_FREQ_LED_POLARITY);
871 unsigned int ledmode =
872 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
873 EEPROM_FREQ_LED_MODE);
874
875 if (led->type == LED_TYPE_RADIO) {
876 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
877 enabled ? 0x20 : 0);
878 } else if (led->type == LED_TYPE_ASSOC) {
879 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
880 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
881 } else if (led->type == LED_TYPE_QUALITY) {
882 /*
883 * The brightness is divided into 6 levels (0 - 5),
884 * The specs tell us the following levels:
885 * 0, 1 ,3, 7, 15, 31
886 * to determine the level in a simple way we can simply
887 * work with bitshifting:
888 * (1 << level) - 1
889 */
890 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
891 (1 << brightness / (LED_FULL / 6)) - 1,
892 polarity);
893 }
894}
895
896static int rt2800_blink_set(struct led_classdev *led_cdev,
897 unsigned long *delay_on, unsigned long *delay_off)
898{
899 struct rt2x00_led *led =
900 container_of(led_cdev, struct rt2x00_led, led_dev);
901 u32 reg;
902
903 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
904 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
905 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100906 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
907
908 return 0;
909}
910
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100911static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100912 struct rt2x00_led *led, enum led_type type)
913{
914 led->rt2x00dev = rt2x00dev;
915 led->type = type;
916 led->led_dev.brightness_set = rt2800_brightness_set;
917 led->led_dev.blink_set = rt2800_blink_set;
918 led->flags = LED_INITIALIZED;
919}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100920#endif /* CONFIG_RT2X00_LIB_LEDS */
921
922/*
923 * Configuration handlers.
924 */
925static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
926 struct rt2x00lib_crypto *crypto,
927 struct ieee80211_key_conf *key)
928{
929 struct mac_wcid_entry wcid_entry;
930 struct mac_iveiv_entry iveiv_entry;
931 u32 offset;
932 u32 reg;
933
934 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
935
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200936 if (crypto->cmd == SET_KEY) {
937 rt2800_register_read(rt2x00dev, offset, &reg);
938 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
939 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
940 /*
941 * Both the cipher as the BSS Idx numbers are split in a main
942 * value of 3 bits, and a extended field for adding one additional
943 * bit to the value.
944 */
945 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
946 (crypto->cipher & 0x7));
947 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
948 (crypto->cipher & 0x8) >> 3);
949 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
950 (crypto->bssidx & 0x7));
951 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
952 (crypto->bssidx & 0x8) >> 3);
953 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
954 rt2800_register_write(rt2x00dev, offset, reg);
955 } else {
956 rt2800_register_write(rt2x00dev, offset, 0);
957 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100958
959 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
960
961 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
962 if ((crypto->cipher == CIPHER_TKIP) ||
963 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
964 (crypto->cipher == CIPHER_AES))
965 iveiv_entry.iv[3] |= 0x20;
966 iveiv_entry.iv[3] |= key->keyidx << 6;
967 rt2800_register_multiwrite(rt2x00dev, offset,
968 &iveiv_entry, sizeof(iveiv_entry));
969
970 offset = MAC_WCID_ENTRY(key->hw_key_idx);
971
972 memset(&wcid_entry, 0, sizeof(wcid_entry));
973 if (crypto->cmd == SET_KEY)
974 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
975 rt2800_register_multiwrite(rt2x00dev, offset,
976 &wcid_entry, sizeof(wcid_entry));
977}
978
979int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
980 struct rt2x00lib_crypto *crypto,
981 struct ieee80211_key_conf *key)
982{
983 struct hw_key_entry key_entry;
984 struct rt2x00_field32 field;
985 u32 offset;
986 u32 reg;
987
988 if (crypto->cmd == SET_KEY) {
989 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
990
991 memcpy(key_entry.key, crypto->key,
992 sizeof(key_entry.key));
993 memcpy(key_entry.tx_mic, crypto->tx_mic,
994 sizeof(key_entry.tx_mic));
995 memcpy(key_entry.rx_mic, crypto->rx_mic,
996 sizeof(key_entry.rx_mic));
997
998 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
999 rt2800_register_multiwrite(rt2x00dev, offset,
1000 &key_entry, sizeof(key_entry));
1001 }
1002
1003 /*
1004 * The cipher types are stored over multiple registers
1005 * starting with SHARED_KEY_MODE_BASE each word will have
1006 * 32 bits and contains the cipher types for 2 bssidx each.
1007 * Using the correct defines correctly will cause overhead,
1008 * so just calculate the correct offset.
1009 */
1010 field.bit_offset = 4 * (key->hw_key_idx % 8);
1011 field.bit_mask = 0x7 << field.bit_offset;
1012
1013 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1014
1015 rt2800_register_read(rt2x00dev, offset, &reg);
1016 rt2x00_set_field32(&reg, field,
1017 (crypto->cmd == SET_KEY) * crypto->cipher);
1018 rt2800_register_write(rt2x00dev, offset, reg);
1019
1020 /*
1021 * Update WCID information
1022 */
1023 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1024
1025 return 0;
1026}
1027EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1028
1029int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1030 struct rt2x00lib_crypto *crypto,
1031 struct ieee80211_key_conf *key)
1032{
1033 struct hw_key_entry key_entry;
1034 u32 offset;
1035
1036 if (crypto->cmd == SET_KEY) {
1037 /*
1038 * 1 pairwise key is possible per AID, this means that the AID
1039 * equals our hw_key_idx. Make sure the WCID starts _after_ the
1040 * last possible shared key entry.
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001041 *
1042 * Since parts of the pairwise key table might be shared with
1043 * the beacon frame buffers 6 & 7 we should only write into the
1044 * first 222 entries.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001045 */
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001046 if (crypto->aid > (222 - 32))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001047 return -ENOSPC;
1048
1049 key->hw_key_idx = 32 + crypto->aid;
1050
1051 memcpy(key_entry.key, crypto->key,
1052 sizeof(key_entry.key));
1053 memcpy(key_entry.tx_mic, crypto->tx_mic,
1054 sizeof(key_entry.tx_mic));
1055 memcpy(key_entry.rx_mic, crypto->rx_mic,
1056 sizeof(key_entry.rx_mic));
1057
1058 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1059 rt2800_register_multiwrite(rt2x00dev, offset,
1060 &key_entry, sizeof(key_entry));
1061 }
1062
1063 /*
1064 * Update WCID information
1065 */
1066 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1067
1068 return 0;
1069}
1070EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1071
1072void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1073 const unsigned int filter_flags)
1074{
1075 u32 reg;
1076
1077 /*
1078 * Start configuration steps.
1079 * Note that the version error will always be dropped
1080 * and broadcast frames will always be accepted since
1081 * there is no filter for it at this time.
1082 */
1083 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1084 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1085 !(filter_flags & FIF_FCSFAIL));
1086 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1087 !(filter_flags & FIF_PLCPFAIL));
1088 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1089 !(filter_flags & FIF_PROMISC_IN_BSS));
1090 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1091 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1092 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1093 !(filter_flags & FIF_ALLMULTI));
1094 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1095 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1096 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1097 !(filter_flags & FIF_CONTROL));
1098 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1099 !(filter_flags & FIF_CONTROL));
1100 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1101 !(filter_flags & FIF_CONTROL));
1102 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1103 !(filter_flags & FIF_CONTROL));
1104 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1105 !(filter_flags & FIF_CONTROL));
1106 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1107 !(filter_flags & FIF_PSPOLL));
1108 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
1109 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
1110 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1111 !(filter_flags & FIF_CONTROL));
1112 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1113}
1114EXPORT_SYMBOL_GPL(rt2800_config_filter);
1115
1116void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1117 struct rt2x00intf_conf *conf, const unsigned int flags)
1118{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001119 u32 reg;
1120
1121 if (flags & CONFIG_UPDATE_TYPE) {
1122 /*
1123 * Clear current synchronisation setup.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001124 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001125 rt2800_clear_beacon(rt2x00dev,
1126 HW_BEACON_OFFSET(intf->beacon->entry_idx));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001127 /*
1128 * Enable synchronisation.
1129 */
1130 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1131 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
1132 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -05001133 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
Helmut Schaaab8966d2010-07-11 12:30:13 +02001134 (conf->sync == TSF_SYNC_ADHOC ||
1135 conf->sync == TSF_SYNC_AP_NONE));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001136 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001137
1138 /*
1139 * Enable pre tbtt interrupt for beaconing modes
1140 */
1141 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
1142 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
Helmut Schaaab8966d2010-07-11 12:30:13 +02001143 (conf->sync == TSF_SYNC_AP_NONE));
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001144 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
1145
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001146 }
1147
1148 if (flags & CONFIG_UPDATE_MAC) {
Ivo van Doornc600c822010-08-30 21:14:15 +02001149 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1150 reg = le32_to_cpu(conf->mac[1]);
1151 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1152 conf->mac[1] = cpu_to_le32(reg);
1153 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001154
1155 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1156 conf->mac, sizeof(conf->mac));
1157 }
1158
1159 if (flags & CONFIG_UPDATE_BSSID) {
Ivo van Doornc600c822010-08-30 21:14:15 +02001160 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1161 reg = le32_to_cpu(conf->bssid[1]);
1162 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1163 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1164 conf->bssid[1] = cpu_to_le32(reg);
1165 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001166
1167 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1168 conf->bssid, sizeof(conf->bssid));
1169 }
1170}
1171EXPORT_SYMBOL_GPL(rt2800_config_intf);
1172
Helmut Schaa87c19152010-10-02 11:28:34 +02001173static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1174 struct rt2x00lib_erp *erp)
1175{
1176 bool any_sta_nongf = !!(erp->ht_opmode &
1177 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1178 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1179 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1180 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1181 u32 reg;
1182
1183 /* default protection rate for HT20: OFDM 24M */
1184 mm20_rate = gf20_rate = 0x4004;
1185
1186 /* default protection rate for HT40: duplicate OFDM 24M */
1187 mm40_rate = gf40_rate = 0x4084;
1188
1189 switch (protection) {
1190 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1191 /*
1192 * All STAs in this BSS are HT20/40 but there might be
1193 * STAs not supporting greenfield mode.
1194 * => Disable protection for HT transmissions.
1195 */
1196 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1197
1198 break;
1199 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1200 /*
1201 * All STAs in this BSS are HT20 or HT20/40 but there
1202 * might be STAs not supporting greenfield mode.
1203 * => Protect all HT40 transmissions.
1204 */
1205 mm20_mode = gf20_mode = 0;
1206 mm40_mode = gf40_mode = 2;
1207
1208 break;
1209 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1210 /*
1211 * Nonmember protection:
1212 * According to 802.11n we _should_ protect all
1213 * HT transmissions (but we don't have to).
1214 *
1215 * But if cts_protection is enabled we _shall_ protect
1216 * all HT transmissions using a CCK rate.
1217 *
1218 * And if any station is non GF we _shall_ protect
1219 * GF transmissions.
1220 *
1221 * We decide to protect everything
1222 * -> fall through to mixed mode.
1223 */
1224 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1225 /*
1226 * Legacy STAs are present
1227 * => Protect all HT transmissions.
1228 */
1229 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1230
1231 /*
1232 * If erp protection is needed we have to protect HT
1233 * transmissions with CCK 11M long preamble.
1234 */
1235 if (erp->cts_protection) {
1236 /* don't duplicate RTS/CTS in CCK mode */
1237 mm20_rate = mm40_rate = 0x0003;
1238 gf20_rate = gf40_rate = 0x0003;
1239 }
1240 break;
1241 };
1242
1243 /* check for STAs not supporting greenfield mode */
1244 if (any_sta_nongf)
1245 gf20_mode = gf40_mode = 2;
1246
1247 /* Update HT protection config */
1248 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1249 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1250 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1251 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1252
1253 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1254 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1255 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1256 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1257
1258 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1259 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1260 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1261 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1262
1263 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1264 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1265 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1266 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1267}
1268
Helmut Schaa02044642010-09-08 20:56:32 +02001269void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1270 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001271{
1272 u32 reg;
1273
Helmut Schaa02044642010-09-08 20:56:32 +02001274 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1275 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1276 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1277 !!erp->short_preamble);
1278 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1279 !!erp->short_preamble);
1280 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1281 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001282
Helmut Schaa02044642010-09-08 20:56:32 +02001283 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1284 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1285 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1286 erp->cts_protection ? 2 : 0);
1287 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1288 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001289
Helmut Schaa02044642010-09-08 20:56:32 +02001290 if (changed & BSS_CHANGED_BASIC_RATES) {
1291 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1292 erp->basic_rates);
1293 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1294 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001295
Helmut Schaa02044642010-09-08 20:56:32 +02001296 if (changed & BSS_CHANGED_ERP_SLOT) {
1297 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1298 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1299 erp->slot_time);
1300 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001301
Helmut Schaa02044642010-09-08 20:56:32 +02001302 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1303 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1304 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1305 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001306
Helmut Schaa02044642010-09-08 20:56:32 +02001307 if (changed & BSS_CHANGED_BEACON_INT) {
1308 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1309 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1310 erp->beacon_int * 16);
1311 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1312 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001313
1314 if (changed & BSS_CHANGED_HT)
1315 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001316}
1317EXPORT_SYMBOL_GPL(rt2800_config_erp);
1318
1319void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1320{
1321 u8 r1;
1322 u8 r3;
1323
1324 rt2800_bbp_read(rt2x00dev, 1, &r1);
1325 rt2800_bbp_read(rt2x00dev, 3, &r3);
1326
1327 /*
1328 * Configure the TX antenna.
1329 */
1330 switch ((int)ant->tx) {
1331 case 1:
1332 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001333 break;
1334 case 2:
1335 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1336 break;
1337 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001338 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001339 break;
1340 }
1341
1342 /*
1343 * Configure the RX antenna.
1344 */
1345 switch ((int)ant->rx) {
1346 case 1:
1347 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1348 break;
1349 case 2:
1350 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1351 break;
1352 case 3:
1353 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1354 break;
1355 }
1356
1357 rt2800_bbp_write(rt2x00dev, 3, r3);
1358 rt2800_bbp_write(rt2x00dev, 1, r1);
1359}
1360EXPORT_SYMBOL_GPL(rt2800_config_ant);
1361
1362static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1363 struct rt2x00lib_conf *libconf)
1364{
1365 u16 eeprom;
1366 short lna_gain;
1367
1368 if (libconf->rf.channel <= 14) {
1369 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1370 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1371 } else if (libconf->rf.channel <= 64) {
1372 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1373 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1374 } else if (libconf->rf.channel <= 128) {
1375 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1376 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1377 } else {
1378 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1379 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1380 }
1381
1382 rt2x00dev->lna_gain = lna_gain;
1383}
1384
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001385static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1386 struct ieee80211_conf *conf,
1387 struct rf_channel *rf,
1388 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001389{
1390 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1391
1392 if (rt2x00dev->default_ant.tx == 1)
1393 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1394
1395 if (rt2x00dev->default_ant.rx == 1) {
1396 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1397 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1398 } else if (rt2x00dev->default_ant.rx == 2)
1399 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1400
1401 if (rf->channel > 14) {
1402 /*
1403 * When TX power is below 0, we should increase it by 7 to
1404 * make it a positive value (Minumum value is -7).
1405 * However this means that values between 0 and 7 have
1406 * double meaning, and we should set a 7DBm boost flag.
1407 */
1408 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001409 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001410
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001411 if (info->default_power1 < 0)
1412 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001413
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001414 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001415
1416 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001417 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001418
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001419 if (info->default_power2 < 0)
1420 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001421
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001422 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001423 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001424 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1425 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001426 }
1427
1428 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1429
1430 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1431 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1432 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1433 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1434
1435 udelay(200);
1436
1437 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1438 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1439 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1440 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1441
1442 udelay(200);
1443
1444 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1445 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1446 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1447 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1448}
1449
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001450static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1451 struct ieee80211_conf *conf,
1452 struct rf_channel *rf,
1453 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001454{
1455 u8 rfcsr;
1456
1457 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001458 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001459
1460 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001461 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001462 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1463
1464 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001465 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001466 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1467
Helmut Schaa5a673962010-04-23 15:54:43 +02001468 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001469 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001470 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1471
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001472 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1473 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1474 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1475
1476 rt2800_rfcsr_write(rt2x00dev, 24,
1477 rt2x00dev->calibration[conf_is_ht40(conf)]);
1478
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001479 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001480 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001481 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001482}
1483
1484static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1485 struct ieee80211_conf *conf,
1486 struct rf_channel *rf,
1487 struct channel_info *info)
1488{
1489 u32 reg;
1490 unsigned int tx_pin;
1491 u8 bbp;
1492
Ivo van Doorn46323e12010-08-23 19:55:43 +02001493 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001494 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
1495 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02001496 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001497 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
1498 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02001499 }
1500
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001501 if (rt2x00_rf(rt2x00dev, RF2020) ||
1502 rt2x00_rf(rt2x00dev, RF3020) ||
1503 rt2x00_rf(rt2x00dev, RF3021) ||
Ivo van Doorn46323e12010-08-23 19:55:43 +02001504 rt2x00_rf(rt2x00dev, RF3022) ||
1505 rt2x00_rf(rt2x00dev, RF3052))
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001506 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001507 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001508 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001509
1510 /*
1511 * Change BBP settings
1512 */
1513 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1514 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1515 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1516 rt2800_bbp_write(rt2x00dev, 86, 0);
1517
1518 if (rf->channel <= 14) {
1519 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1520 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1521 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1522 } else {
1523 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1524 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1525 }
1526 } else {
1527 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1528
1529 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1530 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1531 else
1532 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1533 }
1534
1535 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001536 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001537 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1538 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1539 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1540
1541 tx_pin = 0;
1542
1543 /* Turn on unused PA or LNA when not using 1T or 1R */
1544 if (rt2x00dev->default_ant.tx != 1) {
1545 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1546 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1547 }
1548
1549 /* Turn on unused PA or LNA when not using 1T or 1R */
1550 if (rt2x00dev->default_ant.rx != 1) {
1551 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1552 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1553 }
1554
1555 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1556 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1557 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1558 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1559 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1560 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1561
1562 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1563
1564 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1565 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1566 rt2800_bbp_write(rt2x00dev, 4, bbp);
1567
1568 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001569 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001570 rt2800_bbp_write(rt2x00dev, 3, bbp);
1571
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001572 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001573 if (conf_is_ht40(conf)) {
1574 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1575 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1576 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1577 } else {
1578 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1579 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1580 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1581 }
1582 }
1583
1584 msleep(1);
1585}
1586
1587static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001588 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001589{
Helmut Schaa5e846002010-07-11 12:23:09 +02001590 u8 txpower;
1591 u8 max_value = (u8)max_txpower;
1592 u16 eeprom;
1593 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001594 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001595 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001596 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001597
Helmut Schaa5e846002010-07-11 12:23:09 +02001598 /*
1599 * set to normal tx power mode: +/- 0dBm
1600 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001601 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001602 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001603 rt2800_bbp_write(rt2x00dev, 1, r1);
1604
Helmut Schaa5e846002010-07-11 12:23:09 +02001605 /*
1606 * The eeprom contains the tx power values for each rate. These
1607 * values map to 100% tx power. Each 16bit word contains four tx
1608 * power values and the order is the same as used in the TX_PWR_CFG
1609 * registers.
1610 */
1611 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001612
Helmut Schaa5e846002010-07-11 12:23:09 +02001613 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1614 /* just to be safe */
1615 if (offset > TX_PWR_CFG_4)
1616 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001617
Helmut Schaa5e846002010-07-11 12:23:09 +02001618 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001619
Helmut Schaa5e846002010-07-11 12:23:09 +02001620 /* read the next four txpower values */
1621 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1622 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001623
Helmut Schaa5e846002010-07-11 12:23:09 +02001624 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1625 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1626 * TX_PWR_CFG_4: unknown */
1627 txpower = rt2x00_get_field16(eeprom,
1628 EEPROM_TXPOWER_BYRATE_RATE0);
1629 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1630 min(txpower, max_value));
1631
1632 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1633 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1634 * TX_PWR_CFG_4: unknown */
1635 txpower = rt2x00_get_field16(eeprom,
1636 EEPROM_TXPOWER_BYRATE_RATE1);
1637 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1638 min(txpower, max_value));
1639
1640 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1641 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1642 * TX_PWR_CFG_4: unknown */
1643 txpower = rt2x00_get_field16(eeprom,
1644 EEPROM_TXPOWER_BYRATE_RATE2);
1645 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1646 min(txpower, max_value));
1647
1648 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1649 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1650 * TX_PWR_CFG_4: unknown */
1651 txpower = rt2x00_get_field16(eeprom,
1652 EEPROM_TXPOWER_BYRATE_RATE3);
1653 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1654 min(txpower, max_value));
1655
1656 /* read the next four txpower values */
1657 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1658 &eeprom);
1659
1660 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1661 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1662 * TX_PWR_CFG_4: unknown */
1663 txpower = rt2x00_get_field16(eeprom,
1664 EEPROM_TXPOWER_BYRATE_RATE0);
1665 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1666 min(txpower, max_value));
1667
1668 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1669 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1670 * TX_PWR_CFG_4: unknown */
1671 txpower = rt2x00_get_field16(eeprom,
1672 EEPROM_TXPOWER_BYRATE_RATE1);
1673 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1674 min(txpower, max_value));
1675
1676 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1677 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1678 * TX_PWR_CFG_4: unknown */
1679 txpower = rt2x00_get_field16(eeprom,
1680 EEPROM_TXPOWER_BYRATE_RATE2);
1681 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1682 min(txpower, max_value));
1683
1684 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1685 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1686 * TX_PWR_CFG_4: unknown */
1687 txpower = rt2x00_get_field16(eeprom,
1688 EEPROM_TXPOWER_BYRATE_RATE3);
1689 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1690 min(txpower, max_value));
1691
1692 rt2800_register_write(rt2x00dev, offset, reg);
1693
1694 /* next TX_PWR_CFG register */
1695 offset += 4;
1696 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001697}
1698
1699static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1700 struct rt2x00lib_conf *libconf)
1701{
1702 u32 reg;
1703
1704 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1705 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1706 libconf->conf->short_frame_max_tx_count);
1707 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1708 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001709 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1710}
1711
1712static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1713 struct rt2x00lib_conf *libconf)
1714{
1715 enum dev_state state =
1716 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1717 STATE_SLEEP : STATE_AWAKE;
1718 u32 reg;
1719
1720 if (state == STATE_SLEEP) {
1721 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1722
1723 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1724 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1725 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1726 libconf->conf->listen_interval - 1);
1727 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1728 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1729
1730 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1731 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001732 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1733 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1734 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1735 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1736 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001737
1738 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001739 }
1740}
1741
1742void rt2800_config(struct rt2x00_dev *rt2x00dev,
1743 struct rt2x00lib_conf *libconf,
1744 const unsigned int flags)
1745{
1746 /* Always recalculate LNA gain before changing configuration */
1747 rt2800_config_lna_gain(rt2x00dev, libconf);
1748
1749 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1750 rt2800_config_channel(rt2x00dev, libconf->conf,
1751 &libconf->rf, &libconf->channel);
1752 if (flags & IEEE80211_CONF_CHANGE_POWER)
1753 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1754 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1755 rt2800_config_retry_limit(rt2x00dev, libconf);
1756 if (flags & IEEE80211_CONF_CHANGE_PS)
1757 rt2800_config_ps(rt2x00dev, libconf);
1758}
1759EXPORT_SYMBOL_GPL(rt2800_config);
1760
1761/*
1762 * Link tuning
1763 */
1764void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1765{
1766 u32 reg;
1767
1768 /*
1769 * Update FCS error count from register.
1770 */
1771 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1772 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1773}
1774EXPORT_SYMBOL_GPL(rt2800_link_stats);
1775
1776static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1777{
1778 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001779 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001780 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001781 rt2x00_rt(rt2x00dev, RT3090) ||
1782 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001783 return 0x1c + (2 * rt2x00dev->lna_gain);
1784 else
1785 return 0x2e + rt2x00dev->lna_gain;
1786 }
1787
1788 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1789 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1790 else
1791 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1792}
1793
1794static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1795 struct link_qual *qual, u8 vgc_level)
1796{
1797 if (qual->vgc_level != vgc_level) {
1798 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1799 qual->vgc_level = vgc_level;
1800 qual->vgc_level_reg = vgc_level;
1801 }
1802}
1803
1804void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1805{
1806 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1807}
1808EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1809
1810void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1811 const u32 count)
1812{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001813 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001814 return;
1815
1816 /*
1817 * When RSSI is better then -80 increase VGC level with 0x10
1818 */
1819 rt2800_set_vgc(rt2x00dev, qual,
1820 rt2800_get_default_vgc(rt2x00dev) +
1821 ((qual->rssi > -80) * 0x10));
1822}
1823EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001824
1825/*
1826 * Initialization functions.
1827 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02001828static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001829{
1830 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001831 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001832 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001833 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001834
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001835 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1836 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1837 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1838 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1839 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1840 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1841 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1842
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001843 ret = rt2800_drv_init_registers(rt2x00dev);
1844 if (ret)
1845 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001846
1847 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1848 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1849 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1850 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1851 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1852 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1853
1854 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1855 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1856 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1857 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1858 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1859 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1860
1861 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1862 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1863
1864 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1865
1866 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02001867 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001868 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1869 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1870 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1871 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1872 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1873 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1874
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001875 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1876
1877 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1878 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1879 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1880 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1881
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001882 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001883 rt2x00_rt(rt2x00dev, RT3090) ||
1884 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001885 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1886 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001887 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001888 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1889 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001890 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1891 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1892 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1893 0x0000002c);
1894 else
1895 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1896 0x0000000f);
1897 } else {
1898 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1899 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001900 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001901 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001902
1903 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1904 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1905 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1906 } else {
1907 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1908 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1909 }
Helmut Schaac295a812010-06-03 10:52:13 +02001910 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1911 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1912 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1913 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001914 } else {
1915 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1916 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1917 }
1918
1919 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1920 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1921 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1922 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1923 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1924 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1925 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1926 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1927 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1928 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1929
1930 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1931 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001932 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001933 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1934 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1935
1936 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1937 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001938 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001939 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001940 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001941 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1942 else
1943 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1944 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1945 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1946 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1947
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001948 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1949 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1950 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1951 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1952 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1953 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1954 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1955 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1956 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1957
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001958 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1959
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001960 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1961 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1962 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1963 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1964 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1965 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1966 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1967 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1968
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001969 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1970 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001971 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001972 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1973 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001974 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001975 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1976 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1977 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1978
1979 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001980 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001981 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1982 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1983 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1984 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1985 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001986 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001987 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001988 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1989 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001990 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1991
1992 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001993 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001994 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1995 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1996 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1997 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1998 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001999 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002000 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002001 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2002 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002003 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2004
2005 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2006 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
2007 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
2008 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
2009 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2010 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2011 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2012 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2013 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2014 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002015 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002016 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2017
2018 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2019 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02002020 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002021 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
2022 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2023 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2024 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2025 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2026 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2027 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002028 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002029 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2030
2031 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2032 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
2033 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
2034 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
2035 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2036 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2037 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2038 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2039 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2040 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002041 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002042 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2043
2044 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2045 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
2046 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
2047 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
2048 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2049 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2050 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2051 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2052 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2053 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002054 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002055 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2056
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002057 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002058 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
2059
2060 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2061 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2062 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2063 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2064 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2065 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
2066 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
2067 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
2068 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
2069 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
2070 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2071 }
2072
2073 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
2074 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
2075
2076 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2077 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
2078 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
2079 IEEE80211_MAX_RTS_THRESHOLD);
2080 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
2081 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2082
2083 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002084
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002085 /*
2086 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
2087 * time should be set to 16. However, the original Ralink driver uses
2088 * 16 for both and indeed using a value of 10 for CCK SIFS results in
2089 * connection problems with 11g + CTS protection. Hence, use the same
2090 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
2091 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002092 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002093 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
2094 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002095 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
2096 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
2097 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
2098 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
2099
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002100 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
2101
2102 /*
2103 * ASIC will keep garbage value after boot, clear encryption keys.
2104 */
2105 for (i = 0; i < 4; i++)
2106 rt2800_register_write(rt2x00dev,
2107 SHARED_KEY_MODE_ENTRY(i), 0);
2108
2109 for (i = 0; i < 256; i++) {
2110 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
2111 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
2112 wcid, sizeof(wcid));
2113
2114 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
2115 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
2116 }
2117
2118 /*
2119 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002120 */
Helmut Schaafdb87252010-06-29 21:48:06 +02002121 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
2122 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
2123 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
2124 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
2125 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
2126 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
2127 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
2128 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002129
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002130 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02002131 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
2132 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
2133 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002134 }
2135
2136 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
2137 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
2138 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
2139 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
2140 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
2141 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
2142 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
2143 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
2144 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
2145 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
2146
2147 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
2148 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
2149 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
2150 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
2151 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
2152 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
2153 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
2154 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
2155 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
2156 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
2157
2158 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
2159 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
2160 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
2161 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
2162 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
2163 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
2164 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
2165 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
2166 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
2167 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
2168
2169 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
2170 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
2171 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
2172 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
2173 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
2174 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
2175
2176 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02002177 * Do not force the BA window size, we use the TXWI to set it
2178 */
2179 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
2180 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
2181 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
2182 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
2183
2184 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002185 * We must clear the error counters.
2186 * These registers are cleared on read,
2187 * so we may pass a useless variable to store the value.
2188 */
2189 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
2190 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
2191 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
2192 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
2193 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
2194 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
2195
Helmut Schaa9f926fb2010-07-11 12:28:23 +02002196 /*
2197 * Setup leadtime for pre tbtt interrupt to 6ms
2198 */
2199 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
2200 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
2201 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
2202
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002203 return 0;
2204}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002205
2206static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
2207{
2208 unsigned int i;
2209 u32 reg;
2210
2211 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2212 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
2213 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
2214 return 0;
2215
2216 udelay(REGISTER_BUSY_DELAY);
2217 }
2218
2219 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
2220 return -EACCES;
2221}
2222
2223static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
2224{
2225 unsigned int i;
2226 u8 value;
2227
2228 /*
2229 * BBP was enabled after firmware was loaded,
2230 * but we need to reactivate it now.
2231 */
2232 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
2233 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
2234 msleep(1);
2235
2236 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2237 rt2800_bbp_read(rt2x00dev, 0, &value);
2238 if ((value != 0xff) && (value != 0x00))
2239 return 0;
2240 udelay(REGISTER_BUSY_DELAY);
2241 }
2242
2243 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
2244 return -EACCES;
2245}
2246
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002247static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002248{
2249 unsigned int i;
2250 u16 eeprom;
2251 u8 reg_id;
2252 u8 value;
2253
2254 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
2255 rt2800_wait_bbp_ready(rt2x00dev)))
2256 return -EACCES;
2257
Helmut Schaabaff8002010-04-28 09:58:59 +02002258 if (rt2800_is_305x_soc(rt2x00dev))
2259 rt2800_bbp_write(rt2x00dev, 31, 0x08);
2260
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002261 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
2262 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002263
2264 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
2265 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2266 rt2800_bbp_write(rt2x00dev, 73, 0x12);
2267 } else {
2268 rt2800_bbp_write(rt2x00dev, 69, 0x12);
2269 rt2800_bbp_write(rt2x00dev, 73, 0x10);
2270 }
2271
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002272 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002273
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002274 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002275 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002276 rt2x00_rt(rt2x00dev, RT3090) ||
2277 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002278 rt2800_bbp_write(rt2x00dev, 79, 0x13);
2279 rt2800_bbp_write(rt2x00dev, 80, 0x05);
2280 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02002281 } else if (rt2800_is_305x_soc(rt2x00dev)) {
2282 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
2283 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002284 } else {
2285 rt2800_bbp_write(rt2x00dev, 81, 0x37);
2286 }
2287
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002288 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2289 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002290
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02002291 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002292 rt2800_bbp_write(rt2x00dev, 84, 0x19);
2293 else
2294 rt2800_bbp_write(rt2x00dev, 84, 0x99);
2295
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002296 rt2800_bbp_write(rt2x00dev, 86, 0x00);
2297 rt2800_bbp_write(rt2x00dev, 91, 0x04);
2298 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002299
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002300 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002301 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002302 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002303 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
2304 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002305 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
2306 else
2307 rt2800_bbp_write(rt2x00dev, 103, 0x00);
2308
Helmut Schaabaff8002010-04-28 09:58:59 +02002309 if (rt2800_is_305x_soc(rt2x00dev))
2310 rt2800_bbp_write(rt2x00dev, 105, 0x01);
2311 else
2312 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002313 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002314
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002315 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002316 rt2x00_rt(rt2x00dev, RT3090) ||
2317 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002318 rt2800_bbp_read(rt2x00dev, 138, &value);
2319
2320 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2321 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2322 value |= 0x20;
2323 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2324 value &= ~0x02;
2325
2326 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002327 }
2328
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002329
2330 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
2331 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
2332
2333 if (eeprom != 0xffff && eeprom != 0x0000) {
2334 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
2335 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
2336 rt2800_bbp_write(rt2x00dev, reg_id, value);
2337 }
2338 }
2339
2340 return 0;
2341}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002342
2343static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
2344 bool bw40, u8 rfcsr24, u8 filter_target)
2345{
2346 unsigned int i;
2347 u8 bbp;
2348 u8 rfcsr;
2349 u8 passband;
2350 u8 stopband;
2351 u8 overtuned = 0;
2352
2353 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2354
2355 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2356 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
2357 rt2800_bbp_write(rt2x00dev, 4, bbp);
2358
2359 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2360 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
2361 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2362
2363 /*
2364 * Set power & frequency of passband test tone
2365 */
2366 rt2800_bbp_write(rt2x00dev, 24, 0);
2367
2368 for (i = 0; i < 100; i++) {
2369 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2370 msleep(1);
2371
2372 rt2800_bbp_read(rt2x00dev, 55, &passband);
2373 if (passband)
2374 break;
2375 }
2376
2377 /*
2378 * Set power & frequency of stopband test tone
2379 */
2380 rt2800_bbp_write(rt2x00dev, 24, 0x06);
2381
2382 for (i = 0; i < 100; i++) {
2383 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2384 msleep(1);
2385
2386 rt2800_bbp_read(rt2x00dev, 55, &stopband);
2387
2388 if ((passband - stopband) <= filter_target) {
2389 rfcsr24++;
2390 overtuned += ((passband - stopband) == filter_target);
2391 } else
2392 break;
2393
2394 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2395 }
2396
2397 rfcsr24 -= !!overtuned;
2398
2399 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2400 return rfcsr24;
2401}
2402
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002403static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002404{
2405 u8 rfcsr;
2406 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002407 u32 reg;
2408 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002409
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002410 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002411 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002412 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02002413 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02002414 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002415 return 0;
2416
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002417 /*
2418 * Init RF calibration.
2419 */
2420 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2421 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2422 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2423 msleep(1);
2424 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2425 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2426
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002427 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002428 rt2x00_rt(rt2x00dev, RT3071) ||
2429 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002430 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2431 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2432 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2433 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
2434 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002435 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002436 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2437 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
2438 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2439 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2440 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2441 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2442 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2443 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2444 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2445 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2446 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
2447 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002448 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002449 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2450 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2451 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2452 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2453 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002454 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002455 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2456 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2457 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2458 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2459 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2460 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002461 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002462 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2463 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002464 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002465 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2466 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2467 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2468 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2469 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2470 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2471 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002472 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002473 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002474 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002475 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2476 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2477 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2478 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2479 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2480 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2481 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002482 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002483 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2484 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2485 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2486 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2487 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2488 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2489 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2490 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2491 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2492 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2493 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2494 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2495 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2496 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2497 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2498 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2499 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2500 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2501 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2502 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2503 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2504 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2505 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2506 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2507 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2508 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2509 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2510 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2511 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2512 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002513 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2514 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2515 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002516 }
2517
2518 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2519 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2520 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2521 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2522 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002523 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2524 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002525 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2526 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2527 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2528
2529 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2530
2531 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2532 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002533 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2534 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002535 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2536 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
2537 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2538 else
2539 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2540 }
2541 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002542 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2543 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2544 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2545 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002546 }
2547
2548 /*
2549 * Set RX Filter calibration for 20MHz and 40MHz
2550 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002551 if (rt2x00_rt(rt2x00dev, RT3070)) {
2552 rt2x00dev->calibration[0] =
2553 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2554 rt2x00dev->calibration[1] =
2555 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002556 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002557 rt2x00_rt(rt2x00dev, RT3090) ||
2558 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002559 rt2x00dev->calibration[0] =
2560 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2561 rt2x00dev->calibration[1] =
2562 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002563 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002564
2565 /*
2566 * Set back to initial state
2567 */
2568 rt2800_bbp_write(rt2x00dev, 24, 0);
2569
2570 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2571 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2572 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2573
2574 /*
2575 * set BBP back to BW20
2576 */
2577 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2578 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2579 rt2800_bbp_write(rt2x00dev, 4, bbp);
2580
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002581 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002582 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002583 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2584 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002585 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2586
2587 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2588 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2589 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2590
2591 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2592 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002593 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002594 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2595 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerde8440c292010-06-03 10:52:02 +02002596 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002597 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2598 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002599 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2600 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2601 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2602 rt2x00_get_field16(eeprom,
2603 EEPROM_TXMIXER_GAIN_BG_VAL));
2604 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2605
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002606 if (rt2x00_rt(rt2x00dev, RT3090)) {
2607 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2608
2609 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2610 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2611 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
2612 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2613 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2614
2615 rt2800_bbp_write(rt2x00dev, 138, bbp);
2616 }
2617
2618 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002619 rt2x00_rt(rt2x00dev, RT3090) ||
2620 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002621 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2622 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2623 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2624 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2625 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2626 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2627 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2628
2629 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2630 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2631 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2632
2633 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2634 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2635 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2636
2637 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2638 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2639 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2640 }
2641
2642 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002643 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002644 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2645 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002646 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2647 else
2648 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2649 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2650 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2651 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2652 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2653 }
2654
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002655 return 0;
2656}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002657
2658int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
2659{
2660 u32 reg;
2661 u16 word;
2662
2663 /*
2664 * Initialize all registers.
2665 */
2666 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
2667 rt2800_init_registers(rt2x00dev) ||
2668 rt2800_init_bbp(rt2x00dev) ||
2669 rt2800_init_rfcsr(rt2x00dev)))
2670 return -EIO;
2671
2672 /*
2673 * Send signal to firmware during boot time.
2674 */
2675 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
2676
2677 if (rt2x00_is_usb(rt2x00dev) &&
2678 (rt2x00_rt(rt2x00dev, RT3070) ||
2679 rt2x00_rt(rt2x00dev, RT3071) ||
2680 rt2x00_rt(rt2x00dev, RT3572))) {
2681 udelay(200);
2682 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
2683 udelay(10);
2684 }
2685
2686 /*
2687 * Enable RX.
2688 */
2689 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
2690 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2691 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
2692 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
2693
2694 udelay(50);
2695
2696 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2697 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2698 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2699 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2700 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
2701 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2702
2703 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
2704 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2705 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
2706 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
2707
2708 /*
2709 * Initialize LED control
2710 */
2711 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
2712 rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
2713 word & 0xff, (word >> 8) & 0xff);
2714
2715 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
2716 rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
2717 word & 0xff, (word >> 8) & 0xff);
2718
2719 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
2720 rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
2721 word & 0xff, (word >> 8) & 0xff);
2722
2723 return 0;
2724}
2725EXPORT_SYMBOL_GPL(rt2800_enable_radio);
2726
2727void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
2728{
2729 u32 reg;
2730
2731 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2732 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2733 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2734 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2735 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2736 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
2737 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2738
2739 /* Wait for DMA, ignore error */
2740 rt2800_wait_wpdma_ready(rt2x00dev);
2741
2742 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
2743 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
2744 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
2745 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
2746
2747 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
2748 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
2749}
2750EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002751
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002752int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2753{
2754 u32 reg;
2755
2756 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2757
2758 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2759}
2760EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2761
2762static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2763{
2764 u32 reg;
2765
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002766 mutex_lock(&rt2x00dev->csr_mutex);
2767
2768 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002769 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2770 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2771 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002772 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002773
2774 /* Wait until the EEPROM has been loaded */
2775 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2776
2777 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002778 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2779 (u32 *)&rt2x00dev->eeprom[i]);
2780 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2781 (u32 *)&rt2x00dev->eeprom[i + 2]);
2782 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2783 (u32 *)&rt2x00dev->eeprom[i + 4]);
2784 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2785 (u32 *)&rt2x00dev->eeprom[i + 6]);
2786
2787 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002788}
2789
2790void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2791{
2792 unsigned int i;
2793
2794 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2795 rt2800_efuse_read(rt2x00dev, i);
2796}
2797EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2798
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002799int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2800{
2801 u16 word;
2802 u8 *mac;
2803 u8 default_lna_gain;
2804
2805 /*
2806 * Start validation of the data that has been read.
2807 */
2808 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2809 if (!is_valid_ether_addr(mac)) {
2810 random_ether_addr(mac);
2811 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2812 }
2813
2814 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2815 if (word == 0xffff) {
2816 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2817 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2818 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2819 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2820 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002821 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002822 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002823 /*
2824 * There is a max of 2 RX streams for RT28x0 series
2825 */
2826 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2827 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2828 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2829 }
2830
2831 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2832 if (word == 0xffff) {
2833 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2834 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2835 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2836 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2837 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2838 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2839 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2840 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2841 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2842 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002843 rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
2844 rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002845 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2846 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2847 }
2848
2849 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2850 if ((word & 0x00ff) == 0x00ff) {
2851 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002852 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2853 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2854 }
2855 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002856 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2857 LED_MODE_TXRX_ACTIVITY);
2858 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2859 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2860 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2861 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2862 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002863 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002864 }
2865
2866 /*
2867 * During the LNA validation we are going to use
2868 * lna0 as correct value. Note that EEPROM_LNA
2869 * is never validated.
2870 */
2871 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2872 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2873
2874 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2875 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2876 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2877 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2878 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2879 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2880
2881 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2882 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2883 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2884 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2885 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2886 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2887 default_lna_gain);
2888 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2889
2890 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2891 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2892 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2893 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2894 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2895 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2896
2897 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2898 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2899 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2900 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2901 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2902 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2903 default_lna_gain);
2904 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2905
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002906 rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
2907 if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
2908 rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
2909 if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
2910 rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
2911 rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
2912
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002913 return 0;
2914}
2915EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2916
2917int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2918{
2919 u32 reg;
2920 u16 value;
2921 u16 eeprom;
2922
2923 /*
2924 * Read EEPROM word for configuration.
2925 */
2926 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2927
2928 /*
2929 * Identify RF chipset.
2930 */
2931 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2932 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2933
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002934 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2935 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002936
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002937 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002938 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002939 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002940 !rt2x00_rt(rt2x00dev, RT3070) &&
2941 !rt2x00_rt(rt2x00dev, RT3071) &&
2942 !rt2x00_rt(rt2x00dev, RT3090) &&
2943 !rt2x00_rt(rt2x00dev, RT3390) &&
2944 !rt2x00_rt(rt2x00dev, RT3572)) {
2945 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2946 return -ENODEV;
2947 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002948
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002949 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2950 !rt2x00_rf(rt2x00dev, RF2850) &&
2951 !rt2x00_rf(rt2x00dev, RF2720) &&
2952 !rt2x00_rf(rt2x00dev, RF2750) &&
2953 !rt2x00_rf(rt2x00dev, RF3020) &&
2954 !rt2x00_rf(rt2x00dev, RF2020) &&
2955 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002956 !rt2x00_rf(rt2x00dev, RF3022) &&
2957 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002958 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2959 return -ENODEV;
2960 }
2961
2962 /*
2963 * Identify default antenna configuration.
2964 */
2965 rt2x00dev->default_ant.tx =
2966 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2967 rt2x00dev->default_ant.rx =
2968 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2969
2970 /*
2971 * Read frequency offset and RF programming sequence.
2972 */
2973 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2974 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2975
2976 /*
2977 * Read external LNA informations.
2978 */
2979 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2980
2981 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2982 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2983 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2984 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2985
2986 /*
2987 * Detect if this device has an hardware controlled radio.
2988 */
2989 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2990 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2991
2992 /*
2993 * Store led settings, for correct led behaviour.
2994 */
2995#ifdef CONFIG_RT2X00_LIB_LEDS
2996 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2997 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2998 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2999
3000 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
3001#endif /* CONFIG_RT2X00_LIB_LEDS */
3002
3003 return 0;
3004}
3005EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
3006
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003007/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02003008 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003009 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
3010 */
3011static const struct rf_channel rf_vals[] = {
3012 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
3013 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
3014 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
3015 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
3016 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
3017 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
3018 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
3019 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
3020 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
3021 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
3022 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
3023 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
3024 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
3025 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
3026
3027 /* 802.11 UNI / HyperLan 2 */
3028 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
3029 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
3030 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
3031 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
3032 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
3033 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
3034 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
3035 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
3036 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
3037 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
3038 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
3039 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
3040
3041 /* 802.11 HyperLan 2 */
3042 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
3043 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
3044 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
3045 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
3046 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
3047 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
3048 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
3049 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
3050 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
3051 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
3052 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
3053 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
3054 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
3055 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
3056 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
3057 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
3058
3059 /* 802.11 UNII */
3060 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
3061 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
3062 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
3063 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
3064 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
3065 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
3066 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
3067 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
3068 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
3069 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
3070 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
3071
3072 /* 802.11 Japan */
3073 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
3074 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
3075 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
3076 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
3077 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
3078 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
3079 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
3080};
3081
3082/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02003083 * RF value list for rt3xxx
3084 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003085 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02003086static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003087 {1, 241, 2, 2 },
3088 {2, 241, 2, 7 },
3089 {3, 242, 2, 2 },
3090 {4, 242, 2, 7 },
3091 {5, 243, 2, 2 },
3092 {6, 243, 2, 7 },
3093 {7, 244, 2, 2 },
3094 {8, 244, 2, 7 },
3095 {9, 245, 2, 2 },
3096 {10, 245, 2, 7 },
3097 {11, 246, 2, 2 },
3098 {12, 246, 2, 7 },
3099 {13, 247, 2, 2 },
3100 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02003101
3102 /* 802.11 UNI / HyperLan 2 */
3103 {36, 0x56, 0, 4},
3104 {38, 0x56, 0, 6},
3105 {40, 0x56, 0, 8},
3106 {44, 0x57, 0, 0},
3107 {46, 0x57, 0, 2},
3108 {48, 0x57, 0, 4},
3109 {52, 0x57, 0, 8},
3110 {54, 0x57, 0, 10},
3111 {56, 0x58, 0, 0},
3112 {60, 0x58, 0, 4},
3113 {62, 0x58, 0, 6},
3114 {64, 0x58, 0, 8},
3115
3116 /* 802.11 HyperLan 2 */
3117 {100, 0x5b, 0, 8},
3118 {102, 0x5b, 0, 10},
3119 {104, 0x5c, 0, 0},
3120 {108, 0x5c, 0, 4},
3121 {110, 0x5c, 0, 6},
3122 {112, 0x5c, 0, 8},
3123 {116, 0x5d, 0, 0},
3124 {118, 0x5d, 0, 2},
3125 {120, 0x5d, 0, 4},
3126 {124, 0x5d, 0, 8},
3127 {126, 0x5d, 0, 10},
3128 {128, 0x5e, 0, 0},
3129 {132, 0x5e, 0, 4},
3130 {134, 0x5e, 0, 6},
3131 {136, 0x5e, 0, 8},
3132 {140, 0x5f, 0, 0},
3133
3134 /* 802.11 UNII */
3135 {149, 0x5f, 0, 9},
3136 {151, 0x5f, 0, 11},
3137 {153, 0x60, 0, 1},
3138 {157, 0x60, 0, 5},
3139 {159, 0x60, 0, 7},
3140 {161, 0x60, 0, 9},
3141 {165, 0x61, 0, 1},
3142 {167, 0x61, 0, 3},
3143 {169, 0x61, 0, 5},
3144 {171, 0x61, 0, 7},
3145 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003146};
3147
3148int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
3149{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003150 struct hw_mode_spec *spec = &rt2x00dev->spec;
3151 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003152 char *default_power1;
3153 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003154 unsigned int i;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003155 unsigned short max_power;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003156 u16 eeprom;
3157
3158 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01003159 * Disable powersaving as default on PCI devices.
3160 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003161 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01003162 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
3163
3164 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003165 * Initialize all hw fields.
3166 */
3167 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003168 IEEE80211_HW_SIGNAL_DBM |
3169 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02003170 IEEE80211_HW_PS_NULLFUNC_STACK |
3171 IEEE80211_HW_AMPDU_AGGREGATION;
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02003172 /*
3173 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
3174 * unless we are capable of sending the buffered frames out after the
3175 * DTIM transmission using rt2x00lib_beacondone. This will send out
3176 * multicast and broadcast traffic immediately instead of buffering it
3177 * infinitly and thus dropping it after some time.
3178 */
3179 if (!rt2x00_is_usb(rt2x00dev))
3180 rt2x00dev->hw->flags |=
3181 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003182
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003183 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
3184 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
3185 rt2x00_eeprom_addr(rt2x00dev,
3186 EEPROM_MAC_ADDR_0));
3187
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003188 /*
3189 * As rt2800 has a global fallback table we cannot specify
3190 * more then one tx rate per frame but since the hw will
3191 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02003192 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003193 * we are going to try. Otherwise mac80211 will truncate our
3194 * reported tx rates and the rc algortihm will end up with
3195 * incorrect data.
3196 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02003197 rt2x00dev->hw->max_rates = 1;
3198 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003199 rt2x00dev->hw->max_rate_tries = 1;
3200
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003201 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
3202
3203 /*
3204 * Initialize hw_mode information.
3205 */
3206 spec->supported_bands = SUPPORT_BAND_2GHZ;
3207 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
3208
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003209 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02003210 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003211 spec->num_channels = 14;
3212 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02003213 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
3214 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003215 spec->supported_bands |= SUPPORT_BAND_5GHZ;
3216 spec->num_channels = ARRAY_SIZE(rf_vals);
3217 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003218 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
3219 rt2x00_rf(rt2x00dev, RF2020) ||
3220 rt2x00_rf(rt2x00dev, RF3021) ||
3221 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02003222 spec->num_channels = 14;
3223 spec->channels = rf_vals_3x;
3224 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
3225 spec->supported_bands |= SUPPORT_BAND_5GHZ;
3226 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
3227 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003228 }
3229
3230 /*
3231 * Initialize HT information.
3232 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003233 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01003234 spec->ht.ht_supported = true;
3235 else
3236 spec->ht.ht_supported = false;
3237
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003238 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02003239 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003240 IEEE80211_HT_CAP_GRN_FLD |
3241 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02003242 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02003243
3244 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
3245 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
3246
Ivo van Doornaa674632010-06-29 21:48:37 +02003247 spec->ht.cap |=
3248 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
3249 IEEE80211_HT_CAP_RX_STBC_SHIFT;
3250
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003251 spec->ht.ampdu_factor = 3;
3252 spec->ht.ampdu_density = 4;
3253 spec->ht.mcs.tx_params =
3254 IEEE80211_HT_MCS_TX_DEFINED |
3255 IEEE80211_HT_MCS_TX_RX_DIFF |
3256 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
3257 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
3258
3259 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
3260 case 3:
3261 spec->ht.mcs.rx_mask[2] = 0xff;
3262 case 2:
3263 spec->ht.mcs.rx_mask[1] = 0xff;
3264 case 1:
3265 spec->ht.mcs.rx_mask[0] = 0xff;
3266 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
3267 break;
3268 }
3269
3270 /*
3271 * Create channel information array
3272 */
3273 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
3274 if (!info)
3275 return -ENOMEM;
3276
3277 spec->channels_info = info;
3278
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003279 rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
3280 max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
3281 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
3282 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003283
3284 for (i = 0; i < 14; i++) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003285 info[i].max_power = max_power;
3286 info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
3287 info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003288 }
3289
3290 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003291 max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
3292 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
3293 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003294
3295 for (i = 14; i < spec->num_channels; i++) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003296 info[i].max_power = max_power;
3297 info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
3298 info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003299 }
3300 }
3301
3302 return 0;
3303}
3304EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
3305
3306/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003307 * IEEE80211 stack callback functions.
3308 */
Helmut Schaae7836192010-07-11 12:28:54 +02003309void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
3310 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003311{
3312 struct rt2x00_dev *rt2x00dev = hw->priv;
3313 struct mac_iveiv_entry iveiv_entry;
3314 u32 offset;
3315
3316 offset = MAC_IVEIV_ENTRY(hw_key_idx);
3317 rt2800_register_multiread(rt2x00dev, offset,
3318 &iveiv_entry, sizeof(iveiv_entry));
3319
Julia Lawall855da5e2009-12-13 17:07:45 +01003320 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
3321 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003322}
Helmut Schaae7836192010-07-11 12:28:54 +02003323EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003324
Helmut Schaae7836192010-07-11 12:28:54 +02003325int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003326{
3327 struct rt2x00_dev *rt2x00dev = hw->priv;
3328 u32 reg;
3329 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3330
3331 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
3332 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
3333 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
3334
3335 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
3336 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
3337 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
3338
3339 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
3340 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
3341 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
3342
3343 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
3344 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
3345 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
3346
3347 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
3348 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
3349 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
3350
3351 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
3352 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
3353 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
3354
3355 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
3356 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
3357 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
3358
3359 return 0;
3360}
Helmut Schaae7836192010-07-11 12:28:54 +02003361EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003362
Helmut Schaae7836192010-07-11 12:28:54 +02003363int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3364 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003365{
3366 struct rt2x00_dev *rt2x00dev = hw->priv;
3367 struct data_queue *queue;
3368 struct rt2x00_field32 field;
3369 int retval;
3370 u32 reg;
3371 u32 offset;
3372
3373 /*
3374 * First pass the configuration through rt2x00lib, that will
3375 * update the queue settings and validate the input. After that
3376 * we are free to update the registers based on the value
3377 * in the queue parameter.
3378 */
3379 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3380 if (retval)
3381 return retval;
3382
3383 /*
3384 * We only need to perform additional register initialization
3385 * for WMM queues/
3386 */
3387 if (queue_idx >= 4)
3388 return 0;
3389
3390 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3391
3392 /* Update WMM TXOP register */
3393 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3394 field.bit_offset = (queue_idx & 1) * 16;
3395 field.bit_mask = 0xffff << field.bit_offset;
3396
3397 rt2800_register_read(rt2x00dev, offset, &reg);
3398 rt2x00_set_field32(&reg, field, queue->txop);
3399 rt2800_register_write(rt2x00dev, offset, reg);
3400
3401 /* Update WMM registers */
3402 field.bit_offset = queue_idx * 4;
3403 field.bit_mask = 0xf << field.bit_offset;
3404
3405 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
3406 rt2x00_set_field32(&reg, field, queue->aifs);
3407 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
3408
3409 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
3410 rt2x00_set_field32(&reg, field, queue->cw_min);
3411 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
3412
3413 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
3414 rt2x00_set_field32(&reg, field, queue->cw_max);
3415 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
3416
3417 /* Update EDCA registers */
3418 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3419
3420 rt2800_register_read(rt2x00dev, offset, &reg);
3421 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3422 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3423 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3424 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
3425 rt2800_register_write(rt2x00dev, offset, reg);
3426
3427 return 0;
3428}
Helmut Schaae7836192010-07-11 12:28:54 +02003429EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003430
Helmut Schaae7836192010-07-11 12:28:54 +02003431u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003432{
3433 struct rt2x00_dev *rt2x00dev = hw->priv;
3434 u64 tsf;
3435 u32 reg;
3436
3437 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
3438 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
3439 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
3440 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3441
3442 return tsf;
3443}
Helmut Schaae7836192010-07-11 12:28:54 +02003444EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003445
Helmut Schaae7836192010-07-11 12:28:54 +02003446int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
3447 enum ieee80211_ampdu_mlme_action action,
3448 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
Helmut Schaa1df90802010-06-29 21:38:12 +02003449{
Helmut Schaa1df90802010-06-29 21:38:12 +02003450 int ret = 0;
3451
3452 switch (action) {
3453 case IEEE80211_AMPDU_RX_START:
3454 case IEEE80211_AMPDU_RX_STOP:
3455 /* we don't support RX aggregation yet */
3456 ret = -ENOTSUPP;
3457 break;
3458 case IEEE80211_AMPDU_TX_START:
3459 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3460 break;
3461 case IEEE80211_AMPDU_TX_STOP:
3462 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3463 break;
3464 case IEEE80211_AMPDU_TX_OPERATIONAL:
3465 break;
3466 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02003467 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02003468 }
3469
3470 return ret;
3471}
Helmut Schaae7836192010-07-11 12:28:54 +02003472EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003473
3474MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
3475MODULE_VERSION(DRV_VERSION);
3476MODULE_DESCRIPTION("Ralink RT2800 library");
3477MODULE_LICENSE("GPL");