blob: 0ecbcc4c29d217a7062bbeb1ecf961024c3e97ff [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b095a2012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080031#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#include "sdhci.h"
34
35#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080036
Pierre Ossmand129bce2006-03-24 03:18:17 -080037#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010038 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmanf9134312008-12-21 17:01:48 +010040#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
41 defined(CONFIG_MMC_SDHCI_MODULE))
42#define SDHCI_USE_LEDS_CLASS
43#endif
44
Arindam Nathb513ea22011-05-05 12:19:04 +053045#define MAX_TUNING_LOOP 40
46
Pierre Ossmandf673b22006-06-30 02:22:31 -070047static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030048static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070049
Pierre Ossmand129bce2006-03-24 03:18:17 -080050static void sdhci_finish_data(struct sdhci_host *);
51
Pierre Ossmand129bce2006-03-24 03:18:17 -080052static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053053static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053054static void sdhci_tuning_timer(unsigned long data);
Kevin Liu52983382013-01-31 11:31:37 +080055static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080056
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030057#ifdef CONFIG_PM_RUNTIME
58static int sdhci_runtime_pm_get(struct sdhci_host *host);
59static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030060static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
61static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030062#else
63static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
64{
65 return 0;
66}
67static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
68{
69 return 0;
70}
Adrian Hunterf0710a52013-05-06 12:17:32 +030071static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
72{
73}
74static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
75{
76}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030077#endif
78
Pierre Ossmand129bce2006-03-24 03:18:17 -080079static void sdhci_dumpregs(struct sdhci_host *host)
80{
Girish K Sa3c76eb2011-10-11 11:44:09 +053081 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070082 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080083
Girish K Sa3c76eb2011-10-11 11:44:09 +053084 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030085 sdhci_readl(host, SDHCI_DMA_ADDRESS),
86 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053087 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030088 sdhci_readw(host, SDHCI_BLOCK_SIZE),
89 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053090 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030091 sdhci_readl(host, SDHCI_ARGUMENT),
92 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053093 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030094 sdhci_readl(host, SDHCI_PRESENT_STATE),
95 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053096 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030097 sdhci_readb(host, SDHCI_POWER_CONTROL),
98 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053099 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300100 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
101 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530102 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300103 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
104 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530105 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300106 sdhci_readl(host, SDHCI_INT_ENABLE),
107 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530108 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300109 sdhci_readw(host, SDHCI_ACMD12_ERR),
110 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530111 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300112 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500113 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530114 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500115 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300116 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530117 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530118 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800119
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100120 if (host->flags & SDHCI_USE_ADMA)
Girish K Sa3c76eb2011-10-11 11:44:09 +0530121 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100122 readl(host->ioaddr + SDHCI_ADMA_ERROR),
123 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
124
Girish K Sa3c76eb2011-10-11 11:44:09 +0530125 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800126}
127
128/*****************************************************************************\
129 * *
130 * Low level functions *
131 * *
132\*****************************************************************************/
133
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300134static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
135{
136 u32 ier;
137
138 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
139 ier &= ~clear;
140 ier |= set;
141 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
142 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
143}
144
145static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
146{
147 sdhci_clear_set_irqs(host, 0, irqs);
148}
149
150static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
151{
152 sdhci_clear_set_irqs(host, irqs, 0);
153}
154
155static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
156{
Shawn Guod25928d2011-06-21 22:41:48 +0800157 u32 present, irqs;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300158
Adrian Hunterc79396c2011-12-27 15:48:42 +0200159 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100160 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300161 return;
162
Shawn Guod25928d2011-06-21 22:41:48 +0800163 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
164 SDHCI_CARD_PRESENT;
165 irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;
166
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300167 if (enable)
168 sdhci_unmask_irqs(host, irqs);
169 else
170 sdhci_mask_irqs(host, irqs);
171}
172
173static void sdhci_enable_card_detection(struct sdhci_host *host)
174{
175 sdhci_set_card_detection(host, true);
176}
177
178static void sdhci_disable_card_detection(struct sdhci_host *host)
179{
180 sdhci_set_card_detection(host, false);
181}
182
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183static void sdhci_reset(struct sdhci_host *host, u8 mask)
184{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700185 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300186 u32 uninitialized_var(ier);
Pierre Ossmane16514d82006-06-30 02:22:24 -0700187
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100188 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300189 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700190 SDHCI_CARD_PRESENT))
191 return;
192 }
193
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300194 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
195 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
196
Philip Rakity393c1a32011-01-21 11:26:40 -0800197 if (host->ops->platform_reset_enter)
198 host->ops->platform_reset_enter(host, mask);
199
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300200 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800201
Adrian Hunterf0710a52013-05-06 12:17:32 +0300202 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800203 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300204 /* Reset-all turns off SD Bus Power */
205 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
206 sdhci_runtime_pm_bus_off(host);
207 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800208
Pierre Ossmane16514d82006-06-30 02:22:24 -0700209 /* Wait max 100 ms */
210 timeout = 100;
211
212 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300213 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700214 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530215 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700216 mmc_hostname(host->mmc), (int)mask);
217 sdhci_dumpregs(host);
218 return;
219 }
220 timeout--;
221 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800222 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300223
Philip Rakity393c1a32011-01-21 11:26:40 -0800224 if (host->ops->platform_reset_exit)
225 host->ops->platform_reset_exit(host, mask);
226
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300227 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
228 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800229
230 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
231 if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
232 host->ops->enable_dma(host);
233 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800234}
235
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800236static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
237
238static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800240 if (soft)
241 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
242 else
243 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800244
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300245 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
246 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700247 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
248 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300249 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800250
251 if (soft) {
252 /* force clock reconfiguration */
253 host->clock = 0;
254 sdhci_set_ios(host->mmc, &host->mmc->ios);
255 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300256}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300258static void sdhci_reinit(struct sdhci_host *host)
259{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800260 sdhci_init(host, 0);
Aaron Lub67c6b42012-06-29 16:17:31 +0800261 /*
262 * Retuning stuffs are affected by different cards inserted and only
263 * applicable to UHS-I cards. So reset these fields to their initial
264 * value when card is removed.
265 */
Aaron Lu973905f2012-07-04 13:29:09 +0800266 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
267 host->flags &= ~SDHCI_USING_RETUNING_TIMER;
268
Aaron Lub67c6b42012-06-29 16:17:31 +0800269 del_timer_sync(&host->tuning_timer);
270 host->flags &= ~SDHCI_NEEDS_RETUNING;
271 host->mmc->max_blk_count =
272 (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
273 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300274 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800275}
276
277static void sdhci_activate_led(struct sdhci_host *host)
278{
279 u8 ctrl;
280
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300281 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800282 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300283 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284}
285
286static void sdhci_deactivate_led(struct sdhci_host *host)
287{
288 u8 ctrl;
289
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300290 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800291 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300292 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293}
294
Pierre Ossmanf9134312008-12-21 17:01:48 +0100295#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100296static void sdhci_led_control(struct led_classdev *led,
297 enum led_brightness brightness)
298{
299 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
300 unsigned long flags;
301
302 spin_lock_irqsave(&host->lock, flags);
303
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300304 if (host->runtime_suspended)
305 goto out;
306
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100307 if (brightness == LED_OFF)
308 sdhci_deactivate_led(host);
309 else
310 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300311out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100312 spin_unlock_irqrestore(&host->lock, flags);
313}
314#endif
315
Pierre Ossmand129bce2006-03-24 03:18:17 -0800316/*****************************************************************************\
317 * *
318 * Core functions *
319 * *
320\*****************************************************************************/
321
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100322static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800323{
Pierre Ossman76591502008-07-21 00:32:11 +0200324 unsigned long flags;
325 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700326 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200327 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800328
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100329 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800330
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100331 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200332 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800333
Pierre Ossman76591502008-07-21 00:32:11 +0200334 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800335
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100336 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200337 if (!sg_miter_next(&host->sg_miter))
338 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800339
Pierre Ossman76591502008-07-21 00:32:11 +0200340 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800341
Pierre Ossman76591502008-07-21 00:32:11 +0200342 blksize -= len;
343 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200344
Pierre Ossman76591502008-07-21 00:32:11 +0200345 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800346
Pierre Ossman76591502008-07-21 00:32:11 +0200347 while (len) {
348 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300349 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200350 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800351 }
Pierre Ossman76591502008-07-21 00:32:11 +0200352
353 *buf = scratch & 0xFF;
354
355 buf++;
356 scratch >>= 8;
357 chunk--;
358 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800359 }
360 }
Pierre Ossman76591502008-07-21 00:32:11 +0200361
362 sg_miter_stop(&host->sg_miter);
363
364 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100365}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100367static void sdhci_write_block_pio(struct sdhci_host *host)
368{
Pierre Ossman76591502008-07-21 00:32:11 +0200369 unsigned long flags;
370 size_t blksize, len, chunk;
371 u32 scratch;
372 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100373
374 DBG("PIO writing\n");
375
376 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200377 chunk = 0;
378 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100379
Pierre Ossman76591502008-07-21 00:32:11 +0200380 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100381
382 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200383 if (!sg_miter_next(&host->sg_miter))
384 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100385
Pierre Ossman76591502008-07-21 00:32:11 +0200386 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200387
Pierre Ossman76591502008-07-21 00:32:11 +0200388 blksize -= len;
389 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100390
Pierre Ossman76591502008-07-21 00:32:11 +0200391 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100392
Pierre Ossman76591502008-07-21 00:32:11 +0200393 while (len) {
394 scratch |= (u32)*buf << (chunk * 8);
395
396 buf++;
397 chunk++;
398 len--;
399
400 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300401 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200402 chunk = 0;
403 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100404 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100405 }
406 }
Pierre Ossman76591502008-07-21 00:32:11 +0200407
408 sg_miter_stop(&host->sg_miter);
409
410 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100411}
412
413static void sdhci_transfer_pio(struct sdhci_host *host)
414{
415 u32 mask;
416
417 BUG_ON(!host->data);
418
Pierre Ossman76591502008-07-21 00:32:11 +0200419 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100420 return;
421
422 if (host->data->flags & MMC_DATA_READ)
423 mask = SDHCI_DATA_AVAILABLE;
424 else
425 mask = SDHCI_SPACE_AVAILABLE;
426
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200427 /*
428 * Some controllers (JMicron JMB38x) mess up the buffer bits
429 * for transfers < 4 bytes. As long as it is just one block,
430 * we can ignore the bits.
431 */
432 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
433 (host->data->blocks == 1))
434 mask = ~0;
435
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300436 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300437 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
438 udelay(100);
439
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100440 if (host->data->flags & MMC_DATA_READ)
441 sdhci_read_block_pio(host);
442 else
443 sdhci_write_block_pio(host);
444
Pierre Ossman76591502008-07-21 00:32:11 +0200445 host->blocks--;
446 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100447 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100448 }
449
450 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800451}
452
Pierre Ossman2134a922008-06-28 18:28:51 +0200453static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
454{
455 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800456 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200457}
458
459static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
460{
Cong Wang482fce92011-11-27 13:27:00 +0800461 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200462 local_irq_restore(*flags);
463}
464
Ben Dooks118cd172010-03-05 13:43:26 -0800465static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
466{
Ben Dooks9e506f32010-03-05 13:43:29 -0800467 __le32 *dataddr = (__le32 __force *)(desc + 4);
468 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800469
Ben Dooks9e506f32010-03-05 13:43:29 -0800470 /* SDHCI specification says ADMA descriptors should be 4 byte
471 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800472
Ben Dooks9e506f32010-03-05 13:43:29 -0800473 cmdlen[0] = cpu_to_le16(cmd);
474 cmdlen[1] = cpu_to_le16(len);
475
476 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800477}
478
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200479static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200480 struct mmc_data *data)
481{
482 int direction;
483
484 u8 *desc;
485 u8 *align;
486 dma_addr_t addr;
487 dma_addr_t align_addr;
488 int len, offset;
489
490 struct scatterlist *sg;
491 int i;
492 char *buffer;
493 unsigned long flags;
494
495 /*
496 * The spec does not specify endianness of descriptor table.
497 * We currently guess that it is LE.
498 */
499
500 if (data->flags & MMC_DATA_READ)
501 direction = DMA_FROM_DEVICE;
502 else
503 direction = DMA_TO_DEVICE;
504
505 /*
506 * The ADMA descriptor table is mapped further down as we
507 * need to fill it with data first.
508 */
509
510 host->align_addr = dma_map_single(mmc_dev(host->mmc),
511 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700512 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200513 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200514 BUG_ON(host->align_addr & 0x3);
515
516 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
517 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200518 if (host->sg_count == 0)
519 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200520
521 desc = host->adma_desc;
522 align = host->align_buffer;
523
524 align_addr = host->align_addr;
525
526 for_each_sg(data->sg, sg, host->sg_count, i) {
527 addr = sg_dma_address(sg);
528 len = sg_dma_len(sg);
529
530 /*
531 * The SDHCI specification states that ADMA
532 * addresses must be 32-bit aligned. If they
533 * aren't, then we use a bounce buffer for
534 * the (up to three) bytes that screw up the
535 * alignment.
536 */
537 offset = (4 - (addr & 0x3)) & 0x3;
538 if (offset) {
539 if (data->flags & MMC_DATA_WRITE) {
540 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200541 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200542 memcpy(align, buffer, offset);
543 sdhci_kunmap_atomic(buffer, &flags);
544 }
545
Ben Dooks118cd172010-03-05 13:43:26 -0800546 /* tran, valid */
547 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200548
549 BUG_ON(offset > 65536);
550
Pierre Ossman2134a922008-06-28 18:28:51 +0200551 align += 4;
552 align_addr += 4;
553
554 desc += 8;
555
556 addr += offset;
557 len -= offset;
558 }
559
Pierre Ossman2134a922008-06-28 18:28:51 +0200560 BUG_ON(len > 65536);
561
Ben Dooks118cd172010-03-05 13:43:26 -0800562 /* tran, valid */
563 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200564 desc += 8;
565
566 /*
567 * If this triggers then we have a calculation bug
568 * somewhere. :/
569 */
570 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
571 }
572
Thomas Abraham70764a92010-05-26 14:42:04 -0700573 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
574 /*
575 * Mark the last descriptor as the terminating descriptor
576 */
577 if (desc != host->adma_desc) {
578 desc -= 8;
579 desc[0] |= 0x2; /* end */
580 }
581 } else {
582 /*
583 * Add a terminating entry.
584 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200585
Thomas Abraham70764a92010-05-26 14:42:04 -0700586 /* nop, end, valid */
587 sdhci_set_adma_desc(desc, 0, 0, 0x3);
588 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200589
590 /*
591 * Resync align buffer as we might have changed it.
592 */
593 if (data->flags & MMC_DATA_WRITE) {
594 dma_sync_single_for_device(mmc_dev(host->mmc),
595 host->align_addr, 128 * 4, direction);
596 }
597
598 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
599 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200600 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200601 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200602 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200603
604 return 0;
605
606unmap_entries:
607 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
608 data->sg_len, direction);
609unmap_align:
610 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
611 128 * 4, direction);
612fail:
613 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200614}
615
616static void sdhci_adma_table_post(struct sdhci_host *host,
617 struct mmc_data *data)
618{
619 int direction;
620
621 struct scatterlist *sg;
622 int i, size;
623 u8 *align;
624 char *buffer;
625 unsigned long flags;
626
627 if (data->flags & MMC_DATA_READ)
628 direction = DMA_FROM_DEVICE;
629 else
630 direction = DMA_TO_DEVICE;
631
632 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
633 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
634
635 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
636 128 * 4, direction);
637
638 if (data->flags & MMC_DATA_READ) {
639 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
640 data->sg_len, direction);
641
642 align = host->align_buffer;
643
644 for_each_sg(data->sg, sg, host->sg_count, i) {
645 if (sg_dma_address(sg) & 0x3) {
646 size = 4 - (sg_dma_address(sg) & 0x3);
647
648 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200649 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200650 memcpy(buffer, align, size);
651 sdhci_kunmap_atomic(buffer, &flags);
652
653 align += 4;
654 }
655 }
656 }
657
658 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
659 data->sg_len, direction);
660}
661
Andrei Warkentina3c77782011-04-11 16:13:42 -0500662static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800663{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700664 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500665 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700666 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800667
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200668 /*
669 * If the host controller provides us with an incorrect timeout
670 * value, just skip the check and use 0xE. The hardware may take
671 * longer to time out, but that's much better than having a too-short
672 * timeout value.
673 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200674 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200675 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200676
Andrei Warkentina3c77782011-04-11 16:13:42 -0500677 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100678 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500679 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800680
Andrei Warkentina3c77782011-04-11 16:13:42 -0500681 /* timeout in us */
682 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100683 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300684 else {
685 target_timeout = data->timeout_ns / 1000;
686 if (host->clock)
687 target_timeout += data->timeout_clks / host->clock;
688 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700689
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700690 /*
691 * Figure out needed cycles.
692 * We do this in steps in order to fit inside a 32 bit int.
693 * The first step is the minimum timeout, which will have a
694 * minimum resolution of 6 bits:
695 * (1) 2^13*1000 > 2^22,
696 * (2) host->timeout_clk < 2^16
697 * =>
698 * (1) / (2) > 2^6
699 */
700 count = 0;
701 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
702 while (current_timeout < target_timeout) {
703 count++;
704 current_timeout <<= 1;
705 if (count >= 0xF)
706 break;
707 }
708
709 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400710 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
711 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700712 count = 0xE;
713 }
714
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200715 return count;
716}
717
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300718static void sdhci_set_transfer_irqs(struct sdhci_host *host)
719{
720 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
721 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
722
723 if (host->flags & SDHCI_REQ_USE_DMA)
724 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
725 else
726 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
727}
728
Andrei Warkentina3c77782011-04-11 16:13:42 -0500729static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200730{
731 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200732 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500733 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200734 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200735
736 WARN_ON(host->data);
737
Andrei Warkentina3c77782011-04-11 16:13:42 -0500738 if (data || (cmd->flags & MMC_RSP_BUSY)) {
739 count = sdhci_calc_timeout(host, cmd);
740 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
741 }
742
743 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200744 return;
745
746 /* Sanity checks */
747 BUG_ON(data->blksz * data->blocks > 524288);
748 BUG_ON(data->blksz > host->mmc->max_blk_size);
749 BUG_ON(data->blocks > 65535);
750
751 host->data = data;
752 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400753 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200754
Richard Röjforsa13abc72009-09-22 16:45:30 -0700755 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100756 host->flags |= SDHCI_REQ_USE_DMA;
757
Pierre Ossman2134a922008-06-28 18:28:51 +0200758 /*
759 * FIXME: This doesn't account for merging when mapping the
760 * scatterlist.
761 */
762 if (host->flags & SDHCI_REQ_USE_DMA) {
763 int broken, i;
764 struct scatterlist *sg;
765
766 broken = 0;
767 if (host->flags & SDHCI_USE_ADMA) {
768 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
769 broken = 1;
770 } else {
771 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
772 broken = 1;
773 }
774
775 if (unlikely(broken)) {
776 for_each_sg(data->sg, sg, data->sg_len, i) {
777 if (sg->length & 0x3) {
778 DBG("Reverting to PIO because of "
779 "transfer size (%d)\n",
780 sg->length);
781 host->flags &= ~SDHCI_REQ_USE_DMA;
782 break;
783 }
784 }
785 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100786 }
787
788 /*
789 * The assumption here being that alignment is the same after
790 * translation to device address space.
791 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200792 if (host->flags & SDHCI_REQ_USE_DMA) {
793 int broken, i;
794 struct scatterlist *sg;
795
796 broken = 0;
797 if (host->flags & SDHCI_USE_ADMA) {
798 /*
799 * As we use 3 byte chunks to work around
800 * alignment problems, we need to check this
801 * quirk.
802 */
803 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
804 broken = 1;
805 } else {
806 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
807 broken = 1;
808 }
809
810 if (unlikely(broken)) {
811 for_each_sg(data->sg, sg, data->sg_len, i) {
812 if (sg->offset & 0x3) {
813 DBG("Reverting to PIO because of "
814 "bad alignment\n");
815 host->flags &= ~SDHCI_REQ_USE_DMA;
816 break;
817 }
818 }
819 }
820 }
821
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200822 if (host->flags & SDHCI_REQ_USE_DMA) {
823 if (host->flags & SDHCI_USE_ADMA) {
824 ret = sdhci_adma_table_pre(host, data);
825 if (ret) {
826 /*
827 * This only happens when someone fed
828 * us an invalid request.
829 */
830 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200831 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200832 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300833 sdhci_writel(host, host->adma_addr,
834 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200835 }
836 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300837 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200838
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300839 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200840 data->sg, data->sg_len,
841 (data->flags & MMC_DATA_READ) ?
842 DMA_FROM_DEVICE :
843 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300844 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200845 /*
846 * This only happens when someone fed
847 * us an invalid request.
848 */
849 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200850 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200851 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200852 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300853 sdhci_writel(host, sg_dma_address(data->sg),
854 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200855 }
856 }
857 }
858
Pierre Ossman2134a922008-06-28 18:28:51 +0200859 /*
860 * Always adjust the DMA selection as some controllers
861 * (e.g. JMicron) can't do PIO properly when the selection
862 * is ADMA.
863 */
864 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300865 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200866 ctrl &= ~SDHCI_CTRL_DMA_MASK;
867 if ((host->flags & SDHCI_REQ_USE_DMA) &&
868 (host->flags & SDHCI_USE_ADMA))
869 ctrl |= SDHCI_CTRL_ADMA32;
870 else
871 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300872 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100873 }
874
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200875 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200876 int flags;
877
878 flags = SG_MITER_ATOMIC;
879 if (host->data->flags & MMC_DATA_READ)
880 flags |= SG_MITER_TO_SG;
881 else
882 flags |= SG_MITER_FROM_SG;
883 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200884 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800885 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700886
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300887 sdhci_set_transfer_irqs(host);
888
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400889 /* Set the DMA boundary value and block size */
890 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
891 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300892 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700893}
894
895static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500896 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700897{
898 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500899 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700900
Dong Aisheng2b558c12013-10-30 22:09:48 +0800901 if (data == NULL) {
902 /* clear Auto CMD settings for no data CMDs */
903 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
904 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
905 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700906 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800907 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700908
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200909 WARN_ON(!host->data);
910
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700911 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500912 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
913 mode |= SDHCI_TRNS_MULTI;
914 /*
915 * If we are sending CMD23, CMD12 never gets sent
916 * on successful completion (so no Auto-CMD12).
917 */
918 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
919 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500920 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
921 mode |= SDHCI_TRNS_AUTO_CMD23;
922 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
923 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700924 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500925
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700926 if (data->flags & MMC_DATA_READ)
927 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100928 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700929 mode |= SDHCI_TRNS_DMA;
930
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300931 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800932}
933
934static void sdhci_finish_data(struct sdhci_host *host)
935{
936 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800937
938 BUG_ON(!host->data);
939
940 data = host->data;
941 host->data = NULL;
942
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100943 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200944 if (host->flags & SDHCI_USE_ADMA)
945 sdhci_adma_table_post(host, data);
946 else {
947 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
948 data->sg_len, (data->flags & MMC_DATA_READ) ?
949 DMA_FROM_DEVICE : DMA_TO_DEVICE);
950 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800951 }
952
953 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200954 * The specification states that the block count register must
955 * be updated, but it does not specify at what point in the
956 * data flow. That makes the register entirely useless to read
957 * back so we have to assume that nothing made it to the card
958 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800959 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200960 if (data->error)
961 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800962 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200963 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800964
Andrei Warkentine89d4562011-05-23 15:06:37 -0500965 /*
966 * Need to send CMD12 if -
967 * a) open-ended multiblock transfer (no CMD23)
968 * b) error in multiblock transfer
969 */
970 if (data->stop &&
971 (data->error ||
972 !host->mrq->sbc)) {
973
Pierre Ossmand129bce2006-03-24 03:18:17 -0800974 /*
975 * The controller needs a reset of internal state machines
976 * upon error conditions.
977 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200978 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800979 sdhci_reset(host, SDHCI_RESET_CMD);
980 sdhci_reset(host, SDHCI_RESET_DATA);
981 }
982
983 sdhci_send_command(host, data->stop);
984 } else
985 tasklet_schedule(&host->finish_tasklet);
986}
987
Dong Aishengc0e551292013-09-13 19:11:31 +0800988void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800989{
990 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700991 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700992 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800993
994 WARN_ON(host->cmd);
995
Pierre Ossmand129bce2006-03-24 03:18:17 -0800996 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700997 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700998
999 mask = SDHCI_CMD_INHIBIT;
1000 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
1001 mask |= SDHCI_DATA_INHIBIT;
1002
1003 /* We shouldn't wait for data inihibit for stop commands, even
1004 though they might use busy signaling */
1005 if (host->mrq->data && (cmd == host->mrq->data->stop))
1006 mask &= ~SDHCI_DATA_INHIBIT;
1007
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001008 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001009 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301010 pr_err("%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001011 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001012 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001013 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001014 tasklet_schedule(&host->finish_tasklet);
1015 return;
1016 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001017 timeout--;
1018 mdelay(1);
1019 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001020
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001021 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001022 if (!cmd->data && cmd->busy_timeout > 9000)
1023 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001024 else
1025 timeout += 10 * HZ;
1026 mod_timer(&host->timer, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001027
1028 host->cmd = cmd;
1029
Andrei Warkentina3c77782011-04-11 16:13:42 -05001030 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001031
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001032 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001033
Andrei Warkentine89d4562011-05-23 15:06:37 -05001034 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001035
Pierre Ossmand129bce2006-03-24 03:18:17 -08001036 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301037 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001038 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001039 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001040 tasklet_schedule(&host->finish_tasklet);
1041 return;
1042 }
1043
1044 if (!(cmd->flags & MMC_RSP_PRESENT))
1045 flags = SDHCI_CMD_RESP_NONE;
1046 else if (cmd->flags & MMC_RSP_136)
1047 flags = SDHCI_CMD_RESP_LONG;
1048 else if (cmd->flags & MMC_RSP_BUSY)
1049 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1050 else
1051 flags = SDHCI_CMD_RESP_SHORT;
1052
1053 if (cmd->flags & MMC_RSP_CRC)
1054 flags |= SDHCI_CMD_CRC;
1055 if (cmd->flags & MMC_RSP_OPCODE)
1056 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301057
1058 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301059 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1060 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001061 flags |= SDHCI_CMD_DATA;
1062
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001063 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001064}
Dong Aishengc0e551292013-09-13 19:11:31 +08001065EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001066
1067static void sdhci_finish_command(struct sdhci_host *host)
1068{
1069 int i;
1070
1071 BUG_ON(host->cmd == NULL);
1072
1073 if (host->cmd->flags & MMC_RSP_PRESENT) {
1074 if (host->cmd->flags & MMC_RSP_136) {
1075 /* CRC is stripped so we need to do some shifting. */
1076 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001077 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001078 SDHCI_RESPONSE + (3-i)*4) << 8;
1079 if (i != 3)
1080 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001081 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001082 SDHCI_RESPONSE + (3-i)*4-1);
1083 }
1084 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001085 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001086 }
1087 }
1088
Pierre Ossman17b04292007-07-22 22:18:46 +02001089 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001090
Andrei Warkentine89d4562011-05-23 15:06:37 -05001091 /* Finished CMD23, now send actual command. */
1092 if (host->cmd == host->mrq->sbc) {
1093 host->cmd = NULL;
1094 sdhci_send_command(host, host->mrq->cmd);
1095 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001096
Andrei Warkentine89d4562011-05-23 15:06:37 -05001097 /* Processed actual command. */
1098 if (host->data && host->data_early)
1099 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001100
Andrei Warkentine89d4562011-05-23 15:06:37 -05001101 if (!host->cmd->data)
1102 tasklet_schedule(&host->finish_tasklet);
1103
1104 host->cmd = NULL;
1105 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001106}
1107
Kevin Liu52983382013-01-31 11:31:37 +08001108static u16 sdhci_get_preset_value(struct sdhci_host *host)
1109{
1110 u16 ctrl, preset = 0;
1111
1112 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1113
1114 switch (ctrl & SDHCI_CTRL_UHS_MASK) {
1115 case SDHCI_CTRL_UHS_SDR12:
1116 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1117 break;
1118 case SDHCI_CTRL_UHS_SDR25:
1119 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1120 break;
1121 case SDHCI_CTRL_UHS_SDR50:
1122 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1123 break;
1124 case SDHCI_CTRL_UHS_SDR104:
1125 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1126 break;
1127 case SDHCI_CTRL_UHS_DDR50:
1128 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1129 break;
1130 default:
1131 pr_warn("%s: Invalid UHS-I mode selected\n",
1132 mmc_hostname(host->mmc));
1133 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1134 break;
1135 }
1136 return preset;
1137}
1138
Pierre Ossmand129bce2006-03-24 03:18:17 -08001139static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1140{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301141 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001142 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301143 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001144 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001145
Todd Poynor30832ab2011-12-27 15:48:46 +02001146 if (clock && clock == host->clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001147 return;
1148
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001149 host->mmc->actual_clock = 0;
1150
Anton Vorontsov81146342009-03-17 00:13:59 +03001151 if (host->ops->set_clock) {
1152 host->ops->set_clock(host, clock);
1153 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1154 return;
1155 }
1156
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001157 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001158
1159 if (clock == 0)
1160 goto out;
1161
Zhangfei Gao85105c52010-08-06 07:10:01 +08001162 if (host->version >= SDHCI_SPEC_300) {
Kevin Liu52983382013-01-31 11:31:37 +08001163 if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
1164 SDHCI_CTRL_PRESET_VAL_ENABLE) {
1165 u16 pre_val;
1166
1167 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1168 pre_val = sdhci_get_preset_value(host);
1169 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1170 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1171 if (host->clk_mul &&
1172 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1173 clk = SDHCI_PROG_CLOCK_MODE;
1174 real_div = div + 1;
1175 clk_mul = host->clk_mul;
1176 } else {
1177 real_div = max_t(int, 1, div << 1);
1178 }
1179 goto clock_set;
1180 }
1181
Arindam Nathc3ed3872011-05-05 12:19:06 +05301182 /*
1183 * Check if the Host Controller supports Programmable Clock
1184 * Mode.
1185 */
1186 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001187 for (div = 1; div <= 1024; div++) {
1188 if ((host->max_clk * host->clk_mul / div)
1189 <= clock)
1190 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001191 }
Kevin Liu52983382013-01-31 11:31:37 +08001192 /*
1193 * Set Programmable Clock Mode in the Clock
1194 * Control register.
1195 */
1196 clk = SDHCI_PROG_CLOCK_MODE;
1197 real_div = div;
1198 clk_mul = host->clk_mul;
1199 div--;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301200 } else {
1201 /* Version 3.00 divisors must be a multiple of 2. */
1202 if (host->max_clk <= clock)
1203 div = 1;
1204 else {
1205 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1206 div += 2) {
1207 if ((host->max_clk / div) <= clock)
1208 break;
1209 }
1210 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001211 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301212 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001213 }
1214 } else {
1215 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001216 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001217 if ((host->max_clk / div) <= clock)
1218 break;
1219 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001220 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301221 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001222 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001223
Kevin Liu52983382013-01-31 11:31:37 +08001224clock_set:
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001225 if (real_div)
1226 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1227
Arindam Nathc3ed3872011-05-05 12:19:06 +05301228 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001229 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1230 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001231 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001232 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001233
Chris Ball27f6cb12009-09-22 16:45:31 -07001234 /* Wait max 20 ms */
1235 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001236 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001237 & SDHCI_CLOCK_INT_STABLE)) {
1238 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301239 pr_err("%s: Internal clock never "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001240 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001241 sdhci_dumpregs(host);
1242 return;
1243 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001244 timeout--;
1245 mdelay(1);
1246 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001247
1248 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001249 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001250
1251out:
1252 host->clock = clock;
1253}
1254
Andy Shevchenko8213af32013-01-07 16:31:08 +02001255static inline void sdhci_update_clock(struct sdhci_host *host)
1256{
1257 unsigned int clock;
1258
1259 clock = host->clock;
1260 host->clock = 0;
1261 sdhci_set_clock(host, clock);
1262}
1263
Adrian Hunterceb61432011-12-27 15:48:41 +02001264static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
Pierre Ossman146ad662006-06-30 02:22:23 -07001265{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001266 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001267
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001268 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001269 switch (1 << power) {
1270 case MMC_VDD_165_195:
1271 pwr = SDHCI_POWER_180;
1272 break;
1273 case MMC_VDD_29_30:
1274 case MMC_VDD_30_31:
1275 pwr = SDHCI_POWER_300;
1276 break;
1277 case MMC_VDD_32_33:
1278 case MMC_VDD_33_34:
1279 pwr = SDHCI_POWER_330;
1280 break;
1281 default:
1282 BUG();
1283 }
1284 }
1285
1286 if (host->pwr == pwr)
Adrian Hunterceb61432011-12-27 15:48:41 +02001287 return -1;
Pierre Ossman146ad662006-06-30 02:22:23 -07001288
Pierre Ossmanae628902009-05-03 20:45:03 +02001289 host->pwr = pwr;
1290
1291 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001292 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001293 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1294 sdhci_runtime_pm_bus_off(host);
Adrian Hunterceb61432011-12-27 15:48:41 +02001295 return 0;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001296 }
1297
1298 /*
1299 * Spec says that we should clear the power reg before setting
1300 * a new value. Some controllers don't seem to like this though.
1301 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001302 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001303 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001304
Andres Salomone08c1692008-07-04 10:00:03 -07001305 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001306 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001307 * and set turn on power at the same time, so set the voltage first.
1308 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001309 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001310 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1311
1312 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001313
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001314 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001315
Adrian Hunterf0710a52013-05-06 12:17:32 +03001316 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1317 sdhci_runtime_pm_bus_on(host);
1318
Harald Welte557b0692009-06-18 16:53:38 +02001319 /*
1320 * Some controllers need an extra 10ms delay of 10ms before they
1321 * can apply clock after applying power
1322 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001323 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001324 mdelay(10);
Adrian Hunterceb61432011-12-27 15:48:41 +02001325
1326 return power;
Pierre Ossman146ad662006-06-30 02:22:23 -07001327}
1328
Pierre Ossmand129bce2006-03-24 03:18:17 -08001329/*****************************************************************************\
1330 * *
1331 * MMC callbacks *
1332 * *
1333\*****************************************************************************/
1334
1335static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1336{
1337 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001338 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001339 unsigned long flags;
Aaron Lu473b095a2012-07-03 17:27:49 +08001340 u32 tuning_opcode;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001341
1342 host = mmc_priv(mmc);
1343
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001344 sdhci_runtime_pm_get(host);
1345
Pierre Ossmand129bce2006-03-24 03:18:17 -08001346 spin_lock_irqsave(&host->lock, flags);
1347
1348 WARN_ON(host->mrq != NULL);
1349
Pierre Ossmanf9134312008-12-21 17:01:48 +01001350#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001351 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001352#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001353
1354 /*
1355 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1356 * requests if Auto-CMD12 is enabled.
1357 */
1358 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001359 if (mrq->stop) {
1360 mrq->data->stop = NULL;
1361 mrq->stop = NULL;
1362 }
1363 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001364
1365 host->mrq = mrq;
1366
Shawn Guo505a8682012-12-11 15:23:42 +08001367 /*
1368 * Firstly check card presence from cd-gpio. The return could
1369 * be one of the following possibilities:
1370 * negative: cd-gpio is not available
1371 * zero: cd-gpio is used, and card is removed
1372 * one: cd-gpio is used, and card is present
1373 */
1374 present = mmc_gpio_get_cd(host->mmc);
1375 if (present < 0) {
1376 /* If polling, assume that the card is always present. */
1377 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1378 present = 1;
1379 else
1380 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1381 SDHCI_CARD_PRESENT;
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +08001382 }
1383
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001384 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001385 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001386 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301387 } else {
1388 u32 present_state;
1389
1390 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1391 /*
1392 * Check if the re-tuning timer has already expired and there
1393 * is no on-going data transfer. If so, we need to execute
1394 * tuning procedure before sending command.
1395 */
1396 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1397 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
Chris Ball14efd952012-11-05 14:29:49 -05001398 if (mmc->card) {
1399 /* eMMC uses cmd21 but sd and sdio use cmd19 */
1400 tuning_opcode =
1401 mmc->card->type == MMC_TYPE_MMC ?
1402 MMC_SEND_TUNING_BLOCK_HS200 :
1403 MMC_SEND_TUNING_BLOCK;
Chuansheng Liu63c21182013-11-05 14:52:45 +08001404
1405 /* Here we need to set the host->mrq to NULL,
1406 * in case the pending finish_tasklet
1407 * finishes it incorrectly.
1408 */
1409 host->mrq = NULL;
1410
Chris Ball14efd952012-11-05 14:29:49 -05001411 spin_unlock_irqrestore(&host->lock, flags);
1412 sdhci_execute_tuning(mmc, tuning_opcode);
1413 spin_lock_irqsave(&host->lock, flags);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301414
Chris Ball14efd952012-11-05 14:29:49 -05001415 /* Restore original mmc_request structure */
1416 host->mrq = mrq;
1417 }
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301418 }
1419
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001420 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001421 sdhci_send_command(host, mrq->sbc);
1422 else
1423 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301424 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001425
Pierre Ossman5f25a662006-10-04 02:15:39 -07001426 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001427 spin_unlock_irqrestore(&host->lock, flags);
1428}
1429
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001430static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001431{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001432 unsigned long flags;
Adrian Hunterceb61432011-12-27 15:48:41 +02001433 int vdd_bit = -1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001434 u8 ctrl;
1435
Pierre Ossmand129bce2006-03-24 03:18:17 -08001436 spin_lock_irqsave(&host->lock, flags);
1437
Adrian Hunterceb61432011-12-27 15:48:41 +02001438 if (host->flags & SDHCI_DEVICE_DEAD) {
1439 spin_unlock_irqrestore(&host->lock, flags);
1440 if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
1441 mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
1442 return;
1443 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001444
Pierre Ossmand129bce2006-03-24 03:18:17 -08001445 /*
1446 * Reset the chip on each power off.
1447 * Should clear out any weird states.
1448 */
1449 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001450 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001451 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001452 }
1453
Kevin Liu52983382013-01-31 11:31:37 +08001454 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001455 (ios->power_mode == MMC_POWER_UP) &&
1456 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001457 sdhci_enable_preset_value(host, false);
1458
Pierre Ossmand129bce2006-03-24 03:18:17 -08001459 sdhci_set_clock(host, ios->clock);
1460
1461 if (ios->power_mode == MMC_POWER_OFF)
Adrian Hunterceb61432011-12-27 15:48:41 +02001462 vdd_bit = sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001463 else
Adrian Hunterceb61432011-12-27 15:48:41 +02001464 vdd_bit = sdhci_set_power(host, ios->vdd);
1465
1466 if (host->vmmc && vdd_bit != -1) {
1467 spin_unlock_irqrestore(&host->lock, flags);
1468 mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
1469 spin_lock_irqsave(&host->lock, flags);
1470 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001471
Philip Rakity643a81f2010-09-23 08:24:32 -07001472 if (host->ops->platform_send_init_74_clocks)
1473 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1474
Philip Rakity15ec4462010-11-19 16:48:39 -05001475 /*
1476 * If your platform has 8-bit width support but is not a v3 controller,
1477 * or if it requires special setup code, you should implement that in
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001478 * platform_bus_width().
Philip Rakity15ec4462010-11-19 16:48:39 -05001479 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001480 if (host->ops->platform_bus_width) {
1481 host->ops->platform_bus_width(host, ios->bus_width);
1482 } else {
Philip Rakity15ec4462010-11-19 16:48:39 -05001483 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1484 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1485 ctrl &= ~SDHCI_CTRL_4BITBUS;
1486 if (host->version >= SDHCI_SPEC_300)
1487 ctrl |= SDHCI_CTRL_8BITBUS;
1488 } else {
1489 if (host->version >= SDHCI_SPEC_300)
1490 ctrl &= ~SDHCI_CTRL_8BITBUS;
1491 if (ios->bus_width == MMC_BUS_WIDTH_4)
1492 ctrl |= SDHCI_CTRL_4BITBUS;
1493 else
1494 ctrl &= ~SDHCI_CTRL_4BITBUS;
1495 }
1496 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1497 }
1498
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001499 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001500
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001501 if ((ios->timing == MMC_TIMING_SD_HS ||
1502 ios->timing == MMC_TIMING_MMC_HS)
1503 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001504 ctrl |= SDHCI_CTRL_HISPD;
1505 else
1506 ctrl &= ~SDHCI_CTRL_HISPD;
1507
Arindam Nathd6d50a12011-05-05 12:18:59 +05301508 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301509 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301510
1511 /* In case of UHS-I modes, set High Speed Enable */
Girish K S069c9f12012-01-06 09:56:39 +05301512 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001513 (ios->timing == MMC_TIMING_MMC_DDR52) ||
Girish K S069c9f12012-01-06 09:56:39 +05301514 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301515 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1516 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001517 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301518 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301519
1520 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1521 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301522 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301523 /*
1524 * We only need to set Driver Strength if the
1525 * preset value enable is not set.
1526 */
1527 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1528 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1529 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1530 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1531 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1532
1533 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301534 } else {
1535 /*
1536 * According to SDHC Spec v3.00, if the Preset Value
1537 * Enable in the Host Control 2 register is set, we
1538 * need to reset SD Clock Enable before changing High
1539 * Speed Enable to avoid generating clock gliches.
1540 */
Arindam Nath758535c2011-05-05 12:19:00 +05301541
1542 /* Reset SD Clock Enable */
1543 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1544 clk &= ~SDHCI_CLOCK_CARD_EN;
1545 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1546
1547 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1548
1549 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001550 sdhci_update_clock(host);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301551 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301552
Arindam Nath49c468f2011-05-05 12:19:01 +05301553
1554 /* Reset SD Clock Enable */
1555 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1556 clk &= ~SDHCI_CLOCK_CARD_EN;
1557 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1558
Philip Rakity6322cdd2011-05-13 11:17:15 +05301559 if (host->ops->set_uhs_signaling)
1560 host->ops->set_uhs_signaling(host, ios->timing);
1561 else {
1562 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1563 /* Select Bus Speed Mode for host */
1564 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
Giuseppe CAVALLARO59911562013-06-13 16:41:28 +02001565 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1566 (ios->timing == MMC_TIMING_UHS_SDR104))
1567 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
Girish K S069c9f12012-01-06 09:56:39 +05301568 else if (ios->timing == MMC_TIMING_UHS_SDR12)
Philip Rakity6322cdd2011-05-13 11:17:15 +05301569 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1570 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1571 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1572 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1573 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001574 else if ((ios->timing == MMC_TIMING_UHS_DDR50) ||
1575 (ios->timing == MMC_TIMING_MMC_DDR52))
Philip Rakity6322cdd2011-05-13 11:17:15 +05301576 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1577 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1578 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301579
Kevin Liu52983382013-01-31 11:31:37 +08001580 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1581 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1582 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1583 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1584 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1585 (ios->timing == MMC_TIMING_UHS_DDR50))) {
1586 u16 preset;
1587
1588 sdhci_enable_preset_value(host, true);
1589 preset = sdhci_get_preset_value(host);
1590 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1591 >> SDHCI_PRESET_DRV_SHIFT;
1592 }
1593
Arindam Nath49c468f2011-05-05 12:19:01 +05301594 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001595 sdhci_update_clock(host);
Arindam Nath758535c2011-05-05 12:19:00 +05301596 } else
1597 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301598
Leandro Dorileob8352262007-07-25 23:47:04 +02001599 /*
1600 * Some (ENE) controllers go apeshit on some ios operation,
1601 * signalling timeout and CRC errors even on CMD0. Resetting
1602 * it on each ios seems to solve the problem.
1603 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001604 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001605 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1606
Pierre Ossman5f25a662006-10-04 02:15:39 -07001607 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001608 spin_unlock_irqrestore(&host->lock, flags);
1609}
1610
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001611static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1612{
1613 struct sdhci_host *host = mmc_priv(mmc);
1614
1615 sdhci_runtime_pm_get(host);
1616 sdhci_do_set_ios(host, ios);
1617 sdhci_runtime_pm_put(host);
1618}
1619
Kevin Liu94144a42013-02-28 17:35:53 +08001620static int sdhci_do_get_cd(struct sdhci_host *host)
1621{
1622 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1623
1624 if (host->flags & SDHCI_DEVICE_DEAD)
1625 return 0;
1626
1627 /* If polling/nonremovable, assume that the card is always present. */
1628 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
1629 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
1630 return 1;
1631
1632 /* Try slot gpio detect */
1633 if (!IS_ERR_VALUE(gpio_cd))
1634 return !!gpio_cd;
1635
1636 /* Host native card detect */
1637 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1638}
1639
1640static int sdhci_get_cd(struct mmc_host *mmc)
1641{
1642 struct sdhci_host *host = mmc_priv(mmc);
1643 int ret;
1644
1645 sdhci_runtime_pm_get(host);
1646 ret = sdhci_do_get_cd(host);
1647 sdhci_runtime_pm_put(host);
1648 return ret;
1649}
1650
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001651static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001652{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001653 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001654 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001655
Pierre Ossmand129bce2006-03-24 03:18:17 -08001656 spin_lock_irqsave(&host->lock, flags);
1657
Pierre Ossman1e728592008-04-16 19:13:13 +02001658 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001659 is_readonly = 0;
1660 else if (host->ops->get_ro)
1661 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001662 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001663 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1664 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001665
1666 spin_unlock_irqrestore(&host->lock, flags);
1667
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001668 /* This quirk needs to be replaced by a callback-function later */
1669 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1670 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001671}
1672
Takashi Iwai82b0e232011-04-21 20:26:38 +02001673#define SAMPLE_COUNT 5
1674
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001675static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001676{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001677 int i, ro_count;
1678
Takashi Iwai82b0e232011-04-21 20:26:38 +02001679 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001680 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001681
1682 ro_count = 0;
1683 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001684 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001685 if (++ro_count > SAMPLE_COUNT / 2)
1686 return 1;
1687 }
1688 msleep(30);
1689 }
1690 return 0;
1691}
1692
Adrian Hunter20758b62011-08-29 16:42:12 +03001693static void sdhci_hw_reset(struct mmc_host *mmc)
1694{
1695 struct sdhci_host *host = mmc_priv(mmc);
1696
1697 if (host->ops && host->ops->hw_reset)
1698 host->ops->hw_reset(host);
1699}
1700
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001701static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001702{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001703 struct sdhci_host *host = mmc_priv(mmc);
1704 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001705
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001706 sdhci_runtime_pm_get(host);
1707 ret = sdhci_do_get_ro(host);
1708 sdhci_runtime_pm_put(host);
1709 return ret;
1710}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001711
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001712static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1713{
Russell Kingbe138552014-04-25 12:55:56 +01001714 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001715 if (enable)
1716 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1717 else
1718 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
1719 mmiowb();
1720 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001721}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001722
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001723static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1724{
1725 struct sdhci_host *host = mmc_priv(mmc);
1726 unsigned long flags;
1727
Russell Kingef104332014-04-25 12:55:41 +01001728 sdhci_runtime_pm_get(host);
1729
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001730 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001731 if (enable)
1732 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1733 else
1734 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1735
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001736 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001737 spin_unlock_irqrestore(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001738
1739 sdhci_runtime_pm_put(host);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001740}
1741
Philip Rakity6231f3d2012-07-23 15:56:23 -07001742static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001743 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001744{
1745 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001746 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001747
1748 /*
1749 * Signal Voltage Switching is only applicable for Host Controllers
1750 * v3.00 and above.
1751 */
1752 if (host->version < SDHCI_SPEC_300)
1753 return 0;
1754
Philip Rakity6231f3d2012-07-23 15:56:23 -07001755 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001756
Fabio Estevam21f59982013-02-14 10:35:03 -02001757 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001758 case MMC_SIGNAL_VOLTAGE_330:
1759 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1760 ctrl &= ~SDHCI_CTRL_VDD_180;
1761 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1762
1763 if (host->vqmmc) {
1764 ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
1765 if (ret) {
1766 pr_warning("%s: Switching to 3.3V signalling voltage "
1767 " failed\n", mmc_hostname(host->mmc));
1768 return -EIO;
1769 }
1770 }
1771 /* Wait for 5ms */
1772 usleep_range(5000, 5500);
1773
1774 /* 3.3V regulator output should be stable within 5 ms */
1775 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1776 if (!(ctrl & SDHCI_CTRL_VDD_180))
1777 return 0;
1778
1779 pr_warning("%s: 3.3V regulator output did not became stable\n",
1780 mmc_hostname(host->mmc));
1781
1782 return -EAGAIN;
1783 case MMC_SIGNAL_VOLTAGE_180:
1784 if (host->vqmmc) {
1785 ret = regulator_set_voltage(host->vqmmc,
1786 1700000, 1950000);
1787 if (ret) {
1788 pr_warning("%s: Switching to 1.8V signalling voltage "
1789 " failed\n", mmc_hostname(host->mmc));
1790 return -EIO;
1791 }
1792 }
1793
1794 /*
1795 * Enable 1.8V Signal Enable in the Host Control2
1796 * register
1797 */
1798 ctrl |= SDHCI_CTRL_VDD_180;
1799 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1800
1801 /* Wait for 5ms */
1802 usleep_range(5000, 5500);
1803
1804 /* 1.8V regulator output should be stable within 5 ms */
1805 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1806 if (ctrl & SDHCI_CTRL_VDD_180)
1807 return 0;
1808
1809 pr_warning("%s: 1.8V regulator output did not became stable\n",
1810 mmc_hostname(host->mmc));
1811
1812 return -EAGAIN;
1813 case MMC_SIGNAL_VOLTAGE_120:
1814 if (host->vqmmc) {
1815 ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
1816 if (ret) {
1817 pr_warning("%s: Switching to 1.2V signalling voltage "
1818 " failed\n", mmc_hostname(host->mmc));
1819 return -EIO;
1820 }
1821 }
1822 return 0;
1823 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301824 /* No signal voltage switch required */
1825 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001826 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301827}
1828
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001829static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001830 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001831{
1832 struct sdhci_host *host = mmc_priv(mmc);
1833 int err;
1834
1835 if (host->version < SDHCI_SPEC_300)
1836 return 0;
1837 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001838 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001839 sdhci_runtime_pm_put(host);
1840 return err;
1841}
1842
Kevin Liu20b92a32012-12-17 19:29:26 +08001843static int sdhci_card_busy(struct mmc_host *mmc)
1844{
1845 struct sdhci_host *host = mmc_priv(mmc);
1846 u32 present_state;
1847
1848 sdhci_runtime_pm_get(host);
1849 /* Check whether DAT[3:0] is 0000 */
1850 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1851 sdhci_runtime_pm_put(host);
1852
1853 return !(present_state & SDHCI_DATA_LVL_MASK);
1854}
1855
Girish K S069c9f12012-01-06 09:56:39 +05301856static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301857{
1858 struct sdhci_host *host;
1859 u16 ctrl;
1860 u32 ier;
1861 int tuning_loop_counter = MAX_TUNING_LOOP;
1862 unsigned long timeout;
1863 int err = 0;
Girish K S069c9f12012-01-06 09:56:39 +05301864 bool requires_tuning_nonuhs = false;
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001865 unsigned long flags;
Arindam Nathb513ea22011-05-05 12:19:04 +05301866
1867 host = mmc_priv(mmc);
1868
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001869 sdhci_runtime_pm_get(host);
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001870 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301871
1872 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1873
1874 /*
Girish K S069c9f12012-01-06 09:56:39 +05301875 * The Host Controller needs tuning only in case of SDR104 mode
1876 * and for SDR50 mode when Use Tuning for SDR50 is set in the
Arindam Nathb513ea22011-05-05 12:19:04 +05301877 * Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301878 * If the Host Controller supports the HS200 mode then the
1879 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301880 */
Girish K S069c9f12012-01-06 09:56:39 +05301881 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1882 (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02001883 host->flags & SDHCI_SDR104_NEEDS_TUNING))
Girish K S069c9f12012-01-06 09:56:39 +05301884 requires_tuning_nonuhs = true;
1885
Arindam Nathb513ea22011-05-05 12:19:04 +05301886 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
Girish K S069c9f12012-01-06 09:56:39 +05301887 requires_tuning_nonuhs)
Arindam Nathb513ea22011-05-05 12:19:04 +05301888 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1889 else {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001890 spin_unlock_irqrestore(&host->lock, flags);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001891 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301892 return 0;
1893 }
1894
Dong Aisheng45251812013-09-13 19:11:30 +08001895 if (host->ops->platform_execute_tuning) {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001896 spin_unlock_irqrestore(&host->lock, flags);
Dong Aisheng45251812013-09-13 19:11:30 +08001897 err = host->ops->platform_execute_tuning(host, opcode);
1898 sdhci_runtime_pm_put(host);
1899 return err;
1900 }
1901
Arindam Nathb513ea22011-05-05 12:19:04 +05301902 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1903
1904 /*
1905 * As per the Host Controller spec v3.00, tuning command
1906 * generates Buffer Read Ready interrupt, so enable that.
1907 *
1908 * Note: The spec clearly says that when tuning sequence
1909 * is being performed, the controller does not generate
1910 * interrupts other than Buffer Read Ready interrupt. But
1911 * to make sure we don't hit a controller bug, we _only_
1912 * enable Buffer Read Ready interrupt here.
1913 */
1914 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1915 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1916
1917 /*
1918 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1919 * of loops reaches 40 times or a timeout of 150ms occurs.
1920 */
1921 timeout = 150;
1922 do {
1923 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001924 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301925
1926 if (!tuning_loop_counter && !timeout)
1927 break;
1928
Girish K S069c9f12012-01-06 09:56:39 +05301929 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301930 cmd.arg = 0;
1931 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1932 cmd.retries = 0;
1933 cmd.data = NULL;
1934 cmd.error = 0;
1935
1936 mrq.cmd = &cmd;
1937 host->mrq = &mrq;
1938
1939 /*
1940 * In response to CMD19, the card sends 64 bytes of tuning
1941 * block to the Host Controller. So we set the block size
1942 * to 64 here.
1943 */
Girish K S069c9f12012-01-06 09:56:39 +05301944 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1945 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1946 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1947 SDHCI_BLOCK_SIZE);
1948 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1949 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1950 SDHCI_BLOCK_SIZE);
1951 } else {
1952 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1953 SDHCI_BLOCK_SIZE);
1954 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301955
1956 /*
1957 * The tuning block is sent by the card to the host controller.
1958 * So we set the TRNS_READ bit in the Transfer Mode register.
1959 * This also takes care of setting DMA Enable and Multi Block
1960 * Select in the same register to 0.
1961 */
1962 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1963
1964 sdhci_send_command(host, &cmd);
1965
1966 host->cmd = NULL;
1967 host->mrq = NULL;
1968
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001969 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301970 /* Wait for Buffer Read Ready interrupt */
1971 wait_event_interruptible_timeout(host->buf_ready_int,
1972 (host->tuning_done == 1),
1973 msecs_to_jiffies(50));
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001974 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301975
1976 if (!host->tuning_done) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301977 pr_info(DRIVER_NAME ": Timeout waiting for "
Arindam Nathb513ea22011-05-05 12:19:04 +05301978 "Buffer Read Ready interrupt during tuning "
1979 "procedure, falling back to fixed sampling "
1980 "clock\n");
1981 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1982 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1983 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1984 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1985
1986 err = -EIO;
1987 goto out;
1988 }
1989
1990 host->tuning_done = 0;
1991
1992 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1993 tuning_loop_counter--;
1994 timeout--;
Nick Sanders197160d2014-05-06 18:52:38 -07001995
1996 /* eMMC spec does not require a delay between tuning cycles */
1997 if (opcode == MMC_SEND_TUNING_BLOCK)
1998 mdelay(1);
Arindam Nathb513ea22011-05-05 12:19:04 +05301999 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
2000
2001 /*
2002 * The Host Driver has exhausted the maximum number of loops allowed,
2003 * so use fixed sampling frequency.
2004 */
2005 if (!tuning_loop_counter || !timeout) {
2006 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2007 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Dong Aisheng114f2bf2013-10-18 19:48:45 +08002008 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05302009 } else {
2010 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302011 pr_info(DRIVER_NAME ": Tuning procedure"
Arindam Nathb513ea22011-05-05 12:19:04 +05302012 " failed, falling back to fixed sampling"
2013 " clock\n");
2014 err = -EIO;
2015 }
2016 }
2017
2018out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302019 /*
2020 * If this is the very first time we are here, we start the retuning
2021 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
2022 * flag won't be set, we check this condition before actually starting
2023 * the timer.
2024 */
2025 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
2026 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
Aaron Lu973905f2012-07-04 13:29:09 +08002027 host->flags |= SDHCI_USING_RETUNING_TIMER;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302028 mod_timer(&host->tuning_timer, jiffies +
2029 host->tuning_count * HZ);
2030 /* Tuning mode 1 limits the maximum data length to 4MB */
2031 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
Arend van Spriel2bc02482014-01-04 13:51:26 +01002032 } else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302033 host->flags &= ~SDHCI_NEEDS_RETUNING;
2034 /* Reload the new initial value for timer */
Arend van Spriel2bc02482014-01-04 13:51:26 +01002035 mod_timer(&host->tuning_timer, jiffies +
2036 host->tuning_count * HZ);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302037 }
2038
2039 /*
2040 * In case tuning fails, host controllers which support re-tuning can
2041 * try tuning again at a later time, when the re-tuning timer expires.
2042 * So for these controllers, we return 0. Since there might be other
2043 * controllers who do not have this capability, we return error for
Aaron Lu973905f2012-07-04 13:29:09 +08002044 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
2045 * a retuning timer to do the retuning for the card.
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302046 */
Aaron Lu973905f2012-07-04 13:29:09 +08002047 if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302048 err = 0;
2049
Arindam Nathb513ea22011-05-05 12:19:04 +05302050 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002051 spin_unlock_irqrestore(&host->lock, flags);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002052 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302053
2054 return err;
2055}
2056
Kevin Liu52983382013-01-31 11:31:37 +08002057
2058static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302059{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302060 u16 ctrl;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302061
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302062 /* Host Controller v3.00 defines preset value registers */
2063 if (host->version < SDHCI_SPEC_300)
2064 return;
2065
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302066 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2067
2068 /*
2069 * We only enable or disable Preset Value if they are not already
2070 * enabled or disabled respectively. Otherwise, we bail out.
2071 */
2072 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2073 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2074 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002075 host->flags |= SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302076 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2077 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2078 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002079 host->flags &= ~SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302080 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002081}
2082
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002083static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002084{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002085 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002086 unsigned long flags;
2087
Christian Daudt722e1282013-06-20 14:26:36 -07002088 /* First check if client has provided their own card event */
2089 if (host->ops->card_event)
2090 host->ops->card_event(host);
2091
Pierre Ossmand129bce2006-03-24 03:18:17 -08002092 spin_lock_irqsave(&host->lock, flags);
2093
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002094 /* Check host->mrq first in case we are runtime suspended */
Shawn Guo9668d762013-06-09 19:49:24 +08002095 if (host->mrq && !sdhci_do_get_cd(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302096 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002097 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302098 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002099 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002100
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002101 sdhci_reset(host, SDHCI_RESET_CMD);
2102 sdhci_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002103
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002104 host->mrq->cmd->error = -ENOMEDIUM;
2105 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002106 }
2107
2108 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002109}
2110
2111static const struct mmc_host_ops sdhci_ops = {
2112 .request = sdhci_request,
2113 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002114 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002115 .get_ro = sdhci_get_ro,
2116 .hw_reset = sdhci_hw_reset,
2117 .enable_sdio_irq = sdhci_enable_sdio_irq,
2118 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2119 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002120 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002121 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002122};
2123
2124/*****************************************************************************\
2125 * *
2126 * Tasklets *
2127 * *
2128\*****************************************************************************/
2129
Pierre Ossmand129bce2006-03-24 03:18:17 -08002130static void sdhci_tasklet_finish(unsigned long param)
2131{
2132 struct sdhci_host *host;
2133 unsigned long flags;
2134 struct mmc_request *mrq;
2135
2136 host = (struct sdhci_host*)param;
2137
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002138 spin_lock_irqsave(&host->lock, flags);
2139
Chris Ball0c9c99a2011-04-27 17:35:31 -04002140 /*
2141 * If this tasklet gets rescheduled while running, it will
2142 * be run again afterwards but without any active request.
2143 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002144 if (!host->mrq) {
2145 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002146 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002147 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002148
2149 del_timer(&host->timer);
2150
2151 mrq = host->mrq;
2152
Pierre Ossmand129bce2006-03-24 03:18:17 -08002153 /*
2154 * The controller needs a reset of internal state machines
2155 * upon error conditions.
2156 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002157 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002158 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02002159 (mrq->data && (mrq->data->error ||
2160 (mrq->data->stop && mrq->data->stop->error))) ||
2161 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002162
2163 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002164 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002165 /* This is to force an update */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002166 sdhci_update_clock(host);
Pierre Ossman645289d2006-06-30 02:22:33 -07002167
2168 /* Spec says we should do both at the same time, but Ricoh
2169 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08002170 sdhci_reset(host, SDHCI_RESET_CMD);
2171 sdhci_reset(host, SDHCI_RESET_DATA);
2172 }
2173
2174 host->mrq = NULL;
2175 host->cmd = NULL;
2176 host->data = NULL;
2177
Pierre Ossmanf9134312008-12-21 17:01:48 +01002178#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002179 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002180#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002181
Pierre Ossman5f25a662006-10-04 02:15:39 -07002182 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002183 spin_unlock_irqrestore(&host->lock, flags);
2184
2185 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002186 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002187}
2188
2189static void sdhci_timeout_timer(unsigned long data)
2190{
2191 struct sdhci_host *host;
2192 unsigned long flags;
2193
2194 host = (struct sdhci_host*)data;
2195
2196 spin_lock_irqsave(&host->lock, flags);
2197
2198 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302199 pr_err("%s: Timeout waiting for hardware "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002200 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002201 sdhci_dumpregs(host);
2202
2203 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002204 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002205 sdhci_finish_data(host);
2206 } else {
2207 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002208 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002209 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002210 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002211
2212 tasklet_schedule(&host->finish_tasklet);
2213 }
2214 }
2215
Pierre Ossman5f25a662006-10-04 02:15:39 -07002216 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002217 spin_unlock_irqrestore(&host->lock, flags);
2218}
2219
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302220static void sdhci_tuning_timer(unsigned long data)
2221{
2222 struct sdhci_host *host;
2223 unsigned long flags;
2224
2225 host = (struct sdhci_host *)data;
2226
2227 spin_lock_irqsave(&host->lock, flags);
2228
2229 host->flags |= SDHCI_NEEDS_RETUNING;
2230
2231 spin_unlock_irqrestore(&host->lock, flags);
2232}
2233
Pierre Ossmand129bce2006-03-24 03:18:17 -08002234/*****************************************************************************\
2235 * *
2236 * Interrupt handling *
2237 * *
2238\*****************************************************************************/
2239
2240static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2241{
2242 BUG_ON(intmask == 0);
2243
2244 if (!host->cmd) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302245 pr_err("%s: Got command interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002246 "though no command operation was in progress.\n",
2247 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002248 sdhci_dumpregs(host);
2249 return;
2250 }
2251
Pierre Ossman43b58b32007-07-25 23:15:27 +02002252 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002253 host->cmd->error = -ETIMEDOUT;
2254 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2255 SDHCI_INT_INDEX))
2256 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002257
Pierre Ossmane8095172008-07-25 01:09:08 +02002258 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002259 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002260 return;
2261 }
2262
2263 /*
2264 * The host can send and interrupt when the busy state has
2265 * ended, allowing us to wait without wasting CPU cycles.
2266 * Unfortunately this is overloaded on the "data complete"
2267 * interrupt, so we need to take some care when handling
2268 * it.
2269 *
2270 * Note: The 1.0 specification is a bit ambiguous about this
2271 * feature so there might be some problems with older
2272 * controllers.
2273 */
2274 if (host->cmd->flags & MMC_RSP_BUSY) {
2275 if (host->cmd->data)
2276 DBG("Cannot wait for busy signal when also "
2277 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03002278 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02002279 return;
Ben Dooksf9454052009-02-20 20:33:08 +03002280
2281 /* The controller does not support the end-of-busy IRQ,
2282 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002283 }
2284
2285 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002286 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002287}
2288
George G. Davis0957c332010-02-18 12:32:12 -05002289#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002290static void sdhci_show_adma_error(struct sdhci_host *host)
2291{
2292 const char *name = mmc_hostname(host->mmc);
2293 u8 *desc = host->adma_desc;
2294 __le32 *dma;
2295 __le16 *len;
2296 u8 attr;
2297
2298 sdhci_dumpregs(host);
2299
2300 while (true) {
2301 dma = (__le32 *)(desc + 4);
2302 len = (__le16 *)(desc + 2);
2303 attr = *desc;
2304
2305 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2306 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2307
2308 desc += 8;
2309
2310 if (attr & 2)
2311 break;
2312 }
2313}
2314#else
2315static void sdhci_show_adma_error(struct sdhci_host *host) { }
2316#endif
2317
Pierre Ossmand129bce2006-03-24 03:18:17 -08002318static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2319{
Girish K S069c9f12012-01-06 09:56:39 +05302320 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002321 BUG_ON(intmask == 0);
2322
Arindam Nathb513ea22011-05-05 12:19:04 +05302323 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2324 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302325 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2326 if (command == MMC_SEND_TUNING_BLOCK ||
2327 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302328 host->tuning_done = 1;
2329 wake_up(&host->buf_ready_int);
2330 return;
2331 }
2332 }
2333
Pierre Ossmand129bce2006-03-24 03:18:17 -08002334 if (!host->data) {
2335 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002336 * The "data complete" interrupt is also used to
2337 * indicate that a busy state has ended. See comment
2338 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002339 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002340 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2341 if (intmask & SDHCI_INT_DATA_END) {
2342 sdhci_finish_command(host);
2343 return;
2344 }
2345 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002346
Girish K Sa3c76eb2011-10-11 11:44:09 +05302347 pr_err("%s: Got data interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002348 "though no data operation was in progress.\n",
2349 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002350 sdhci_dumpregs(host);
2351
2352 return;
2353 }
2354
2355 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002356 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002357 else if (intmask & SDHCI_INT_DATA_END_BIT)
2358 host->data->error = -EILSEQ;
2359 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2360 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2361 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002362 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002363 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302364 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002365 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002366 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002367 if (host->ops->adma_workaround)
2368 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002369 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002370
Pierre Ossman17b04292007-07-22 22:18:46 +02002371 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002372 sdhci_finish_data(host);
2373 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002374 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002375 sdhci_transfer_pio(host);
2376
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002377 /*
2378 * We currently don't do anything fancy with DMA
2379 * boundaries, but as we can't disable the feature
2380 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002381 *
2382 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2383 * should return a valid address to continue from, but as
2384 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002385 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002386 if (intmask & SDHCI_INT_DMA_END) {
2387 u32 dmastart, dmanow;
2388 dmastart = sg_dma_address(host->data->sg);
2389 dmanow = dmastart + host->data->bytes_xfered;
2390 /*
2391 * Force update to the next DMA block boundary.
2392 */
2393 dmanow = (dmanow &
2394 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2395 SDHCI_DEFAULT_BOUNDARY_SIZE;
2396 host->data->bytes_xfered = dmanow - dmastart;
2397 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2398 " next 0x%08x\n",
2399 mmc_hostname(host->mmc), dmastart,
2400 host->data->bytes_xfered, dmanow);
2401 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2402 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002403
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002404 if (intmask & SDHCI_INT_DATA_END) {
2405 if (host->cmd) {
2406 /*
2407 * Data managed to finish before the
2408 * command completed. Make sure we do
2409 * things in the proper order.
2410 */
2411 host->data_early = 1;
2412 } else {
2413 sdhci_finish_data(host);
2414 }
2415 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002416 }
2417}
2418
David Howells7d12e782006-10-05 14:55:46 +01002419static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002420{
Russell King781e9892014-04-25 12:55:46 +01002421 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002422 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002423 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002424 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002425
2426 spin_lock(&host->lock);
2427
Russell Kingbe138552014-04-25 12:55:56 +01002428 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002429 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002430 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002431 }
2432
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002433 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002434 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002435 result = IRQ_NONE;
2436 goto out;
2437 }
2438
Russell King41005002014-04-25 12:55:36 +01002439 do {
2440 /* Clear selected interrupts. */
2441 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2442 SDHCI_INT_BUS_POWER);
2443 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002444
Russell King41005002014-04-25 12:55:36 +01002445 DBG("*** %s got interrupt: 0x%08x\n",
2446 mmc_hostname(host->mmc), intmask);
2447
2448 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2449 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2450 SDHCI_CARD_PRESENT;
2451
2452 /*
2453 * There is a observation on i.mx esdhc. INSERT
2454 * bit will be immediately set again when it gets
2455 * cleared, if a card is inserted. We have to mask
2456 * the irq to prevent interrupt storm which will
2457 * freeze the system. And the REMOVE gets the
2458 * same situation.
2459 *
2460 * More testing are needed here to ensure it works
2461 * for other platforms though.
2462 */
2463 sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
2464 SDHCI_INT_CARD_REMOVE);
2465 sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
2466 SDHCI_INT_CARD_INSERT);
2467
2468 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2469 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002470
2471 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2472 SDHCI_INT_CARD_REMOVE);
2473 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002474 }
2475
2476 if (intmask & SDHCI_INT_CMD_MASK)
2477 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2478
2479 if (intmask & SDHCI_INT_DATA_MASK)
2480 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2481
2482 if (intmask & SDHCI_INT_BUS_POWER)
2483 pr_err("%s: Card is consuming too much power!\n",
2484 mmc_hostname(host->mmc));
2485
Russell King781e9892014-04-25 12:55:46 +01002486 if (intmask & SDHCI_INT_CARD_INT) {
2487 sdhci_enable_sdio_irq_nolock(host, false);
2488 host->thread_isr |= SDHCI_INT_CARD_INT;
2489 result = IRQ_WAKE_THREAD;
2490 }
Russell King41005002014-04-25 12:55:36 +01002491
2492 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2493 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2494 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2495 SDHCI_INT_CARD_INT);
2496
2497 if (intmask) {
2498 unexpected |= intmask;
2499 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2500 }
2501
Russell King781e9892014-04-25 12:55:46 +01002502 if (result == IRQ_NONE)
2503 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002504
2505 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002506 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002507out:
2508 spin_unlock(&host->lock);
2509
Alexander Stein6379b232012-03-14 09:52:10 +01002510 if (unexpected) {
2511 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2512 mmc_hostname(host->mmc), unexpected);
2513 sdhci_dumpregs(host);
2514 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002515
Pierre Ossmand129bce2006-03-24 03:18:17 -08002516 return result;
2517}
2518
Russell King781e9892014-04-25 12:55:46 +01002519static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2520{
2521 struct sdhci_host *host = dev_id;
2522 unsigned long flags;
2523 u32 isr;
2524
2525 spin_lock_irqsave(&host->lock, flags);
2526 isr = host->thread_isr;
2527 host->thread_isr = 0;
2528 spin_unlock_irqrestore(&host->lock, flags);
2529
Russell King3560db82014-04-25 12:55:51 +01002530 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2531 sdhci_card_event(host->mmc);
2532 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2533 }
2534
Russell King781e9892014-04-25 12:55:46 +01002535 if (isr & SDHCI_INT_CARD_INT) {
2536 sdio_run_irqs(host->mmc);
2537
2538 spin_lock_irqsave(&host->lock, flags);
2539 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2540 sdhci_enable_sdio_irq_nolock(host, true);
2541 spin_unlock_irqrestore(&host->lock, flags);
2542 }
2543
2544 return isr ? IRQ_HANDLED : IRQ_NONE;
2545}
2546
Pierre Ossmand129bce2006-03-24 03:18:17 -08002547/*****************************************************************************\
2548 * *
2549 * Suspend/resume *
2550 * *
2551\*****************************************************************************/
2552
2553#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002554void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2555{
2556 u8 val;
2557 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2558 | SDHCI_WAKE_ON_INT;
2559
2560 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2561 val |= mask ;
2562 /* Avoid fake wake up */
2563 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2564 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2565 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2566}
2567EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2568
2569void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2570{
2571 u8 val;
2572 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2573 | SDHCI_WAKE_ON_INT;
2574
2575 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2576 val &= ~mask;
2577 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2578}
2579EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002580
Manuel Lauss29495aa2011-11-03 11:09:45 +01002581int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002582{
Chris Balla1b13b42012-02-06 00:43:59 -05002583 if (host->ops->platform_suspend)
2584 host->ops->platform_suspend(host);
2585
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002586 sdhci_disable_card_detection(host);
2587
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302588 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002589 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Aaron Luc6ced0d2011-12-28 11:11:12 +08002590 del_timer_sync(&host->tuning_timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302591 host->flags &= ~SDHCI_NEEDS_RETUNING;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302592 }
2593
Kevin Liuad080d72013-01-05 17:21:33 +08002594 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2595 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2596 free_irq(host->irq, host);
2597 } else {
2598 sdhci_enable_irq_wakeups(host);
2599 enable_irq_wake(host->irq);
2600 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002601 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002602}
2603
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002604EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002605
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002606int sdhci_resume_host(struct sdhci_host *host)
2607{
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002608 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002609
Richard Röjforsa13abc72009-09-22 16:45:30 -07002610 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002611 if (host->ops->enable_dma)
2612 host->ops->enable_dma(host);
2613 }
2614
Kevin Liuad080d72013-01-05 17:21:33 +08002615 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell King781e9892014-04-25 12:55:46 +01002616 ret = request_threaded_irq(host->irq, sdhci_irq,
2617 sdhci_thread_irq, IRQF_SHARED,
2618 mmc_hostname(host->mmc), host);
Kevin Liuad080d72013-01-05 17:21:33 +08002619 if (ret)
2620 return ret;
2621 } else {
2622 sdhci_disable_irq_wakeups(host);
2623 disable_irq_wake(host->irq);
2624 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002625
Adrian Hunter6308d292012-02-07 14:48:54 +02002626 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2627 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2628 /* Card keeps power but host controller does not */
2629 sdhci_init(host, 0);
2630 host->pwr = 0;
2631 host->clock = 0;
2632 sdhci_do_set_ios(host, &host->mmc->ios);
2633 } else {
2634 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2635 mmiowb();
2636 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002637
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002638 sdhci_enable_card_detection(host);
2639
Chris Balla1b13b42012-02-06 00:43:59 -05002640 if (host->ops->platform_resume)
2641 host->ops->platform_resume(host);
2642
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302643 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002644 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302645 host->flags |= SDHCI_NEEDS_RETUNING;
2646
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002647 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002648}
2649
2650EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002651#endif /* CONFIG_PM */
2652
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002653#ifdef CONFIG_PM_RUNTIME
2654
2655static int sdhci_runtime_pm_get(struct sdhci_host *host)
2656{
2657 return pm_runtime_get_sync(host->mmc->parent);
2658}
2659
2660static int sdhci_runtime_pm_put(struct sdhci_host *host)
2661{
2662 pm_runtime_mark_last_busy(host->mmc->parent);
2663 return pm_runtime_put_autosuspend(host->mmc->parent);
2664}
2665
Adrian Hunterf0710a52013-05-06 12:17:32 +03002666static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2667{
2668 if (host->runtime_suspended || host->bus_on)
2669 return;
2670 host->bus_on = true;
2671 pm_runtime_get_noresume(host->mmc->parent);
2672}
2673
2674static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2675{
2676 if (host->runtime_suspended || !host->bus_on)
2677 return;
2678 host->bus_on = false;
2679 pm_runtime_put_noidle(host->mmc->parent);
2680}
2681
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002682int sdhci_runtime_suspend_host(struct sdhci_host *host)
2683{
2684 unsigned long flags;
2685 int ret = 0;
2686
2687 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002688 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002689 del_timer_sync(&host->tuning_timer);
2690 host->flags &= ~SDHCI_NEEDS_RETUNING;
2691 }
2692
2693 spin_lock_irqsave(&host->lock, flags);
Russell Kingbe138552014-04-25 12:55:56 +01002694 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK & ~SDHCI_INT_CARD_INT);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002695 spin_unlock_irqrestore(&host->lock, flags);
2696
Russell King781e9892014-04-25 12:55:46 +01002697 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002698
2699 spin_lock_irqsave(&host->lock, flags);
2700 host->runtime_suspended = true;
2701 spin_unlock_irqrestore(&host->lock, flags);
2702
2703 return ret;
2704}
2705EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2706
2707int sdhci_runtime_resume_host(struct sdhci_host *host)
2708{
2709 unsigned long flags;
2710 int ret = 0, host_flags = host->flags;
2711
2712 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2713 if (host->ops->enable_dma)
2714 host->ops->enable_dma(host);
2715 }
2716
2717 sdhci_init(host, 0);
2718
2719 /* Force clock and power re-program */
2720 host->pwr = 0;
2721 host->clock = 0;
2722 sdhci_do_set_ios(host, &host->mmc->ios);
2723
2724 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002725 if ((host_flags & SDHCI_PV_ENABLED) &&
2726 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2727 spin_lock_irqsave(&host->lock, flags);
2728 sdhci_enable_preset_value(host, true);
2729 spin_unlock_irqrestore(&host->lock, flags);
2730 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002731
2732 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002733 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002734 host->flags |= SDHCI_NEEDS_RETUNING;
2735
2736 spin_lock_irqsave(&host->lock, flags);
2737
2738 host->runtime_suspended = false;
2739
2740 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002741 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002742 sdhci_enable_sdio_irq_nolock(host, true);
2743
2744 /* Enable Card Detection */
2745 sdhci_enable_card_detection(host);
2746
2747 spin_unlock_irqrestore(&host->lock, flags);
2748
2749 return ret;
2750}
2751EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2752
2753#endif
2754
Pierre Ossmand129bce2006-03-24 03:18:17 -08002755/*****************************************************************************\
2756 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002757 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002758 * *
2759\*****************************************************************************/
2760
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002761struct sdhci_host *sdhci_alloc_host(struct device *dev,
2762 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002763{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002764 struct mmc_host *mmc;
2765 struct sdhci_host *host;
2766
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002767 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002768
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002769 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002770 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002771 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002772
2773 host = mmc_priv(mmc);
2774 host->mmc = mmc;
2775
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002776 return host;
2777}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002778
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002779EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002780
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002781int sdhci_add_host(struct sdhci_host *host)
2782{
2783 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002784 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302785 u32 max_current_caps;
2786 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002787 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002788
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002789 WARN_ON(host == NULL);
2790 if (host == NULL)
2791 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002792
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002793 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002794
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002795 if (debug_quirks)
2796 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002797 if (debug_quirks2)
2798 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002799
Pierre Ossmand96649e2006-06-30 02:22:30 -07002800 sdhci_reset(host, SDHCI_RESET_ALL);
2801
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002802 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002803 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2804 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002805 if (host->version > SDHCI_SPEC_300) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302806 pr_err("%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002807 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002808 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002809 }
2810
Arindam Nathf2119df2011-05-05 12:18:57 +05302811 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002812 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002813
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002814 if (host->version >= SDHCI_SPEC_300)
2815 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2816 host->caps1 :
2817 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302818
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002819 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002820 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302821 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002822 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002823 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002824 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002825
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002826 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002827 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002828 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002829 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002830 }
2831
Arindam Nathf2119df2011-05-05 12:18:57 +05302832 if ((host->version >= SDHCI_SPEC_200) &&
2833 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002834 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002835
2836 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2837 (host->flags & SDHCI_USE_ADMA)) {
2838 DBG("Disabling ADMA as it is marked broken\n");
2839 host->flags &= ~SDHCI_USE_ADMA;
2840 }
2841
Richard Röjforsa13abc72009-09-22 16:45:30 -07002842 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002843 if (host->ops->enable_dma) {
2844 if (host->ops->enable_dma(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302845 pr_warning("%s: No suitable DMA "
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002846 "available. Falling back to PIO.\n",
2847 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002848 host->flags &=
2849 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002850 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002851 }
2852 }
2853
Pierre Ossman2134a922008-06-28 18:28:51 +02002854 if (host->flags & SDHCI_USE_ADMA) {
2855 /*
2856 * We need to allocate descriptors for all sg entries
2857 * (128) and potentially one alignment transfer for
2858 * each of those entries.
2859 */
2860 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2861 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2862 if (!host->adma_desc || !host->align_buffer) {
2863 kfree(host->adma_desc);
2864 kfree(host->align_buffer);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302865 pr_warning("%s: Unable to allocate ADMA "
Pierre Ossman2134a922008-06-28 18:28:51 +02002866 "buffers. Falling back to standard DMA.\n",
2867 mmc_hostname(mmc));
2868 host->flags &= ~SDHCI_USE_ADMA;
2869 }
2870 }
2871
Pierre Ossman76591502008-07-21 00:32:11 +02002872 /*
2873 * If we use DMA, then it's up to the caller to set the DMA
2874 * mask, but PIO does not need the hw shim so we set a new
2875 * mask here in that case.
2876 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002877 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002878 host->dma_mask = DMA_BIT_MASK(64);
2879 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2880 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002881
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002882 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302883 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002884 >> SDHCI_CLOCK_BASE_SHIFT;
2885 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302886 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002887 >> SDHCI_CLOCK_BASE_SHIFT;
2888
Pierre Ossmand129bce2006-03-24 03:18:17 -08002889 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002890 if (host->max_clk == 0 || host->quirks &
2891 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002892 if (!host->ops->get_max_clock) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302893 pr_err("%s: Hardware doesn't specify base clock "
Ben Dooks4240ff02009-03-17 00:13:57 +03002894 "frequency.\n", mmc_hostname(mmc));
2895 return -ENODEV;
2896 }
2897 host->max_clk = host->ops->get_max_clock(host);
2898 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002899
2900 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302901 * In case of Host Controller v3.00, find out whether clock
2902 * multiplier is supported.
2903 */
2904 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2905 SDHCI_CLOCK_MUL_SHIFT;
2906
2907 /*
2908 * In case the value in Clock Multiplier is 0, then programmable
2909 * clock mode is not supported, otherwise the actual clock
2910 * multiplier is one more than the value of Clock Multiplier
2911 * in the Capabilities Register.
2912 */
2913 if (host->clk_mul)
2914 host->clk_mul += 1;
2915
2916 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002917 * Set host parameters.
2918 */
2919 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302920 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002921 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002922 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302923 else if (host->version >= SDHCI_SPEC_300) {
2924 if (host->clk_mul) {
2925 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2926 mmc->f_max = host->max_clk * host->clk_mul;
2927 } else
2928 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2929 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002930 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002931
Andy Shevchenko272308c2011-08-03 18:36:00 +03002932 host->timeout_clk =
2933 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
2934 if (host->timeout_clk == 0) {
2935 if (host->ops->get_timeout_clock) {
2936 host->timeout_clk = host->ops->get_timeout_clock(host);
2937 } else if (!(host->quirks &
2938 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302939 pr_err("%s: Hardware doesn't specify timeout clock "
Andy Shevchenko272308c2011-08-03 18:36:00 +03002940 "frequency.\n", mmc_hostname(mmc));
2941 return -ENODEV;
2942 }
2943 }
2944 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2945 host->timeout_clk *= 1000;
2946
2947 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002948 host->timeout_clk = mmc->f_max / 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03002949
Ulf Hansson68eb80e2013-12-18 09:57:38 +01002950 mmc->max_busy_timeout = (1 << 27) / host->timeout_clk;
Adrian Hunter58d12462011-06-28 17:16:03 +03002951
Andrei Warkentine89d4562011-05-23 15:06:37 -05002952 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01002953 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05002954
2955 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2956 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002957
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002958 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002959 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002960 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002961 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002962 host->flags |= SDHCI_AUTO_CMD23;
2963 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2964 } else {
2965 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2966 }
2967
Philip Rakity15ec4462010-11-19 16:48:39 -05002968 /*
2969 * A controller may support 8-bit width, but the board itself
2970 * might not have the pins brought out. Boards that support
2971 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2972 * their platform code before calling sdhci_add_host(), and we
2973 * won't assume 8-bit width for hosts without that CAP.
2974 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002975 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002976 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002977
Jerry Huang63ef5d82012-10-25 13:47:19 +08002978 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
2979 mmc->caps &= ~MMC_CAP_CMD23;
2980
Arindam Nathf2119df2011-05-05 12:18:57 +05302981 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002982 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002983
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002984 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Daniel Drakeeb6d5ae2012-07-05 22:06:13 +01002985 !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002986 mmc->caps |= MMC_CAP_NEEDS_POLL;
2987
Philip Rakity6231f3d2012-07-23 15:56:23 -07002988 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Mark Brown462849a2013-07-29 21:52:55 +01002989 host->vqmmc = regulator_get_optional(mmc_dev(mmc), "vqmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08002990 if (IS_ERR_OR_NULL(host->vqmmc)) {
2991 if (PTR_ERR(host->vqmmc) < 0) {
2992 pr_info("%s: no vqmmc regulator found\n",
2993 mmc_hostname(mmc));
2994 host->vqmmc = NULL;
2995 }
Kevin Liu8363c372012-11-17 17:55:51 -05002996 } else {
Chris Balla3361ab2013-03-11 17:51:53 -04002997 ret = regulator_enable(host->vqmmc);
Kevin Liucec2e212012-11-20 08:24:32 -05002998 if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
2999 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05003000 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
3001 SDHCI_SUPPORT_SDR50 |
3002 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003003 if (ret) {
3004 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3005 mmc_hostname(mmc), ret);
3006 host->vqmmc = NULL;
3007 }
Kevin Liu8363c372012-11-17 17:55:51 -05003008 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003009
Daniel Drake6a661802012-11-25 13:01:19 -05003010 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
3011 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3012 SDHCI_SUPPORT_DDR50);
3013
Al Cooper4188bba2012-03-16 15:54:17 -04003014 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3015 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3016 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303017 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3018
3019 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003020 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303021 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003022 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3023 * field can be promoted to support HS200.
3024 */
David Cohen13868bf2013-10-29 10:58:26 -07003025 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3026 mmc->caps2 |= MMC_CAP2_HS200;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003027 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303028 mmc->caps |= MMC_CAP_UHS_SDR50;
3029
Micky Ching9107ebb2014-02-21 18:40:35 +08003030 if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
3031 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303032 mmc->caps |= MMC_CAP_UHS_DDR50;
3033
Girish K S069c9f12012-01-06 09:56:39 +05303034 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303035 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3036 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3037
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003038 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303039 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003040 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303041
Arindam Nathd6d50a12011-05-05 12:18:59 +05303042 /* Driver Type(s) (A, C, D) supported by the host */
3043 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3044 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3045 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3046 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3047 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3048 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3049
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303050 /* Initial value for re-tuning timer count */
3051 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3052 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3053
3054 /*
3055 * In case Re-tuning Timer is not disabled, the actual value of
3056 * re-tuning timer will be 2 ^ (n - 1).
3057 */
3058 if (host->tuning_count)
3059 host->tuning_count = 1 << (host->tuning_count - 1);
3060
3061 /* Re-tuning mode supported by the Host Controller */
3062 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3063 SDHCI_RETUNING_MODE_SHIFT;
3064
Takashi Iwai8f230f42010-12-08 10:04:30 +01003065 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003066
Mark Brown462849a2013-07-29 21:52:55 +01003067 host->vmmc = regulator_get_optional(mmc_dev(mmc), "vmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08003068 if (IS_ERR_OR_NULL(host->vmmc)) {
3069 if (PTR_ERR(host->vmmc) < 0) {
3070 pr_info("%s: no vmmc regulator found\n",
3071 mmc_hostname(mmc));
3072 host->vmmc = NULL;
3073 }
Kevin Liu8363c372012-11-17 17:55:51 -05003074 }
Philip Rakitybad37e12012-05-27 18:36:44 -07003075
Philip Rakity68737042012-06-08 12:26:13 -07003076#ifdef CONFIG_REGULATOR
Marek Szyprowskia4f8f252013-02-12 09:01:36 +01003077 /*
3078 * Voltage range check makes sense only if regulator reports
3079 * any voltage value.
3080 */
3081 if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
Kevin Liucec2e212012-11-20 08:24:32 -05003082 ret = regulator_is_supported_voltage(host->vmmc, 2700000,
3083 3600000);
Philip Rakity68737042012-06-08 12:26:13 -07003084 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
3085 caps[0] &= ~SDHCI_CAN_VDD_330;
Philip Rakity68737042012-06-08 12:26:13 -07003086 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
3087 caps[0] &= ~SDHCI_CAN_VDD_300;
Kevin Liucec2e212012-11-20 08:24:32 -05003088 ret = regulator_is_supported_voltage(host->vmmc, 1700000,
3089 1950000);
Philip Rakity68737042012-06-08 12:26:13 -07003090 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
3091 caps[0] &= ~SDHCI_CAN_VDD_180;
3092 }
3093#endif /* CONFIG_REGULATOR */
3094
Arindam Nathf2119df2011-05-05 12:18:57 +05303095 /*
3096 * According to SD Host Controller spec v3.00, if the Host System
3097 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3098 * the value is meaningful only if Voltage Support in the Capabilities
3099 * register is set. The actual current value is 4 times the register
3100 * value.
3101 */
3102 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Philip Rakitybad37e12012-05-27 18:36:44 -07003103 if (!max_current_caps && host->vmmc) {
3104 u32 curr = regulator_get_current_limit(host->vmmc);
3105 if (curr > 0) {
3106
3107 /* convert to SDHCI_MAX_CURRENT format */
3108 curr = curr/1000; /* convert to mA */
3109 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3110
3111 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3112 max_current_caps =
3113 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3114 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3115 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3116 }
3117 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303118
3119 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003120 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303121
Aaron Lu55c46652012-07-04 13:31:48 +08003122 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303123 SDHCI_MAX_CURRENT_330_MASK) >>
3124 SDHCI_MAX_CURRENT_330_SHIFT) *
3125 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303126 }
3127 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003128 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303129
Aaron Lu55c46652012-07-04 13:31:48 +08003130 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303131 SDHCI_MAX_CURRENT_300_MASK) >>
3132 SDHCI_MAX_CURRENT_300_SHIFT) *
3133 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303134 }
3135 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003136 ocr_avail |= MMC_VDD_165_195;
3137
Aaron Lu55c46652012-07-04 13:31:48 +08003138 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303139 SDHCI_MAX_CURRENT_180_MASK) >>
3140 SDHCI_MAX_CURRENT_180_SHIFT) *
3141 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303142 }
3143
Haijun Zhangc0b887b2013-08-26 09:19:23 +08003144 if (host->ocr_mask)
3145 ocr_avail = host->ocr_mask;
3146
Takashi Iwai8f230f42010-12-08 10:04:30 +01003147 mmc->ocr_avail = ocr_avail;
3148 mmc->ocr_avail_sdio = ocr_avail;
3149 if (host->ocr_avail_sdio)
3150 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3151 mmc->ocr_avail_sd = ocr_avail;
3152 if (host->ocr_avail_sd)
3153 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3154 else /* normal SD controllers don't support 1.8V */
3155 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3156 mmc->ocr_avail_mmc = ocr_avail;
3157 if (host->ocr_avail_mmc)
3158 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003159
3160 if (mmc->ocr_avail == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303161 pr_err("%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003162 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003163 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003164 }
3165
Pierre Ossmand129bce2006-03-24 03:18:17 -08003166 spin_lock_init(&host->lock);
3167
3168 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003169 * Maximum number of segments. Depends on if the hardware
3170 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003171 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003172 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003173 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003174 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003175 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003176 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04003177 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003178
3179 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01003180 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01003181 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08003182 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003183 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003184
3185 /*
3186 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003187 * of bytes. When doing hardware scatter/gather, each entry cannot
3188 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003189 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003190 if (host->flags & SDHCI_USE_ADMA) {
3191 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3192 mmc->max_seg_size = 65535;
3193 else
3194 mmc->max_seg_size = 65536;
3195 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003196 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003197 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003198
3199 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003200 * Maximum block size. This varies from controller to controller and
3201 * is specified in the capabilities register.
3202 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003203 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3204 mmc->max_blk_size = 2;
3205 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303206 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003207 SDHCI_MAX_BLOCK_SHIFT;
3208 if (mmc->max_blk_size >= 3) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303209 pr_warning("%s: Invalid maximum block size, "
Anton Vorontsov0633f652009-03-17 00:14:03 +03003210 "assuming 512 bytes\n", mmc_hostname(mmc));
3211 mmc->max_blk_size = 0;
3212 }
3213 }
3214
3215 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003216
3217 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003218 * Maximum block count.
3219 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003220 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003221
3222 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003223 * Init tasklets.
3224 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003225 tasklet_init(&host->finish_tasklet,
3226 sdhci_tasklet_finish, (unsigned long)host);
3227
Al Viroe4cad1b2006-10-10 22:47:07 +01003228 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003229
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303230 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05303231 init_waitqueue_head(&host->buf_ready_int);
3232
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303233 /* Initialize re-tuning timer */
3234 init_timer(&host->tuning_timer);
3235 host->tuning_timer.data = (unsigned long)host;
3236 host->tuning_timer.function = sdhci_tuning_timer;
3237 }
3238
Shawn Guo2af502c2013-07-05 14:38:55 +08003239 sdhci_init(host, 0);
3240
Russell King781e9892014-04-25 12:55:46 +01003241 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3242 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003243 if (ret) {
3244 pr_err("%s: Failed to request IRQ %d: %d\n",
3245 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003246 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003247 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003248
Pierre Ossmand129bce2006-03-24 03:18:17 -08003249#ifdef CONFIG_MMC_DEBUG
3250 sdhci_dumpregs(host);
3251#endif
3252
Pierre Ossmanf9134312008-12-21 17:01:48 +01003253#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003254 snprintf(host->led_name, sizeof(host->led_name),
3255 "%s::", mmc_hostname(mmc));
3256 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003257 host->led.brightness = LED_OFF;
3258 host->led.default_trigger = mmc_hostname(mmc);
3259 host->led.brightness_set = sdhci_led_control;
3260
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003261 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003262 if (ret) {
3263 pr_err("%s: Failed to register LED device: %d\n",
3264 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003265 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003266 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003267#endif
3268
Pierre Ossman5f25a662006-10-04 02:15:39 -07003269 mmiowb();
3270
Pierre Ossmand129bce2006-03-24 03:18:17 -08003271 mmc_add_host(mmc);
3272
Girish K Sa3c76eb2011-10-11 11:44:09 +05303273 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003274 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07003275 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
3276 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003277
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003278 sdhci_enable_card_detection(host);
3279
Pierre Ossmand129bce2006-03-24 03:18:17 -08003280 return 0;
3281
Pierre Ossmanf9134312008-12-21 17:01:48 +01003282#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003283reset:
3284 sdhci_reset(host, SDHCI_RESET_ALL);
Kevin Liub0a8dec2013-01-05 17:18:28 +08003285 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003286 free_irq(host->irq, host);
3287#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003288untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003289 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003290
3291 return ret;
3292}
3293
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003294EXPORT_SYMBOL_GPL(sdhci_add_host);
3295
Pierre Ossman1e728592008-04-16 19:13:13 +02003296void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003297{
Pierre Ossman1e728592008-04-16 19:13:13 +02003298 unsigned long flags;
3299
3300 if (dead) {
3301 spin_lock_irqsave(&host->lock, flags);
3302
3303 host->flags |= SDHCI_DEVICE_DEAD;
3304
3305 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303306 pr_err("%s: Controller removed during "
Pierre Ossman1e728592008-04-16 19:13:13 +02003307 " transfer!\n", mmc_hostname(host->mmc));
3308
3309 host->mrq->cmd->error = -ENOMEDIUM;
3310 tasklet_schedule(&host->finish_tasklet);
3311 }
3312
3313 spin_unlock_irqrestore(&host->lock, flags);
3314 }
3315
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003316 sdhci_disable_card_detection(host);
3317
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003318 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003319
Pierre Ossmanf9134312008-12-21 17:01:48 +01003320#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003321 led_classdev_unregister(&host->led);
3322#endif
3323
Pierre Ossman1e728592008-04-16 19:13:13 +02003324 if (!dead)
3325 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003326
Kevin Liub0a8dec2013-01-05 17:18:28 +08003327 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003328 free_irq(host->irq, host);
3329
3330 del_timer_sync(&host->timer);
3331
Pierre Ossmand129bce2006-03-24 03:18:17 -08003332 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003333
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003334 if (host->vmmc) {
3335 regulator_disable(host->vmmc);
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003336 regulator_put(host->vmmc);
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003337 }
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003338
Philip Rakity6231f3d2012-07-23 15:56:23 -07003339 if (host->vqmmc) {
3340 regulator_disable(host->vqmmc);
3341 regulator_put(host->vqmmc);
3342 }
3343
Pierre Ossman2134a922008-06-28 18:28:51 +02003344 kfree(host->adma_desc);
3345 kfree(host->align_buffer);
3346
3347 host->adma_desc = NULL;
3348 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003349}
3350
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003351EXPORT_SYMBOL_GPL(sdhci_remove_host);
3352
3353void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003354{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003355 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003356}
3357
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003358EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003359
3360/*****************************************************************************\
3361 * *
3362 * Driver init/exit *
3363 * *
3364\*****************************************************************************/
3365
3366static int __init sdhci_drv_init(void)
3367{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303368 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003369 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303370 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003371
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003372 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003373}
3374
3375static void __exit sdhci_drv_exit(void)
3376{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003377}
3378
3379module_init(sdhci_drv_init);
3380module_exit(sdhci_drv_exit);
3381
Pierre Ossmandf673b22006-06-30 02:22:31 -07003382module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003383module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003384
Pierre Ossman32710e82009-04-08 20:14:54 +02003385MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003386MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003387MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003388
Pierre Ossmandf673b22006-06-30 02:22:31 -07003389MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003390MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");