blob: cd2d72d825df1f1356409ab7593fa9c6396ec1a9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
67#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#include <asm/system.h>
71
Stephen Hemmingerbea33482007-10-03 16:41:36 -070072#define TX_WORK_PER_LOOP 64
73#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/*
76 * Hardware access:
77 */
78
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000079#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
80#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
81#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
82#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
83#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
84#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
85#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
86#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
87#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
88#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070089#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
90#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
91#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
92#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000093#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
94#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
95#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
96#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
97#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
98#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
99#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
100#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
101#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
102#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
103#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
104#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
105#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107enum {
108 NvRegIrqStatus = 0x000,
109#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800110#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 NvRegIrqMask = 0x004,
112#define NVREG_IRQ_RX_ERROR 0x0001
113#define NVREG_IRQ_RX 0x0002
114#define NVREG_IRQ_RX_NOBUF 0x0004
115#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200116#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#define NVREG_IRQ_TIMER 0x0020
118#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500119#define NVREG_IRQ_RX_FORCED 0x0080
120#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800121#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500122#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400123#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500124#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
125#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500126#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 NvRegUnknownSetupReg6 = 0x008,
129#define NVREG_UNKSETUP6_VAL 3
130
131/*
132 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
133 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
134 */
135 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000136#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500137#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500138 NvRegMSIMap0 = 0x020,
139 NvRegMSIMap1 = 0x024,
140 NvRegMSIIrqMask = 0x030,
141#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400143#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#define NVREG_MISC1_HD 0x02
145#define NVREG_MISC1_FORCE 0x3b0f3c
146
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500147 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400148#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 NvRegTransmitterControl = 0x084,
150#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500151#define NVREG_XMITCTL_MGMT_ST 0x40000000
152#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
153#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
154#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
155#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
156#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
157#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
158#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
159#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500160#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800161#define NVREG_XMITCTL_DATA_START 0x00100000
162#define NVREG_XMITCTL_DATA_READY 0x00010000
163#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 NvRegTransmitterStatus = 0x088,
165#define NVREG_XMITSTAT_BUSY 0x01
166
167 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400168#define NVREG_PFF_PAUSE_RX 0x08
169#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#define NVREG_PFF_PROMISC 0x80
171#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400172#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 NvRegOffloadConfig = 0x90,
175#define NVREG_OFFLOAD_HOMEPHY 0x601
176#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
177 NvRegReceiverControl = 0x094,
178#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500179#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 NvRegReceiverStatus = 0x98,
181#define NVREG_RCVSTAT_BUSY 0x01
182
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700183 NvRegSlotTime = 0x9c,
184#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
185#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000186#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700187#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000188#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700189#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400191 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500192#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
193#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
194#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
195#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
197#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400198 NvRegRxDeferral = 0xA4,
199#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 NvRegMacAddrA = 0xA8,
201 NvRegMacAddrB = 0xAC,
202 NvRegMulticastAddrA = 0xB0,
203#define NVREG_MCASTADDRA_FORCE 0x01
204 NvRegMulticastAddrB = 0xB4,
205 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500206#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500208#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 NvRegPhyInterface = 0xC0,
211#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700212 NvRegBackOffControl = 0xC4,
213#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
214#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
215#define NVREG_BKOFFCTRL_SELECT 24
216#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218 NvRegTxRingPhysAddr = 0x100,
219 NvRegRxRingPhysAddr = 0x104,
220 NvRegRingSizes = 0x108,
221#define NVREG_RINGSZ_TXSHIFT 0
222#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400223 NvRegTransmitPoll = 0x10c,
224#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 NvRegLinkSpeed = 0x110,
226#define NVREG_LINKSPEED_FORCE 0x10000
227#define NVREG_LINKSPEED_10 1000
228#define NVREG_LINKSPEED_100 100
229#define NVREG_LINKSPEED_1000 50
230#define NVREG_LINKSPEED_MASK (0xFFF)
231 NvRegUnknownSetupReg5 = 0x130,
232#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400233 NvRegTxWatermark = 0x13c,
234#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
235#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
236#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 NvRegTxRxControl = 0x144,
238#define NVREG_TXRXCTL_KICK 0x0001
239#define NVREG_TXRXCTL_BIT1 0x0002
240#define NVREG_TXRXCTL_BIT2 0x0004
241#define NVREG_TXRXCTL_IDLE 0x0008
242#define NVREG_TXRXCTL_RESET 0x0010
243#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400244#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500245#define NVREG_TXRXCTL_DESC_2 0x002100
246#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500247#define NVREG_TXRXCTL_VLANSTRIP 0x00040
248#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500249 NvRegTxRingPhysAddrHigh = 0x148,
250 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400251 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500252#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
253#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
254#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
255#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400256 NvRegTxPauseFrameLimit = 0x174,
257#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 NvRegMIIStatus = 0x180,
259#define NVREG_MIISTAT_ERROR 0x0001
260#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500261#define NVREG_MIISTAT_MASK_RW 0x0007
262#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500263 NvRegMIIMask = 0x184,
264#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 NvRegAdapterControl = 0x188,
267#define NVREG_ADAPTCTL_START 0x02
268#define NVREG_ADAPTCTL_LINKUP 0x04
269#define NVREG_ADAPTCTL_PHYVALID 0x40000
270#define NVREG_ADAPTCTL_RUNNING 0x100000
271#define NVREG_ADAPTCTL_PHYSHIFT 24
272 NvRegMIISpeed = 0x18c,
273#define NVREG_MIISPEED_BIT8 (1<<8)
274#define NVREG_MIIDELAY 5
275 NvRegMIIControl = 0x190,
276#define NVREG_MIICTL_INUSE 0x08000
277#define NVREG_MIICTL_WRITE 0x00400
278#define NVREG_MIICTL_ADDRSHIFT 5
279 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400280 NvRegTxUnicast = 0x1a0,
281 NvRegTxMulticast = 0x1a4,
282 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 NvRegWakeUpFlags = 0x200,
284#define NVREG_WAKEUPFLAGS_VAL 0x7770
285#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
286#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
287#define NVREG_WAKEUPFLAGS_D3SHIFT 12
288#define NVREG_WAKEUPFLAGS_D2SHIFT 8
289#define NVREG_WAKEUPFLAGS_D1SHIFT 4
290#define NVREG_WAKEUPFLAGS_D0SHIFT 0
291#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
292#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
293#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
294#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
295
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800296 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000297#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800298 NvRegMgmtUnitVersion = 0x208,
299#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 NvRegPowerCap = 0x268,
301#define NVREG_POWERCAP_D3SUPP (1<<30)
302#define NVREG_POWERCAP_D2SUPP (1<<26)
303#define NVREG_POWERCAP_D1SUPP (1<<25)
304 NvRegPowerState = 0x26c,
305#define NVREG_POWERSTATE_POWEREDUP 0x8000
306#define NVREG_POWERSTATE_VALID 0x0100
307#define NVREG_POWERSTATE_MASK 0x0003
308#define NVREG_POWERSTATE_D0 0x0000
309#define NVREG_POWERSTATE_D1 0x0001
310#define NVREG_POWERSTATE_D2 0x0002
311#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800312 NvRegMgmtUnitControl = 0x278,
313#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400314 NvRegTxCnt = 0x280,
315 NvRegTxZeroReXmt = 0x284,
316 NvRegTxOneReXmt = 0x288,
317 NvRegTxManyReXmt = 0x28c,
318 NvRegTxLateCol = 0x290,
319 NvRegTxUnderflow = 0x294,
320 NvRegTxLossCarrier = 0x298,
321 NvRegTxExcessDef = 0x29c,
322 NvRegTxRetryErr = 0x2a0,
323 NvRegRxFrameErr = 0x2a4,
324 NvRegRxExtraByte = 0x2a8,
325 NvRegRxLateCol = 0x2ac,
326 NvRegRxRunt = 0x2b0,
327 NvRegRxFrameTooLong = 0x2b4,
328 NvRegRxOverflow = 0x2b8,
329 NvRegRxFCSErr = 0x2bc,
330 NvRegRxFrameAlignErr = 0x2c0,
331 NvRegRxLenErr = 0x2c4,
332 NvRegRxUnicast = 0x2c8,
333 NvRegRxMulticast = 0x2cc,
334 NvRegRxBroadcast = 0x2d0,
335 NvRegTxDef = 0x2d4,
336 NvRegTxFrame = 0x2d8,
337 NvRegRxCnt = 0x2dc,
338 NvRegTxPause = 0x2e0,
339 NvRegRxPause = 0x2e4,
340 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500341 NvRegVlanControl = 0x300,
342#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500343 NvRegMSIXMap0 = 0x3e0,
344 NvRegMSIXMap1 = 0x3e4,
345 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400346
347 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400348#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400349#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400350#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000351#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352};
353
354/* Big endian: should work, but is untested */
355struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700356 __le32 buf;
357 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
Manfred Spraulee733622005-07-31 18:32:26 +0200360struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700361 __le32 bufhigh;
362 __le32 buflow;
363 __le32 txvlan;
364 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200365};
366
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700367union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000368 struct ring_desc *orig;
369 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700370};
Manfred Spraulee733622005-07-31 18:32:26 +0200371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define FLAG_MASK_V1 0xffff0000
373#define FLAG_MASK_V2 0xffffc000
374#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
375#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
376
377#define NV_TX_LASTPACKET (1<<16)
378#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700379#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200380#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381#define NV_TX_DEFERRED (1<<26)
382#define NV_TX_CARRIERLOST (1<<27)
383#define NV_TX_LATECOLLISION (1<<28)
384#define NV_TX_UNDERFLOW (1<<29)
385#define NV_TX_ERROR (1<<30)
386#define NV_TX_VALID (1<<31)
387
388#define NV_TX2_LASTPACKET (1<<29)
389#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700390#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200391#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392#define NV_TX2_DEFERRED (1<<25)
393#define NV_TX2_CARRIERLOST (1<<26)
394#define NV_TX2_LATECOLLISION (1<<27)
395#define NV_TX2_UNDERFLOW (1<<28)
396/* error and valid are the same for both */
397#define NV_TX2_ERROR (1<<30)
398#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400399#define NV_TX2_TSO (1<<28)
400#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800401#define NV_TX2_TSO_MAX_SHIFT 14
402#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400403#define NV_TX2_CHECKSUM_L3 (1<<27)
404#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500406#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#define NV_RX_DESCRIPTORVALID (1<<16)
409#define NV_RX_MISSEDFRAME (1<<17)
410#define NV_RX_SUBSTRACT1 (1<<18)
411#define NV_RX_ERROR1 (1<<23)
412#define NV_RX_ERROR2 (1<<24)
413#define NV_RX_ERROR3 (1<<25)
414#define NV_RX_ERROR4 (1<<26)
415#define NV_RX_CRCERR (1<<27)
416#define NV_RX_OVERFLOW (1<<28)
417#define NV_RX_FRAMINGERR (1<<29)
418#define NV_RX_ERROR (1<<30)
419#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400420#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500423#define NV_RX2_CHECKSUM_IP (0x10000000)
424#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
425#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426#define NV_RX2_DESCRIPTORVALID (1<<29)
427#define NV_RX2_SUBSTRACT1 (1<<25)
428#define NV_RX2_ERROR1 (1<<18)
429#define NV_RX2_ERROR2 (1<<19)
430#define NV_RX2_ERROR3 (1<<20)
431#define NV_RX2_ERROR4 (1<<21)
432#define NV_RX2_CRCERR (1<<22)
433#define NV_RX2_OVERFLOW (1<<23)
434#define NV_RX2_FRAMINGERR (1<<24)
435/* error and avail are the same for both */
436#define NV_RX2_ERROR (1<<30)
437#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400438#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500440#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
441#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/* Miscelaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000444#define NV_PCI_REGSZ_VER1 0x270
445#define NV_PCI_REGSZ_VER2 0x2d4
446#define NV_PCI_REGSZ_VER3 0x604
447#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449/* various timeout delays: all in usec */
450#define NV_TXRX_RESET_DELAY 4
451#define NV_TXSTOP_DELAY1 10
452#define NV_TXSTOP_DELAY1MAX 500000
453#define NV_TXSTOP_DELAY2 100
454#define NV_RXSTOP_DELAY1 10
455#define NV_RXSTOP_DELAY1MAX 500000
456#define NV_RXSTOP_DELAY2 100
457#define NV_SETUP5_DELAY 5
458#define NV_SETUP5_DELAYMAX 50000
459#define NV_POWERUP_DELAY 5
460#define NV_POWERUP_DELAYMAX 5000
461#define NV_MIIBUSY_DELAY 50
462#define NV_MIIPHY_DELAY 10
463#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400464#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466#define NV_WAKEUPPATTERNS 5
467#define NV_WAKEUPMASKENTRIES 4
468
469/* General driver defaults */
470#define NV_WATCHDOG_TIMEO (5*HZ)
471
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000472#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400473#define TX_RING_DEFAULT 256
474#define RX_RING_MIN 128
475#define TX_RING_MIN 64
476#define RING_MAX_DESC_VER_1 1024
477#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200480#define NV_RX_HEADERS (64)
481/* even more slack. */
482#define NV_RX_ALLOC_PAD (64)
483
484/* maximum mtu size */
485#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
486#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488#define OOM_REFILL (1+HZ/20)
489#define POLL_WAIT (1+HZ/100)
490#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400491#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400493/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400495 * The nic supports three different descriptor types:
496 * - DESC_VER_1: Original
497 * - DESC_VER_2: support for jumbo frames.
498 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400500#define DESC_VER_1 1
501#define DESC_VER_2 2
502#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400505#define PHY_OUI_MARVELL 0x5043
506#define PHY_OUI_CICADA 0x03f1
507#define PHY_OUI_VITESSE 0x01c1
508#define PHY_OUI_REALTEK 0x0732
509#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510#define PHYID1_OUI_MASK 0x03ff
511#define PHYID1_OUI_SHFT 6
512#define PHYID2_OUI_MASK 0xfc00
513#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400514#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400515#define PHY_MODEL_REALTEK_8211 0x0110
516#define PHY_REV_MASK 0x0001
517#define PHY_REV_REALTEK_8211B 0x0000
518#define PHY_REV_REALTEK_8211C 0x0001
519#define PHY_MODEL_REALTEK_8201 0x0200
520#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400521#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400522#define PHY_CICADA_INIT1 0x0f000
523#define PHY_CICADA_INIT2 0x0e00
524#define PHY_CICADA_INIT3 0x01000
525#define PHY_CICADA_INIT4 0x0200
526#define PHY_CICADA_INIT5 0x0004
527#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400528#define PHY_VITESSE_INIT_REG1 0x1f
529#define PHY_VITESSE_INIT_REG2 0x10
530#define PHY_VITESSE_INIT_REG3 0x11
531#define PHY_VITESSE_INIT_REG4 0x12
532#define PHY_VITESSE_INIT_MSK1 0xc
533#define PHY_VITESSE_INIT_MSK2 0x0180
534#define PHY_VITESSE_INIT1 0x52b5
535#define PHY_VITESSE_INIT2 0xaf8a
536#define PHY_VITESSE_INIT3 0x8
537#define PHY_VITESSE_INIT4 0x8f8a
538#define PHY_VITESSE_INIT5 0xaf86
539#define PHY_VITESSE_INIT6 0x8f86
540#define PHY_VITESSE_INIT7 0xaf82
541#define PHY_VITESSE_INIT8 0x0100
542#define PHY_VITESSE_INIT9 0x8f82
543#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400544#define PHY_REALTEK_INIT_REG1 0x1f
545#define PHY_REALTEK_INIT_REG2 0x19
546#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400547#define PHY_REALTEK_INIT_REG4 0x14
548#define PHY_REALTEK_INIT_REG5 0x18
549#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400550#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400551#define PHY_REALTEK_INIT1 0x0000
552#define PHY_REALTEK_INIT2 0x8e00
553#define PHY_REALTEK_INIT3 0x0001
554#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400555#define PHY_REALTEK_INIT5 0xfb54
556#define PHY_REALTEK_INIT6 0xf5c7
557#define PHY_REALTEK_INIT7 0x1000
558#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400559#define PHY_REALTEK_INIT9 0x0008
560#define PHY_REALTEK_INIT10 0x0005
561#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400562#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564#define PHY_GIGABIT 0x0100
565
566#define PHY_TIMEOUT 0x1
567#define PHY_ERROR 0x2
568
569#define PHY_100 0x1
570#define PHY_1000 0x2
571#define PHY_HALF 0x100
572
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400573#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
574#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
575#define NV_PAUSEFRAME_RX_ENABLE 0x0004
576#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400577#define NV_PAUSEFRAME_RX_REQ 0x0010
578#define NV_PAUSEFRAME_TX_REQ 0x0020
579#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500581/* MSI/MSI-X defines */
582#define NV_MSI_X_MAX_VECTORS 8
583#define NV_MSI_X_VECTORS_MASK 0x000f
584#define NV_MSI_CAPABLE 0x0010
585#define NV_MSI_X_CAPABLE 0x0020
586#define NV_MSI_ENABLED 0x0040
587#define NV_MSI_X_ENABLED 0x0080
588
589#define NV_MSI_X_VECTOR_ALL 0x0
590#define NV_MSI_X_VECTOR_RX 0x0
591#define NV_MSI_X_VECTOR_TX 0x1
592#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800594#define NV_MSI_PRIV_OFFSET 0x68
595#define NV_MSI_PRIV_VALUE 0xffffffff
596
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500597#define NV_RESTART_TX 0x1
598#define NV_RESTART_RX 0x2
599
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500600#define NV_TX_LIMIT_COUNT 16
601
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000602#define NV_DYNAMIC_THRESHOLD 4
603#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
604
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400605/* statistics */
606struct nv_ethtool_str {
607 char name[ETH_GSTRING_LEN];
608};
609
610static const struct nv_ethtool_str nv_estats_str[] = {
611 { "tx_bytes" },
612 { "tx_zero_rexmt" },
613 { "tx_one_rexmt" },
614 { "tx_many_rexmt" },
615 { "tx_late_collision" },
616 { "tx_fifo_errors" },
617 { "tx_carrier_errors" },
618 { "tx_excess_deferral" },
619 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400620 { "rx_frame_error" },
621 { "rx_extra_byte" },
622 { "rx_late_collision" },
623 { "rx_runt" },
624 { "rx_frame_too_long" },
625 { "rx_over_errors" },
626 { "rx_crc_errors" },
627 { "rx_frame_align_error" },
628 { "rx_length_error" },
629 { "rx_unicast" },
630 { "rx_multicast" },
631 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400632 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500633 { "rx_errors_total" },
634 { "tx_errors_total" },
635
636 /* version 2 stats */
637 { "tx_deferral" },
638 { "tx_packets" },
639 { "rx_bytes" },
640 { "tx_pause" },
641 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400642 { "rx_drop_frame" },
643
644 /* version 3 stats */
645 { "tx_unicast" },
646 { "tx_multicast" },
647 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400648};
649
650struct nv_ethtool_stats {
651 u64 tx_bytes;
652 u64 tx_zero_rexmt;
653 u64 tx_one_rexmt;
654 u64 tx_many_rexmt;
655 u64 tx_late_collision;
656 u64 tx_fifo_errors;
657 u64 tx_carrier_errors;
658 u64 tx_excess_deferral;
659 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400660 u64 rx_frame_error;
661 u64 rx_extra_byte;
662 u64 rx_late_collision;
663 u64 rx_runt;
664 u64 rx_frame_too_long;
665 u64 rx_over_errors;
666 u64 rx_crc_errors;
667 u64 rx_frame_align_error;
668 u64 rx_length_error;
669 u64 rx_unicast;
670 u64 rx_multicast;
671 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400672 u64 rx_packets;
673 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500674 u64 tx_errors_total;
675
676 /* version 2 stats */
677 u64 tx_deferral;
678 u64 tx_packets;
679 u64 rx_bytes;
680 u64 tx_pause;
681 u64 rx_pause;
682 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400683
684 /* version 3 stats */
685 u64 tx_unicast;
686 u64 tx_multicast;
687 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400688};
689
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400690#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
691#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500692#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
693
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400694/* diagnostics */
695#define NV_TEST_COUNT_BASE 3
696#define NV_TEST_COUNT_EXTENDED 4
697
698static const struct nv_ethtool_str nv_etests_str[] = {
699 { "link (online/offline)" },
700 { "register (offline) " },
701 { "interrupt (offline) " },
702 { "loopback (offline) " }
703};
704
705struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000706 __u32 reg;
707 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400708};
709
710static const struct register_test nv_registers_test[] = {
711 { NvRegUnknownSetupReg6, 0x01 },
712 { NvRegMisc1, 0x03c },
713 { NvRegOffloadConfig, 0x03ff },
714 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400715 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400716 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000717 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400718};
719
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500720struct nv_skb_map {
721 struct sk_buff *skb;
722 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000723 unsigned int dma_len:31;
724 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500725 struct ring_desc_ex *first_tx_desc;
726 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500727};
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/*
730 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800731 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 * critical parts:
733 * - rx is (pseudo-) lockless: it relies on the single-threading provided
734 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700735 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800736 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700737 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 */
739
740/* in dev: base, irq */
741struct fe_priv {
742 spinlock_t lock;
743
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700744 struct net_device *dev;
745 struct napi_struct napi;
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* General data:
748 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400749 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 int in_shutdown;
751 u32 linkspeed;
752 int duplex;
753 int autoneg;
754 int fixed_mode;
755 int phyaddr;
756 int wolenabled;
757 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400758 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400759 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400761 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500762 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000763 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 /* General data: RO fields */
766 dma_addr_t ring_addr;
767 struct pci_dev *pci_dev;
768 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000769 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 u32 irqmask;
771 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400772 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500773 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400774 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400775 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400776 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400777 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
823 /* vlan fields */
824 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500825
826 /* msi/msi-x fields */
827 u32 msi_flags;
828 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400829
830 /* flow control */
831 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200832
833 /* power saved state */
834 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800835
836 /* for different msi-x irq type */
837 char name_rx[IFNAMSIZ + 3]; /* -rx */
838 char name_tx[IFNAMSIZ + 3]; /* -tx */
839 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840};
841
842/*
843 * Maximum number of loops until we assume that a bit in the irq mask
844 * is stuck. Overridable with module param.
845 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000846static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848/*
849 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400850 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500851 * Throughput Mode: Every tx and rx packet will generate an interrupt.
852 * CPU Mode: Interrupts are controlled by a timer.
853 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400854enum {
855 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856 NV_OPTIMIZATION_MODE_CPU,
857 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400858};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000859static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500860
861/*
862 * Poll interval for timer irq
863 *
864 * This interval determines how frequent an interrupt is generated.
865 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
866 * Min = 0, and Max = 65535
867 */
868static int poll_interval = -1;
869
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500870/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400871 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500872 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400873enum {
874 NV_MSI_INT_DISABLED,
875 NV_MSI_INT_ENABLED
876};
877static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500878
879/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400880 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500881 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400882enum {
883 NV_MSIX_INT_DISABLED,
884 NV_MSIX_INT_ENABLED
885};
Yinghai Lu39482792009-02-06 01:31:12 -0800886static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400887
888/*
889 * DMA 64bit
890 */
891enum {
892 NV_DMA_64BIT_DISABLED,
893 NV_DMA_64BIT_ENABLED
894};
895static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500896
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400897/*
898 * Crossover Detection
899 * Realtek 8201 phy + some OEM boards do not work properly.
900 */
901enum {
902 NV_CROSSOVER_DETECTION_DISABLED,
903 NV_CROSSOVER_DETECTION_ENABLED
904};
905static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
906
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700907/*
908 * Power down phy when interface is down (persists through reboot;
909 * older Linux and other OSes may not power it up again)
910 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000911static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913static inline struct fe_priv *get_nvpriv(struct net_device *dev)
914{
915 return netdev_priv(dev);
916}
917
918static inline u8 __iomem *get_hwbase(struct net_device *dev)
919{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400920 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921}
922
923static inline void pci_push(u8 __iomem *base)
924{
925 /* force out pending posted writes */
926 readl(base);
927}
928
929static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
930{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700931 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
933}
934
Manfred Spraulee733622005-07-31 18:32:26 +0200935static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
936{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700937 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200938}
939
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400940static bool nv_optimized(struct fe_priv *np)
941{
942 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
943 return false;
944 return true;
945}
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000948 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 u8 __iomem *base = get_hwbase(dev);
951
952 pci_push(base);
953 do {
954 udelay(delay);
955 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000956 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 } while ((readl(base + offset) & mask) != target);
959 return 0;
960}
961
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500962#define NV_SETUP_RX_RING 0x01
963#define NV_SETUP_TX_RING 0x02
964
Al Viro5bb7ea22007-12-09 16:06:41 +0000965static inline u32 dma_low(dma_addr_t addr)
966{
967 return addr;
968}
969
970static inline u32 dma_high(dma_addr_t addr)
971{
972 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
973}
974
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500975static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
976{
977 struct fe_priv *np = get_nvpriv(dev);
978 u8 __iomem *base = get_hwbase(dev);
979
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400980 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000981 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000982 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000983 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500985 } else {
986 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000987 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
988 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500989 }
990 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000991 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
992 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500993 }
994 }
995}
996
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400997static void free_rings(struct net_device *dev)
998{
999 struct fe_priv *np = get_nvpriv(dev);
1000
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001001 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001002 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001003 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1004 np->rx_ring.orig, np->ring_addr);
1005 } else {
1006 if (np->rx_ring.ex)
1007 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1008 np->rx_ring.ex, np->ring_addr);
1009 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001010 kfree(np->rx_skb);
1011 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001012}
1013
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001014static int using_multi_irqs(struct net_device *dev)
1015{
1016 struct fe_priv *np = get_nvpriv(dev);
1017
1018 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1019 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1020 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1021 return 0;
1022 else
1023 return 1;
1024}
1025
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001026static void nv_txrx_gate(struct net_device *dev, bool gate)
1027{
1028 struct fe_priv *np = get_nvpriv(dev);
1029 u8 __iomem *base = get_hwbase(dev);
1030 u32 powerstate;
1031
1032 if (!np->mac_in_use &&
1033 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1034 powerstate = readl(base + NvRegPowerState2);
1035 if (gate)
1036 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1037 else
1038 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1039 writel(powerstate, base + NvRegPowerState2);
1040 }
1041}
1042
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001043static void nv_enable_irq(struct net_device *dev)
1044{
1045 struct fe_priv *np = get_nvpriv(dev);
1046
1047 if (!using_multi_irqs(dev)) {
1048 if (np->msi_flags & NV_MSI_X_ENABLED)
1049 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1050 else
Manfred Spraula7475902007-10-17 21:52:33 +02001051 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001052 } else {
1053 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1054 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1055 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1056 }
1057}
1058
1059static void nv_disable_irq(struct net_device *dev)
1060{
1061 struct fe_priv *np = get_nvpriv(dev);
1062
1063 if (!using_multi_irqs(dev)) {
1064 if (np->msi_flags & NV_MSI_X_ENABLED)
1065 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1066 else
Manfred Spraula7475902007-10-17 21:52:33 +02001067 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001068 } else {
1069 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1070 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1071 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1072 }
1073}
1074
1075/* In MSIX mode, a write to irqmask behaves as XOR */
1076static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1077{
1078 u8 __iomem *base = get_hwbase(dev);
1079
1080 writel(mask, base + NvRegIrqMask);
1081}
1082
1083static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1084{
1085 struct fe_priv *np = get_nvpriv(dev);
1086 u8 __iomem *base = get_hwbase(dev);
1087
1088 if (np->msi_flags & NV_MSI_X_ENABLED) {
1089 writel(mask, base + NvRegIrqMask);
1090 } else {
1091 if (np->msi_flags & NV_MSI_ENABLED)
1092 writel(0, base + NvRegMSIIrqMask);
1093 writel(0, base + NvRegIrqMask);
1094 }
1095}
1096
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001097static void nv_napi_enable(struct net_device *dev)
1098{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099 struct fe_priv *np = get_nvpriv(dev);
1100
1101 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001102}
1103
1104static void nv_napi_disable(struct net_device *dev)
1105{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106 struct fe_priv *np = get_nvpriv(dev);
1107
1108 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001109}
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111#define MII_READ (-1)
1112/* mii_rw: read/write a register on the PHY.
1113 *
1114 * Caller must guarantee serialization
1115 */
1116static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1117{
1118 u8 __iomem *base = get_hwbase(dev);
1119 u32 reg;
1120 int retval;
1121
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001122 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 reg = readl(base + NvRegMIIControl);
1125 if (reg & NVREG_MIICTL_INUSE) {
1126 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1127 udelay(NV_MIIBUSY_DELAY);
1128 }
1129
1130 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1131 if (value != MII_READ) {
1132 writel(value, base + NvRegMIIData);
1133 reg |= NVREG_MIICTL_WRITE;
1134 }
1135 writel(reg, base + NvRegMIIControl);
1136
1137 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001138 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 retval = -1;
1140 } else if (value != MII_READ) {
1141 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 retval = 0;
1143 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 retval = -1;
1145 } else {
1146 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 }
1148
1149 return retval;
1150}
1151
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001152static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001154 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 u32 miicontrol;
1156 unsigned int tries = 0;
1157
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001158 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001159 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162 /* wait for 500ms */
1163 msleep(500);
1164
1165 /* must wait till reset is deasserted */
1166 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001167 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1169 /* FIXME: 100 tries seem excessive */
1170 if (tries++ > 100)
1171 return -1;
1172 }
1173 return 0;
1174}
1175
Joe Perchesc41d41e2010-11-29 07:41:58 +00001176static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1177{
1178 static const struct {
1179 int reg;
1180 int init;
1181 } ri[] = {
1182 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1183 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1184 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1185 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1186 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1187 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1188 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1189 };
1190 int i;
1191
1192 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001193 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001194 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001195 }
1196
1197 return 0;
1198}
1199
Joe Perchescd663282010-11-29 07:41:59 +00001200static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1201{
1202 u32 reg;
1203 u8 __iomem *base = get_hwbase(dev);
1204 u32 powerstate = readl(base + NvRegPowerState2);
1205
1206 /* need to perform hw phy reset */
1207 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1208 writel(powerstate, base + NvRegPowerState2);
1209 msleep(25);
1210
1211 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1212 writel(powerstate, base + NvRegPowerState2);
1213 msleep(25);
1214
1215 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1216 reg |= PHY_REALTEK_INIT9;
1217 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1218 return PHY_ERROR;
1219 if (mii_rw(dev, np->phyaddr,
1220 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1221 return PHY_ERROR;
1222 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1223 if (!(reg & PHY_REALTEK_INIT11)) {
1224 reg |= PHY_REALTEK_INIT11;
1225 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1226 return PHY_ERROR;
1227 }
1228 if (mii_rw(dev, np->phyaddr,
1229 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1230 return PHY_ERROR;
1231
1232 return 0;
1233}
1234
1235static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1236{
1237 u32 phy_reserved;
1238
1239 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1240 phy_reserved = mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, MII_READ);
1242 phy_reserved |= PHY_REALTEK_INIT7;
1243 if (mii_rw(dev, np->phyaddr,
1244 PHY_REALTEK_INIT_REG6, phy_reserved))
1245 return PHY_ERROR;
1246 }
1247
1248 return 0;
1249}
1250
1251static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1252{
1253 u32 phy_reserved;
1254
1255 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1256 if (mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1258 return PHY_ERROR;
1259 phy_reserved = mii_rw(dev, np->phyaddr,
1260 PHY_REALTEK_INIT_REG2, MII_READ);
1261 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1262 phy_reserved |= PHY_REALTEK_INIT3;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG2, phy_reserved))
1265 return PHY_ERROR;
1266 if (mii_rw(dev, np->phyaddr,
1267 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1268 return PHY_ERROR;
1269 }
1270
1271 return 0;
1272}
1273
1274static int init_cicada(struct net_device *dev, struct fe_priv *np,
1275 u32 phyinterface)
1276{
1277 u32 phy_reserved;
1278
1279 if (phyinterface & PHY_RGMII) {
1280 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1281 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1282 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1283 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1284 return PHY_ERROR;
1285 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1286 phy_reserved |= PHY_CICADA_INIT5;
1287 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1288 return PHY_ERROR;
1289 }
1290 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1291 phy_reserved |= PHY_CICADA_INIT6;
1292 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1293 return PHY_ERROR;
1294
1295 return 0;
1296}
1297
1298static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1299{
1300 u32 phy_reserved;
1301
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1304 return PHY_ERROR;
1305 if (mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1307 return PHY_ERROR;
1308 phy_reserved = mii_rw(dev, np->phyaddr,
1309 PHY_VITESSE_INIT_REG4, MII_READ);
1310 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1311 return PHY_ERROR;
1312 phy_reserved = mii_rw(dev, np->phyaddr,
1313 PHY_VITESSE_INIT_REG3, MII_READ);
1314 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1315 phy_reserved |= PHY_VITESSE_INIT3;
1316 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1320 return PHY_ERROR;
1321 if (mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1323 return PHY_ERROR;
1324 phy_reserved = mii_rw(dev, np->phyaddr,
1325 PHY_VITESSE_INIT_REG4, MII_READ);
1326 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1327 phy_reserved |= PHY_VITESSE_INIT3;
1328 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1329 return PHY_ERROR;
1330 phy_reserved = mii_rw(dev, np->phyaddr,
1331 PHY_VITESSE_INIT_REG3, MII_READ);
1332 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1336 return PHY_ERROR;
1337 if (mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1339 return PHY_ERROR;
1340 phy_reserved = mii_rw(dev, np->phyaddr,
1341 PHY_VITESSE_INIT_REG4, MII_READ);
1342 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1343 return PHY_ERROR;
1344 phy_reserved = mii_rw(dev, np->phyaddr,
1345 PHY_VITESSE_INIT_REG3, MII_READ);
1346 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1347 phy_reserved |= PHY_VITESSE_INIT8;
1348 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1352 return PHY_ERROR;
1353 if (mii_rw(dev, np->phyaddr,
1354 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1355 return PHY_ERROR;
1356
1357 return 0;
1358}
1359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360static int phy_init(struct net_device *dev)
1361{
1362 struct fe_priv *np = get_nvpriv(dev);
1363 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001364 u32 phyinterface;
1365 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001367 /* phy errata for E3016 phy */
1368 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1369 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1370 reg &= ~PHY_MARVELL_E3016_INITMASK;
1371 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001372 netdev_info(dev, "%s: phy write to errata reg failed\n",
1373 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001374 return PHY_ERROR;
1375 }
1376 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001377 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001378 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1379 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001380 if (init_realtek_8211b(dev, np)) {
1381 netdev_info(dev, "%s: phy init failed\n",
1382 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001383 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001384 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001385 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1386 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001387 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001388 netdev_info(dev, "%s: phy init failed\n",
1389 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001390 return PHY_ERROR;
1391 }
Joe Perchescd663282010-11-29 07:41:59 +00001392 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1393 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001394 netdev_info(dev, "%s: phy init failed\n",
1395 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001396 return PHY_ERROR;
1397 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001398 }
1399 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 /* set advertise register */
1402 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001403 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1404 ADVERTISE_100HALF | ADVERTISE_100FULL |
1405 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001407 netdev_info(dev, "%s: phy write to advertise failed\n",
1408 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 return PHY_ERROR;
1410 }
1411
1412 /* get phy interface type */
1413 phyinterface = readl(base + NvRegPhyInterface);
1414
1415 /* see if gigabit phy */
1416 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1417 if (mii_status & PHY_GIGABIT) {
1418 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001419 mii_control_1000 = mii_rw(dev, np->phyaddr,
1420 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 mii_control_1000 &= ~ADVERTISE_1000HALF;
1422 if (phyinterface & PHY_RGMII)
1423 mii_control_1000 |= ADVERTISE_1000FULL;
1424 else
1425 mii_control_1000 &= ~ADVERTISE_1000FULL;
1426
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001427 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001428 netdev_info(dev, "%s: phy init failed\n",
1429 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 return PHY_ERROR;
1431 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001432 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 np->gigabit = 0;
1434
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001435 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1436 mii_control |= BMCR_ANENABLE;
1437
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001438 if (np->phy_oui == PHY_OUI_REALTEK &&
1439 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1440 np->phy_rev == PHY_REV_REALTEK_8211C) {
1441 /* start autoneg since we already performed hw reset above */
1442 mii_control |= BMCR_ANRESTART;
1443 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001444 netdev_info(dev, "%s: phy init failed\n",
1445 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001446 return PHY_ERROR;
1447 }
1448 } else {
1449 /* reset the phy
1450 * (certain phys need bmcr to be setup with reset)
1451 */
1452 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001453 netdev_info(dev, "%s: phy reset failed\n",
1454 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001455 return PHY_ERROR;
1456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 }
1458
1459 /* phy vendor specific configuration */
Joe Perchescd663282010-11-29 07:41:59 +00001460 if ((np->phy_oui == PHY_OUI_CICADA)) {
1461 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001462 netdev_info(dev, "%s: phy init failed\n",
1463 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 return PHY_ERROR;
1465 }
Joe Perchescd663282010-11-29 07:41:59 +00001466 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1467 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001468 netdev_info(dev, "%s: phy init failed\n",
1469 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 return PHY_ERROR;
1471 }
Joe Perchescd663282010-11-29 07:41:59 +00001472 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001473 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1474 np->phy_rev == PHY_REV_REALTEK_8211B) {
1475 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001476 if (init_realtek_8211b(dev, np)) {
1477 netdev_info(dev, "%s: phy init failed\n",
1478 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001479 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001480 }
Joe Perchescd663282010-11-29 07:41:59 +00001481 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1482 if (init_realtek_8201(dev, np) ||
1483 init_realtek_8201_cross(dev, np)) {
1484 netdev_info(dev, "%s: phy init failed\n",
1485 pci_name(np->pci_dev));
1486 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001487 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001488 }
1489 }
1490
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001491 /* some phys clear out pause advertisment on reset, set it back */
1492 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Ed Swierkcb52deb2008-12-01 12:24:43 +00001494 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001496 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001497 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001498 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001499 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
1502 return 0;
1503}
1504
1505static void nv_start_rx(struct net_device *dev)
1506{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001507 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001512 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1513 rx_ctrl &= ~NVREG_RCVCTL_START;
1514 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 pci_push(base);
1516 }
1517 writel(np->linkspeed, base + NvRegLinkSpeed);
1518 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001519 rx_ctrl |= NVREG_RCVCTL_START;
1520 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001521 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1522 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 pci_push(base);
1524}
1525
1526static void nv_stop_rx(struct net_device *dev)
1527{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001528 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001530 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001532 if (!np->mac_in_use)
1533 rx_ctrl &= ~NVREG_RCVCTL_START;
1534 else
1535 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1536 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001537 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1538 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001539 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1540 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001543 if (!np->mac_in_use)
1544 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545}
1546
1547static void nv_start_tx(struct net_device *dev)
1548{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001549 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001551 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001553 tx_ctrl |= NVREG_XMITCTL_START;
1554 if (np->mac_in_use)
1555 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1556 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 pci_push(base);
1558}
1559
1560static void nv_stop_tx(struct net_device *dev)
1561{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001562 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001564 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001566 if (!np->mac_in_use)
1567 tx_ctrl &= ~NVREG_XMITCTL_START;
1568 else
1569 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1570 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001571 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1572 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001573 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1574 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
1576 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001577 if (!np->mac_in_use)
1578 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1579 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580}
1581
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001582static void nv_start_rxtx(struct net_device *dev)
1583{
1584 nv_start_rx(dev);
1585 nv_start_tx(dev);
1586}
1587
1588static void nv_stop_rxtx(struct net_device *dev)
1589{
1590 nv_stop_rx(dev);
1591 nv_stop_tx(dev);
1592}
1593
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594static void nv_txrx_reset(struct net_device *dev)
1595{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001596 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 u8 __iomem *base = get_hwbase(dev);
1598
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001599 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 pci_push(base);
1601 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001602 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 pci_push(base);
1604}
1605
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001606static void nv_mac_reset(struct net_device *dev)
1607{
1608 struct fe_priv *np = netdev_priv(dev);
1609 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001610 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001611
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001612 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1613 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001614
1615 /* save registers since they will be cleared on reset */
1616 temp1 = readl(base + NvRegMacAddrA);
1617 temp2 = readl(base + NvRegMacAddrB);
1618 temp3 = readl(base + NvRegTransmitPoll);
1619
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001620 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
1623 writel(0, base + NvRegMacReset);
1624 pci_push(base);
1625 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001626
1627 /* restore saved registers */
1628 writel(temp1, base + NvRegMacAddrA);
1629 writel(temp2, base + NvRegMacAddrB);
1630 writel(temp3, base + NvRegTransmitPoll);
1631
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001632 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1633 pci_push(base);
1634}
1635
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001636static void nv_get_hw_stats(struct net_device *dev)
1637{
1638 struct fe_priv *np = netdev_priv(dev);
1639 u8 __iomem *base = get_hwbase(dev);
1640
1641 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1642 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1643 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1644 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1645 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1646 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1647 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1648 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1649 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1650 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1651 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1652 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1653 np->estats.rx_runt += readl(base + NvRegRxRunt);
1654 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1655 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1656 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1657 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1658 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1659 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1660 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1661 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1662 np->estats.rx_packets =
1663 np->estats.rx_unicast +
1664 np->estats.rx_multicast +
1665 np->estats.rx_broadcast;
1666 np->estats.rx_errors_total =
1667 np->estats.rx_crc_errors +
1668 np->estats.rx_over_errors +
1669 np->estats.rx_frame_error +
1670 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1671 np->estats.rx_late_collision +
1672 np->estats.rx_runt +
1673 np->estats.rx_frame_too_long;
1674 np->estats.tx_errors_total =
1675 np->estats.tx_late_collision +
1676 np->estats.tx_fifo_errors +
1677 np->estats.tx_carrier_errors +
1678 np->estats.tx_excess_deferral +
1679 np->estats.tx_retry_error;
1680
1681 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1682 np->estats.tx_deferral += readl(base + NvRegTxDef);
1683 np->estats.tx_packets += readl(base + NvRegTxFrame);
1684 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1685 np->estats.tx_pause += readl(base + NvRegTxPause);
1686 np->estats.rx_pause += readl(base + NvRegRxPause);
1687 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1688 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001689
1690 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1691 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1692 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1693 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1694 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001695}
1696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697/*
1698 * nv_get_stats: dev->get_stats function
1699 * Get latest stats value from the nic.
1700 * Called with read_lock(&dev_base_lock) held for read -
1701 * only synchronized against unregister_netdevice.
1702 */
1703static struct net_device_stats *nv_get_stats(struct net_device *dev)
1704{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001705 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
Ayaz Abdulla21828162007-01-23 12:27:21 -05001707 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001708 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001709 nv_get_hw_stats(dev);
1710
1711 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001712 dev->stats.tx_bytes = np->estats.tx_bytes;
1713 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1714 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1715 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1716 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1717 dev->stats.rx_errors = np->estats.rx_errors_total;
1718 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001719 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001720
1721 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722}
1723
1724/*
1725 * nv_alloc_rx: fill rx ring entries.
1726 * Return 1 if the allocations for the skbs failed and the
1727 * rx engine is without Available descriptors
1728 */
1729static int nv_alloc_rx(struct net_device *dev)
1730{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001731 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001732 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001734 less_rx = np->get_rx.orig;
1735 if (less_rx-- == np->first_rx.orig)
1736 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001737
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001738 while (np->put_rx.orig != less_rx) {
1739 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001740 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001741 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001742 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1743 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001744 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001745 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001746 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001747 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1748 wmb();
1749 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001750 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001751 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001752 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001753 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001754 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001755 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001756 }
1757 return 0;
1758}
1759
1760static int nv_alloc_rx_optimized(struct net_device *dev)
1761{
1762 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001763 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001764
1765 less_rx = np->get_rx.ex;
1766 if (less_rx-- == np->first_rx.ex)
1767 less_rx = np->last_rx.ex;
1768
1769 while (np->put_rx.ex != less_rx) {
1770 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1771 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001772 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001773 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1774 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001775 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001776 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001777 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001778 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1779 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001780 wmb();
1781 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001782 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001783 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001784 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001785 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001786 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001787 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 return 0;
1790}
1791
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001792/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001793static void nv_do_rx_refill(unsigned long data)
1794{
1795 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001796 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797
1798 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001799 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001800}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001802static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001803{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001804 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001805 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001806
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001807 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001808
1809 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001810 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1811 else
1812 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1813 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1814 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001815
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001816 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001817 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001818 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001819 np->rx_ring.orig[i].buf = 0;
1820 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001821 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001822 np->rx_ring.ex[i].txvlan = 0;
1823 np->rx_ring.ex[i].bufhigh = 0;
1824 np->rx_ring.ex[i].buflow = 0;
1825 }
1826 np->rx_skb[i].skb = NULL;
1827 np->rx_skb[i].dma = 0;
1828 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001829}
1830
1831static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001833 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001835
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001836 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001837
1838 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001839 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1840 else
1841 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1842 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1843 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001844 np->tx_pkts_in_progress = 0;
1845 np->tx_change_owner = NULL;
1846 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001847 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001849 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001850 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001851 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001852 np->tx_ring.orig[i].buf = 0;
1853 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001854 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001855 np->tx_ring.ex[i].txvlan = 0;
1856 np->tx_ring.ex[i].bufhigh = 0;
1857 np->tx_ring.ex[i].buflow = 0;
1858 }
1859 np->tx_skb[i].skb = NULL;
1860 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001861 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001862 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001863 np->tx_skb[i].first_tx_desc = NULL;
1864 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001865 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001866}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Manfred Sprauld81c0982005-07-31 18:20:30 +02001868static int nv_init_ring(struct net_device *dev)
1869{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001870 struct fe_priv *np = netdev_priv(dev);
1871
Manfred Sprauld81c0982005-07-31 18:20:30 +02001872 nv_init_tx(dev);
1873 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001874
1875 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001876 return nv_alloc_rx(dev);
1877 else
1878 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879}
1880
Eric Dumazet73a37072009-06-17 21:17:59 +00001881static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001882{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001883 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001884 if (tx_skb->dma_single)
1885 pci_unmap_single(np->pci_dev, tx_skb->dma,
1886 tx_skb->dma_len,
1887 PCI_DMA_TODEVICE);
1888 else
1889 pci_unmap_page(np->pci_dev, tx_skb->dma,
1890 tx_skb->dma_len,
1891 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001892 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001893 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001894}
1895
1896static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1897{
1898 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001899 if (tx_skb->skb) {
1900 dev_kfree_skb_any(tx_skb->skb);
1901 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001902 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001903 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001904 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001905}
1906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907static void nv_drain_tx(struct net_device *dev)
1908{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001909 struct fe_priv *np = netdev_priv(dev);
1910 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001911
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001912 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001913 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001914 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001915 np->tx_ring.orig[i].buf = 0;
1916 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001917 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001918 np->tx_ring.ex[i].txvlan = 0;
1919 np->tx_ring.ex[i].bufhigh = 0;
1920 np->tx_ring.ex[i].buflow = 0;
1921 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001922 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001923 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001924 np->tx_skb[i].dma = 0;
1925 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001926 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001927 np->tx_skb[i].first_tx_desc = NULL;
1928 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001930 np->tx_pkts_in_progress = 0;
1931 np->tx_change_owner = NULL;
1932 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933}
1934
1935static void nv_drain_rx(struct net_device *dev)
1936{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001937 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001939
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001940 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001941 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001942 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001943 np->rx_ring.orig[i].buf = 0;
1944 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001945 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001946 np->rx_ring.ex[i].txvlan = 0;
1947 np->rx_ring.ex[i].bufhigh = 0;
1948 np->rx_ring.ex[i].buflow = 0;
1949 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001951 if (np->rx_skb[i].skb) {
1952 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001953 (skb_end_pointer(np->rx_skb[i].skb) -
1954 np->rx_skb[i].skb->data),
1955 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001956 dev_kfree_skb(np->rx_skb[i].skb);
1957 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 }
1959 }
1960}
1961
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001962static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963{
1964 nv_drain_tx(dev);
1965 nv_drain_rx(dev);
1966}
1967
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001968static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1969{
1970 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1971}
1972
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001973static void nv_legacybackoff_reseed(struct net_device *dev)
1974{
1975 u8 __iomem *base = get_hwbase(dev);
1976 u32 reg;
1977 u32 low;
1978 int tx_status = 0;
1979
1980 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1981 get_random_bytes(&low, sizeof(low));
1982 reg |= low & NVREG_SLOTTIME_MASK;
1983
1984 /* Need to stop tx before change takes effect.
1985 * Caller has already gained np->lock.
1986 */
1987 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1988 if (tx_status)
1989 nv_stop_tx(dev);
1990 nv_stop_rx(dev);
1991 writel(reg, base + NvRegSlotTime);
1992 if (tx_status)
1993 nv_start_tx(dev);
1994 nv_start_rx(dev);
1995}
1996
1997/* Gear Backoff Seeds */
1998#define BACKOFF_SEEDSET_ROWS 8
1999#define BACKOFF_SEEDSET_LFSRS 15
2000
2001/* Known Good seed sets */
2002static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002003 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2004 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2005 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2006 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2007 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2008 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2009 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2010 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002011
2012static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002013 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2014 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2016 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2017 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2018 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2019 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2020 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002021
2022static void nv_gear_backoff_reseed(struct net_device *dev)
2023{
2024 u8 __iomem *base = get_hwbase(dev);
2025 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2026 u32 temp, seedset, combinedSeed;
2027 int i;
2028
2029 /* Setup seed for free running LFSR */
2030 /* We are going to read the time stamp counter 3 times
2031 and swizzle bits around to increase randomness */
2032 get_random_bytes(&miniseed1, sizeof(miniseed1));
2033 miniseed1 &= 0x0fff;
2034 if (miniseed1 == 0)
2035 miniseed1 = 0xabc;
2036
2037 get_random_bytes(&miniseed2, sizeof(miniseed2));
2038 miniseed2 &= 0x0fff;
2039 if (miniseed2 == 0)
2040 miniseed2 = 0xabc;
2041 miniseed2_reversed =
2042 ((miniseed2 & 0xF00) >> 8) |
2043 (miniseed2 & 0x0F0) |
2044 ((miniseed2 & 0x00F) << 8);
2045
2046 get_random_bytes(&miniseed3, sizeof(miniseed3));
2047 miniseed3 &= 0x0fff;
2048 if (miniseed3 == 0)
2049 miniseed3 = 0xabc;
2050 miniseed3_reversed =
2051 ((miniseed3 & 0xF00) >> 8) |
2052 (miniseed3 & 0x0F0) |
2053 ((miniseed3 & 0x00F) << 8);
2054
2055 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2056 (miniseed2 ^ miniseed3_reversed);
2057
2058 /* Seeds can not be zero */
2059 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2060 combinedSeed |= 0x08;
2061 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2062 combinedSeed |= 0x8000;
2063
2064 /* No need to disable tx here */
2065 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2066 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2067 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002068 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002069
Szymon Janc78aea4f2010-11-27 08:39:43 +00002070 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002071 get_random_bytes(&seedset, sizeof(seedset));
2072 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002073 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002074 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2075 temp |= main_seedset[seedset][i-1] & 0x3ff;
2076 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2077 writel(temp, base + NvRegBackOffControl);
2078 }
2079}
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081/*
2082 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002083 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002085static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002087 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002088 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002089 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2090 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002091 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002092 u32 offset = 0;
2093 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002094 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002095 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002096 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002097 struct ring_desc *put_tx;
2098 struct ring_desc *start_tx;
2099 struct ring_desc *prev_tx;
2100 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002101 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002102
2103 /* add fragments to entries count */
2104 for (i = 0; i < fragments; i++) {
2105 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2106 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002109 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002110 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002111 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002112 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002113 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002114 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002115 return NETDEV_TX_BUSY;
2116 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002117 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002118
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002119 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002120
Ayaz Abdullafa454592006-01-05 22:45:45 -08002121 /* setup the header buffer */
2122 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002123 prev_tx = put_tx;
2124 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002125 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002126 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002127 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002128 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002129 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002130 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2131 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002132
Ayaz Abdullafa454592006-01-05 22:45:45 -08002133 tx_flags = np->tx_flags;
2134 offset += bcnt;
2135 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002136 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002137 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002138 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002139 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002140 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002141
2142 /* setup the fragments */
2143 for (i = 0; i < fragments; i++) {
2144 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2145 u32 size = frag->size;
2146 offset = 0;
2147
2148 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002149 prev_tx = put_tx;
2150 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002151 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002152 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2153 PCI_DMA_TODEVICE);
2154 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002155 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002156 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2157 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002158
Ayaz Abdullafa454592006-01-05 22:45:45 -08002159 offset += bcnt;
2160 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002161 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002162 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002164 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002165 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002166 }
2167
Ayaz Abdullafa454592006-01-05 22:45:45 -08002168 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002169 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002170
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002171 /* save skb in this slot's context area */
2172 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002173
Herbert Xu89114af2006-07-08 13:34:32 -07002174 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002175 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002176 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002177 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002178 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002179
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002180 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002181
Ayaz Abdullafa454592006-01-05 22:45:45 -08002182 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002183 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2184 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002185
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002186 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002187
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002188 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002189 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190}
2191
Stephen Hemminger613573252009-08-31 19:50:58 +00002192static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2193 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002194{
2195 struct fe_priv *np = netdev_priv(dev);
2196 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002197 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002198 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2199 unsigned int i;
2200 u32 offset = 0;
2201 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002202 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002203 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2204 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002205 struct ring_desc_ex *put_tx;
2206 struct ring_desc_ex *start_tx;
2207 struct ring_desc_ex *prev_tx;
2208 struct nv_skb_map *prev_tx_ctx;
2209 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002210 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002211
2212 /* add fragments to entries count */
2213 for (i = 0; i < fragments; i++) {
2214 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2215 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2216 }
2217
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002218 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002219 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002220 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002221 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002222 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002223 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002224 return NETDEV_TX_BUSY;
2225 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002226 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002227
2228 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002229 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002230
2231 /* setup the header buffer */
2232 do {
2233 prev_tx = put_tx;
2234 prev_tx_ctx = np->put_tx_ctx;
2235 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2236 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2237 PCI_DMA_TODEVICE);
2238 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002239 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002240 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2241 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002242 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002243
2244 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002245 offset += bcnt;
2246 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002247 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002248 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002249 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002250 np->put_tx_ctx = np->first_tx_ctx;
2251 } while (size);
2252
2253 /* setup the fragments */
2254 for (i = 0; i < fragments; i++) {
2255 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2256 u32 size = frag->size;
2257 offset = 0;
2258
2259 do {
2260 prev_tx = put_tx;
2261 prev_tx_ctx = np->put_tx_ctx;
2262 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2263 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2264 PCI_DMA_TODEVICE);
2265 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002266 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002267 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2268 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002269 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002270
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002271 offset += bcnt;
2272 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002273 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002274 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002275 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 np->put_tx_ctx = np->first_tx_ctx;
2277 } while (size);
2278 }
2279
2280 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002281 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002282
2283 /* save skb in this slot's context area */
2284 prev_tx_ctx->skb = skb;
2285
2286 if (skb_is_gso(skb))
2287 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2288 else
2289 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2290 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2291
2292 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002293 if (vlan_tx_tag_present(skb))
2294 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2295 vlan_tx_tag_get(skb));
2296 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002297 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002298
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002299 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002300
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002301 if (np->tx_limit) {
2302 /* Limit the number of outstanding tx. Setup all fragments, but
2303 * do not set the VALID bit on the first descriptor. Save a pointer
2304 * to that descriptor and also for next skb_map element.
2305 */
2306
2307 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2308 if (!np->tx_change_owner)
2309 np->tx_change_owner = start_tx_ctx;
2310
2311 /* remove VALID bit */
2312 tx_flags &= ~NV_TX2_VALID;
2313 start_tx_ctx->first_tx_desc = start_tx;
2314 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2315 np->tx_end_flip = np->put_tx_ctx;
2316 } else {
2317 np->tx_pkts_in_progress++;
2318 }
2319 }
2320
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002321 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002322 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2323 np->put_tx.ex = put_tx;
2324
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002325 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002326
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002327 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002328 return NETDEV_TX_OK;
2329}
2330
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002331static inline void nv_tx_flip_ownership(struct net_device *dev)
2332{
2333 struct fe_priv *np = netdev_priv(dev);
2334
2335 np->tx_pkts_in_progress--;
2336 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002337 np->tx_change_owner->first_tx_desc->flaglen |=
2338 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002339 np->tx_pkts_in_progress++;
2340
2341 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2342 if (np->tx_change_owner == np->tx_end_flip)
2343 np->tx_change_owner = NULL;
2344
2345 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2346 }
2347}
2348
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349/*
2350 * nv_tx_done: check for completed packets, release the skbs.
2351 *
2352 * Caller must own np->lock.
2353 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002354static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002356 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002357 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002358 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002359 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002361 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002362 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2363 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364
Eric Dumazet73a37072009-06-17 21:17:59 +00002365 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002368 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002369 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002370 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002371 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002372 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002373 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002374 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2375 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002376 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002377 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002378 dev->stats.tx_packets++;
2379 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002380 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002381 dev_kfree_skb_any(np->get_tx_ctx->skb);
2382 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002383 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384 }
2385 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002386 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002387 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002388 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002389 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002390 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002391 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002392 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2393 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002394 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002395 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002396 dev->stats.tx_packets++;
2397 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002398 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002399 dev_kfree_skb_any(np->get_tx_ctx->skb);
2400 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002401 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 }
2403 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002404 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002405 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002406 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002407 np->get_tx_ctx = np->first_tx_ctx;
2408 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002409 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002410 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002411 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002412 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002413 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002414}
2415
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002416static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002417{
2418 struct fe_priv *np = netdev_priv(dev);
2419 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002420 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002421 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002422
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002423 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002424 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002425 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002426
Eric Dumazet73a37072009-06-17 21:17:59 +00002427 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002428
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002429 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002430 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002431 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002432 else {
2433 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2434 if (np->driver_data & DEV_HAS_GEAR_MODE)
2435 nv_gear_backoff_reseed(dev);
2436 else
2437 nv_legacybackoff_reseed(dev);
2438 }
2439 }
2440
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002441 dev_kfree_skb_any(np->get_tx_ctx->skb);
2442 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002443 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002444
Szymon Janc78aea4f2010-11-27 08:39:43 +00002445 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002446 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002447 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002448 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002449 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002450 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002451 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002453 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002454 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002456 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002457 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458}
2459
2460/*
2461 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002462 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 */
2464static void nv_tx_timeout(struct net_device *dev)
2465{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002466 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002468 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002469 union ring_type put_tx;
2470 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002471 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002473 if (np->msi_flags & NV_MSI_X_ENABLED)
2474 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2475 else
2476 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2477
Joe Perches1d397f32010-11-29 07:41:57 +00002478 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
Joe Perches1d397f32010-11-29 07:41:57 +00002480 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2481 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002482 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002483 netdev_info(dev,
2484 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2485 i,
2486 readl(base + i + 0), readl(base + i + 4),
2487 readl(base + i + 8), readl(base + i + 12),
2488 readl(base + i + 16), readl(base + i + 20),
2489 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002490 }
Joe Perches1d397f32010-11-29 07:41:57 +00002491 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002492 for (i = 0; i < np->tx_ring_size; i += 4) {
2493 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002494 netdev_info(dev,
2495 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2496 i,
2497 le32_to_cpu(np->tx_ring.orig[i].buf),
2498 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2499 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2500 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2501 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2502 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2503 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2504 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002505 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002506 netdev_info(dev,
2507 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2508 i,
2509 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2510 le32_to_cpu(np->tx_ring.ex[i].buflow),
2511 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2512 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2513 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2514 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2515 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2516 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2517 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2518 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2519 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2520 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002521 }
2522 }
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 spin_lock_irq(&np->lock);
2525
2526 /* 1) stop tx engine */
2527 nv_stop_tx(dev);
2528
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002529 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2530 saved_tx_limit = np->tx_limit;
2531 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2532 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002533 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002534 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002535 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002536 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002538 /* save current HW postion */
2539 if (np->tx_change_owner)
2540 put_tx.ex = np->tx_change_owner->first_tx_desc;
2541 else
2542 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002544 /* 3) clear all tx state */
2545 nv_drain_tx(dev);
2546 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002547
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002548 /* 4) restore state to current HW position */
2549 np->get_tx = np->put_tx = put_tx;
2550 np->tx_limit = saved_tx_limit;
2551
2552 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002554 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 spin_unlock_irq(&np->lock);
2556}
2557
Manfred Spraul22c6d142005-04-19 21:17:09 +02002558/*
2559 * Called when the nic notices a mismatch between the actual data len on the
2560 * wire and the len indicated in the 802 header
2561 */
2562static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2563{
2564 int hdrlen; /* length of the 802 header */
2565 int protolen; /* length as stored in the proto field */
2566
2567 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002568 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2569 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002570 hdrlen = VLAN_HLEN;
2571 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002572 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002573 hdrlen = ETH_HLEN;
2574 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002575 if (protolen > ETH_DATA_LEN)
2576 return datalen; /* Value in proto field not a len, no checks possible */
2577
2578 protolen += hdrlen;
2579 /* consistency checks: */
2580 if (datalen > ETH_ZLEN) {
2581 if (datalen >= protolen) {
2582 /* more data on wire than in 802 header, trim of
2583 * additional data.
2584 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002585 return protolen;
2586 } else {
2587 /* less data on wire than mentioned in header.
2588 * Discard the packet.
2589 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002590 return -1;
2591 }
2592 } else {
2593 /* short packet. Accept only if 802 values are also short */
2594 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002595 return -1;
2596 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002597 return datalen;
2598 }
2599}
2600
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002601static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002603 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002604 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002605 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002606 struct sk_buff *skb;
2607 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002608
Szymon Janc78aea4f2010-11-27 08:39:43 +00002609 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002610 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002611 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 /*
2614 * the packet is for us - immediately tear down the pci mapping.
2615 * TODO: check if a prefetch of the first cacheline improves
2616 * the performance.
2617 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002618 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2619 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002621 skb = np->get_rx_ctx->skb;
2622 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624 /* look at what we actually got: */
2625 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002626 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2627 len = flags & LEN_MASK_V1;
2628 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002629 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002630 len = nv_getlen(dev, skb->data, len);
2631 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002632 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002633 dev_kfree_skb(skb);
2634 goto next_pkt;
2635 }
2636 }
2637 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002638 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002639 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002640 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002641 }
2642 /* the rest are hard errors */
2643 else {
2644 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002645 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002646 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002647 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002648 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002649 dev->stats.rx_over_errors++;
2650 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002651 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002652 goto next_pkt;
2653 }
2654 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002655 } else {
2656 dev_kfree_skb(skb);
2657 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002658 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002660 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2661 len = flags & LEN_MASK_V2;
2662 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002663 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002664 len = nv_getlen(dev, skb->data, len);
2665 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002666 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002667 dev_kfree_skb(skb);
2668 goto next_pkt;
2669 }
2670 }
2671 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002672 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002673 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002674 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002675 }
2676 /* the rest are hard errors */
2677 else {
2678 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002679 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002680 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002681 dev->stats.rx_over_errors++;
2682 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002683 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002684 goto next_pkt;
2685 }
2686 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002687 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2688 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002689 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002690 } else {
2691 dev_kfree_skb(skb);
2692 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 }
2694 }
2695 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 skb_put(skb, len);
2697 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002698 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002699 dev->stats.rx_packets++;
2700 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002702 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002703 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002704 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002705 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002706
2707 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002708 }
2709
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002710 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002711}
2712
2713static int nv_rx_process_optimized(struct net_device *dev, int limit)
2714{
2715 struct fe_priv *np = netdev_priv(dev);
2716 u32 flags;
2717 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002718 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002719 struct sk_buff *skb;
2720 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002721
Szymon Janc78aea4f2010-11-27 08:39:43 +00002722 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002723 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002724 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002725
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002726 /*
2727 * the packet is for us - immediately tear down the pci mapping.
2728 * TODO: check if a prefetch of the first cacheline improves
2729 * the performance.
2730 */
2731 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2732 np->get_rx_ctx->dma_len,
2733 PCI_DMA_FROMDEVICE);
2734 skb = np->get_rx_ctx->skb;
2735 np->get_rx_ctx->skb = NULL;
2736
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002737 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002738 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2739 len = flags & LEN_MASK_V2;
2740 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002741 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002742 len = nv_getlen(dev, skb->data, len);
2743 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002744 dev_kfree_skb(skb);
2745 goto next_pkt;
2746 }
2747 }
2748 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002749 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002750 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002751 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002752 }
2753 /* the rest are hard errors */
2754 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002755 dev_kfree_skb(skb);
2756 goto next_pkt;
2757 }
2758 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002759
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002760 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2761 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002762 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002763
2764 /* got a valid packet - forward it to the network core */
2765 skb_put(skb, len);
2766 skb->protocol = eth_type_trans(skb, dev);
2767 prefetch(skb->data);
2768
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002769 if (likely(!np->vlangrp)) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002770 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002771 } else {
2772 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2773 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002774 vlan_gro_receive(&np->napi, np->vlangrp,
2775 vlanflags & NV_RX3_VLAN_TAG_MASK, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002776 } else {
Tom Herbert53f224c2010-05-03 19:08:45 +00002777 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002778 }
2779 }
2780
Jeff Garzik8148ff42007-10-16 20:56:09 -04002781 dev->stats.rx_packets++;
2782 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002783 } else {
2784 dev_kfree_skb(skb);
2785 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002786next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002787 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002788 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002789 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002790 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002791
2792 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002794
Ingo Molnarc1b71512007-10-17 12:18:23 +02002795 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796}
2797
Manfred Sprauld81c0982005-07-31 18:20:30 +02002798static void set_bufsize(struct net_device *dev)
2799{
2800 struct fe_priv *np = netdev_priv(dev);
2801
2802 if (dev->mtu <= ETH_DATA_LEN)
2803 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2804 else
2805 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2806}
2807
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808/*
2809 * nv_change_mtu: dev->change_mtu function
2810 * Called with dev_base_lock held for read.
2811 */
2812static int nv_change_mtu(struct net_device *dev, int new_mtu)
2813{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002814 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002815 int old_mtu;
2816
2817 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002819
2820 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002822
2823 /* return early if the buffer sizes will not change */
2824 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2825 return 0;
2826 if (old_mtu == new_mtu)
2827 return 0;
2828
2829 /* synchronized against open : rtnl_lock() held by caller */
2830 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002831 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002832 /*
2833 * It seems that the nic preloads valid ring entries into an
2834 * internal buffer. The procedure for flushing everything is
2835 * guessed, there is probably a simpler approach.
2836 * Changing the MTU is a rare event, it shouldn't matter.
2837 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002838 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002839 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002840 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002841 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002842 spin_lock(&np->lock);
2843 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002844 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002845 nv_txrx_reset(dev);
2846 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002847 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002848 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002849 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002850 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002851 if (!np->in_shutdown)
2852 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2853 }
2854 /* reinit nic view of the rx queue */
2855 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002856 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002857 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002858 base + NvRegRingSizes);
2859 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002860 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002861 pci_push(base);
2862
2863 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002864 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002865 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002866 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002867 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002868 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002869 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002870 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 return 0;
2872}
2873
Manfred Spraul72b31782005-07-31 18:33:34 +02002874static void nv_copy_mac_to_hw(struct net_device *dev)
2875{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002876 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002877 u32 mac[2];
2878
2879 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2880 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2881 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2882
2883 writel(mac[0], base + NvRegMacAddrA);
2884 writel(mac[1], base + NvRegMacAddrB);
2885}
2886
2887/*
2888 * nv_set_mac_address: dev->set_mac_address function
2889 * Called with rtnl_lock() held.
2890 */
2891static int nv_set_mac_address(struct net_device *dev, void *addr)
2892{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002893 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002894 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002895
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002896 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002897 return -EADDRNOTAVAIL;
2898
2899 /* synchronized against open : rtnl_lock() held by caller */
2900 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2901
2902 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002903 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002904 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002905 spin_lock_irq(&np->lock);
2906
2907 /* stop rx engine */
2908 nv_stop_rx(dev);
2909
2910 /* set mac address */
2911 nv_copy_mac_to_hw(dev);
2912
2913 /* restart rx engine */
2914 nv_start_rx(dev);
2915 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002916 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002917 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002918 } else {
2919 nv_copy_mac_to_hw(dev);
2920 }
2921 return 0;
2922}
2923
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924/*
2925 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002926 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 */
2928static void nv_set_multicast(struct net_device *dev)
2929{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002930 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931 u8 __iomem *base = get_hwbase(dev);
2932 u32 addr[2];
2933 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002934 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935
2936 memset(addr, 0, sizeof(addr));
2937 memset(mask, 0, sizeof(mask));
2938
2939 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002940 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002942 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943
Jiri Pirko48e2f182010-02-22 09:22:26 +00002944 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945 u32 alwaysOff[2];
2946 u32 alwaysOn[2];
2947
2948 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2949 if (dev->flags & IFF_ALLMULTI) {
2950 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2951 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00002952 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953
Jiri Pirko22bedad32010-04-01 21:22:57 +00002954 netdev_for_each_mc_addr(ha, dev) {
2955 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002957
2958 a = le32_to_cpu(*(__le32 *) addr);
2959 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960 alwaysOn[0] &= a;
2961 alwaysOff[0] &= ~a;
2962 alwaysOn[1] &= b;
2963 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 }
2965 }
2966 addr[0] = alwaysOn[0];
2967 addr[1] = alwaysOn[1];
2968 mask[0] = alwaysOn[0] | alwaysOff[0];
2969 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05002970 } else {
2971 mask[0] = NVREG_MCASTMASKA_NONE;
2972 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 }
2974 }
2975 addr[0] |= NVREG_MCASTADDRA_FORCE;
2976 pff |= NVREG_PFF_ALWAYS;
2977 spin_lock_irq(&np->lock);
2978 nv_stop_rx(dev);
2979 writel(addr[0], base + NvRegMulticastAddrA);
2980 writel(addr[1], base + NvRegMulticastAddrB);
2981 writel(mask[0], base + NvRegMulticastMaskA);
2982 writel(mask[1], base + NvRegMulticastMaskB);
2983 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984 nv_start_rx(dev);
2985 spin_unlock_irq(&np->lock);
2986}
2987
Adrian Bunkc7985052006-06-22 12:03:29 +02002988static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002989{
2990 struct fe_priv *np = netdev_priv(dev);
2991 u8 __iomem *base = get_hwbase(dev);
2992
2993 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2994
2995 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2996 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2997 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2998 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2999 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3000 } else {
3001 writel(pff, base + NvRegPacketFilterFlags);
3002 }
3003 }
3004 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3005 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3006 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003007 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3008 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3009 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003010 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003011 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003012 /* limit the number of tx pause frames to a default of 8 */
3013 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3014 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003015 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003016 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3017 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3018 } else {
3019 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3020 writel(regmisc, base + NvRegMisc1);
3021 }
3022 }
3023}
3024
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003025/**
3026 * nv_update_linkspeed: Setup the MAC according to the link partner
3027 * @dev: Network device to be configured
3028 *
3029 * The function queries the PHY and checks if there is a link partner.
3030 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3031 * set to 10 MBit HD.
3032 *
3033 * The function returns 0 if there is no link partner and 1 if there is
3034 * a good link partner.
3035 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036static int nv_update_linkspeed(struct net_device *dev)
3037{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003038 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003040 int adv = 0;
3041 int lpa = 0;
3042 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 int newls = np->linkspeed;
3044 int newdup = np->duplex;
3045 int mii_status;
3046 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003047 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003048 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003049 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050
3051 /* BMSR_LSTATUS is latched, read it twice:
3052 * we want the current value.
3053 */
3054 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3055 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3056
3057 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3059 newdup = 0;
3060 retval = 0;
3061 goto set_speed;
3062 }
3063
3064 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 if (np->fixed_mode & LPA_100FULL) {
3066 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3067 newdup = 1;
3068 } else if (np->fixed_mode & LPA_100HALF) {
3069 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3070 newdup = 0;
3071 } else if (np->fixed_mode & LPA_10FULL) {
3072 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3073 newdup = 1;
3074 } else {
3075 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3076 newdup = 0;
3077 }
3078 retval = 1;
3079 goto set_speed;
3080 }
3081 /* check auto negotiation is complete */
3082 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3083 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3084 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3085 newdup = 0;
3086 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 goto set_speed;
3088 }
3089
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003090 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3091 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003092
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093 retval = 1;
3094 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003095 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3096 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097
3098 if ((control_1000 & ADVERTISE_1000FULL) &&
3099 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3101 newdup = 1;
3102 goto set_speed;
3103 }
3104 }
3105
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003107 adv_lpa = lpa & adv;
3108 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3110 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003111 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3113 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003114 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3116 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003117 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3119 newdup = 0;
3120 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3122 newdup = 0;
3123 }
3124
3125set_speed:
3126 if (np->duplex == newdup && np->linkspeed == newls)
3127 return retval;
3128
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129 np->duplex = newdup;
3130 np->linkspeed = newls;
3131
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003132 /* The transmitter and receiver must be restarted for safe update */
3133 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3134 txrxFlags |= NV_RESTART_TX;
3135 nv_stop_tx(dev);
3136 }
3137 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3138 txrxFlags |= NV_RESTART_RX;
3139 nv_stop_rx(dev);
3140 }
3141
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003143 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003145 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3146 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3147 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003149 phyreg |= NVREG_SLOTTIME_1000_FULL;
3150 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 }
3152
3153 phyreg = readl(base + NvRegPhyInterface);
3154 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3155 if (np->duplex == 0)
3156 phyreg |= PHY_HALF;
3157 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3158 phyreg |= PHY_100;
3159 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3160 phyreg |= PHY_1000;
3161 writel(phyreg, base + NvRegPhyInterface);
3162
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003163 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003164 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003165 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003166 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003167 } else {
3168 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3169 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3170 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3171 else
3172 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3173 } else {
3174 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3175 }
3176 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003177 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003178 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3179 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3180 else
3181 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003182 }
3183 writel(txreg, base + NvRegTxDeferral);
3184
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003185 if (np->desc_ver == DESC_VER_1) {
3186 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3187 } else {
3188 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3189 txreg = NVREG_TX_WM_DESC2_3_1000;
3190 else
3191 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3192 }
3193 writel(txreg, base + NvRegTxWatermark);
3194
Szymon Janc78aea4f2010-11-27 08:39:43 +00003195 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 base + NvRegMisc1);
3197 pci_push(base);
3198 writel(np->linkspeed, base + NvRegLinkSpeed);
3199 pci_push(base);
3200
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003201 pause_flags = 0;
3202 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003203 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003204 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003205 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3206 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003207
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003208 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003209 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003210 if (lpa_pause & LPA_PAUSE_CAP) {
3211 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3212 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3213 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3214 }
3215 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003216 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003217 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003218 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003219 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003220 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3221 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003222 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3223 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3224 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3225 }
3226 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003227 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003228 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003229 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003230 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003231 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003232 }
3233 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003234 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003235
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003236 if (txrxFlags & NV_RESTART_TX)
3237 nv_start_tx(dev);
3238 if (txrxFlags & NV_RESTART_RX)
3239 nv_start_rx(dev);
3240
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 return retval;
3242}
3243
3244static void nv_linkchange(struct net_device *dev)
3245{
3246 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003247 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003249 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003250 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003251 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 } else {
3254 if (netif_carrier_ok(dev)) {
3255 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003256 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003257 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 nv_stop_rx(dev);
3259 }
3260 }
3261}
3262
3263static void nv_link_irq(struct net_device *dev)
3264{
3265 u8 __iomem *base = get_hwbase(dev);
3266 u32 miistat;
3267
3268 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003269 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270
3271 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3272 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273}
3274
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003275static void nv_msi_workaround(struct fe_priv *np)
3276{
3277
3278 /* Need to toggle the msi irq mask within the ethernet device,
3279 * otherwise, future interrupts will not be detected.
3280 */
3281 if (np->msi_flags & NV_MSI_ENABLED) {
3282 u8 __iomem *base = np->base;
3283
3284 writel(0, base + NvRegMSIIrqMask);
3285 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3286 }
3287}
3288
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003289static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3290{
3291 struct fe_priv *np = netdev_priv(dev);
3292
3293 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3294 if (total_work > NV_DYNAMIC_THRESHOLD) {
3295 /* transition to poll based interrupts */
3296 np->quiet_count = 0;
3297 if (np->irqmask != NVREG_IRQMASK_CPU) {
3298 np->irqmask = NVREG_IRQMASK_CPU;
3299 return 1;
3300 }
3301 } else {
3302 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3303 np->quiet_count++;
3304 } else {
3305 /* reached a period of low activity, switch
3306 to per tx/rx packet interrupts */
3307 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3308 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3309 return 1;
3310 }
3311 }
3312 }
3313 }
3314 return 0;
3315}
3316
David Howells7d12e782006-10-05 14:55:46 +01003317static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318{
3319 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003320 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003323 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3324 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003325 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003326 } else {
3327 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003328 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003329 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003330 if (!(np->events & np->irqmask))
3331 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003333 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003334
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003335 if (napi_schedule_prep(&np->napi)) {
3336 /*
3337 * Disable further irq's (msix not enabled with napi)
3338 */
3339 writel(0, base + NvRegIrqMask);
3340 __napi_schedule(&np->napi);
3341 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003342
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003343 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344}
3345
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003346/**
3347 * All _optimized functions are used to help increase performance
3348 * (reduce CPU and increase throughput). They use descripter version 3,
3349 * compiler directives, and reduce memory accesses.
3350 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003351static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3352{
3353 struct net_device *dev = (struct net_device *) data;
3354 struct fe_priv *np = netdev_priv(dev);
3355 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003356
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003357 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3358 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003359 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003360 } else {
3361 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003362 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003363 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003364 if (!(np->events & np->irqmask))
3365 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003366
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003367 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003368
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003369 if (napi_schedule_prep(&np->napi)) {
3370 /*
3371 * Disable further irq's (msix not enabled with napi)
3372 */
3373 writel(0, base + NvRegIrqMask);
3374 __napi_schedule(&np->napi);
3375 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003376
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003377 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003378}
3379
David Howells7d12e782006-10-05 14:55:46 +01003380static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003381{
3382 struct net_device *dev = (struct net_device *) data;
3383 struct fe_priv *np = netdev_priv(dev);
3384 u8 __iomem *base = get_hwbase(dev);
3385 u32 events;
3386 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003387 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003388
Szymon Janc78aea4f2010-11-27 08:39:43 +00003389 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003390 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3391 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003392 if (!(events & np->irqmask))
3393 break;
3394
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003395 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003396 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003397 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003398
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003399 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003400 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003401 /* disable interrupts on the nic */
3402 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3403 pci_push(base);
3404
3405 if (!np->in_shutdown) {
3406 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3407 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3408 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003409 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003410 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3411 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003412 break;
3413 }
3414
3415 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003416
3417 return IRQ_RETVAL(i);
3418}
3419
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003420static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003421{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003422 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3423 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003424 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003425 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003426 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003427 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003428
stephen hemminger81a2e362010-04-28 08:25:28 +00003429 do {
3430 if (!nv_optimized(np)) {
3431 spin_lock_irqsave(&np->lock, flags);
3432 tx_work += nv_tx_done(dev, np->tx_ring_size);
3433 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003434
Tom Herbertd951f722010-05-05 18:15:21 +00003435 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003436 retcode = nv_alloc_rx(dev);
3437 } else {
3438 spin_lock_irqsave(&np->lock, flags);
3439 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3440 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003441
Tom Herbertd951f722010-05-05 18:15:21 +00003442 rx_count = nv_rx_process_optimized(dev,
3443 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003444 retcode = nv_alloc_rx_optimized(dev);
3445 }
3446 } while (retcode == 0 &&
3447 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003448
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003449 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003450 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003451 if (!np->in_shutdown)
3452 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003453 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003454 }
3455
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003456 nv_change_interrupt_mode(dev, tx_work + rx_work);
3457
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003458 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3459 spin_lock_irqsave(&np->lock, flags);
3460 nv_link_irq(dev);
3461 spin_unlock_irqrestore(&np->lock, flags);
3462 }
3463 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3464 spin_lock_irqsave(&np->lock, flags);
3465 nv_linkchange(dev);
3466 spin_unlock_irqrestore(&np->lock, flags);
3467 np->link_timeout = jiffies + LINK_TIMEOUT;
3468 }
3469 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3470 spin_lock_irqsave(&np->lock, flags);
3471 if (!np->in_shutdown) {
3472 np->nic_poll_irq = np->irqmask;
3473 np->recover_error = 1;
3474 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3475 }
3476 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003477 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003478 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003479 }
3480
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003481 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003482 /* re-enable interrupts
3483 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003484 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003485
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003486 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003487 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003488 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003489}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003490
David Howells7d12e782006-10-05 14:55:46 +01003491static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003492{
3493 struct net_device *dev = (struct net_device *) data;
3494 struct fe_priv *np = netdev_priv(dev);
3495 u8 __iomem *base = get_hwbase(dev);
3496 u32 events;
3497 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003498 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003499
Szymon Janc78aea4f2010-11-27 08:39:43 +00003500 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003501 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3502 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003503 if (!(events & np->irqmask))
3504 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003505
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003506 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003507 if (unlikely(nv_alloc_rx_optimized(dev))) {
3508 spin_lock_irqsave(&np->lock, flags);
3509 if (!np->in_shutdown)
3510 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3511 spin_unlock_irqrestore(&np->lock, flags);
3512 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003513 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003514
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003515 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003516 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003517 /* disable interrupts on the nic */
3518 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3519 pci_push(base);
3520
3521 if (!np->in_shutdown) {
3522 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3523 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3524 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003525 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003526 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3527 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003528 break;
3529 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003530 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003531
3532 return IRQ_RETVAL(i);
3533}
3534
David Howells7d12e782006-10-05 14:55:46 +01003535static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003536{
3537 struct net_device *dev = (struct net_device *) data;
3538 struct fe_priv *np = netdev_priv(dev);
3539 u8 __iomem *base = get_hwbase(dev);
3540 u32 events;
3541 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003542 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003543
Szymon Janc78aea4f2010-11-27 08:39:43 +00003544 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003545 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3546 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003547 if (!(events & np->irqmask))
3548 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003549
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003550 /* check tx in case we reached max loop limit in tx isr */
3551 spin_lock_irqsave(&np->lock, flags);
3552 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3553 spin_unlock_irqrestore(&np->lock, flags);
3554
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003555 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003556 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003557 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003558 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003559 }
3560 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003561 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003562 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003563 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003564 np->link_timeout = jiffies + LINK_TIMEOUT;
3565 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003566 if (events & NVREG_IRQ_RECOVER_ERROR) {
3567 spin_lock_irq(&np->lock);
3568 /* disable interrupts on the nic */
3569 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3570 pci_push(base);
3571
3572 if (!np->in_shutdown) {
3573 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3574 np->recover_error = 1;
3575 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3576 }
3577 spin_unlock_irq(&np->lock);
3578 break;
3579 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003580 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003581 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003582 /* disable interrupts on the nic */
3583 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3584 pci_push(base);
3585
3586 if (!np->in_shutdown) {
3587 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3588 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3589 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003590 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003591 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3592 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003593 break;
3594 }
3595
3596 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003597
3598 return IRQ_RETVAL(i);
3599}
3600
David Howells7d12e782006-10-05 14:55:46 +01003601static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003602{
3603 struct net_device *dev = (struct net_device *) data;
3604 struct fe_priv *np = netdev_priv(dev);
3605 u8 __iomem *base = get_hwbase(dev);
3606 u32 events;
3607
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003608 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3609 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3610 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3611 } else {
3612 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3613 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3614 }
3615 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003616 if (!(events & NVREG_IRQ_TIMER))
3617 return IRQ_RETVAL(0);
3618
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003619 nv_msi_workaround(np);
3620
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003621 spin_lock(&np->lock);
3622 np->intr_test = 1;
3623 spin_unlock(&np->lock);
3624
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003625 return IRQ_RETVAL(1);
3626}
3627
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003628static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3629{
3630 u8 __iomem *base = get_hwbase(dev);
3631 int i;
3632 u32 msixmap = 0;
3633
3634 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3635 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3636 * the remaining 8 interrupts.
3637 */
3638 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003639 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003640 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003641 }
3642 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3643
3644 msixmap = 0;
3645 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003646 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003647 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003648 }
3649 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3650}
3651
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003652static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003653{
3654 struct fe_priv *np = get_nvpriv(dev);
3655 u8 __iomem *base = get_hwbase(dev);
3656 int ret = 1;
3657 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003658 irqreturn_t (*handler)(int foo, void *data);
3659
3660 if (intr_test) {
3661 handler = nv_nic_irq_test;
3662 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003663 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003664 handler = nv_nic_irq_optimized;
3665 else
3666 handler = nv_nic_irq;
3667 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003668
3669 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003670 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003671 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003672 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3673 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003674 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003675 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003676 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003677 sprintf(np->name_rx, "%s-rx", dev->name);
3678 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003679 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003680 netdev_info(dev,
3681 "request_irq failed for rx %d\n",
3682 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003683 pci_disable_msix(np->pci_dev);
3684 np->msi_flags &= ~NV_MSI_X_ENABLED;
3685 goto out_err;
3686 }
3687 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003688 sprintf(np->name_tx, "%s-tx", dev->name);
3689 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003690 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003691 netdev_info(dev,
3692 "request_irq failed for tx %d\n",
3693 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003694 pci_disable_msix(np->pci_dev);
3695 np->msi_flags &= ~NV_MSI_X_ENABLED;
3696 goto out_free_rx;
3697 }
3698 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003699 sprintf(np->name_other, "%s-other", dev->name);
3700 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003701 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003702 netdev_info(dev,
3703 "request_irq failed for link %d\n",
3704 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003705 pci_disable_msix(np->pci_dev);
3706 np->msi_flags &= ~NV_MSI_X_ENABLED;
3707 goto out_free_tx;
3708 }
3709 /* map interrupts to their respective vector */
3710 writel(0, base + NvRegMSIXMap0);
3711 writel(0, base + NvRegMSIXMap1);
3712 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3713 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3714 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3715 } else {
3716 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003717 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003718 netdev_info(dev,
3719 "request_irq failed %d\n",
3720 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003721 pci_disable_msix(np->pci_dev);
3722 np->msi_flags &= ~NV_MSI_X_ENABLED;
3723 goto out_err;
3724 }
3725
3726 /* map interrupts to vector 0 */
3727 writel(0, base + NvRegMSIXMap0);
3728 writel(0, base + NvRegMSIXMap1);
3729 }
3730 }
3731 }
3732 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003733 ret = pci_enable_msi(np->pci_dev);
3734 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003735 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003736 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003737 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003738 netdev_info(dev, "request_irq failed %d\n",
3739 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003740 pci_disable_msi(np->pci_dev);
3741 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003742 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003743 goto out_err;
3744 }
3745
3746 /* map interrupts to vector 0 */
3747 writel(0, base + NvRegMSIMap0);
3748 writel(0, base + NvRegMSIMap1);
3749 /* enable msi vector 0 */
3750 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3751 }
3752 }
3753 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003754 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003755 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003756
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003757 }
3758
3759 return 0;
3760out_free_tx:
3761 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3762out_free_rx:
3763 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3764out_err:
3765 return 1;
3766}
3767
3768static void nv_free_irq(struct net_device *dev)
3769{
3770 struct fe_priv *np = get_nvpriv(dev);
3771 int i;
3772
3773 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003774 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003775 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003776 pci_disable_msix(np->pci_dev);
3777 np->msi_flags &= ~NV_MSI_X_ENABLED;
3778 } else {
3779 free_irq(np->pci_dev->irq, dev);
3780 if (np->msi_flags & NV_MSI_ENABLED) {
3781 pci_disable_msi(np->pci_dev);
3782 np->msi_flags &= ~NV_MSI_ENABLED;
3783 }
3784 }
3785}
3786
Linus Torvalds1da177e2005-04-16 15:20:36 -07003787static void nv_do_nic_poll(unsigned long data)
3788{
3789 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003790 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003791 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003792 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003793
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003795 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003796 * reenable interrupts on the nic, we have to do this before calling
3797 * nv_nic_irq because that may decide to do otherwise
3798 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003799
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003800 if (!using_multi_irqs(dev)) {
3801 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003802 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003803 else
Manfred Spraula7475902007-10-17 21:52:33 +02003804 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003805 mask = np->irqmask;
3806 } else {
3807 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003808 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003809 mask |= NVREG_IRQ_RX_ALL;
3810 }
3811 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003812 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003813 mask |= NVREG_IRQ_TX_ALL;
3814 }
3815 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003816 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003817 mask |= NVREG_IRQ_OTHER;
3818 }
3819 }
Manfred Spraula7475902007-10-17 21:52:33 +02003820 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3821
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003822 if (np->recover_error) {
3823 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003824 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003825 if (netif_running(dev)) {
3826 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003827 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003828 spin_lock(&np->lock);
3829 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003830 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003831 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3832 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003833 nv_txrx_reset(dev);
3834 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003835 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003836 /* reinit driver view of the rx queue */
3837 set_bufsize(dev);
3838 if (nv_init_ring(dev)) {
3839 if (!np->in_shutdown)
3840 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3841 }
3842 /* reinit nic view of the rx queue */
3843 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3844 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003845 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003846 base + NvRegRingSizes);
3847 pci_push(base);
3848 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3849 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003850 /* clear interrupts */
3851 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3852 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3853 else
3854 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003855
3856 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003857 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003858 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003859 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003860 netif_tx_unlock_bh(dev);
3861 }
3862 }
3863
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003864 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003865 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003866
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003867 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003868 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003869 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003870 nv_nic_irq_optimized(0, dev);
3871 else
3872 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003873 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003874 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003875 else
Manfred Spraula7475902007-10-17 21:52:33 +02003876 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003877 } else {
3878 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003879 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003880 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003881 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003882 }
3883 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003884 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003885 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003886 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003887 }
3888 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003889 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003890 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003891 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003892 }
3893 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003894
Linus Torvalds1da177e2005-04-16 15:20:36 -07003895}
3896
Michal Schmidt2918c352005-05-12 19:42:06 -04003897#ifdef CONFIG_NET_POLL_CONTROLLER
3898static void nv_poll_controller(struct net_device *dev)
3899{
3900 nv_do_nic_poll((unsigned long) dev);
3901}
3902#endif
3903
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003904static void nv_do_stats_poll(unsigned long data)
3905{
3906 struct net_device *dev = (struct net_device *) data;
3907 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003908
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003909 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003910
3911 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003912 mod_timer(&np->stats_poll,
3913 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003914}
3915
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3917{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003918 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04003919 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003920 strcpy(info->version, FORCEDETH_VERSION);
3921 strcpy(info->bus_info, pci_name(np->pci_dev));
3922}
3923
3924static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3925{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003926 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003927 wolinfo->supported = WAKE_MAGIC;
3928
3929 spin_lock_irq(&np->lock);
3930 if (np->wolenabled)
3931 wolinfo->wolopts = WAKE_MAGIC;
3932 spin_unlock_irq(&np->lock);
3933}
3934
3935static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3936{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003937 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003938 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003939 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940
Linus Torvalds1da177e2005-04-16 15:20:36 -07003941 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003943 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003945 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003946 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003947 if (netif_running(dev)) {
3948 spin_lock_irq(&np->lock);
3949 writel(flags, base + NvRegWakeUpFlags);
3950 spin_unlock_irq(&np->lock);
3951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952 return 0;
3953}
3954
3955static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3956{
3957 struct fe_priv *np = netdev_priv(dev);
3958 int adv;
3959
3960 spin_lock_irq(&np->lock);
3961 ecmd->port = PORT_MII;
3962 if (!netif_running(dev)) {
3963 /* We do not track link speed / duplex setting if the
3964 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003965 if (nv_update_linkspeed(dev)) {
3966 if (!netif_carrier_ok(dev))
3967 netif_carrier_on(dev);
3968 } else {
3969 if (netif_carrier_ok(dev))
3970 netif_carrier_off(dev);
3971 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003973
3974 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003975 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976 case NVREG_LINKSPEED_10:
3977 ecmd->speed = SPEED_10;
3978 break;
3979 case NVREG_LINKSPEED_100:
3980 ecmd->speed = SPEED_100;
3981 break;
3982 case NVREG_LINKSPEED_1000:
3983 ecmd->speed = SPEED_1000;
3984 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003985 }
3986 ecmd->duplex = DUPLEX_HALF;
3987 if (np->duplex)
3988 ecmd->duplex = DUPLEX_FULL;
3989 } else {
3990 ecmd->speed = -1;
3991 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003992 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993
3994 ecmd->autoneg = np->autoneg;
3995
3996 ecmd->advertising = ADVERTISED_MII;
3997 if (np->autoneg) {
3998 ecmd->advertising |= ADVERTISED_Autoneg;
3999 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004000 if (adv & ADVERTISE_10HALF)
4001 ecmd->advertising |= ADVERTISED_10baseT_Half;
4002 if (adv & ADVERTISE_10FULL)
4003 ecmd->advertising |= ADVERTISED_10baseT_Full;
4004 if (adv & ADVERTISE_100HALF)
4005 ecmd->advertising |= ADVERTISED_100baseT_Half;
4006 if (adv & ADVERTISE_100FULL)
4007 ecmd->advertising |= ADVERTISED_100baseT_Full;
4008 if (np->gigabit == PHY_GIGABIT) {
4009 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4010 if (adv & ADVERTISE_1000FULL)
4011 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004014 ecmd->supported = (SUPPORTED_Autoneg |
4015 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4016 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4017 SUPPORTED_MII);
4018 if (np->gigabit == PHY_GIGABIT)
4019 ecmd->supported |= SUPPORTED_1000baseT_Full;
4020
4021 ecmd->phy_address = np->phyaddr;
4022 ecmd->transceiver = XCVR_EXTERNAL;
4023
4024 /* ignore maxtxpkt, maxrxpkt for now */
4025 spin_unlock_irq(&np->lock);
4026 return 0;
4027}
4028
4029static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4030{
4031 struct fe_priv *np = netdev_priv(dev);
4032
4033 if (ecmd->port != PORT_MII)
4034 return -EINVAL;
4035 if (ecmd->transceiver != XCVR_EXTERNAL)
4036 return -EINVAL;
4037 if (ecmd->phy_address != np->phyaddr) {
4038 /* TODO: support switching between multiple phys. Should be
4039 * trivial, but not enabled due to lack of test hardware. */
4040 return -EINVAL;
4041 }
4042 if (ecmd->autoneg == AUTONEG_ENABLE) {
4043 u32 mask;
4044
4045 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4046 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4047 if (np->gigabit == PHY_GIGABIT)
4048 mask |= ADVERTISED_1000baseT_Full;
4049
4050 if ((ecmd->advertising & mask) == 0)
4051 return -EINVAL;
4052
4053 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4054 /* Note: autonegotiation disable, speed 1000 intentionally
4055 * forbidden - noone should need that. */
4056
4057 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4058 return -EINVAL;
4059 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4060 return -EINVAL;
4061 } else {
4062 return -EINVAL;
4063 }
4064
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004065 netif_carrier_off(dev);
4066 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004067 unsigned long flags;
4068
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004069 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004070 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004071 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004072 /* with plain spinlock lockdep complains */
4073 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004074 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004075 /* FIXME:
4076 * this can take some time, and interrupts are disabled
4077 * due to spin_lock_irqsave, but let's hope no daemon
4078 * is going to change the settings very often...
4079 * Worst case:
4080 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4081 * + some minor delays, which is up to a second approximately
4082 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004083 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004084 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004085 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004086 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004087 }
4088
Linus Torvalds1da177e2005-04-16 15:20:36 -07004089 if (ecmd->autoneg == AUTONEG_ENABLE) {
4090 int adv, bmcr;
4091
4092 np->autoneg = 1;
4093
4094 /* advertise only what has been requested */
4095 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004096 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4098 adv |= ADVERTISE_10HALF;
4099 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004100 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004101 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4102 adv |= ADVERTISE_100HALF;
4103 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004104 adv |= ADVERTISE_100FULL;
4105 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4106 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4107 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4108 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004109 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4110
4111 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004112 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004113 adv &= ~ADVERTISE_1000FULL;
4114 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4115 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004116 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117 }
4118
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004119 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004120 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004121 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004122 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4123 bmcr |= BMCR_ANENABLE;
4124 /* reset the phy in order for settings to stick,
4125 * and cause autoneg to start */
4126 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004127 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004128 return -EINVAL;
4129 }
4130 } else {
4131 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4132 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4133 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004134 } else {
4135 int adv, bmcr;
4136
4137 np->autoneg = 0;
4138
4139 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004140 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004141 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4142 adv |= ADVERTISE_10HALF;
4143 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004144 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4146 adv |= ADVERTISE_100HALF;
4147 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004148 adv |= ADVERTISE_100FULL;
4149 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4150 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4151 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4152 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4153 }
4154 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4155 adv |= ADVERTISE_PAUSE_ASYM;
4156 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4157 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4159 np->fixed_mode = adv;
4160
4161 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004162 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004164 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165 }
4166
4167 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004168 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4169 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004170 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004171 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004172 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004173 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004174 /* reset the phy in order for forced mode settings to stick */
4175 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004176 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004177 return -EINVAL;
4178 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004179 } else {
4180 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4181 if (netif_running(dev)) {
4182 /* Wait a bit and then reconfigure the nic. */
4183 udelay(10);
4184 nv_linkchange(dev);
4185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004186 }
4187 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004188
4189 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004190 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004191 nv_enable_irq(dev);
4192 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004193
4194 return 0;
4195}
4196
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004197#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004198
4199static int nv_get_regs_len(struct net_device *dev)
4200{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004201 struct fe_priv *np = netdev_priv(dev);
4202 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004203}
4204
4205static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4206{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004207 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004208 u8 __iomem *base = get_hwbase(dev);
4209 u32 *rbuf = buf;
4210 int i;
4211
4212 regs->version = FORCEDETH_REGS_VER;
4213 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004214 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004215 rbuf[i] = readl(base + i*sizeof(u32));
4216 spin_unlock_irq(&np->lock);
4217}
4218
4219static int nv_nway_reset(struct net_device *dev)
4220{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004221 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004222 int ret;
4223
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004224 if (np->autoneg) {
4225 int bmcr;
4226
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004227 netif_carrier_off(dev);
4228 if (netif_running(dev)) {
4229 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004230 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004231 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004232 spin_lock(&np->lock);
4233 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004234 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004235 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004236 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004237 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004238 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004239 }
4240
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004241 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004242 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4243 bmcr |= BMCR_ANENABLE;
4244 /* reset the phy in order for settings to stick*/
4245 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004246 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004247 return -EINVAL;
4248 }
4249 } else {
4250 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4251 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4252 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004253
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004254 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004255 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004256 nv_enable_irq(dev);
4257 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004258 ret = 0;
4259 } else {
4260 ret = -EINVAL;
4261 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004262
4263 return ret;
4264}
4265
Zachary Amsden0674d592006-06-04 02:51:38 -07004266static int nv_set_tso(struct net_device *dev, u32 value)
4267{
4268 struct fe_priv *np = netdev_priv(dev);
4269
4270 if ((np->driver_data & DEV_HAS_CHECKSUM))
4271 return ethtool_op_set_tso(dev, value);
4272 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004273 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004274}
Zachary Amsden0674d592006-06-04 02:51:38 -07004275
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004276static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4277{
4278 struct fe_priv *np = netdev_priv(dev);
4279
4280 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4281 ring->rx_mini_max_pending = 0;
4282 ring->rx_jumbo_max_pending = 0;
4283 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4284
4285 ring->rx_pending = np->rx_ring_size;
4286 ring->rx_mini_pending = 0;
4287 ring->rx_jumbo_pending = 0;
4288 ring->tx_pending = np->tx_ring_size;
4289}
4290
4291static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4292{
4293 struct fe_priv *np = netdev_priv(dev);
4294 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004295 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004296 dma_addr_t ring_addr;
4297
4298 if (ring->rx_pending < RX_RING_MIN ||
4299 ring->tx_pending < TX_RING_MIN ||
4300 ring->rx_mini_pending != 0 ||
4301 ring->rx_jumbo_pending != 0 ||
4302 (np->desc_ver == DESC_VER_1 &&
4303 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4304 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4305 (np->desc_ver != DESC_VER_1 &&
4306 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4307 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4308 return -EINVAL;
4309 }
4310
4311 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004312 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004313 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4314 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4315 &ring_addr);
4316 } else {
4317 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4318 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4319 &ring_addr);
4320 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004321 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4322 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4323 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004324 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004325 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004326 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004327 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4328 rxtx_ring, ring_addr);
4329 } else {
4330 if (rxtx_ring)
4331 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4332 rxtx_ring, ring_addr);
4333 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004334
4335 kfree(rx_skbuff);
4336 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004337 goto exit;
4338 }
4339
4340 if (netif_running(dev)) {
4341 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004342 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004343 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004344 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004345 spin_lock(&np->lock);
4346 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004347 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004348 nv_txrx_reset(dev);
4349 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004350 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004351 /* delete queues */
4352 free_rings(dev);
4353 }
4354
4355 /* set new values */
4356 np->rx_ring_size = ring->rx_pending;
4357 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004358
4359 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004360 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004361 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4362 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004363 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004364 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4365 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004366 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4367 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004368 np->ring_addr = ring_addr;
4369
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004370 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4371 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004372
4373 if (netif_running(dev)) {
4374 /* reinit driver view of the queues */
4375 set_bufsize(dev);
4376 if (nv_init_ring(dev)) {
4377 if (!np->in_shutdown)
4378 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4379 }
4380
4381 /* reinit nic view of the queues */
4382 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4383 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004384 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004385 base + NvRegRingSizes);
4386 pci_push(base);
4387 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4388 pci_push(base);
4389
4390 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004391 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004392 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004393 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004394 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004395 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004396 nv_enable_irq(dev);
4397 }
4398 return 0;
4399exit:
4400 return -ENOMEM;
4401}
4402
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004403static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4404{
4405 struct fe_priv *np = netdev_priv(dev);
4406
4407 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4408 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4409 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4410}
4411
4412static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4413{
4414 struct fe_priv *np = netdev_priv(dev);
4415 int adv, bmcr;
4416
4417 if ((!np->autoneg && np->duplex == 0) ||
4418 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004419 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004420 return -EINVAL;
4421 }
4422 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004423 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004424 return -EINVAL;
4425 }
4426
4427 netif_carrier_off(dev);
4428 if (netif_running(dev)) {
4429 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004430 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004431 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004432 spin_lock(&np->lock);
4433 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004434 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004435 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004436 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004437 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004438 }
4439
4440 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4441 if (pause->rx_pause)
4442 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4443 if (pause->tx_pause)
4444 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4445
4446 if (np->autoneg && pause->autoneg) {
4447 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4448
4449 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4450 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4451 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4452 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4453 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4454 adv |= ADVERTISE_PAUSE_ASYM;
4455 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4456
4457 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004458 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004459 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4460 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4461 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4462 } else {
4463 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4464 if (pause->rx_pause)
4465 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4466 if (pause->tx_pause)
4467 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4468
4469 if (!netif_running(dev))
4470 nv_update_linkspeed(dev);
4471 else
4472 nv_update_pause(dev, np->pause_flags);
4473 }
4474
4475 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004476 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004477 nv_enable_irq(dev);
4478 }
4479 return 0;
4480}
4481
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004482static u32 nv_get_rx_csum(struct net_device *dev)
4483{
4484 struct fe_priv *np = netdev_priv(dev);
Eric Dumazet807540b2010-09-23 05:40:09 +00004485 return np->rx_csum != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004486}
4487
4488static int nv_set_rx_csum(struct net_device *dev, u32 data)
4489{
4490 struct fe_priv *np = netdev_priv(dev);
4491 u8 __iomem *base = get_hwbase(dev);
4492 int retcode = 0;
4493
4494 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004495 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004496 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004497 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004498 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004499 np->rx_csum = 0;
4500 /* vlan is dependent on rx checksum offload */
4501 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4502 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004503 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004504 if (netif_running(dev)) {
4505 spin_lock_irq(&np->lock);
4506 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4507 spin_unlock_irq(&np->lock);
4508 }
4509 } else {
4510 return -EINVAL;
4511 }
4512
4513 return retcode;
4514}
4515
4516static int nv_set_tx_csum(struct net_device *dev, u32 data)
4517{
4518 struct fe_priv *np = netdev_priv(dev);
4519
4520 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004521 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004522 else
4523 return -EOPNOTSUPP;
4524}
4525
4526static int nv_set_sg(struct net_device *dev, u32 data)
4527{
4528 struct fe_priv *np = netdev_priv(dev);
4529
4530 if (np->driver_data & DEV_HAS_CHECKSUM)
4531 return ethtool_op_set_sg(dev, data);
4532 else
4533 return -EOPNOTSUPP;
4534}
4535
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004536static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004537{
4538 struct fe_priv *np = netdev_priv(dev);
4539
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004540 switch (sset) {
4541 case ETH_SS_TEST:
4542 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4543 return NV_TEST_COUNT_EXTENDED;
4544 else
4545 return NV_TEST_COUNT_BASE;
4546 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004547 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4548 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004549 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4550 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004551 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4552 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004553 else
4554 return 0;
4555 default:
4556 return -EOPNOTSUPP;
4557 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004558}
4559
4560static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4561{
4562 struct fe_priv *np = netdev_priv(dev);
4563
4564 /* update stats */
4565 nv_do_stats_poll((unsigned long)dev);
4566
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004567 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004568}
4569
4570static int nv_link_test(struct net_device *dev)
4571{
4572 struct fe_priv *np = netdev_priv(dev);
4573 int mii_status;
4574
4575 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4576 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4577
4578 /* check phy link status */
4579 if (!(mii_status & BMSR_LSTATUS))
4580 return 0;
4581 else
4582 return 1;
4583}
4584
4585static int nv_register_test(struct net_device *dev)
4586{
4587 u8 __iomem *base = get_hwbase(dev);
4588 int i = 0;
4589 u32 orig_read, new_read;
4590
4591 do {
4592 orig_read = readl(base + nv_registers_test[i].reg);
4593
4594 /* xor with mask to toggle bits */
4595 orig_read ^= nv_registers_test[i].mask;
4596
4597 writel(orig_read, base + nv_registers_test[i].reg);
4598
4599 new_read = readl(base + nv_registers_test[i].reg);
4600
4601 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4602 return 0;
4603
4604 /* restore original value */
4605 orig_read ^= nv_registers_test[i].mask;
4606 writel(orig_read, base + nv_registers_test[i].reg);
4607
4608 } while (nv_registers_test[++i].reg != 0);
4609
4610 return 1;
4611}
4612
4613static int nv_interrupt_test(struct net_device *dev)
4614{
4615 struct fe_priv *np = netdev_priv(dev);
4616 u8 __iomem *base = get_hwbase(dev);
4617 int ret = 1;
4618 int testcnt;
4619 u32 save_msi_flags, save_poll_interval = 0;
4620
4621 if (netif_running(dev)) {
4622 /* free current irq */
4623 nv_free_irq(dev);
4624 save_poll_interval = readl(base+NvRegPollingInterval);
4625 }
4626
4627 /* flag to test interrupt handler */
4628 np->intr_test = 0;
4629
4630 /* setup test irq */
4631 save_msi_flags = np->msi_flags;
4632 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4633 np->msi_flags |= 0x001; /* setup 1 vector */
4634 if (nv_request_irq(dev, 1))
4635 return 0;
4636
4637 /* setup timer interrupt */
4638 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4639 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4640
4641 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4642
4643 /* wait for at least one interrupt */
4644 msleep(100);
4645
4646 spin_lock_irq(&np->lock);
4647
4648 /* flag should be set within ISR */
4649 testcnt = np->intr_test;
4650 if (!testcnt)
4651 ret = 2;
4652
4653 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4654 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4655 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4656 else
4657 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4658
4659 spin_unlock_irq(&np->lock);
4660
4661 nv_free_irq(dev);
4662
4663 np->msi_flags = save_msi_flags;
4664
4665 if (netif_running(dev)) {
4666 writel(save_poll_interval, base + NvRegPollingInterval);
4667 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4668 /* restore original irq */
4669 if (nv_request_irq(dev, 0))
4670 return 0;
4671 }
4672
4673 return ret;
4674}
4675
4676static int nv_loopback_test(struct net_device *dev)
4677{
4678 struct fe_priv *np = netdev_priv(dev);
4679 u8 __iomem *base = get_hwbase(dev);
4680 struct sk_buff *tx_skb, *rx_skb;
4681 dma_addr_t test_dma_addr;
4682 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004683 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004684 int len, i, pkt_len;
4685 u8 *pkt_data;
4686 u32 filter_flags = 0;
4687 u32 misc1_flags = 0;
4688 int ret = 1;
4689
4690 if (netif_running(dev)) {
4691 nv_disable_irq(dev);
4692 filter_flags = readl(base + NvRegPacketFilterFlags);
4693 misc1_flags = readl(base + NvRegMisc1);
4694 } else {
4695 nv_txrx_reset(dev);
4696 }
4697
4698 /* reinit driver view of the rx queue */
4699 set_bufsize(dev);
4700 nv_init_ring(dev);
4701
4702 /* setup hardware for loopback */
4703 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4704 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4705
4706 /* reinit nic view of the rx queue */
4707 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4708 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004709 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004710 base + NvRegRingSizes);
4711 pci_push(base);
4712
4713 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004714 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004715
4716 /* setup packet for tx */
4717 pkt_len = ETH_DATA_LEN;
4718 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004719 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004720 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004721 ret = 0;
4722 goto out;
4723 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004724 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4725 skb_tailroom(tx_skb),
4726 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004727 pkt_data = skb_put(tx_skb, pkt_len);
4728 for (i = 0; i < pkt_len; i++)
4729 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004730
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004731 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004732 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4733 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004734 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004735 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4736 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004737 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004738 }
4739 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4740 pci_push(get_hwbase(dev));
4741
4742 msleep(500);
4743
4744 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004745 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004746 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004747 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4748
4749 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004750 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004751 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4752 }
4753
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004754 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004755 ret = 0;
4756 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004757 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004758 ret = 0;
4759 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004760 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004761 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004762 }
4763
4764 if (ret) {
4765 if (len != pkt_len) {
4766 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004767 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004768 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004769 for (i = 0; i < pkt_len; i++) {
4770 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4771 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004772 break;
4773 }
4774 }
4775 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004776 }
4777
Eric Dumazet73a37072009-06-17 21:17:59 +00004778 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004779 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004780 PCI_DMA_TODEVICE);
4781 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004782 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004783 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004784 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004785 nv_txrx_reset(dev);
4786 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004787 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004788
4789 if (netif_running(dev)) {
4790 writel(misc1_flags, base + NvRegMisc1);
4791 writel(filter_flags, base + NvRegPacketFilterFlags);
4792 nv_enable_irq(dev);
4793 }
4794
4795 return ret;
4796}
4797
4798static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4799{
4800 struct fe_priv *np = netdev_priv(dev);
4801 u8 __iomem *base = get_hwbase(dev);
4802 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004803 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004804
4805 if (!nv_link_test(dev)) {
4806 test->flags |= ETH_TEST_FL_FAILED;
4807 buffer[0] = 1;
4808 }
4809
4810 if (test->flags & ETH_TEST_FL_OFFLINE) {
4811 if (netif_running(dev)) {
4812 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004813 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004814 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004815 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004816 spin_lock_irq(&np->lock);
4817 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004818 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004819 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004820 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004821 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004822 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004823 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004824 nv_txrx_reset(dev);
4825 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004826 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004827 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004828 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004829 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004830 }
4831
4832 if (!nv_register_test(dev)) {
4833 test->flags |= ETH_TEST_FL_FAILED;
4834 buffer[1] = 1;
4835 }
4836
4837 result = nv_interrupt_test(dev);
4838 if (result != 1) {
4839 test->flags |= ETH_TEST_FL_FAILED;
4840 buffer[2] = 1;
4841 }
4842 if (result == 0) {
4843 /* bail out */
4844 return;
4845 }
4846
4847 if (!nv_loopback_test(dev)) {
4848 test->flags |= ETH_TEST_FL_FAILED;
4849 buffer[3] = 1;
4850 }
4851
4852 if (netif_running(dev)) {
4853 /* reinit driver view of the rx queue */
4854 set_bufsize(dev);
4855 if (nv_init_ring(dev)) {
4856 if (!np->in_shutdown)
4857 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4858 }
4859 /* reinit nic view of the rx queue */
4860 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4861 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004862 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004863 base + NvRegRingSizes);
4864 pci_push(base);
4865 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4866 pci_push(base);
4867 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004868 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004869 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004870 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004871 nv_enable_hw_interrupts(dev, np->irqmask);
4872 }
4873 }
4874}
4875
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004876static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4877{
4878 switch (stringset) {
4879 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004880 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004881 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004882 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004883 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004884 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004885 }
4886}
4887
Jeff Garzik7282d492006-09-13 14:30:00 -04004888static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004889 .get_drvinfo = nv_get_drvinfo,
4890 .get_link = ethtool_op_get_link,
4891 .get_wol = nv_get_wol,
4892 .set_wol = nv_set_wol,
4893 .get_settings = nv_get_settings,
4894 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004895 .get_regs_len = nv_get_regs_len,
4896 .get_regs = nv_get_regs,
4897 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004898 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004899 .get_ringparam = nv_get_ringparam,
4900 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004901 .get_pauseparam = nv_get_pauseparam,
4902 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004903 .get_rx_csum = nv_get_rx_csum,
4904 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004905 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004906 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004907 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004908 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004909 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004910 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004911};
4912
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004913static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
4914{
4915 struct fe_priv *np = get_nvpriv(dev);
4916
4917 spin_lock_irq(&np->lock);
4918
4919 /* save vlan group */
4920 np->vlangrp = grp;
4921
4922 if (grp) {
4923 /* enable vlan on MAC */
4924 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
4925 } else {
4926 /* disable vlan on MAC */
4927 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4928 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4929 }
4930
4931 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4932
4933 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07004934}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004935
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004936/* The mgmt unit and driver use a semaphore to access the phy during init */
4937static int nv_mgmt_acquire_sema(struct net_device *dev)
4938{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004939 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004940 u8 __iomem *base = get_hwbase(dev);
4941 int i;
4942 u32 tx_ctrl, mgmt_sema;
4943
4944 for (i = 0; i < 10; i++) {
4945 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4946 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4947 break;
4948 msleep(500);
4949 }
4950
4951 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4952 return 0;
4953
4954 for (i = 0; i < 2; i++) {
4955 tx_ctrl = readl(base + NvRegTransmitterControl);
4956 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4957 writel(tx_ctrl, base + NvRegTransmitterControl);
4958
4959 /* verify that semaphore was acquired */
4960 tx_ctrl = readl(base + NvRegTransmitterControl);
4961 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004962 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
4963 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004964 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00004965 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004966 udelay(50);
4967 }
4968
4969 return 0;
4970}
4971
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004972static void nv_mgmt_release_sema(struct net_device *dev)
4973{
4974 struct fe_priv *np = netdev_priv(dev);
4975 u8 __iomem *base = get_hwbase(dev);
4976 u32 tx_ctrl;
4977
4978 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
4979 if (np->mgmt_sema) {
4980 tx_ctrl = readl(base + NvRegTransmitterControl);
4981 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
4982 writel(tx_ctrl, base + NvRegTransmitterControl);
4983 }
4984 }
4985}
4986
4987
4988static int nv_mgmt_get_version(struct net_device *dev)
4989{
4990 struct fe_priv *np = netdev_priv(dev);
4991 u8 __iomem *base = get_hwbase(dev);
4992 u32 data_ready = readl(base + NvRegTransmitterControl);
4993 u32 data_ready2 = 0;
4994 unsigned long start;
4995 int ready = 0;
4996
4997 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
4998 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
4999 start = jiffies;
5000 while (time_before(jiffies, start + 5*HZ)) {
5001 data_ready2 = readl(base + NvRegTransmitterControl);
5002 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5003 ready = 1;
5004 break;
5005 }
5006 schedule_timeout_uninterruptible(1);
5007 }
5008
5009 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5010 return 0;
5011
5012 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5013
5014 return 1;
5015}
5016
Linus Torvalds1da177e2005-04-16 15:20:36 -07005017static int nv_open(struct net_device *dev)
5018{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005019 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005021 int ret = 1;
5022 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005023 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005024
Ed Swierkcb52deb2008-12-01 12:24:43 +00005025 /* power up phy */
5026 mii_rw(dev, np->phyaddr, MII_BMCR,
5027 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5028
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005029 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005030 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005031 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5032 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005033 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5034 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005035 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5036 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005037 writel(0, base + NvRegPacketFilterFlags);
5038
5039 writel(0, base + NvRegTransmitterControl);
5040 writel(0, base + NvRegReceiverControl);
5041
5042 writel(0, base + NvRegAdapterControl);
5043
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005044 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5045 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5046
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005047 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005048 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005049 oom = nv_init_ring(dev);
5050
5051 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005052 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005053 nv_txrx_reset(dev);
5054 writel(0, base + NvRegUnknownSetupReg6);
5055
5056 np->in_shutdown = 0;
5057
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005058 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005059 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005060 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005061 base + NvRegRingSizes);
5062
Linus Torvalds1da177e2005-04-16 15:20:36 -07005063 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005064 if (np->desc_ver == DESC_VER_1)
5065 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5066 else
5067 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005068 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005069 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005070 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005071 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005072 if (reg_delay(dev, NvRegUnknownSetupReg5,
5073 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5074 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005075 netdev_info(dev,
5076 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005077
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005078 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005079 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005080 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005081
Linus Torvalds1da177e2005-04-16 15:20:36 -07005082 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5083 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5084 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005085 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005086
5087 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005088
5089 get_random_bytes(&low, sizeof(low));
5090 low &= NVREG_SLOTTIME_MASK;
5091 if (np->desc_ver == DESC_VER_1) {
5092 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5093 } else {
5094 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5095 /* setup legacy backoff */
5096 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5097 } else {
5098 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5099 nv_gear_backoff_reseed(dev);
5100 }
5101 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005102 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5103 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005104 if (poll_interval == -1) {
5105 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5106 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5107 else
5108 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005109 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005110 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005111 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5112 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5113 base + NvRegAdapterControl);
5114 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005115 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005116 if (np->wolenabled)
5117 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005118
5119 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005120 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005121 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5122
5123 pci_push(base);
5124 udelay(10);
5125 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5126
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005127 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005128 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005129 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5131 pci_push(base);
5132
Szymon Janc78aea4f2010-11-27 08:39:43 +00005133 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005134 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005135
5136 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005137 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005138
5139 spin_lock_irq(&np->lock);
5140 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5141 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005142 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5143 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005144 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5145 /* One manual link speed update: Interrupts are enabled, future link
5146 * speed changes cause interrupts and are handled by nv_link_irq().
5147 */
5148 {
5149 u32 miistat;
5150 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005151 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005152 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005153 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5154 * to init hw */
5155 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005157 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005158 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005159 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005160
Linus Torvalds1da177e2005-04-16 15:20:36 -07005161 if (ret) {
5162 netif_carrier_on(dev);
5163 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005164 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005165 netif_carrier_off(dev);
5166 }
5167 if (oom)
5168 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005169
5170 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005171 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005172 mod_timer(&np->stats_poll,
5173 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005174
Linus Torvalds1da177e2005-04-16 15:20:36 -07005175 spin_unlock_irq(&np->lock);
5176
5177 return 0;
5178out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005179 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005180 return ret;
5181}
5182
5183static int nv_close(struct net_device *dev)
5184{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005185 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186 u8 __iomem *base;
5187
5188 spin_lock_irq(&np->lock);
5189 np->in_shutdown = 1;
5190 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005191 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005192 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005193
5194 del_timer_sync(&np->oom_kick);
5195 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005196 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005197
5198 netif_stop_queue(dev);
5199 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005200 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005201 nv_txrx_reset(dev);
5202
5203 /* disable interrupts on the nic or we will lock up */
5204 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005205 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005206 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005207
5208 spin_unlock_irq(&np->lock);
5209
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005210 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005211
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005212 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005213
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005214 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005215 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005216 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005217 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005218 } else {
5219 /* power down phy */
5220 mii_rw(dev, np->phyaddr, MII_BMCR,
5221 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005222 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005224
5225 /* FIXME: power down nic */
5226
5227 return 0;
5228}
5229
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005230static const struct net_device_ops nv_netdev_ops = {
5231 .ndo_open = nv_open,
5232 .ndo_stop = nv_close,
5233 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005234 .ndo_start_xmit = nv_start_xmit,
5235 .ndo_tx_timeout = nv_tx_timeout,
5236 .ndo_change_mtu = nv_change_mtu,
5237 .ndo_validate_addr = eth_validate_addr,
5238 .ndo_set_mac_address = nv_set_mac_address,
5239 .ndo_set_multicast_list = nv_set_multicast,
5240 .ndo_vlan_rx_register = nv_vlan_rx_register,
5241#ifdef CONFIG_NET_POLL_CONTROLLER
5242 .ndo_poll_controller = nv_poll_controller,
5243#endif
5244};
5245
5246static const struct net_device_ops nv_netdev_ops_optimized = {
5247 .ndo_open = nv_open,
5248 .ndo_stop = nv_close,
5249 .ndo_get_stats = nv_get_stats,
5250 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005251 .ndo_tx_timeout = nv_tx_timeout,
5252 .ndo_change_mtu = nv_change_mtu,
5253 .ndo_validate_addr = eth_validate_addr,
5254 .ndo_set_mac_address = nv_set_mac_address,
5255 .ndo_set_multicast_list = nv_set_multicast,
5256 .ndo_vlan_rx_register = nv_vlan_rx_register,
5257#ifdef CONFIG_NET_POLL_CONTROLLER
5258 .ndo_poll_controller = nv_poll_controller,
5259#endif
5260};
5261
Linus Torvalds1da177e2005-04-16 15:20:36 -07005262static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5263{
5264 struct net_device *dev;
5265 struct fe_priv *np;
5266 unsigned long addr;
5267 u8 __iomem *base;
5268 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005269 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005270 u32 phystate_orig = 0, phystate;
5271 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005272 static int printed_version;
5273
5274 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005275 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5276 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005277
5278 dev = alloc_etherdev(sizeof(struct fe_priv));
5279 err = -ENOMEM;
5280 if (!dev)
5281 goto out;
5282
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005283 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005284 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005285 np->pci_dev = pci_dev;
5286 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005287 SET_NETDEV_DEV(dev, &pci_dev->dev);
5288
5289 init_timer(&np->oom_kick);
5290 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005291 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005292 init_timer(&np->nic_poll);
5293 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005294 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005295 init_timer(&np->stats_poll);
5296 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005297 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005298
5299 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005300 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005301 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005302
5303 pci_set_master(pci_dev);
5304
5305 err = pci_request_regions(pci_dev, DRV_NAME);
5306 if (err < 0)
5307 goto out_disable;
5308
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005309 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005310 np->register_size = NV_PCI_REGSZ_VER3;
5311 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005312 np->register_size = NV_PCI_REGSZ_VER2;
5313 else
5314 np->register_size = NV_PCI_REGSZ_VER1;
5315
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316 err = -EINVAL;
5317 addr = 0;
5318 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005320 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005321 addr = pci_resource_start(pci_dev, i);
5322 break;
5323 }
5324 }
5325 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005326 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005327 goto out_relreg;
5328 }
5329
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005330 /* copy of driver data */
5331 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005332 /* copy of device id */
5333 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005334
Linus Torvalds1da177e2005-04-16 15:20:36 -07005335 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005336 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5337 /* packet format 3: supports 40-bit addressing */
5338 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005339 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005340 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005341 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005342 dev_info(&pci_dev->dev,
5343 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005344 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005345 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005346 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005347 dev_info(&pci_dev->dev,
5348 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005349 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005350 }
Manfred Spraulee733622005-07-31 18:32:26 +02005351 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5352 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005353 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005354 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005355 } else {
5356 /* original packet format */
5357 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005358 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005359 }
Manfred Spraulee733622005-07-31 18:32:26 +02005360
5361 np->pkt_limit = NV_PKTLIMIT_1;
5362 if (id->driver_data & DEV_HAS_LARGEDESC)
5363 np->pkt_limit = NV_PKTLIMIT_2;
5364
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005365 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005366 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005367 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005368 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005369 dev->features |= NETIF_F_TSO;
Tom Herbert53f224c2010-05-03 19:08:45 +00005370 dev->features |= NETIF_F_GRO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005371 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005372
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005373 np->vlanctl_bits = 0;
5374 if (id->driver_data & DEV_HAS_VLAN) {
5375 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5376 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005377 }
5378
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005379 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005380 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5381 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5382 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005383 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005384 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005385
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005386
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005388 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005389 if (!np->base)
5390 goto out_relreg;
5391 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005392
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005394
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005395 np->rx_ring_size = RX_RING_DEFAULT;
5396 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005397
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005398 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005399 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005400 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005401 &np->ring_addr);
5402 if (!np->rx_ring.orig)
5403 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005404 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005405 } else {
5406 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005407 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005408 &np->ring_addr);
5409 if (!np->rx_ring.ex)
5410 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005411 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005412 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005413 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5414 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005415 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005416 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005418 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005419 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005420 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005421 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005422
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005423 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005424 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005425 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5426
5427 pci_set_drvdata(pci_dev, dev);
5428
5429 /* read the mac address */
5430 base = get_hwbase(dev);
5431 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5432 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5433
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005434 /* check the workaround bit for correct mac address order */
5435 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005436 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005437 /* mac address is already in correct order */
5438 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5439 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5440 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5441 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5442 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5443 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005444 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5445 /* mac address is already in correct order */
5446 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5447 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5448 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5449 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5450 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5451 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5452 /*
5453 * Set orig mac address back to the reversed version.
5454 * This flag will be cleared during low power transition.
5455 * Therefore, we should always put back the reversed address.
5456 */
5457 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5458 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5459 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005460 } else {
5461 /* need to reverse mac address to correct order */
5462 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5463 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5464 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5465 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5466 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5467 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005468 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005469 dev_dbg(&pci_dev->dev,
5470 "%s: set workaround bit for reversed mac addr\n",
5471 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005472 }
John W. Linvillec704b852005-09-12 10:48:56 -04005473 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005474
John W. Linvillec704b852005-09-12 10:48:56 -04005475 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476 /*
5477 * Bad mac address. At least one bios sets the mac address
5478 * to 01:23:45:67:89:ab
5479 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005480 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005481 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005482 dev->dev_addr);
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005483 random_ether_addr(dev->dev_addr);
Joe Perchesc20ec762010-11-29 07:42:02 +00005484 dev_err(&pci_dev->dev,
5485 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 }
5487
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005488 /* set mac address */
5489 nv_copy_mac_to_hw(dev);
5490
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005491 /* Workaround current PCI init glitch: wakeup bits aren't
5492 * being set from PCI PM capability.
5493 */
5494 device_init_wakeup(&pci_dev->dev, 1);
5495
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496 /* disable WOL */
5497 writel(0, base + NvRegWakeUpFlags);
5498 np->wolenabled = 0;
5499
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005500 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005501
5502 /* take phy and nic out of low power mode */
5503 powerstate = readl(base + NvRegPowerState2);
5504 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005505 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005506 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005507 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5508 writel(powerstate, base + NvRegPowerState2);
5509 }
5510
Szymon Janc78aea4f2010-11-27 08:39:43 +00005511 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005512 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005513 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005514 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005515
5516 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005517 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005518 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005519
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005520 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5521 /* msix has had reported issues when modifying irqmask
5522 as in the case of napi, therefore, disable for now
5523 */
David S. Miller0a127612010-05-03 23:33:05 -07005524#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005525 np->msi_flags |= NV_MSI_X_CAPABLE;
5526#endif
5527 }
5528
5529 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005530 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005531 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5532 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005533 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5534 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5535 /* start off in throughput mode */
5536 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5537 /* remove support for msix mode */
5538 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5539 } else {
5540 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5541 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5542 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5543 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005544 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005545
Linus Torvalds1da177e2005-04-16 15:20:36 -07005546 if (id->driver_data & DEV_NEED_TIMERIRQ)
5547 np->irqmask |= NVREG_IRQ_TIMER;
5548 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549 np->need_linktimer = 1;
5550 np->link_timeout = jiffies + LINK_TIMEOUT;
5551 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005552 np->need_linktimer = 0;
5553 }
5554
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005555 /* Limit the number of tx's outstanding for hw bug */
5556 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5557 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005558 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005559 pci_dev->revision >= 0xA2)
5560 np->tx_limit = 0;
5561 }
5562
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005563 /* clear phy state and temporarily halt phy interrupts */
5564 writel(0, base + NvRegMIIMask);
5565 phystate = readl(base + NvRegAdapterControl);
5566 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5567 phystate_orig = 1;
5568 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5569 writel(phystate, base + NvRegAdapterControl);
5570 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005571 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005572
5573 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005574 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005575 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5576 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5577 nv_mgmt_acquire_sema(dev) &&
5578 nv_mgmt_get_version(dev)) {
5579 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005580 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005581 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005582 /* management unit setup the phy already? */
5583 if (np->mac_in_use &&
5584 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5585 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5586 /* phy is inited by mgmt unit */
5587 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005588 } else {
5589 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005590 }
5591 }
5592 }
5593
Linus Torvalds1da177e2005-04-16 15:20:36 -07005594 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005595 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005596 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005597 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598
5599 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005600 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005601 spin_unlock_irq(&np->lock);
5602 if (id1 < 0 || id1 == 0xffff)
5603 continue;
5604 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005605 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005606 spin_unlock_irq(&np->lock);
5607 if (id2 < 0 || id2 == 0xffff)
5608 continue;
5609
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005610 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005611 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5612 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005613 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005614 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005615
5616 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5617 if (np->phy_oui == PHY_OUI_REALTEK2)
5618 np->phy_oui = PHY_OUI_REALTEK;
5619 /* Setup phy revision for Realtek */
5620 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5621 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5622
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623 break;
5624 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005625 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005626 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005627 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005628 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005629
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005630 if (!phyinitialized) {
5631 /* reset it */
5632 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005633 } else {
5634 /* see if it is a gigabit phy */
5635 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005636 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005637 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005638 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005639
5640 /* set default link speed settings */
5641 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5642 np->duplex = 0;
5643 np->autoneg = 1;
5644
5645 err = register_netdev(dev);
5646 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005647 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005648 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005649 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005650
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005651 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5652 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005653
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005654 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5655 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5656 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005657 "csum " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005658 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005659 "vlan " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005660 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5661 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5662 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5663 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5664 np->need_linktimer ? "lnktim " : "",
5665 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5666 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5667 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005668
5669 return 0;
5670
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005671out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005672 if (phystate_orig)
5673 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005675out_freering:
5676 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005677out_unmap:
5678 iounmap(get_hwbase(dev));
5679out_relreg:
5680 pci_release_regions(pci_dev);
5681out_disable:
5682 pci_disable_device(pci_dev);
5683out_free:
5684 free_netdev(dev);
5685out:
5686 return err;
5687}
5688
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005689static void nv_restore_phy(struct net_device *dev)
5690{
5691 struct fe_priv *np = netdev_priv(dev);
5692 u16 phy_reserved, mii_control;
5693
5694 if (np->phy_oui == PHY_OUI_REALTEK &&
5695 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5696 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5697 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5698 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5699 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5700 phy_reserved |= PHY_REALTEK_INIT8;
5701 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5702 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5703
5704 /* restart auto negotiation */
5705 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5706 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5707 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5708 }
5709}
5710
Yinghai Luf55c21f2008-09-13 13:10:31 -07005711static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005712{
5713 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005714 struct fe_priv *np = netdev_priv(dev);
5715 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005716
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005717 /* special op: write back the misordered MAC address - otherwise
5718 * the next nv_probe would see a wrong address.
5719 */
5720 writel(np->orig_mac[0], base + NvRegMacAddrA);
5721 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005722 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5723 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005724}
5725
5726static void __devexit nv_remove(struct pci_dev *pci_dev)
5727{
5728 struct net_device *dev = pci_get_drvdata(pci_dev);
5729
5730 unregister_netdev(dev);
5731
5732 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005733
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005734 /* restore any phy related changes */
5735 nv_restore_phy(dev);
5736
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005737 nv_mgmt_release_sema(dev);
5738
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005740 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005741 iounmap(get_hwbase(dev));
5742 pci_release_regions(pci_dev);
5743 pci_disable_device(pci_dev);
5744 free_netdev(dev);
5745 pci_set_drvdata(pci_dev, NULL);
5746}
5747
Francois Romieua1893172006-10-10 14:33:27 -07005748#ifdef CONFIG_PM
5749static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5750{
5751 struct net_device *dev = pci_get_drvdata(pdev);
5752 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005753 u8 __iomem *base = get_hwbase(dev);
5754 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005755
Tobias Diedrich25d90812008-05-18 15:04:29 +02005756 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005757 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005758 nv_close(dev);
5759 }
Francois Romieua1893172006-10-10 14:33:27 -07005760 netif_device_detach(dev);
5761
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005762 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005763 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005764 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5765
Francois Romieua1893172006-10-10 14:33:27 -07005766 pci_save_state(pdev);
5767 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005768 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07005769 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07005770 return 0;
5771}
5772
5773static int nv_resume(struct pci_dev *pdev)
5774{
5775 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005776 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005777 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005778 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005779
Francois Romieua1893172006-10-10 14:33:27 -07005780 pci_set_power_state(pdev, PCI_D0);
5781 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005782 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07005783 pci_enable_wake(pdev, PCI_D0, 0);
5784
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005785 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005786 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005787 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005788
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005789 if (np->driver_data & DEV_NEED_MSI_FIX)
5790 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005791
Ed Swierk35a74332009-04-06 17:49:12 -07005792 /* restore phy state, including autoneg */
5793 phy_init(dev);
5794
Tobias Diedrich25d90812008-05-18 15:04:29 +02005795 netif_device_attach(dev);
5796 if (netif_running(dev)) {
5797 rc = nv_open(dev);
5798 nv_set_multicast(dev);
5799 }
Francois Romieua1893172006-10-10 14:33:27 -07005800 return rc;
5801}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005802
5803static void nv_shutdown(struct pci_dev *pdev)
5804{
5805 struct net_device *dev = pci_get_drvdata(pdev);
5806 struct fe_priv *np = netdev_priv(dev);
5807
5808 if (netif_running(dev))
5809 nv_close(dev);
5810
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005811 /*
5812 * Restore the MAC so a kernel started by kexec won't get confused.
5813 * If we really go for poweroff, we must not restore the MAC,
5814 * otherwise the MAC for WOL will be reversed at least on some boards.
5815 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005816 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005817 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005818
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005819 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005820 /*
5821 * Apparently it is not possible to reinitialise from D3 hot,
5822 * only put the device into D3 if we really go for poweroff.
5823 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005824 if (system_state == SYSTEM_POWER_OFF) {
5825 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
5826 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
5827 pci_set_power_state(pdev, PCI_D3hot);
5828 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005829}
Francois Romieua1893172006-10-10 14:33:27 -07005830#else
5831#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005832#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005833#define nv_resume NULL
5834#endif /* CONFIG_PM */
5835
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005836static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005838 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005839 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 },
5841 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005842 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005843 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844 },
5845 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005846 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005847 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005848 },
5849 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005850 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005851 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005852 },
5853 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005854 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005855 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856 },
5857 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005858 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005859 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005860 },
5861 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005862 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005863 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864 },
5865 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005866 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005867 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005868 },
5869 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005870 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005871 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872 },
5873 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005874 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005875 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876 },
5877 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005878 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005879 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005880 },
5881 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005882 PCI_DEVICE(0x10DE, 0x0268),
5883 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005885 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005886 PCI_DEVICE(0x10DE, 0x0269),
5887 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005888 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005889 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005890 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005891 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005892 },
5893 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005894 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005895 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005896 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005897 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005898 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005899 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005900 },
5901 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005902 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005903 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005904 },
5905 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005906 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005907 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005908 },
5909 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005910 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005911 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005912 },
5913 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005914 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005915 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005916 },
5917 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005918 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005919 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005920 },
5921 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005922 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005923 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005924 },
5925 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005926 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005927 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005928 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005929 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005930 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005931 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005932 },
5933 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005934 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005935 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005936 },
5937 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005938 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005939 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005940 },
5941 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005942 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005943 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005944 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04005945 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005946 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005947 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005948 },
5949 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005950 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005951 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005952 },
5953 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005954 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005955 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005956 },
5957 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005958 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005959 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005960 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005961 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005962 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005963 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005964 },
5965 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005966 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005967 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005968 },
5969 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005970 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005971 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005972 },
5973 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005974 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005975 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005976 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005977 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005978 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005979 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005980 },
5981 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005982 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005983 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005984 },
5985 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005986 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005987 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005988 },
5989 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005990 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005991 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005992 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005993 { /* MCP89 Ethernet Controller */
5994 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005995 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005996 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005997 {0,},
5998};
5999
6000static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006001 .name = DRV_NAME,
6002 .id_table = pci_tbl,
6003 .probe = nv_probe,
6004 .remove = __devexit_p(nv_remove),
6005 .suspend = nv_suspend,
6006 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006007 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008};
6009
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010static int __init init_nic(void)
6011{
Jeff Garzik29917622006-08-19 17:48:59 -04006012 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013}
6014
6015static void __exit exit_nic(void)
6016{
6017 pci_unregister_driver(&driver);
6018}
6019
6020module_param(max_interrupt_work, int, 0);
6021MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006022module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006023MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006024module_param(poll_interval, int, 0);
6025MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006026module_param(msi, int, 0);
6027MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6028module_param(msix, int, 0);
6029MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6030module_param(dma_64bit, int, 0);
6031MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006032module_param(phy_cross, int, 0);
6033MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006034module_param(phy_power_down, int, 0);
6035MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036
6037MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6038MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6039MODULE_LICENSE("GPL");
6040
6041MODULE_DEVICE_TABLE(pci, pci_tbl);
6042
6043module_init(init_nic);
6044module_exit(exit_nic);