blob: a8022578c60397579466f91f91e4224cd2c580f3 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
153
154 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530155 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156};
157
158struct seq_file;
159struct platform_device;
160
161/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200163struct regulator *dss_get_vdds_dsi(void);
164struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165
166/* display */
167int dss_suspend_all_devices(void);
168int dss_resume_all_devices(void);
169void dss_disable_all_devices(void);
170
171void dss_init_device(struct platform_device *pdev,
172 struct omap_dss_device *dssdev);
173void dss_uninit_device(struct platform_device *pdev,
174 struct omap_dss_device *dssdev);
175bool dss_use_replication(struct omap_dss_device *dssdev,
176 enum omap_color_mode mode);
177void default_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300178 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179 u32 *fifo_low, u32 *fifo_high);
180
181/* manager */
182int dss_init_overlay_managers(struct platform_device *pdev);
183void dss_uninit_overlay_managers(struct platform_device *pdev);
184int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
Tomi Valkeinen1cb00172011-11-18 11:14:01 +0200185void dss_mgr_start_update(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186
187/* overlay */
188void dss_init_overlays(struct platform_device *pdev);
189void dss_uninit_overlays(struct platform_device *pdev);
190int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
191void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200192void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
193
194/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000195int dss_init_platform_driver(void);
196void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200197
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300198int dss_runtime_get(void);
199void dss_runtime_put(void);
200
Mythri P K7ed024a2011-03-09 16:31:38 +0530201void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300202enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530203const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000204void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200205
206void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000207#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
208void dss_debug_dump_clocks(struct seq_file *s);
209#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200210
211void dss_sdi_init(u8 datapairs);
212int dss_sdi_enable(void);
213void dss_sdi_disable(void);
214
Archit Taneja89a35e52011-04-12 13:52:23 +0530215void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530216void dss_select_dsi_clk_source(int dsi_module,
217 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600218void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530219 enum omap_dss_clk_source clk_src);
220enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530221enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530222enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200223
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224void dss_set_venc_output(enum omap_dss_venc_type type);
225void dss_set_dac_pwrdn_bgz(bool enable);
226
227unsigned long dss_get_dpll4_rate(void);
228int dss_calc_clock_rates(struct dss_clock_info *cinfo);
229int dss_set_clock_div(struct dss_clock_info *cinfo);
230int dss_get_clock_div(struct dss_clock_info *cinfo);
231int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
232 struct dss_clock_info *dss_cinfo,
233 struct dispc_clock_info *dispc_cinfo);
234
235/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200236#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200237int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200238void sdi_exit(void);
239int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200240#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200241static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200242{
243 return 0;
244}
245static inline void sdi_exit(void)
246{
247}
248#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200249
250/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200251#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530252
253struct dentry;
254struct file_operations;
255
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256int dsi_init_platform_driver(void);
257void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200258
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300259int dsi_runtime_get(struct platform_device *dsidev);
260void dsi_runtime_put(struct platform_device *dsidev);
261
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200262void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530263void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
264 const struct file_operations *debug_fops);
265void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
266 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200267
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268int dsi_init_display(struct omap_dss_device *display);
269void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530270u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
271
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530272unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
273int dsi_pll_set_clock_div(struct platform_device *dsidev,
274 struct dsi_clock_info *cinfo);
275int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
276 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530278int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
279 bool enable_hsdiv);
280void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300282 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283 u32 *fifo_low, u32 *fifo_high);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530284void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
285void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
286struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200287#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000288static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200289{
290 return 0;
291}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000292static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200293{
294}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300295static inline int dsi_runtime_get(struct platform_device *dsidev)
296{
297 return 0;
298}
299static inline void dsi_runtime_put(struct platform_device *dsidev)
300{
301}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530302static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
303{
304 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
305 return 0;
306}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530307static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600308{
309 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
310 return 0;
311}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300312static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
313 struct dsi_clock_info *cinfo)
314{
315 WARN("%s: DSI not compiled in\n", __func__);
316 return -ENODEV;
317}
318static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
319 bool is_tft, unsigned long req_pck,
320 struct dsi_clock_info *dsi_cinfo,
321 struct dispc_clock_info *dispc_cinfo)
322{
323 WARN("%s: DSI not compiled in\n", __func__);
324 return -ENODEV;
325}
326static inline int dsi_pll_init(struct platform_device *dsidev,
327 bool enable_hsclk, bool enable_hsdiv)
328{
329 WARN("%s: DSI not compiled in\n", __func__);
330 return -ENODEV;
331}
332static inline void dsi_pll_uninit(struct platform_device *dsidev,
333 bool disconnect_lanes)
334{
335}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530336static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300337{
338}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530339static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300340{
341}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342static inline struct platform_device *dsi_get_dsidev_from_id(int module)
343{
344 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
345 __func__);
346 return NULL;
347}
Jani Nikula368a1482010-05-07 11:58:41 +0200348#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349
350/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200351#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200352int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353void dpi_exit(void);
354int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200355#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200356static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200357{
358 return 0;
359}
360static inline void dpi_exit(void)
361{
362}
363#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364
365/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000366int dispc_init_platform_driver(void);
367void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200369void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370void dispc_dump_regs(struct seq_file *s);
371void dispc_irq_handler(void);
372void dispc_fake_vsync_irq(void);
373
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300374int dispc_runtime_get(void);
375void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376
377void dispc_enable_sidle(void);
378void dispc_disable_sidle(void);
379
380void dispc_lcd_enable_signal_polarity(bool act_high);
381void dispc_lcd_enable_signal(bool enable);
382void dispc_pck_free_enable(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383void dispc_set_digit_size(u16 width, u16 height);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300384void dispc_enable_fifomerge(bool enable);
385void dispc_enable_gamma_table(bool enable);
386void dispc_set_loadmode(enum omap_dss_load_mode mode);
387
388bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
389unsigned long dispc_fclk_rate(void);
390void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
391 struct dispc_clock_info *cinfo);
392int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
393 struct dispc_clock_info *cinfo);
394
395
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200396void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300397u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300398u32 dispc_ovl_get_burst_size(enum omap_plane plane);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530399int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200400 bool ilace, bool replication);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300401int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300402void dispc_ovl_set_channel_out(enum omap_plane plane,
403 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200404
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300405
406void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
407void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300408bool dispc_mgr_go_busy(enum omap_channel channel);
409void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200410bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300411void dispc_mgr_enable(enum omap_channel channel, bool enable);
412bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530413void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
414void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300415void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
416void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000417 enum omap_lcd_display_type type);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300418u32 dispc_mgr_get_default_color(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300419void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420 enum omap_dss_trans_key_type *type,
421 u32 *trans_key);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300422bool dispc_mgr_trans_key_enabled(enum omap_channel ch);
Archit Taneja11354dd2011-09-26 11:47:29 +0530423bool dispc_mgr_alpha_fixed_zorder_enabled(enum omap_channel ch);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300424void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000425 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300426void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000427 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300428unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
429unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300430int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000431 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300432int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000433 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200434void dispc_mgr_setup(enum omap_channel channel,
435 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200436
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200437/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200438#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000439int venc_init_platform_driver(void);
440void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200441void venc_dump_regs(struct seq_file *s);
442int venc_init_display(struct omap_dss_device *display);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530443unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200444#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000445static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200446{
447 return 0;
448}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000449static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200450{
451}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530452static inline unsigned long venc_get_pixel_clock(void)
453{
454 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
455 return 0;
456}
Jani Nikula368a1482010-05-07 11:58:41 +0200457#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200458
Mythri P Kc3198a52011-03-12 12:04:27 +0530459/* HDMI */
460#ifdef CONFIG_OMAP4_DSS_HDMI
461int hdmi_init_platform_driver(void);
462void hdmi_uninit_platform_driver(void);
463int hdmi_init_display(struct omap_dss_device *dssdev);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530464unsigned long hdmi_get_pixel_clock(void);
Mythri P K162874d2011-09-22 13:37:45 +0530465void hdmi_dump_regs(struct seq_file *s);
Mythri P Kc3198a52011-03-12 12:04:27 +0530466#else
467static inline int hdmi_init_display(struct omap_dss_device *dssdev)
468{
469 return 0;
470}
471static inline int hdmi_init_platform_driver(void)
472{
473 return 0;
474}
475static inline void hdmi_uninit_platform_driver(void)
476{
477}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530478static inline unsigned long hdmi_get_pixel_clock(void)
479{
480 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
481 return 0;
482}
Mythri P Kc3198a52011-03-12 12:04:27 +0530483#endif
484int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
485void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
486void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
487int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
488 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300489int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300490bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530491int hdmi_panel_init(void);
492void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530493
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200495#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000496int rfbi_init_platform_driver(void);
497void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200498void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200499int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200500#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000501static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200502{
503 return 0;
504}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000505static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200506{
507}
508#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200509
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200510
511#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
512static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
513{
514 int b;
515 for (b = 0; b < 32; ++b) {
516 if (irqstatus & (1 << b))
517 irq_arr[b]++;
518 }
519}
520#endif
521
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200522#endif