blob: 8afb334ed2915dbce3219749ba224b61160faee3 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
Alex Deuchercc066712013-04-09 12:59:51 -040043#define SDMA_BUSY (1 << 5)
44#define SDMA1_BUSY (1 << 6)
Alex Deucher6f2043c2013-04-09 12:43:41 -040045#define SRBM_STATUS 0xE50
Alex Deuchercc066712013-04-09 12:59:51 -040046#define UVD_RQ_PENDING (1 << 1)
47#define GRBM_RQ_PENDING (1 << 5)
48#define VMC_BUSY (1 << 8)
49#define MCB_BUSY (1 << 9)
50#define MCB_NON_DISPLAY_BUSY (1 << 10)
51#define MCC_BUSY (1 << 11)
52#define MCD_BUSY (1 << 12)
53#define SEM_BUSY (1 << 14)
54#define IH_BUSY (1 << 17)
55#define UVD_BUSY (1 << 19)
Alex Deucher6f2043c2013-04-09 12:43:41 -040056
Alex Deucher21a93e12013-04-09 12:47:11 -040057#define SRBM_SOFT_RESET 0xE60
58#define SOFT_RESET_BIF (1 << 1)
59#define SOFT_RESET_R0PLL (1 << 4)
60#define SOFT_RESET_DC (1 << 5)
61#define SOFT_RESET_SDMA1 (1 << 6)
62#define SOFT_RESET_GRBM (1 << 8)
63#define SOFT_RESET_HDP (1 << 9)
64#define SOFT_RESET_IH (1 << 10)
65#define SOFT_RESET_MC (1 << 11)
66#define SOFT_RESET_ROM (1 << 14)
67#define SOFT_RESET_SEM (1 << 15)
68#define SOFT_RESET_VMC (1 << 17)
69#define SOFT_RESET_SDMA (1 << 20)
70#define SOFT_RESET_TST (1 << 21)
71#define SOFT_RESET_REGBB (1 << 22)
72#define SOFT_RESET_ORB (1 << 23)
73#define SOFT_RESET_VCE (1 << 24)
74
Alex Deucher1c491652013-04-09 12:45:26 -040075#define VM_L2_CNTL 0x1400
76#define ENABLE_L2_CACHE (1 << 0)
77#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
78#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
79#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
80#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
81#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
82#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
83#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
84#define VM_L2_CNTL2 0x1404
85#define INVALIDATE_ALL_L1_TLBS (1 << 0)
86#define INVALIDATE_L2_CACHE (1 << 1)
87#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
88#define INVALIDATE_PTE_AND_PDE_CACHES 0
89#define INVALIDATE_ONLY_PTE_CACHES 1
90#define INVALIDATE_ONLY_PDE_CACHES 2
91#define VM_L2_CNTL3 0x1408
92#define BANK_SELECT(x) ((x) << 0)
93#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
94#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
95#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
96#define VM_L2_STATUS 0x140C
97#define L2_BUSY (1 << 0)
98#define VM_CONTEXT0_CNTL 0x1410
99#define ENABLE_CONTEXT (1 << 0)
100#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -0400101#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -0400102#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -0400103#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
104#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
105#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
106#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
107#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
108#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
109#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
110#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
111#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
112#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -0400113#define VM_CONTEXT1_CNTL 0x1414
114#define VM_CONTEXT0_CNTL2 0x1430
115#define VM_CONTEXT1_CNTL2 0x1434
116#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
117#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
118#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
119#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
120#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
121#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
122#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
123#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
124
125#define VM_INVALIDATE_REQUEST 0x1478
126#define VM_INVALIDATE_RESPONSE 0x147c
127
Alex Deucher9d97c992012-09-06 14:24:48 -0400128#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
129
130#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
131
Alex Deucher1c491652013-04-09 12:45:26 -0400132#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
133#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
134
135#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
136#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
137#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
138#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
139#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
140#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
141#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
142#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
143#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
144#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
145
146#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
147#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
148
Alex Deucher8cc1a532013-04-09 12:41:24 -0400149#define MC_SHARED_CHMAP 0x2004
150#define NOOFCHAN_SHIFT 12
151#define NOOFCHAN_MASK 0x0000f000
152#define MC_SHARED_CHREMAP 0x2008
153
Alex Deucher1c491652013-04-09 12:45:26 -0400154#define CHUB_CONTROL 0x1864
155#define BYPASS_VM (1 << 0)
156
157#define MC_VM_FB_LOCATION 0x2024
158#define MC_VM_AGP_TOP 0x2028
159#define MC_VM_AGP_BOT 0x202C
160#define MC_VM_AGP_BASE 0x2030
161#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
162#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
163#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
164
165#define MC_VM_MX_L1_TLB_CNTL 0x2064
166#define ENABLE_L1_TLB (1 << 0)
167#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
168#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
169#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
170#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
171#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
172#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
173#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
174#define MC_VM_FB_OFFSET 0x2068
175
Alex Deucherbc8273f2012-06-29 19:44:04 -0400176#define MC_SHARED_BLACKOUT_CNTL 0x20ac
177
Alex Deucher8cc1a532013-04-09 12:41:24 -0400178#define MC_ARB_RAMCFG 0x2760
179#define NOOFBANK_SHIFT 0
180#define NOOFBANK_MASK 0x00000003
181#define NOOFRANK_SHIFT 2
182#define NOOFRANK_MASK 0x00000004
183#define NOOFROWS_SHIFT 3
184#define NOOFROWS_MASK 0x00000038
185#define NOOFCOLS_SHIFT 6
186#define NOOFCOLS_MASK 0x000000C0
187#define CHANSIZE_SHIFT 8
188#define CHANSIZE_MASK 0x00000100
189#define NOOFGROUPS_SHIFT 12
190#define NOOFGROUPS_MASK 0x00001000
191
Alex Deucherbc8273f2012-06-29 19:44:04 -0400192#define MC_SEQ_SUP_CNTL 0x28c8
193#define RUN_MASK (1 << 0)
194#define MC_SEQ_SUP_PGM 0x28cc
195
196#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
197#define TRAIN_DONE_D0 (1 << 30)
198#define TRAIN_DONE_D1 (1 << 31)
199
200#define MC_IO_PAD_CNTL_D0 0x29d0
201#define MEM_FALL_OUT_CMD (1 << 8)
202
203#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
204#define MC_SEQ_IO_DEBUG_DATA 0x2a48
205
Alex Deucher8cc1a532013-04-09 12:41:24 -0400206#define HDP_HOST_PATH_CNTL 0x2C00
207#define HDP_NONSURFACE_BASE 0x2C04
208#define HDP_NONSURFACE_INFO 0x2C08
209#define HDP_NONSURFACE_SIZE 0x2C0C
210
211#define HDP_ADDR_CONFIG 0x2F48
212#define HDP_MISC_CNTL 0x2F4C
213#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
214
Alex Deuchera59781b2012-11-09 10:45:57 -0500215#define IH_RB_CNTL 0x3e00
216# define IH_RB_ENABLE (1 << 0)
217# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
218# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
219# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
220# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
221# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
222# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
223#define IH_RB_BASE 0x3e04
224#define IH_RB_RPTR 0x3e08
225#define IH_RB_WPTR 0x3e0c
226# define RB_OVERFLOW (1 << 0)
227# define WPTR_OFFSET_MASK 0x3fffc
228#define IH_RB_WPTR_ADDR_HI 0x3e10
229#define IH_RB_WPTR_ADDR_LO 0x3e14
230#define IH_CNTL 0x3e18
231# define ENABLE_INTR (1 << 0)
232# define IH_MC_SWAP(x) ((x) << 1)
233# define IH_MC_SWAP_NONE 0
234# define IH_MC_SWAP_16BIT 1
235# define IH_MC_SWAP_32BIT 2
236# define IH_MC_SWAP_64BIT 3
237# define RPTR_REARM (1 << 4)
238# define MC_WRREQ_CREDIT(x) ((x) << 15)
239# define MC_WR_CLEAN_CNT(x) ((x) << 20)
240# define MC_VMID(x) ((x) << 25)
241
Alex Deucher1c491652013-04-09 12:45:26 -0400242#define CONFIG_MEMSIZE 0x5428
243
Alex Deuchera59781b2012-11-09 10:45:57 -0500244#define INTERRUPT_CNTL 0x5468
245# define IH_DUMMY_RD_OVERRIDE (1 << 0)
246# define IH_DUMMY_RD_EN (1 << 1)
247# define IH_REQ_NONSNOOP_EN (1 << 3)
248# define GEN_IH_INT_EN (1 << 8)
249#define INTERRUPT_CNTL2 0x546c
250
Alex Deucher1c491652013-04-09 12:45:26 -0400251#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
252
Alex Deucher8cc1a532013-04-09 12:41:24 -0400253#define BIF_FB_EN 0x5490
254#define FB_READ_EN (1 << 0)
255#define FB_WRITE_EN (1 << 1)
256
Alex Deucher1c491652013-04-09 12:45:26 -0400257#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
258
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400259#define GPU_HDP_FLUSH_REQ 0x54DC
260#define GPU_HDP_FLUSH_DONE 0x54E0
261#define CP0 (1 << 0)
262#define CP1 (1 << 1)
263#define CP2 (1 << 2)
264#define CP3 (1 << 3)
265#define CP4 (1 << 4)
266#define CP5 (1 << 5)
267#define CP6 (1 << 6)
268#define CP7 (1 << 7)
269#define CP8 (1 << 8)
270#define CP9 (1 << 9)
271#define SDMA0 (1 << 10)
272#define SDMA1 (1 << 11)
273
Alex Deuchercd84a272012-07-20 17:13:13 -0400274/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
275#define LB_MEMORY_CTRL 0x6b04
276#define LB_MEMORY_SIZE(x) ((x) << 0)
277#define LB_MEMORY_CONFIG(x) ((x) << 20)
278
279#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
280# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
281#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
282# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
283# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
284
Alex Deuchera59781b2012-11-09 10:45:57 -0500285/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
286#define LB_VLINE_STATUS 0x6b24
287# define VLINE_OCCURRED (1 << 0)
288# define VLINE_ACK (1 << 4)
289# define VLINE_STAT (1 << 12)
290# define VLINE_INTERRUPT (1 << 16)
291# define VLINE_INTERRUPT_TYPE (1 << 17)
292/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
293#define LB_VBLANK_STATUS 0x6b2c
294# define VBLANK_OCCURRED (1 << 0)
295# define VBLANK_ACK (1 << 4)
296# define VBLANK_STAT (1 << 12)
297# define VBLANK_INTERRUPT (1 << 16)
298# define VBLANK_INTERRUPT_TYPE (1 << 17)
299
300/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
301#define LB_INTERRUPT_MASK 0x6b20
302# define VBLANK_INTERRUPT_MASK (1 << 0)
303# define VLINE_INTERRUPT_MASK (1 << 4)
304# define VLINE2_INTERRUPT_MASK (1 << 8)
305
306#define DISP_INTERRUPT_STATUS 0x60f4
307# define LB_D1_VLINE_INTERRUPT (1 << 2)
308# define LB_D1_VBLANK_INTERRUPT (1 << 3)
309# define DC_HPD1_INTERRUPT (1 << 17)
310# define DC_HPD1_RX_INTERRUPT (1 << 18)
311# define DACA_AUTODETECT_INTERRUPT (1 << 22)
312# define DACB_AUTODETECT_INTERRUPT (1 << 23)
313# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
314# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
315#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
316# define LB_D2_VLINE_INTERRUPT (1 << 2)
317# define LB_D2_VBLANK_INTERRUPT (1 << 3)
318# define DC_HPD2_INTERRUPT (1 << 17)
319# define DC_HPD2_RX_INTERRUPT (1 << 18)
320# define DISP_TIMER_INTERRUPT (1 << 24)
321#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
322# define LB_D3_VLINE_INTERRUPT (1 << 2)
323# define LB_D3_VBLANK_INTERRUPT (1 << 3)
324# define DC_HPD3_INTERRUPT (1 << 17)
325# define DC_HPD3_RX_INTERRUPT (1 << 18)
326#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
327# define LB_D4_VLINE_INTERRUPT (1 << 2)
328# define LB_D4_VBLANK_INTERRUPT (1 << 3)
329# define DC_HPD4_INTERRUPT (1 << 17)
330# define DC_HPD4_RX_INTERRUPT (1 << 18)
331#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
332# define LB_D5_VLINE_INTERRUPT (1 << 2)
333# define LB_D5_VBLANK_INTERRUPT (1 << 3)
334# define DC_HPD5_INTERRUPT (1 << 17)
335# define DC_HPD5_RX_INTERRUPT (1 << 18)
336#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
337# define LB_D6_VLINE_INTERRUPT (1 << 2)
338# define LB_D6_VBLANK_INTERRUPT (1 << 3)
339# define DC_HPD6_INTERRUPT (1 << 17)
340# define DC_HPD6_RX_INTERRUPT (1 << 18)
341#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
342
343#define DAC_AUTODETECT_INT_CONTROL 0x67c8
344
345#define DC_HPD1_INT_STATUS 0x601c
346#define DC_HPD2_INT_STATUS 0x6028
347#define DC_HPD3_INT_STATUS 0x6034
348#define DC_HPD4_INT_STATUS 0x6040
349#define DC_HPD5_INT_STATUS 0x604c
350#define DC_HPD6_INT_STATUS 0x6058
351# define DC_HPDx_INT_STATUS (1 << 0)
352# define DC_HPDx_SENSE (1 << 1)
353# define DC_HPDx_SENSE_DELAYED (1 << 4)
354# define DC_HPDx_RX_INT_STATUS (1 << 8)
355
356#define DC_HPD1_INT_CONTROL 0x6020
357#define DC_HPD2_INT_CONTROL 0x602c
358#define DC_HPD3_INT_CONTROL 0x6038
359#define DC_HPD4_INT_CONTROL 0x6044
360#define DC_HPD5_INT_CONTROL 0x6050
361#define DC_HPD6_INT_CONTROL 0x605c
362# define DC_HPDx_INT_ACK (1 << 0)
363# define DC_HPDx_INT_POLARITY (1 << 8)
364# define DC_HPDx_INT_EN (1 << 16)
365# define DC_HPDx_RX_INT_ACK (1 << 20)
366# define DC_HPDx_RX_INT_EN (1 << 24)
367
368#define DC_HPD1_CONTROL 0x6024
369#define DC_HPD2_CONTROL 0x6030
370#define DC_HPD3_CONTROL 0x603c
371#define DC_HPD4_CONTROL 0x6048
372#define DC_HPD5_CONTROL 0x6054
373#define DC_HPD6_CONTROL 0x6060
374# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
375# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
376# define DC_HPDx_EN (1 << 28)
377
Alex Deucher8cc1a532013-04-09 12:41:24 -0400378#define GRBM_CNTL 0x8000
379#define GRBM_READ_TIMEOUT(x) ((x) << 0)
380
Alex Deucher6f2043c2013-04-09 12:43:41 -0400381#define GRBM_STATUS2 0x8008
382#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
383#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
384#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
385#define ME1PIPE0_RQ_PENDING (1 << 6)
386#define ME1PIPE1_RQ_PENDING (1 << 7)
387#define ME1PIPE2_RQ_PENDING (1 << 8)
388#define ME1PIPE3_RQ_PENDING (1 << 9)
389#define ME2PIPE0_RQ_PENDING (1 << 10)
390#define ME2PIPE1_RQ_PENDING (1 << 11)
391#define ME2PIPE2_RQ_PENDING (1 << 12)
392#define ME2PIPE3_RQ_PENDING (1 << 13)
393#define RLC_RQ_PENDING (1 << 14)
394#define RLC_BUSY (1 << 24)
395#define TC_BUSY (1 << 25)
396#define CPF_BUSY (1 << 28)
397#define CPC_BUSY (1 << 29)
398#define CPG_BUSY (1 << 30)
399
400#define GRBM_STATUS 0x8010
401#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
402#define SRBM_RQ_PENDING (1 << 5)
403#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
404#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
405#define GDS_DMA_RQ_PENDING (1 << 9)
406#define DB_CLEAN (1 << 12)
407#define CB_CLEAN (1 << 13)
408#define TA_BUSY (1 << 14)
409#define GDS_BUSY (1 << 15)
410#define WD_BUSY_NO_DMA (1 << 16)
411#define VGT_BUSY (1 << 17)
412#define IA_BUSY_NO_DMA (1 << 18)
413#define IA_BUSY (1 << 19)
414#define SX_BUSY (1 << 20)
415#define WD_BUSY (1 << 21)
416#define SPI_BUSY (1 << 22)
417#define BCI_BUSY (1 << 23)
418#define SC_BUSY (1 << 24)
419#define PA_BUSY (1 << 25)
420#define DB_BUSY (1 << 26)
421#define CP_COHERENCY_BUSY (1 << 28)
422#define CP_BUSY (1 << 29)
423#define CB_BUSY (1 << 30)
424#define GUI_ACTIVE (1 << 31)
425#define GRBM_STATUS_SE0 0x8014
426#define GRBM_STATUS_SE1 0x8018
427#define GRBM_STATUS_SE2 0x8038
428#define GRBM_STATUS_SE3 0x803C
429#define SE_DB_CLEAN (1 << 1)
430#define SE_CB_CLEAN (1 << 2)
431#define SE_BCI_BUSY (1 << 22)
432#define SE_VGT_BUSY (1 << 23)
433#define SE_PA_BUSY (1 << 24)
434#define SE_TA_BUSY (1 << 25)
435#define SE_SX_BUSY (1 << 26)
436#define SE_SPI_BUSY (1 << 27)
437#define SE_SC_BUSY (1 << 29)
438#define SE_DB_BUSY (1 << 30)
439#define SE_CB_BUSY (1 << 31)
440
441#define GRBM_SOFT_RESET 0x8020
442#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
443#define SOFT_RESET_RLC (1 << 2) /* RLC */
444#define SOFT_RESET_GFX (1 << 16) /* GFX */
445#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
446#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
447#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
448
Alex Deuchera59781b2012-11-09 10:45:57 -0500449#define GRBM_INT_CNTL 0x8060
450# define RDERR_INT_ENABLE (1 << 0)
451# define GUI_IDLE_INT_ENABLE (1 << 19)
452
Alex Deucher6f2043c2013-04-09 12:43:41 -0400453#define CP_MEC_CNTL 0x8234
454#define MEC_ME2_HALT (1 << 28)
455#define MEC_ME1_HALT (1 << 30)
456
Alex Deucher841cf442012-12-18 21:47:44 -0500457#define CP_MEC_CNTL 0x8234
458#define MEC_ME2_HALT (1 << 28)
459#define MEC_ME1_HALT (1 << 30)
460
Alex Deucher6f2043c2013-04-09 12:43:41 -0400461#define CP_ME_CNTL 0x86D8
462#define CP_CE_HALT (1 << 24)
463#define CP_PFP_HALT (1 << 26)
464#define CP_ME_HALT (1 << 28)
465
Alex Deucher841cf442012-12-18 21:47:44 -0500466#define CP_RB0_RPTR 0x8700
467#define CP_RB_WPTR_DELAY 0x8704
468
Alex Deucher8cc1a532013-04-09 12:41:24 -0400469#define CP_MEQ_THRESHOLDS 0x8764
470#define MEQ1_START(x) ((x) << 0)
471#define MEQ2_START(x) ((x) << 8)
472
473#define VGT_VTX_VECT_EJECT_REG 0x88B0
474
475#define VGT_CACHE_INVALIDATION 0x88C4
476#define CACHE_INVALIDATION(x) ((x) << 0)
477#define VC_ONLY 0
478#define TC_ONLY 1
479#define VC_AND_TC 2
480#define AUTO_INVLD_EN(x) ((x) << 6)
481#define NO_AUTO 0
482#define ES_AUTO 1
483#define GS_AUTO 2
484#define ES_AND_GS_AUTO 3
485
486#define VGT_GS_VERTEX_REUSE 0x88D4
487
488#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
489#define INACTIVE_CUS_MASK 0xFFFF0000
490#define INACTIVE_CUS_SHIFT 16
491#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
492
493#define PA_CL_ENHANCE 0x8A14
494#define CLIP_VTX_REORDER_ENA (1 << 0)
495#define NUM_CLIP_SEQ(x) ((x) << 1)
496
497#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
498#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
499#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
500
501#define PA_SC_FIFO_SIZE 0x8BCC
502#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
503#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
504#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
505#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
506
507#define PA_SC_ENHANCE 0x8BF0
508#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
509#define DISABLE_PA_SC_GUIDANCE (1 << 13)
510
511#define SQ_CONFIG 0x8C00
512
Alex Deucher1c491652013-04-09 12:45:26 -0400513#define SH_MEM_BASES 0x8C28
514/* if PTR32, these are the bases for scratch and lds */
515#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
516#define SHARED_BASE(x) ((x) << 16) /* LDS */
517#define SH_MEM_APE1_BASE 0x8C2C
518/* if PTR32, this is the base location of GPUVM */
519#define SH_MEM_APE1_LIMIT 0x8C30
520/* if PTR32, this is the upper limit of GPUVM */
521#define SH_MEM_CONFIG 0x8C34
522#define PTR32 (1 << 0)
523#define ALIGNMENT_MODE(x) ((x) << 2)
524#define SH_MEM_ALIGNMENT_MODE_DWORD 0
525#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
526#define SH_MEM_ALIGNMENT_MODE_STRICT 2
527#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
528#define DEFAULT_MTYPE(x) ((x) << 4)
529#define APE1_MTYPE(x) ((x) << 7)
530
Alex Deucher8cc1a532013-04-09 12:41:24 -0400531#define SX_DEBUG_1 0x9060
532
533#define SPI_CONFIG_CNTL 0x9100
534
535#define SPI_CONFIG_CNTL_1 0x913C
536#define VTX_DONE_DELAY(x) ((x) << 0)
537#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
538
539#define TA_CNTL_AUX 0x9508
540
541#define DB_DEBUG 0x9830
542#define DB_DEBUG2 0x9834
543#define DB_DEBUG3 0x9838
544
545#define CC_RB_BACKEND_DISABLE 0x98F4
546#define BACKEND_DISABLE(x) ((x) << 16)
547#define GB_ADDR_CONFIG 0x98F8
548#define NUM_PIPES(x) ((x) << 0)
549#define NUM_PIPES_MASK 0x00000007
550#define NUM_PIPES_SHIFT 0
551#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
552#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
553#define PIPE_INTERLEAVE_SIZE_SHIFT 4
554#define NUM_SHADER_ENGINES(x) ((x) << 12)
555#define NUM_SHADER_ENGINES_MASK 0x00003000
556#define NUM_SHADER_ENGINES_SHIFT 12
557#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
558#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
559#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
560#define ROW_SIZE(x) ((x) << 28)
561#define ROW_SIZE_MASK 0x30000000
562#define ROW_SIZE_SHIFT 28
563
564#define GB_TILE_MODE0 0x9910
565# define ARRAY_MODE(x) ((x) << 2)
566# define ARRAY_LINEAR_GENERAL 0
567# define ARRAY_LINEAR_ALIGNED 1
568# define ARRAY_1D_TILED_THIN1 2
569# define ARRAY_2D_TILED_THIN1 4
570# define ARRAY_PRT_TILED_THIN1 5
571# define ARRAY_PRT_2D_TILED_THIN1 6
572# define PIPE_CONFIG(x) ((x) << 6)
573# define ADDR_SURF_P2 0
574# define ADDR_SURF_P4_8x16 4
575# define ADDR_SURF_P4_16x16 5
576# define ADDR_SURF_P4_16x32 6
577# define ADDR_SURF_P4_32x32 7
578# define ADDR_SURF_P8_16x16_8x16 8
579# define ADDR_SURF_P8_16x32_8x16 9
580# define ADDR_SURF_P8_32x32_8x16 10
581# define ADDR_SURF_P8_16x32_16x16 11
582# define ADDR_SURF_P8_32x32_16x16 12
583# define ADDR_SURF_P8_32x32_16x32 13
584# define ADDR_SURF_P8_32x64_32x32 14
585# define TILE_SPLIT(x) ((x) << 11)
586# define ADDR_SURF_TILE_SPLIT_64B 0
587# define ADDR_SURF_TILE_SPLIT_128B 1
588# define ADDR_SURF_TILE_SPLIT_256B 2
589# define ADDR_SURF_TILE_SPLIT_512B 3
590# define ADDR_SURF_TILE_SPLIT_1KB 4
591# define ADDR_SURF_TILE_SPLIT_2KB 5
592# define ADDR_SURF_TILE_SPLIT_4KB 6
593# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
594# define ADDR_SURF_DISPLAY_MICRO_TILING 0
595# define ADDR_SURF_THIN_MICRO_TILING 1
596# define ADDR_SURF_DEPTH_MICRO_TILING 2
597# define ADDR_SURF_ROTATED_MICRO_TILING 3
598# define SAMPLE_SPLIT(x) ((x) << 25)
599# define ADDR_SURF_SAMPLE_SPLIT_1 0
600# define ADDR_SURF_SAMPLE_SPLIT_2 1
601# define ADDR_SURF_SAMPLE_SPLIT_4 2
602# define ADDR_SURF_SAMPLE_SPLIT_8 3
603
604#define GB_MACROTILE_MODE0 0x9990
605# define BANK_WIDTH(x) ((x) << 0)
606# define ADDR_SURF_BANK_WIDTH_1 0
607# define ADDR_SURF_BANK_WIDTH_2 1
608# define ADDR_SURF_BANK_WIDTH_4 2
609# define ADDR_SURF_BANK_WIDTH_8 3
610# define BANK_HEIGHT(x) ((x) << 2)
611# define ADDR_SURF_BANK_HEIGHT_1 0
612# define ADDR_SURF_BANK_HEIGHT_2 1
613# define ADDR_SURF_BANK_HEIGHT_4 2
614# define ADDR_SURF_BANK_HEIGHT_8 3
615# define MACRO_TILE_ASPECT(x) ((x) << 4)
616# define ADDR_SURF_MACRO_ASPECT_1 0
617# define ADDR_SURF_MACRO_ASPECT_2 1
618# define ADDR_SURF_MACRO_ASPECT_4 2
619# define ADDR_SURF_MACRO_ASPECT_8 3
620# define NUM_BANKS(x) ((x) << 6)
621# define ADDR_SURF_2_BANK 0
622# define ADDR_SURF_4_BANK 1
623# define ADDR_SURF_8_BANK 2
624# define ADDR_SURF_16_BANK 3
625
626#define CB_HW_CONTROL 0x9A10
627
628#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
629#define BACKEND_DISABLE_MASK 0x00FF0000
630#define BACKEND_DISABLE_SHIFT 16
631
632#define TCP_CHAN_STEER_LO 0xac0c
633#define TCP_CHAN_STEER_HI 0xac10
634
Alex Deucher1c491652013-04-09 12:45:26 -0400635#define TC_CFG_L1_LOAD_POLICY0 0xAC68
636#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
637#define TC_CFG_L1_STORE_POLICY 0xAC70
638#define TC_CFG_L2_LOAD_POLICY0 0xAC74
639#define TC_CFG_L2_LOAD_POLICY1 0xAC78
640#define TC_CFG_L2_STORE_POLICY0 0xAC7C
641#define TC_CFG_L2_STORE_POLICY1 0xAC80
642#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
643#define TC_CFG_L1_VOLATILE 0xAC88
644#define TC_CFG_L2_VOLATILE 0xAC8C
645
Alex Deucher841cf442012-12-18 21:47:44 -0500646#define CP_RB0_BASE 0xC100
647#define CP_RB0_CNTL 0xC104
648#define RB_BUFSZ(x) ((x) << 0)
649#define RB_BLKSZ(x) ((x) << 8)
650#define BUF_SWAP_32BIT (2 << 16)
651#define RB_NO_UPDATE (1 << 27)
652#define RB_RPTR_WR_ENA (1 << 31)
653
654#define CP_RB0_RPTR_ADDR 0xC10C
655#define RB_RPTR_SWAP_32BIT (2 << 0)
656#define CP_RB0_RPTR_ADDR_HI 0xC110
657#define CP_RB0_WPTR 0xC114
658
659#define CP_DEVICE_ID 0xC12C
660#define CP_ENDIAN_SWAP 0xC140
661#define CP_RB_VMID 0xC144
662
663#define CP_PFP_UCODE_ADDR 0xC150
664#define CP_PFP_UCODE_DATA 0xC154
665#define CP_ME_RAM_RADDR 0xC158
666#define CP_ME_RAM_WADDR 0xC15C
667#define CP_ME_RAM_DATA 0xC160
668
669#define CP_CE_UCODE_ADDR 0xC168
670#define CP_CE_UCODE_DATA 0xC16C
671#define CP_MEC_ME1_UCODE_ADDR 0xC170
672#define CP_MEC_ME1_UCODE_DATA 0xC174
673#define CP_MEC_ME2_UCODE_ADDR 0xC178
674#define CP_MEC_ME2_UCODE_DATA 0xC17C
675
Alex Deucherf6796ca2012-11-09 10:44:08 -0500676#define CP_INT_CNTL_RING0 0xC1A8
677# define CNTX_BUSY_INT_ENABLE (1 << 19)
678# define CNTX_EMPTY_INT_ENABLE (1 << 20)
679# define PRIV_INSTR_INT_ENABLE (1 << 22)
680# define PRIV_REG_INT_ENABLE (1 << 23)
681# define TIME_STAMP_INT_ENABLE (1 << 26)
682# define CP_RINGID2_INT_ENABLE (1 << 29)
683# define CP_RINGID1_INT_ENABLE (1 << 30)
684# define CP_RINGID0_INT_ENABLE (1 << 31)
685
Alex Deuchera59781b2012-11-09 10:45:57 -0500686#define CP_INT_STATUS_RING0 0xC1B4
687# define PRIV_INSTR_INT_STAT (1 << 22)
688# define PRIV_REG_INT_STAT (1 << 23)
689# define TIME_STAMP_INT_STAT (1 << 26)
690# define CP_RINGID2_INT_STAT (1 << 29)
691# define CP_RINGID1_INT_STAT (1 << 30)
692# define CP_RINGID0_INT_STAT (1 << 31)
693
694#define CP_ME1_PIPE0_INT_CNTL 0xC214
695#define CP_ME1_PIPE1_INT_CNTL 0xC218
696#define CP_ME1_PIPE2_INT_CNTL 0xC21C
697#define CP_ME1_PIPE3_INT_CNTL 0xC220
698#define CP_ME2_PIPE0_INT_CNTL 0xC224
699#define CP_ME2_PIPE1_INT_CNTL 0xC228
700#define CP_ME2_PIPE2_INT_CNTL 0xC22C
701#define CP_ME2_PIPE3_INT_CNTL 0xC230
702# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
703# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
704# define PRIV_REG_INT_ENABLE (1 << 23)
705# define TIME_STAMP_INT_ENABLE (1 << 26)
706# define GENERIC2_INT_ENABLE (1 << 29)
707# define GENERIC1_INT_ENABLE (1 << 30)
708# define GENERIC0_INT_ENABLE (1 << 31)
709#define CP_ME1_PIPE0_INT_STATUS 0xC214
710#define CP_ME1_PIPE1_INT_STATUS 0xC218
711#define CP_ME1_PIPE2_INT_STATUS 0xC21C
712#define CP_ME1_PIPE3_INT_STATUS 0xC220
713#define CP_ME2_PIPE0_INT_STATUS 0xC224
714#define CP_ME2_PIPE1_INT_STATUS 0xC228
715#define CP_ME2_PIPE2_INT_STATUS 0xC22C
716#define CP_ME2_PIPE3_INT_STATUS 0xC230
717# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
718# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
719# define PRIV_REG_INT_STATUS (1 << 23)
720# define TIME_STAMP_INT_STATUS (1 << 26)
721# define GENERIC2_INT_STATUS (1 << 29)
722# define GENERIC1_INT_STATUS (1 << 30)
723# define GENERIC0_INT_STATUS (1 << 31)
724
Alex Deucher841cf442012-12-18 21:47:44 -0500725#define CP_MAX_CONTEXT 0xC2B8
726
727#define CP_RB0_BASE_HI 0xC2C4
728
Alex Deucherf6796ca2012-11-09 10:44:08 -0500729#define RLC_CNTL 0xC300
730# define RLC_ENABLE (1 << 0)
731
732#define RLC_MC_CNTL 0xC30C
733
734#define RLC_LB_CNTR_MAX 0xC348
735
736#define RLC_LB_CNTL 0xC364
737
738#define RLC_LB_CNTR_INIT 0xC36C
739
740#define RLC_SAVE_AND_RESTORE_BASE 0xC374
741#define RLC_DRIVER_DMA_STATUS 0xC378
742
743#define RLC_GPM_UCODE_ADDR 0xC388
744#define RLC_GPM_UCODE_DATA 0xC38C
Alex Deucher44fa3462012-12-18 22:17:00 -0500745#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
746#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
747#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
Alex Deucherf6796ca2012-11-09 10:44:08 -0500748#define RLC_UCODE_CNTL 0xC39C
749
750#define RLC_CGCG_CGLS_CTRL 0xC424
751
752#define RLC_LB_INIT_CU_MASK 0xC43C
753
754#define RLC_LB_PARAMS 0xC444
755
756#define RLC_SERDES_CU_MASTER_BUSY 0xC484
757#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
758# define SE_MASTER_BUSY_MASK 0x0000ffff
759# define GC_MASTER_BUSY (1 << 16)
760# define TC0_MASTER_BUSY (1 << 17)
761# define TC1_MASTER_BUSY (1 << 18)
762
763#define RLC_GPM_SCRATCH_ADDR 0xC4B0
764#define RLC_GPM_SCRATCH_DATA 0xC4B4
765
Alex Deucher8cc1a532013-04-09 12:41:24 -0400766#define PA_SC_RASTER_CONFIG 0x28350
767# define RASTER_CONFIG_RB_MAP_0 0
768# define RASTER_CONFIG_RB_MAP_1 1
769# define RASTER_CONFIG_RB_MAP_2 2
770# define RASTER_CONFIG_RB_MAP_3 3
771
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400772#define VGT_EVENT_INITIATOR 0x28a90
773# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
774# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
775# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
776# define CACHE_FLUSH_TS (4 << 0)
777# define CACHE_FLUSH (6 << 0)
778# define CS_PARTIAL_FLUSH (7 << 0)
779# define VGT_STREAMOUT_RESET (10 << 0)
780# define END_OF_PIPE_INCR_DE (11 << 0)
781# define END_OF_PIPE_IB_END (12 << 0)
782# define RST_PIX_CNT (13 << 0)
783# define VS_PARTIAL_FLUSH (15 << 0)
784# define PS_PARTIAL_FLUSH (16 << 0)
785# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
786# define ZPASS_DONE (21 << 0)
787# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
788# define PERFCOUNTER_START (23 << 0)
789# define PERFCOUNTER_STOP (24 << 0)
790# define PIPELINESTAT_START (25 << 0)
791# define PIPELINESTAT_STOP (26 << 0)
792# define PERFCOUNTER_SAMPLE (27 << 0)
793# define SAMPLE_PIPELINESTAT (30 << 0)
794# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
795# define SAMPLE_STREAMOUTSTATS (32 << 0)
796# define RESET_VTX_CNT (33 << 0)
797# define VGT_FLUSH (36 << 0)
798# define BOTTOM_OF_PIPE_TS (40 << 0)
799# define DB_CACHE_FLUSH_AND_INV (42 << 0)
800# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
801# define FLUSH_AND_INV_DB_META (44 << 0)
802# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
803# define FLUSH_AND_INV_CB_META (46 << 0)
804# define CS_DONE (47 << 0)
805# define PS_DONE (48 << 0)
806# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
807# define THREAD_TRACE_START (51 << 0)
808# define THREAD_TRACE_STOP (52 << 0)
809# define THREAD_TRACE_FLUSH (54 << 0)
810# define THREAD_TRACE_FINISH (55 << 0)
811# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
812# define PIXEL_PIPE_STAT_DUMP (57 << 0)
813# define PIXEL_PIPE_STAT_RESET (58 << 0)
814
Alex Deucher841cf442012-12-18 21:47:44 -0500815#define SCRATCH_REG0 0x30100
816#define SCRATCH_REG1 0x30104
817#define SCRATCH_REG2 0x30108
818#define SCRATCH_REG3 0x3010C
819#define SCRATCH_REG4 0x30110
820#define SCRATCH_REG5 0x30114
821#define SCRATCH_REG6 0x30118
822#define SCRATCH_REG7 0x3011C
823
824#define SCRATCH_UMSK 0x30140
825#define SCRATCH_ADDR 0x30144
826
827#define CP_SEM_WAIT_TIMER 0x301BC
828
829#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
830
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400831#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
832
Alex Deucher8cc1a532013-04-09 12:41:24 -0400833#define GRBM_GFX_INDEX 0x30800
834#define INSTANCE_INDEX(x) ((x) << 0)
835#define SH_INDEX(x) ((x) << 8)
836#define SE_INDEX(x) ((x) << 16)
837#define SH_BROADCAST_WRITES (1 << 29)
838#define INSTANCE_BROADCAST_WRITES (1 << 30)
839#define SE_BROADCAST_WRITES (1 << 31)
840
841#define VGT_ESGS_RING_SIZE 0x30900
842#define VGT_GSVS_RING_SIZE 0x30904
843#define VGT_PRIMITIVE_TYPE 0x30908
844#define VGT_INDEX_TYPE 0x3090C
845
846#define VGT_NUM_INDICES 0x30930
847#define VGT_NUM_INSTANCES 0x30934
848#define VGT_TF_RING_SIZE 0x30938
849#define VGT_HS_OFFCHIP_PARAM 0x3093C
850#define VGT_TF_MEMORY_BASE 0x30940
851
852#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
853#define PA_SC_LINE_STIPPLE_STATE 0x30a04
854
855#define SQC_CACHES 0x30d20
856
857#define CP_PERFMON_CNTL 0x36020
858
859#define CGTS_TCC_DISABLE 0x3c00c
860#define CGTS_USER_TCC_DISABLE 0x3c010
861#define TCC_DISABLE_MASK 0xFFFF0000
862#define TCC_DISABLE_SHIFT 16
863
Alex Deucherf6796ca2012-11-09 10:44:08 -0500864#define CB_CGTT_SCLK_CTRL 0x3c2a0
865
Alex Deucher841cf442012-12-18 21:47:44 -0500866/*
867 * PM4
868 */
869#define PACKET_TYPE0 0
870#define PACKET_TYPE1 1
871#define PACKET_TYPE2 2
872#define PACKET_TYPE3 3
873
874#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
875#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
876#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
877#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
878#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
879 (((reg) >> 2) & 0xFFFF) | \
880 ((n) & 0x3FFF) << 16)
881#define CP_PACKET2 0x80000000
882#define PACKET2_PAD_SHIFT 0
883#define PACKET2_PAD_MASK (0x3fffffff << 0)
884
885#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
886
887#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
888 (((op) & 0xFF) << 8) | \
889 ((n) & 0x3FFF) << 16)
890
891#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
892
893/* Packet 3 types */
894#define PACKET3_NOP 0x10
895#define PACKET3_SET_BASE 0x11
896#define PACKET3_BASE_INDEX(x) ((x) << 0)
897#define CE_PARTITION_BASE 3
898#define PACKET3_CLEAR_STATE 0x12
899#define PACKET3_INDEX_BUFFER_SIZE 0x13
900#define PACKET3_DISPATCH_DIRECT 0x15
901#define PACKET3_DISPATCH_INDIRECT 0x16
902#define PACKET3_ATOMIC_GDS 0x1D
903#define PACKET3_ATOMIC_MEM 0x1E
904#define PACKET3_OCCLUSION_QUERY 0x1F
905#define PACKET3_SET_PREDICATION 0x20
906#define PACKET3_REG_RMW 0x21
907#define PACKET3_COND_EXEC 0x22
908#define PACKET3_PRED_EXEC 0x23
909#define PACKET3_DRAW_INDIRECT 0x24
910#define PACKET3_DRAW_INDEX_INDIRECT 0x25
911#define PACKET3_INDEX_BASE 0x26
912#define PACKET3_DRAW_INDEX_2 0x27
913#define PACKET3_CONTEXT_CONTROL 0x28
914#define PACKET3_INDEX_TYPE 0x2A
915#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
916#define PACKET3_DRAW_INDEX_AUTO 0x2D
917#define PACKET3_NUM_INSTANCES 0x2F
918#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
919#define PACKET3_INDIRECT_BUFFER_CONST 0x33
920#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
921#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
922#define PACKET3_DRAW_PREAMBLE 0x36
923#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400924#define WRITE_DATA_DST_SEL(x) ((x) << 8)
925 /* 0 - register
926 * 1 - memory (sync - via GRBM)
927 * 2 - gl2
928 * 3 - gds
929 * 4 - reserved
930 * 5 - memory (async - direct)
931 */
932#define WR_ONE_ADDR (1 << 16)
933#define WR_CONFIRM (1 << 20)
934#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
935 /* 0 - LRU
936 * 1 - Stream
937 */
938#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
939 /* 0 - me
940 * 1 - pfp
941 * 2 - ce
942 */
Alex Deucher841cf442012-12-18 21:47:44 -0500943#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
944#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400945# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
946# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
947# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
948# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
949# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -0500950#define PACKET3_COPY_DW 0x3B
951#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400952#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
953 /* 0 - always
954 * 1 - <
955 * 2 - <=
956 * 3 - ==
957 * 4 - !=
958 * 5 - >=
959 * 6 - >
960 */
961#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
962 /* 0 - reg
963 * 1 - mem
964 */
965#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
966 /* 0 - wait_reg_mem
967 * 1 - wr_wait_wr_reg
968 */
969#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
970 /* 0 - me
971 * 1 - pfp
972 */
Alex Deucher841cf442012-12-18 21:47:44 -0500973#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400974#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
975#define INDIRECT_BUFFER_VALID (1 << 23)
976#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
977 /* 0 - LRU
978 * 1 - Stream
979 * 2 - Bypass
980 */
Alex Deucher841cf442012-12-18 21:47:44 -0500981#define PACKET3_COPY_DATA 0x40
982#define PACKET3_PFP_SYNC_ME 0x42
983#define PACKET3_SURFACE_SYNC 0x43
984# define PACKET3_DEST_BASE_0_ENA (1 << 0)
985# define PACKET3_DEST_BASE_1_ENA (1 << 1)
986# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
987# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
988# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
989# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
990# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
991# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
992# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
993# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
994# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
995# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
996# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
997# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
998# define PACKET3_DEST_BASE_2_ENA (1 << 19)
999# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1000# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1001# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1002# define PACKET3_CB_ACTION_ENA (1 << 25)
1003# define PACKET3_DB_ACTION_ENA (1 << 26)
1004# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1005# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1006# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1007#define PACKET3_COND_WRITE 0x45
1008#define PACKET3_EVENT_WRITE 0x46
1009#define EVENT_TYPE(x) ((x) << 0)
1010#define EVENT_INDEX(x) ((x) << 8)
1011 /* 0 - any non-TS event
1012 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1013 * 2 - SAMPLE_PIPELINESTAT
1014 * 3 - SAMPLE_STREAMOUTSTAT*
1015 * 4 - *S_PARTIAL_FLUSH
1016 * 5 - EOP events
1017 * 6 - EOS events
1018 */
1019#define PACKET3_EVENT_WRITE_EOP 0x47
1020#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1021#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1022#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1023#define EOP_TCL1_ACTION_EN (1 << 16)
1024#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001025#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -05001026 /* 0 - LRU
1027 * 1 - Stream
1028 * 2 - Bypass
1029 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001030#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -05001031#define DATA_SEL(x) ((x) << 29)
1032 /* 0 - discard
1033 * 1 - send low 32bit data
1034 * 2 - send 64bit data
1035 * 3 - send 64bit GPU counter value
1036 * 4 - send 64bit sys counter value
1037 */
1038#define INT_SEL(x) ((x) << 24)
1039 /* 0 - none
1040 * 1 - interrupt only (DATA_SEL = 0)
1041 * 2 - interrupt when data write is confirmed
1042 */
1043#define DST_SEL(x) ((x) << 16)
1044 /* 0 - MC
1045 * 1 - TC/L2
1046 */
1047#define PACKET3_EVENT_WRITE_EOS 0x48
1048#define PACKET3_RELEASE_MEM 0x49
1049#define PACKET3_PREAMBLE_CNTL 0x4A
1050# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1051# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1052#define PACKET3_DMA_DATA 0x50
1053#define PACKET3_AQUIRE_MEM 0x58
1054#define PACKET3_REWIND 0x59
1055#define PACKET3_LOAD_UCONFIG_REG 0x5E
1056#define PACKET3_LOAD_SH_REG 0x5F
1057#define PACKET3_LOAD_CONFIG_REG 0x60
1058#define PACKET3_LOAD_CONTEXT_REG 0x61
1059#define PACKET3_SET_CONFIG_REG 0x68
1060#define PACKET3_SET_CONFIG_REG_START 0x00008000
1061#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1062#define PACKET3_SET_CONTEXT_REG 0x69
1063#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1064#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1065#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1066#define PACKET3_SET_SH_REG 0x76
1067#define PACKET3_SET_SH_REG_START 0x0000b000
1068#define PACKET3_SET_SH_REG_END 0x0000c000
1069#define PACKET3_SET_SH_REG_OFFSET 0x77
1070#define PACKET3_SET_QUEUE_REG 0x78
1071#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001072#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1073#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001074#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1075#define PACKET3_SCRATCH_RAM_READ 0x7E
1076#define PACKET3_LOAD_CONST_RAM 0x80
1077#define PACKET3_WRITE_CONST_RAM 0x81
1078#define PACKET3_DUMP_CONST_RAM 0x83
1079#define PACKET3_INCREMENT_CE_COUNTER 0x84
1080#define PACKET3_INCREMENT_DE_COUNTER 0x85
1081#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1082#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001083#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001084
Alex Deucher21a93e12013-04-09 12:47:11 -04001085/* SDMA - first instance at 0xd000, second at 0xd800 */
1086#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1087#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1088
1089#define SDMA0_UCODE_ADDR 0xD000
1090#define SDMA0_UCODE_DATA 0xD004
1091
1092#define SDMA0_CNTL 0xD010
1093# define TRAP_ENABLE (1 << 0)
1094# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1095# define SEM_WAIT_INT_ENABLE (1 << 2)
1096# define DATA_SWAP_ENABLE (1 << 3)
1097# define FENCE_SWAP_ENABLE (1 << 4)
1098# define AUTO_CTXSW_ENABLE (1 << 18)
1099# define CTXEMPTY_INT_ENABLE (1 << 28)
1100
1101#define SDMA0_TILING_CONFIG 0xD018
1102
1103#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1104#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1105
1106#define SDMA0_STATUS_REG 0xd034
1107# define SDMA_IDLE (1 << 0)
1108
1109#define SDMA0_ME_CNTL 0xD048
1110# define SDMA_HALT (1 << 0)
1111
1112#define SDMA0_GFX_RB_CNTL 0xD200
1113# define SDMA_RB_ENABLE (1 << 0)
1114# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1115# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1116# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1117# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1118# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1119#define SDMA0_GFX_RB_BASE 0xD204
1120#define SDMA0_GFX_RB_BASE_HI 0xD208
1121#define SDMA0_GFX_RB_RPTR 0xD20C
1122#define SDMA0_GFX_RB_WPTR 0xD210
1123
1124#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1125#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1126#define SDMA0_GFX_IB_CNTL 0xD228
1127# define SDMA_IB_ENABLE (1 << 0)
1128# define SDMA_IB_SWAP_ENABLE (1 << 4)
1129# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1130# define SDMA_CMD_VMID(x) ((x) << 16)
1131
1132#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1133#define SDMA0_GFX_APE1_CNTL 0xD2A0
1134
1135#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1136 (((sub_op) & 0xFF) << 8) | \
1137 (((op) & 0xFF) << 0))
1138/* sDMA opcodes */
1139#define SDMA_OPCODE_NOP 0
1140#define SDMA_OPCODE_COPY 1
1141# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1142# define SDMA_COPY_SUB_OPCODE_TILED 1
1143# define SDMA_COPY_SUB_OPCODE_SOA 3
1144# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1145# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1146# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1147#define SDMA_OPCODE_WRITE 2
1148# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1149# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1150#define SDMA_OPCODE_INDIRECT_BUFFER 4
1151#define SDMA_OPCODE_FENCE 5
1152#define SDMA_OPCODE_TRAP 6
1153#define SDMA_OPCODE_SEMAPHORE 7
1154# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1155 /* 0 - increment
1156 * 1 - write 1
1157 */
1158# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1159 /* 0 - wait
1160 * 1 - signal
1161 */
1162# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1163 /* mailbox */
1164#define SDMA_OPCODE_POLL_REG_MEM 8
1165# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1166 /* 0 - wait_reg_mem
1167 * 1 - wr_wait_wr_reg
1168 */
1169# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1170 /* 0 - always
1171 * 1 - <
1172 * 2 - <=
1173 * 3 - ==
1174 * 4 - !=
1175 * 5 - >=
1176 * 6 - >
1177 */
1178# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1179 /* 0 = register
1180 * 1 = memory
1181 */
1182#define SDMA_OPCODE_COND_EXEC 9
1183#define SDMA_OPCODE_CONSTANT_FILL 11
1184# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1185 /* 0 = byte fill
1186 * 2 = DW fill
1187 */
1188#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1189#define SDMA_OPCODE_TIMESTAMP 13
1190# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1191# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1192# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1193#define SDMA_OPCODE_SRBM_WRITE 14
1194# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1195 /* byte mask */
1196
Alex Deucher8cc1a532013-04-09 12:41:24 -04001197#endif