blob: 12ff1c857bf9e4f3b38c842ca341814a0b3f74b5 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027 * TOTEST
28 * - speed setting
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 */
30
31#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070032#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/kernel.h>
34#include <linux/version.h>
35#include <linux/module.h>
36#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080037#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070038#include <linux/etherdevice.h>
39#include <linux/ethtool.h>
40#include <linux/pci.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/in.h>
44#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080045#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080047#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080048#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049
50#include <asm/irq.h>
51
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070052#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
53#define SKY2_VLAN_TAG_USED 1
54#endif
55
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#include "sky2.h"
57
58#define DRV_NAME "sky2"
Stephen Hemminger0570cc02006-01-17 13:43:21 -080059#define DRV_VERSION "0.13"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060#define PFX DRV_NAME " "
61
62/*
63 * The Yukon II chipset takes 64 bit command blocks (called list elements)
64 * that are organized into three (receive, transmit, status) different rings
65 * similar to Tigon3. A transmit can require several elements;
66 * a receive requires one (or two if using 64 bit dma).
67 */
68
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080070 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
71 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070072
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080073#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070075#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080076#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080077#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070078
Stephen Hemminger793b8832005-09-14 16:06:14 -070079#define TX_RING_SIZE 512
80#define TX_DEF_PENDING (TX_RING_SIZE - 1)
81#define TX_MIN_PENDING 64
82#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
83
84#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
86#define ETH_JUMBO_MTU 9000
87#define TX_WATCHDOG (5 * HZ)
88#define NAPI_WEIGHT 64
89#define PHY_RETRIES 1000
90
91static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070092 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
93 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080094 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070095
Stephen Hemminger793b8832005-09-14 16:06:14 -070096static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097module_param(debug, int, 0);
98MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
99
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -0800100static int copybreak __read_mostly = 256;
101module_param(copybreak, int, 0);
102MODULE_PARM_DESC(copybreak, "Receive copy threshold");
103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700124 { 0 }
125};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700127MODULE_DEVICE_TABLE(pci, sky2_id_table);
128
129/* Avoid conditionals by using array */
130static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
131static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
132
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800133/* This driver supports yukon2 chipset only */
134static const char *yukon2_name[] = {
135 "XL", /* 0xb3 */
136 "EC Ultra", /* 0xb4 */
137 "UNKNOWN", /* 0xb5 */
138 "EC", /* 0xb6 */
139 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700140};
141
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800143static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144{
145 int i;
146
147 gma_write16(hw, port, GM_SMI_DATA, val);
148 gma_write16(hw, port, GM_SMI_CTRL,
149 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
150
151 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800156
Stephen Hemminger793b8832005-09-14 16:06:14 -0700157 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159}
160
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
Stephen Hemminger793b8832005-09-14 16:06:14 -0700165 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
167
168 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
170 *val = gma_read16(hw, port, GM_SMI_DATA);
171 return 0;
172 }
173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 }
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
178}
179
180static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
181{
182 u16 v;
183
184 if (__gm_phy_read(hw, port, reg, &v) != 0)
185 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
186 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187}
188
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700189static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
190{
191 u16 power_control;
192 u32 reg1;
193 int vaux;
194 int ret = 0;
195
196 pr_debug("sky2_set_power_state %d\n", state);
197 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
198
199 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800200 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700201 (power_control & PCI_PM_CAP_PME_D3cold);
202
203 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
204
205 power_control |= PCI_PM_CTRL_PME_STATUS;
206 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
207
208 switch (state) {
209 case PCI_D0:
210 /* switch power to VCC (WA for VAUX problem) */
211 sky2_write8(hw, B0_POWER_CTRL,
212 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
213
214 /* disable Core Clock Division, */
215 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
216
217 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
218 /* enable bits are inverted */
219 sky2_write8(hw, B2_Y2_CLK_GATE,
220 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
221 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
222 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
223 else
224 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
225
226 /* Turn off phy power saving */
227 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
228 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
229
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700230 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
232 reg1 |= PCI_Y2_PHY1_COMA;
233 if (hw->ports > 1)
234 reg1 |= PCI_Y2_PHY2_COMA;
235 }
236 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
237 break;
238
239 case PCI_D3hot:
240 case PCI_D3cold:
241 /* Turn on phy power saving */
242 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
243 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
244 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
245 else
246 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
247 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
248
249 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
250 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
251 else
252 /* enable bits are inverted */
253 sky2_write8(hw, B2_Y2_CLK_GATE,
254 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
255 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
256 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
257
258 /* switch power to VAUX */
259 if (vaux && state != PCI_D3cold)
260 sky2_write8(hw, B0_POWER_CTRL,
261 (PC_VAUX_ENA | PC_VCC_ENA |
262 PC_VAUX_ON | PC_VCC_OFF));
263 break;
264 default:
265 printk(KERN_ERR PFX "Unknown power state %d\n", state);
266 ret = -1;
267 }
268
269 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
270 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
271 return ret;
272}
273
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700274static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
275{
276 u16 reg;
277
278 /* disable all GMAC IRQ's */
279 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
280 /* disable PHY IRQs */
281 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700283 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
284 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
285 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
287
288 reg = gma_read16(hw, port, GM_RX_CTRL);
289 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
290 gma_write16(hw, port, GM_RX_CTRL, reg);
291}
292
293static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
294{
295 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297
Stephen Hemminger793b8832005-09-14 16:06:14 -0700298 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700299 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
300
301 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700302 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700303 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
304
305 if (hw->chip_id == CHIP_ID_YUKON_EC)
306 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
307 else
308 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
309
310 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
311 }
312
313 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
314 if (hw->copper) {
315 if (hw->chip_id == CHIP_ID_YUKON_FE) {
316 /* enable automatic crossover */
317 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
318 } else {
319 /* disable energy detect */
320 ctrl &= ~PHY_M_PC_EN_DET_MSK;
321
322 /* enable automatic crossover */
323 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
324
325 if (sky2->autoneg == AUTONEG_ENABLE &&
326 hw->chip_id == CHIP_ID_YUKON_XL) {
327 ctrl &= ~PHY_M_PC_DSC_MSK;
328 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
329 }
330 }
331 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
332 } else {
333 /* workaround for deviation #4.88 (CRC errors) */
334 /* disable Automatic Crossover */
335
336 ctrl &= ~PHY_M_PC_MDIX_MSK;
337 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
338
339 if (hw->chip_id == CHIP_ID_YUKON_XL) {
340 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
341 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
342 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
343 ctrl &= ~PHY_M_MAC_MD_MSK;
344 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
345 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
346
347 /* select page 1 to access Fiber registers */
348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
353 if (sky2->autoneg == AUTONEG_DISABLE)
354 ctrl &= ~PHY_CT_ANE;
355 else
356 ctrl |= PHY_CT_ANE;
357
358 ctrl |= PHY_CT_RESET;
359 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
360
361 ctrl = 0;
362 ct1000 = 0;
363 adv = PHY_AN_CSMA;
364
365 if (sky2->autoneg == AUTONEG_ENABLE) {
366 if (hw->copper) {
367 if (sky2->advertising & ADVERTISED_1000baseT_Full)
368 ct1000 |= PHY_M_1000C_AFD;
369 if (sky2->advertising & ADVERTISED_1000baseT_Half)
370 ct1000 |= PHY_M_1000C_AHD;
371 if (sky2->advertising & ADVERTISED_100baseT_Full)
372 adv |= PHY_M_AN_100_FD;
373 if (sky2->advertising & ADVERTISED_100baseT_Half)
374 adv |= PHY_M_AN_100_HD;
375 if (sky2->advertising & ADVERTISED_10baseT_Full)
376 adv |= PHY_M_AN_10_FD;
377 if (sky2->advertising & ADVERTISED_10baseT_Half)
378 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700379 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
381
382 /* Set Flow-control capabilities */
383 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700384 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700386 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 else if (!sky2->rx_pause && sky2->tx_pause)
388 adv |= PHY_AN_PAUSE_ASYM; /* local */
389
390 /* Restart Auto-negotiation */
391 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
392 } else {
393 /* forced speed/duplex settings */
394 ct1000 = PHY_M_1000C_MSE;
395
396 if (sky2->duplex == DUPLEX_FULL)
397 ctrl |= PHY_CT_DUP_MD;
398
399 switch (sky2->speed) {
400 case SPEED_1000:
401 ctrl |= PHY_CT_SP1000;
402 break;
403 case SPEED_100:
404 ctrl |= PHY_CT_SP100;
405 break;
406 }
407
408 ctrl |= PHY_CT_RESET;
409 }
410
411 if (hw->chip_id != CHIP_ID_YUKON_FE)
412 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
413
414 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
415 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
416
417 /* Setup Phy LED's */
418 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
419 ledover = 0;
420
421 switch (hw->chip_id) {
422 case CHIP_ID_YUKON_FE:
423 /* on 88E3082 these bits are at 11..9 (shifted left) */
424 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
425
426 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
427
428 /* delete ACT LED control bits */
429 ctrl &= ~PHY_M_FELP_LED1_MSK;
430 /* change ACT LED control to blink mode */
431 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
432 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
433 break;
434
435 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700436 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437
438 /* select page 3 to access LED control register */
439 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
440
441 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700442 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
443 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
444 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
445 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446
447 /* set Polarity Control register */
448 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700449 (PHY_M_POLC_LS1_P_MIX(4) |
450 PHY_M_POLC_IS0_P_MIX(4) |
451 PHY_M_POLC_LOS_CTRL(2) |
452 PHY_M_POLC_INIT_CTRL(2) |
453 PHY_M_POLC_STA1_CTRL(2) |
454 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455
456 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700457 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459
460 default:
461 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
462 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
463 /* turn off the Rx LED (LED_RX) */
464 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
465 }
466
467 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
468
469 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
470 /* turn on 100 Mbps LED (LED_LINK100) */
471 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
472 }
473
474 if (ledover)
475 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
476
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700477 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 if (sky2->autoneg == AUTONEG_ENABLE)
479 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
480 else
481 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
482}
483
Stephen Hemminger1b537562005-12-20 15:08:07 -0800484/* Force a renegotiation */
485static void sky2_phy_reinit(struct sky2_port *sky2)
486{
487 down(&sky2->phy_sema);
488 sky2_phy_init(sky2->hw, sky2->port);
489 up(&sky2->phy_sema);
490}
491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
493{
494 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
495 u16 reg;
496 int i;
497 const u8 *addr = hw->dev[port]->dev_addr;
498
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800499 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
500 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700501
502 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
503
Stephen Hemminger793b8832005-09-14 16:06:14 -0700504 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505 /* WA DEV_472 -- looks like crossed wires on port 2 */
506 /* clear GMAC 1 Control reset */
507 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
508 do {
509 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
510 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
511 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
512 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
513 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
514 }
515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700516 if (sky2->autoneg == AUTONEG_DISABLE) {
517 reg = gma_read16(hw, port, GM_GP_CTRL);
518 reg |= GM_GPCR_AU_ALL_DIS;
519 gma_write16(hw, port, GM_GP_CTRL, reg);
520 gma_read16(hw, port, GM_GP_CTRL);
521
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700522 switch (sky2->speed) {
523 case SPEED_1000:
524 reg |= GM_GPCR_SPEED_1000;
525 /* fallthru */
526 case SPEED_100:
527 reg |= GM_GPCR_SPEED_100;
528 }
529
530 if (sky2->duplex == DUPLEX_FULL)
531 reg |= GM_GPCR_DUP_FULL;
532 } else
533 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
534
535 if (!sky2->tx_pause && !sky2->rx_pause) {
536 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700537 reg |=
538 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
539 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540 /* disable Rx flow-control */
541 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
542 }
543
544 gma_write16(hw, port, GM_GP_CTRL, reg);
545
Stephen Hemminger793b8832005-09-14 16:06:14 -0700546 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800548 down(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549 sky2_phy_init(hw, port);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800550 up(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551
552 /* MIB clear */
553 reg = gma_read16(hw, port, GM_PHY_ADDR);
554 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
555
556 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700557 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558 gma_write16(hw, port, GM_PHY_ADDR, reg);
559
560 /* transmit control */
561 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
562
563 /* receive control reg: unicast + multicast + no FCS */
564 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700565 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700566
567 /* transmit flow control */
568 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
569
570 /* transmit parameter */
571 gma_write16(hw, port, GM_TX_PARAM,
572 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
573 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
574 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
575 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
576
577 /* serial mode register */
578 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700579 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700581 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 reg |= GM_SMOD_JUMBO_ENA;
583
584 gma_write16(hw, port, GM_SERIAL_MODE, reg);
585
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 /* virtual address for data */
587 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
588
Stephen Hemminger793b8832005-09-14 16:06:14 -0700589 /* physical address: used for pause frames */
590 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
591
592 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
594 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
595 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
596
597 /* Configure Rx MAC FIFO */
598 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700599 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700600 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700601
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700602 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800603 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700604
Stephen Hemminger793b8832005-09-14 16:06:14 -0700605 /* Set threshold to 0xa (64 bytes)
606 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 */
608 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
609
610 /* Configure Tx MAC FIFO */
611 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
612 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800613
614 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
615 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
616 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
617 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
618 /* set Tx GMAC FIFO Almost Empty Threshold */
619 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
620 /* Disable Store & Forward mode for TX */
621 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
622 }
623 }
624
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700625}
626
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800627/* Assign Ram Buffer allocation.
628 * start and end are in units of 4k bytes
629 * ram registers are in units of 64bit words
630 */
631static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700632{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800633 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700634
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800635 start = startk * 4096/8;
636 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
639 sky2_write32(hw, RB_ADDR(q, RB_START), start);
640 sky2_write32(hw, RB_ADDR(q, RB_END), end);
641 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
642 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
643
644 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800645 u32 space = (endk - startk) * 4096/8;
646 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700647
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800648 /* On receive queue's set the thresholds
649 * give receiver priority when > 3/4 full
650 * send pause when down to 2K
651 */
652 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
653 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700654
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800655 tp = space - 2048/8;
656 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
657 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700658 } else {
659 /* Enable store & forward on Tx queue's because
660 * Tx FIFO is only 1K on Yukon
661 */
662 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
663 }
664
665 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700666 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700667}
668
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700669/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800670static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700671{
672 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
673 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
674 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800675 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700676}
677
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700678/* Setup prefetch unit registers. This is the interface between
679 * hardware and driver list elements
680 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800681static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700682 u64 addr, u32 last)
683{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700684 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
685 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
686 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
687 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
688 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
689 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700690
691 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692}
693
Stephen Hemminger793b8832005-09-14 16:06:14 -0700694static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
695{
696 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
697
698 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
699 return le;
700}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700701
702/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700703 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700704 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700705 */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800706static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700708{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800709 wmb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700710 if (is_ec_a1(hw) && idx < *last) {
711 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
712
713 if (hwget == 0) {
714 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716 goto setnew;
717 }
718
Stephen Hemminger793b8832005-09-14 16:06:14 -0700719 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700720 /* set watermark to one list element */
721 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
722
723 /* set put index to first list element */
724 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700725 } else /* have hardware go to end of list */
726 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
727 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700728 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700729setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700732 *last = idx;
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800733 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734}
735
Stephen Hemminger793b8832005-09-14 16:06:14 -0700736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
738{
739 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
740 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
741 return le;
742}
743
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800744/* Return high part of DMA address (could be 32 or 64 bit) */
745static inline u32 high32(dma_addr_t a)
746{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800747 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800748}
749
Stephen Hemminger793b8832005-09-14 16:06:14 -0700750/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800751static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752{
753 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800754 u32 hi = high32(map);
755 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756
Stephen Hemminger793b8832005-09-14 16:06:14 -0700757 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700758 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700759 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760 le->ctrl = 0;
761 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800762 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700764
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800766 le->addr = cpu_to_le32((u32) map);
767 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768 le->ctrl = 0;
769 le->opcode = OP_PACKET | HW_OWNER;
770}
771
Stephen Hemminger793b8832005-09-14 16:06:14 -0700772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773/* Tell chip where to start receive checksum.
774 * Actually has two checksums, but set both same to avoid possible byte
775 * order problems.
776 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700777static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700778{
779 struct sky2_rx_le *le;
780
Stephen Hemminger793b8832005-09-14 16:06:14 -0700781 le = sky2_next_rx(sky2);
782 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
783 le->ctrl = 0;
784 le->opcode = OP_TCPSTART | HW_OWNER;
785
Stephen Hemminger793b8832005-09-14 16:06:14 -0700786 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
788 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790}
791
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700792/*
793 * The RX Stop command will not work for Yukon-2 if the BMU does not
794 * reach the end of packet and since we can't make sure that we have
795 * incoming data, we must reset the BMU while it is not doing a DMA
796 * transfer. Since it is possible that the RX path is still active,
797 * the RX RAM buffer will be stopped first, so any possible incoming
798 * data will not trigger a DMA. After the RAM buffer is stopped, the
799 * BMU is polled until any DMA in progress is ended and only then it
800 * will be reset.
801 */
802static void sky2_rx_stop(struct sky2_port *sky2)
803{
804 struct sky2_hw *hw = sky2->hw;
805 unsigned rxq = rxqaddr[sky2->port];
806 int i;
807
808 /* disable the RAM Buffer receive queue */
809 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
810
811 for (i = 0; i < 0xffff; i++)
812 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
813 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
814 goto stopped;
815
816 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
817 sky2->netdev->name);
818stopped:
819 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
820
821 /* reset the Rx prefetch unit */
822 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
823}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700825/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826static void sky2_rx_clean(struct sky2_port *sky2)
827{
828 unsigned i;
829
830 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700831 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832 struct ring_info *re = sky2->rx_ring + i;
833
834 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800836 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837 PCI_DMA_FROMDEVICE);
838 kfree_skb(re->skb);
839 re->skb = NULL;
840 }
841 }
842}
843
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800844/* Basic MII support */
845static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
846{
847 struct mii_ioctl_data *data = if_mii(ifr);
848 struct sky2_port *sky2 = netdev_priv(dev);
849 struct sky2_hw *hw = sky2->hw;
850 int err = -EOPNOTSUPP;
851
852 if (!netif_running(dev))
853 return -ENODEV; /* Phy still in reset */
854
855 switch(cmd) {
856 case SIOCGMIIPHY:
857 data->phy_id = PHY_ADDR_MARV;
858
859 /* fallthru */
860 case SIOCGMIIREG: {
861 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800862
863 down(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800864 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800865 up(&sky2->phy_sema);
866
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800867 data->val_out = val;
868 break;
869 }
870
871 case SIOCSMIIREG:
872 if (!capable(CAP_NET_ADMIN))
873 return -EPERM;
874
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800875 down(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800876 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
877 data->val_in);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800878 up(&sky2->phy_sema);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800879 break;
880 }
881 return err;
882}
883
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700884#ifdef SKY2_VLAN_TAG_USED
885static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
886{
887 struct sky2_port *sky2 = netdev_priv(dev);
888 struct sky2_hw *hw = sky2->hw;
889 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700890
Stephen Hemminger302d1252006-01-17 13:43:20 -0800891 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700892
893 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
894 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
895 sky2->vlgrp = grp;
896
Stephen Hemminger302d1252006-01-17 13:43:20 -0800897 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700898}
899
900static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
901{
902 struct sky2_port *sky2 = netdev_priv(dev);
903 struct sky2_hw *hw = sky2->hw;
904 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700905
Stephen Hemminger302d1252006-01-17 13:43:20 -0800906 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700907
908 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
909 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
910 if (sky2->vlgrp)
911 sky2->vlgrp->vlan_devices[vid] = NULL;
912
Stephen Hemminger302d1252006-01-17 13:43:20 -0800913 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700914}
915#endif
916
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800918 * It appears the hardware has a bug in the FIFO logic that
919 * cause it to hang if the FIFO gets overrun and the receive buffer
920 * is not aligned. ALso alloc_skb() won't align properly if slab
921 * debugging is enabled.
922 */
923static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
924{
925 struct sk_buff *skb;
926
927 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
928 if (likely(skb)) {
929 unsigned long p = (unsigned long) skb->data;
930 skb_reserve(skb,
931 ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
932 }
933
934 return skb;
935}
936
937/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938 * Allocate and setup receiver buffer pool.
939 * In case of 64 bit dma, there are 2X as many list elements
940 * available as ring entries
941 * and need to reserve one list element so we don't wrap around.
942 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700943static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700945 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700946 unsigned rxq = rxqaddr[sky2->port];
947 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700948
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700949 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800950 sky2_qset(hw, rxq);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700951 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
952
953 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700954 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700955 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956
Stephen Hemminger82788c72006-01-17 13:43:10 -0800957 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958 if (!re->skb)
959 goto nomem;
960
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700961 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800962 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
963 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700964 }
965
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700966 /* Tell chip about available buffers */
967 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
968 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969 return 0;
970nomem:
971 sky2_rx_clean(sky2);
972 return -ENOMEM;
973}
974
975/* Bring up network interface. */
976static int sky2_up(struct net_device *dev)
977{
978 struct sky2_port *sky2 = netdev_priv(dev);
979 struct sky2_hw *hw = sky2->hw;
980 unsigned port = sky2->port;
981 u32 ramsize, rxspace;
982 int err = -ENOMEM;
983
984 if (netif_msg_ifup(sky2))
985 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
986
987 /* must be power of 2 */
988 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700989 TX_RING_SIZE *
990 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991 &sky2->tx_le_map);
992 if (!sky2->tx_le)
993 goto err_out;
994
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -0800995 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996 GFP_KERNEL);
997 if (!sky2->tx_ring)
998 goto err_out;
999 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000
1001 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1002 &sky2->rx_le_map);
1003 if (!sky2->rx_le)
1004 goto err_out;
1005 memset(sky2->rx_le, 0, RX_LE_BYTES);
1006
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001007 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001008 GFP_KERNEL);
1009 if (!sky2->rx_ring)
1010 goto err_out;
1011
1012 sky2_mac_init(hw, port);
1013
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001014 /* Determine available ram buffer space (in 4K blocks).
1015 * Note: not sure about the FE setting below yet
1016 */
1017 if (hw->chip_id == CHIP_ID_YUKON_FE)
1018 ramsize = 4;
1019 else
1020 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001022 /* Give transmitter one third (rounded up) */
1023 rxspace = ramsize - (ramsize + 2) / 3;
1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001025 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001026 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028 /* Make sure SyncQ is disabled */
1029 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1030 RB_RST_SET);
1031
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001032 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001033 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
1034 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1035
1036
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1038 TX_RING_SIZE - 1);
1039
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001040 err = sky2_rx_start(sky2);
1041 if (err)
1042 goto err_out;
1043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044 /* Enable interrupts from phy/mac for port */
1045 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1046 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1047 return 0;
1048
1049err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001050 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1052 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001053 sky2->rx_le = NULL;
1054 }
1055 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 pci_free_consistent(hw->pdev,
1057 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1058 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001059 sky2->tx_le = NULL;
1060 }
1061 kfree(sky2->tx_ring);
1062 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063
Stephen Hemminger1b537562005-12-20 15:08:07 -08001064 sky2->tx_ring = NULL;
1065 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066 return err;
1067}
1068
Stephen Hemminger793b8832005-09-14 16:06:14 -07001069/* Modular subtraction in ring */
1070static inline int tx_dist(unsigned tail, unsigned head)
1071{
Stephen Hemminger129372d2005-12-09 11:34:59 -08001072 return (head - tail) % TX_RING_SIZE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001073}
1074
1075/* Number of list elements available for next tx */
1076static inline int tx_avail(const struct sky2_port *sky2)
1077{
1078 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1079}
1080
1081/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001082static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001083{
1084 unsigned count;
1085
1086 count = sizeof(dma_addr_t) / sizeof(u32);
1087 count += skb_shinfo(skb)->nr_frags * count;
1088
1089 if (skb_shinfo(skb)->tso_size)
1090 ++count;
1091
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001092 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001093 ++count;
1094
1095 return count;
1096}
1097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001099 * Put one packet in ring for transmit.
1100 * A single packet can generate multiple list elements, and
1101 * the number of ring elements will probably be less than the number
1102 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001103 *
1104 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1107{
1108 struct sky2_port *sky2 = netdev_priv(dev);
1109 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001110 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001111 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001112 unsigned i, len;
1113 dma_addr_t mapping;
1114 u32 addr64;
1115 u16 mss;
1116 u8 ctrl;
1117
Stephen Hemminger302d1252006-01-17 13:43:20 -08001118 /* No BH disabling for tx_lock here. We are running in BH disabled
1119 * context and TX reclaim runs via poll inside of a software
1120 * interrupt, and no related locks in IRQ processing.
1121 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001122 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001123 return NETDEV_TX_LOCKED;
1124
Stephen Hemminger793b8832005-09-14 16:06:14 -07001125 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001126 /* There is a known but harmless race with lockless tx
1127 * and netif_stop_queue.
1128 */
1129 if (!netif_queue_stopped(dev)) {
1130 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001131 if (net_ratelimit())
1132 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1133 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001134 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001135 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137 return NETDEV_TX_BUSY;
1138 }
1139
Stephen Hemminger793b8832005-09-14 16:06:14 -07001140 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001141 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1142 dev->name, sky2->tx_prod, skb->len);
1143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144 len = skb_headlen(skb);
1145 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001146 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001147
1148 re = sky2->tx_ring + sky2->tx_prod;
1149
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001150 /* Send high bits if changed or crosses boundary */
1151 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001152 le = get_tx_le(sky2);
1153 le->tx.addr = cpu_to_le32(addr64);
1154 le->ctrl = 0;
1155 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001156 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001157 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158
1159 /* Check for TCP Segmentation Offload */
1160 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001161 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001162 /* just drop the packet if non-linear expansion fails */
1163 if (skb_header_cloned(skb) &&
1164 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165 dev_kfree_skb_any(skb);
1166 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001167 }
1168
1169 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1170 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1171 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001172 }
1173
Stephen Hemminger793b8832005-09-14 16:06:14 -07001174 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001176 le->tx.tso.size = cpu_to_le16(mss);
1177 le->tx.tso.rsvd = 0;
1178 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001179 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001180 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181 }
1182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001184#ifdef SKY2_VLAN_TAG_USED
1185 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1186 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1187 if (!le) {
1188 le = get_tx_le(sky2);
1189 le->tx.addr = 0;
1190 le->opcode = OP_VLAN|HW_OWNER;
1191 le->ctrl = 0;
1192 } else
1193 le->opcode |= OP_VLAN;
1194 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1195 ctrl |= INS_VLAN;
1196 }
1197#endif
1198
1199 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001201 u16 hdr = skb->h.raw - skb->data;
1202 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203
1204 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1205 if (skb->nh.iph->protocol == IPPROTO_UDP)
1206 ctrl |= UDPTCP;
1207
1208 le = get_tx_le(sky2);
1209 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001210 le->tx.csum.offset = cpu_to_le16(offset);
1211 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001212 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001213 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214 }
1215
1216 le = get_tx_le(sky2);
1217 le->tx.addr = cpu_to_le32((u32) mapping);
1218 le->length = cpu_to_le16(len);
1219 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001220 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001221
Stephen Hemminger793b8832005-09-14 16:06:14 -07001222 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001223 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001224 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225
1226 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1227 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001228 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229
1230 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1231 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001232 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001233 if (addr64 != sky2->tx_addr64) {
1234 le = get_tx_le(sky2);
1235 le->tx.addr = cpu_to_le32(addr64);
1236 le->ctrl = 0;
1237 le->opcode = OP_ADDR64 | HW_OWNER;
1238 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 }
1240
1241 le = get_tx_le(sky2);
1242 le->tx.addr = cpu_to_le32((u32) mapping);
1243 le->length = cpu_to_le16(frag->size);
1244 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001245 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246
Stephen Hemminger793b8832005-09-14 16:06:14 -07001247 fre = sky2->tx_ring
1248 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001249 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001250 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001251
Stephen Hemminger793b8832005-09-14 16:06:14 -07001252 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001253 le->ctrl |= EOP;
1254
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001255 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001256 &sky2->tx_last_put, TX_RING_SIZE);
1257
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001258 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001259 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001260
1261out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001262 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263
1264 dev->trans_start = jiffies;
1265 return NETDEV_TX_OK;
1266}
1267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001268/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001269 * Free ring elements from starting at tx_cons until "done"
1270 *
1271 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001272 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001274static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001275{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001276 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001277 struct pci_dev *pdev = sky2->hw->pdev;
1278 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001279 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001281 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001282
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001283 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001284 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001285 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001286
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001287 for (put = sky2->tx_cons; put != done; put = nxt) {
1288 struct tx_ring_info *re = sky2->tx_ring + put;
1289 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001291 nxt = re->idx;
1292 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001293 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294
Stephen Hemminger793b8832005-09-14 16:06:14 -07001295 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001296 if (tx_dist(put, done) < tx_dist(put, nxt))
1297 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298
Stephen Hemminger793b8832005-09-14 16:06:14 -07001299 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001300 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001301 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302
Stephen Hemminger793b8832005-09-14 16:06:14 -07001303 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001304 struct tx_ring_info *fre;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001305 fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
1306 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
1307 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001308 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001309 }
1310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311 dev_kfree_skb_any(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001312 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001313
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001314 sky2->tx_cons = put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001315 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317}
1318
1319/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001320static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001322 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001323 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001324 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325}
1326
1327/* Network shutdown */
1328static int sky2_down(struct net_device *dev)
1329{
1330 struct sky2_port *sky2 = netdev_priv(dev);
1331 struct sky2_hw *hw = sky2->hw;
1332 unsigned port = sky2->port;
1333 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001334
Stephen Hemminger1b537562005-12-20 15:08:07 -08001335 /* Never really got started! */
1336 if (!sky2->tx_le)
1337 return 0;
1338
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001339 if (netif_msg_ifdown(sky2))
1340 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1341
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001342 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 netif_stop_queue(dev);
1344
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001345 /* Disable port IRQ */
1346 local_irq_disable();
1347 hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1348 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1349 local_irq_enable();
1350
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001351 flush_scheduled_work();
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001352
Stephen Hemminger793b8832005-09-14 16:06:14 -07001353 sky2_phy_reset(hw, port);
1354
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355 /* Stop transmitter */
1356 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1357 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1358
1359 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001360 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361
1362 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001363 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1365
1366 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1367
1368 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001369 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1370 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1372
1373 /* Disable Force Sync bit and Enable Alloc bit */
1374 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1375 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1376
1377 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1378 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1379 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1380
1381 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001382 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1383 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384
1385 /* Reset the Tx prefetch units */
1386 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1387 PREF_UNIT_RST_SET);
1388
1389 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1390
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001391 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001392
1393 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1394 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1395
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001396 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1398
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001399 synchronize_irq(hw->pdev->irq);
1400
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 sky2_tx_clean(sky2);
1402 sky2_rx_clean(sky2);
1403
1404 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1405 sky2->rx_le, sky2->rx_le_map);
1406 kfree(sky2->rx_ring);
1407
1408 pci_free_consistent(hw->pdev,
1409 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1410 sky2->tx_le, sky2->tx_le_map);
1411 kfree(sky2->tx_ring);
1412
Stephen Hemminger1b537562005-12-20 15:08:07 -08001413 sky2->tx_le = NULL;
1414 sky2->rx_le = NULL;
1415
1416 sky2->rx_ring = NULL;
1417 sky2->tx_ring = NULL;
1418
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001419 return 0;
1420}
1421
1422static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1423{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001424 if (!hw->copper)
1425 return SPEED_1000;
1426
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001427 if (hw->chip_id == CHIP_ID_YUKON_FE)
1428 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1429
1430 switch (aux & PHY_M_PS_SPEED_MSK) {
1431 case PHY_M_PS_SPEED_1000:
1432 return SPEED_1000;
1433 case PHY_M_PS_SPEED_100:
1434 return SPEED_100;
1435 default:
1436 return SPEED_10;
1437 }
1438}
1439
1440static void sky2_link_up(struct sky2_port *sky2)
1441{
1442 struct sky2_hw *hw = sky2->hw;
1443 unsigned port = sky2->port;
1444 u16 reg;
1445
1446 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001447 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448
1449 reg = gma_read16(hw, port, GM_GP_CTRL);
1450 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1451 reg |= GM_GPCR_DUP_FULL;
1452
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453 /* enable Rx/Tx */
1454 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1455 gma_write16(hw, port, GM_GP_CTRL, reg);
1456 gma_read16(hw, port, GM_GP_CTRL);
1457
1458 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1459
1460 netif_carrier_on(sky2->netdev);
1461 netif_wake_queue(sky2->netdev);
1462
1463 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001464 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1466
Stephen Hemminger793b8832005-09-14 16:06:14 -07001467 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1468 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1469
1470 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1471 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1472 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1473 SPEED_10 ? 7 : 0) |
1474 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1475 SPEED_100 ? 7 : 0) |
1476 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1477 SPEED_1000 ? 7 : 0));
1478 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1479 }
1480
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481 if (netif_msg_link(sky2))
1482 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001483 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484 sky2->netdev->name, sky2->speed,
1485 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1486 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001487 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488}
1489
1490static void sky2_link_down(struct sky2_port *sky2)
1491{
1492 struct sky2_hw *hw = sky2->hw;
1493 unsigned port = sky2->port;
1494 u16 reg;
1495
1496 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1497
1498 reg = gma_read16(hw, port, GM_GP_CTRL);
1499 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1500 gma_write16(hw, port, GM_GP_CTRL, reg);
1501 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1502
1503 if (sky2->rx_pause && !sky2->tx_pause) {
1504 /* restore Asymmetric Pause bit */
1505 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001506 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1507 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001508 }
1509
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001510 netif_carrier_off(sky2->netdev);
1511 netif_stop_queue(sky2->netdev);
1512
1513 /* Turn on link LED */
1514 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1515
1516 if (netif_msg_link(sky2))
1517 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1518 sky2_phy_init(hw, port);
1519}
1520
Stephen Hemminger793b8832005-09-14 16:06:14 -07001521static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1522{
1523 struct sky2_hw *hw = sky2->hw;
1524 unsigned port = sky2->port;
1525 u16 lpa;
1526
1527 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1528
1529 if (lpa & PHY_M_AN_RF) {
1530 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1531 return -1;
1532 }
1533
1534 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1535 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1536 printk(KERN_ERR PFX "%s: master/slave fault",
1537 sky2->netdev->name);
1538 return -1;
1539 }
1540
1541 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1542 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1543 sky2->netdev->name);
1544 return -1;
1545 }
1546
1547 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1548
1549 sky2->speed = sky2_phy_speed(hw, aux);
1550
1551 /* Pause bits are offset (9..8) */
1552 if (hw->chip_id == CHIP_ID_YUKON_XL)
1553 aux >>= 6;
1554
1555 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1556 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1557
1558 if ((sky2->tx_pause || sky2->rx_pause)
1559 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1560 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1561 else
1562 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1563
1564 return 0;
1565}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566
1567/*
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001568 * Interrupt from PHY are handled outside of interrupt context
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569 * because accessing phy registers requires spin wait which might
1570 * cause excess interrupt latency.
1571 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001572static void sky2_phy_task(void *arg)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573{
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001574 struct sky2_port *sky2 = arg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 u16 istatus, phystat;
1577
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001578 down(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001579 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1580 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001581
1582 if (netif_msg_intr(sky2))
1583 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1584 sky2->netdev->name, istatus, phystat);
1585
1586 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001587 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001589 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590 }
1591
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 if (istatus & PHY_M_IS_LSP_CHANGE)
1593 sky2->speed = sky2_phy_speed(hw, phystat);
1594
1595 if (istatus & PHY_M_IS_DUP_CHANGE)
1596 sky2->duplex =
1597 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1598
1599 if (istatus & PHY_M_IS_LST_CHANGE) {
1600 if (phystat & PHY_M_PS_LINK_UP)
1601 sky2_link_up(sky2);
1602 else
1603 sky2_link_down(sky2);
1604 }
1605out:
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001606 up(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001607
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001609 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1611 local_irq_enable();
1612}
1613
Stephen Hemminger302d1252006-01-17 13:43:20 -08001614
1615/* Transmit timeout is only called if we are running, carries is up
1616 * and tx queue is full (stopped).
1617 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618static void sky2_tx_timeout(struct net_device *dev)
1619{
1620 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001621 struct sky2_hw *hw = sky2->hw;
1622 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger302d1252006-01-17 13:43:20 -08001623 u16 ridx;
1624
1625 /* Maybe we just missed an status interrupt */
1626 spin_lock(&sky2->tx_lock);
1627 ridx = sky2_read16(hw,
1628 sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1629 sky2_tx_complete(sky2, ridx);
1630 spin_unlock(&sky2->tx_lock);
1631
1632 if (!netif_queue_stopped(dev)) {
1633 if (net_ratelimit())
1634 pr_info(PFX "transmit interrupt missed? recovered\n");
1635 return;
1636 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637
1638 if (netif_msg_timer(sky2))
1639 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1640
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001641 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001642 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
1644 sky2_tx_clean(sky2);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001645
1646 sky2_qset(hw, txq);
1647 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648}
1649
Stephen Hemminger734d1862005-12-09 11:35:00 -08001650
1651#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
1652/* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
1653static inline unsigned sky2_buf_size(int mtu)
1654{
1655 return roundup(mtu + ETH_HLEN + 4, 8);
1656}
1657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1659{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001660 struct sky2_port *sky2 = netdev_priv(dev);
1661 struct sky2_hw *hw = sky2->hw;
1662 int err;
1663 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664
1665 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1666 return -EINVAL;
1667
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001668 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1669 return -EINVAL;
1670
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001671 if (!netif_running(dev)) {
1672 dev->mtu = new_mtu;
1673 return 0;
1674 }
1675
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001676 sky2_write32(hw, B0_IMSK, 0);
1677
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001678 dev->trans_start = jiffies; /* prevent tx timeout */
1679 netif_stop_queue(dev);
1680 netif_poll_disable(hw->dev[0]);
1681
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001682 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1683 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1684 sky2_rx_stop(sky2);
1685 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686
1687 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001688 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001689 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1690 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001692 if (dev->mtu > ETH_DATA_LEN)
1693 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001695 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1696
1697 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1698
1699 err = sky2_rx_start(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001700 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001701
Stephen Hemminger1b537562005-12-20 15:08:07 -08001702 if (err)
1703 dev_close(dev);
1704 else {
1705 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1706
1707 netif_poll_enable(hw->dev[0]);
1708 netif_wake_queue(dev);
1709 }
1710
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711 return err;
1712}
1713
1714/*
1715 * Receive one packet.
1716 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001717 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001719static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720 u16 length, u32 status)
1721{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001723 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724
1725 if (unlikely(netif_msg_rx_status(sky2)))
1726 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001727 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728
Stephen Hemminger793b8832005-09-14 16:06:14 -07001729 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001730 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001732 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 goto error;
1734
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001735 if (!(status & GMR_FS_RX_OK))
1736 goto resubmit;
1737
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001738 if ((status >> 16) != length || length > sky2->rx_bufsize)
1739 goto oversize;
1740
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001741 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001742 skb = alloc_skb(length + 2, GFP_ATOMIC);
1743 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001744 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001746 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001747 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1748 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001749 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001750 skb->ip_summed = re->skb->ip_summed;
1751 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001752 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1753 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001754 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001755 struct sk_buff *nskb;
1756
Stephen Hemminger82788c72006-01-17 13:43:10 -08001757 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001758 if (!nskb)
1759 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760
Stephen Hemminger793b8832005-09-14 16:06:14 -07001761 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001762 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001763 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001764 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001765 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766
Stephen Hemminger793b8832005-09-14 16:06:14 -07001767 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001768 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001769 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001771 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001772resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001773 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001774 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001775
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001776 /* Tell receiver about new buffers. */
1777 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1778 &sky2->rx_last_put, RX_LE_SIZE);
1779
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780 return skb;
1781
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001782oversize:
1783 ++sky2->net_stats.rx_over_errors;
1784 goto resubmit;
1785
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001786error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001787 ++sky2->net_stats.rx_errors;
1788
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001789 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1791 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792
1793 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 sky2->net_stats.rx_length_errors++;
1795 if (status & GMR_FS_FRAGMENT)
1796 sky2->net_stats.rx_frame_errors++;
1797 if (status & GMR_FS_CRC_ERR)
1798 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001799 if (status & GMR_FS_RX_FF_OV)
1800 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001801
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803}
1804
shemminger@osdl.org22247952005-11-30 11:45:19 -08001805/*
1806 * Check for transmit complete
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807 */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001808#define TX_NO_STATUS 0xffff
shemminger@osdl.org22247952005-11-30 11:45:19 -08001809
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001810static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001811{
1812 if (last != TX_NO_STATUS) {
1813 struct net_device *dev = hw->dev[port];
1814 if (dev && netif_running(dev)) {
1815 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001816
1817 spin_lock(&sky2->tx_lock);
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001818 sky2_tx_complete(sky2, last);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001819 spin_unlock(&sky2->tx_lock);
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001820 }
shemminger@osdl.org22247952005-11-30 11:45:19 -08001821 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822}
1823
1824/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825 * Both ports share the same status interrupt, therefore there is only
1826 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001828static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001830 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1831 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001833 u16 hwidx;
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001834 u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835
Stephen Hemminger793b8832005-09-14 16:06:14 -07001836 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001837 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001838 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001839
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001840 while (hwidx != hw->st_idx) {
1841 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1842 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001843 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845 u32 status;
1846 u16 length;
1847
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001848 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001849 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001850 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001851
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001852 BUG_ON(le->link >= 2);
1853 dev = hw->dev[le->link];
1854 if (dev == NULL || !netif_running(dev))
1855 continue;
1856
1857 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001858 status = le32_to_cpu(le->status);
1859 length = le16_to_cpu(le->length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860
Stephen Hemmingerdc4d5ea2006-01-17 13:43:15 -08001861 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001863 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001864 if (!skb)
1865 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001866
1867 skb->dev = dev;
1868 skb->protocol = eth_type_trans(skb, dev);
1869 dev->last_rx = jiffies;
1870
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001871#ifdef SKY2_VLAN_TAG_USED
1872 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1873 vlan_hwaccel_receive_skb(skb,
1874 sky2->vlgrp,
1875 be16_to_cpu(sky2->rx_tag));
1876 } else
1877#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001879
1880 if (++work_done >= to_do)
1881 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001882 break;
1883
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001884#ifdef SKY2_VLAN_TAG_USED
1885 case OP_RXVLAN:
1886 sky2->rx_tag = length;
1887 break;
1888
1889 case OP_RXCHKSVLAN:
1890 sky2->rx_tag = length;
1891 /* fall through */
1892#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001894 skb = sky2->rx_ring[sky2->rx_next].skb;
1895 skb->ip_summed = CHECKSUM_HW;
1896 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001897 break;
1898
1899 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001900 /* TX index reports status for both ports */
1901 tx_done[0] = status & 0xffff;
1902 tx_done[1] = ((status >> 24) & 0xff)
1903 | (u16)(length & 0xf) << 8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904 break;
1905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906 default:
1907 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001908 printk(KERN_WARNING PFX
Stephen Hemmingerdc4d5ea2006-01-17 13:43:15 -08001909 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910 break;
1911 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001912 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001914exit_loop:
Stephen Hemminger3e4b32e2005-12-09 11:35:05 -08001915 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001916
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001917 sky2_tx_check(hw, 0, tx_done[0]);
1918 sky2_tx_check(hw, 1, tx_done[1]);
1919
Stephen Hemminger3e4b32e2005-12-09 11:35:05 -08001920 if (sky2_read16(hw, STAT_PUT_IDX) == hw->st_idx) {
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001921 /* need to restart TX timer */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922 if (is_ec_a1(hw)) {
1923 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1924 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1925 }
1926
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001927 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928 hw->intr_mask |= Y2_IS_STAT_BMU;
1929 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001930 return 0;
1931 } else {
1932 *budget -= work_done;
1933 dev0->quota -= work_done;
1934 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936}
1937
1938static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1939{
1940 struct net_device *dev = hw->dev[port];
1941
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001942 if (net_ratelimit())
1943 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1944 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945
1946 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001947 if (net_ratelimit())
1948 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1949 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 /* Clear IRQ */
1951 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1952 }
1953
1954 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001955 if (net_ratelimit())
1956 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1957 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958
1959 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1960 }
1961
1962 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001963 if (net_ratelimit())
1964 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1966 }
1967
1968 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001969 if (net_ratelimit())
1970 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1972 }
1973
1974 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001975 if (net_ratelimit())
1976 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
1977 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1979 }
1980}
1981
1982static void sky2_hw_intr(struct sky2_hw *hw)
1983{
1984 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1985
Stephen Hemminger793b8832005-09-14 16:06:14 -07001986 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988
1989 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001990 u16 pci_err;
1991
1992 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001993 if (net_ratelimit())
1994 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1995 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996
1997 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001998 pci_write_config_word(hw->pdev, PCI_STATUS,
1999 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2001 }
2002
2003 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002004 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002005 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
Stephen Hemminger793b8832005-09-14 16:06:14 -07002007 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
2008
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002009 if (net_ratelimit())
2010 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2011 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012
2013 /* clear the interrupt */
2014 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2016 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2018
2019 if (pex_err & PEX_FATAL_ERRORS) {
2020 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2021 hwmsk &= ~Y2_IS_PCI_EXP;
2022 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2023 }
2024 }
2025
2026 if (status & Y2_HWE_L1_MASK)
2027 sky2_hw_error(hw, 0, status);
2028 status >>= 8;
2029 if (status & Y2_HWE_L1_MASK)
2030 sky2_hw_error(hw, 1, status);
2031}
2032
2033static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2034{
2035 struct net_device *dev = hw->dev[port];
2036 struct sky2_port *sky2 = netdev_priv(dev);
2037 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2038
2039 if (netif_msg_intr(sky2))
2040 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2041 dev->name, status);
2042
2043 if (status & GM_IS_RX_FF_OR) {
2044 ++sky2->net_stats.rx_fifo_errors;
2045 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2046 }
2047
2048 if (status & GM_IS_TX_FF_UR) {
2049 ++sky2->net_stats.tx_fifo_errors;
2050 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2051 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002052}
2053
2054static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2055{
2056 struct net_device *dev = hw->dev[port];
2057 struct sky2_port *sky2 = netdev_priv(dev);
2058
2059 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
2060 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002061 schedule_work(&sky2->phy_task);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062}
2063
2064static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2065{
2066 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002067 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 u32 status;
2069
2070 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002071 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 return IRQ_NONE;
2073
2074 if (status & Y2_IS_HW_ERR)
2075 sky2_hw_intr(hw);
2076
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002078 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 hw->intr_mask &= ~Y2_IS_STAT_BMU;
2080 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002081
shemminger@osdl.org0a122572005-11-30 11:45:17 -08002082 if (likely(__netif_rx_schedule_prep(dev0))) {
2083 prefetch(&hw->st_le[hw->st_idx]);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002084 __netif_rx_schedule(dev0);
shemminger@osdl.org0a122572005-11-30 11:45:17 -08002085 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086 }
2087
Stephen Hemminger793b8832005-09-14 16:06:14 -07002088 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002089 sky2_phy_intr(hw, 0);
2090
2091 if (status & Y2_IS_IRQ_PHY2)
2092 sky2_phy_intr(hw, 1);
2093
2094 if (status & Y2_IS_IRQ_MAC1)
2095 sky2_mac_intr(hw, 0);
2096
2097 if (status & Y2_IS_IRQ_MAC2)
2098 sky2_mac_intr(hw, 1);
2099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002101
2102 sky2_read32(hw, B0_IMSK);
2103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104 return IRQ_HANDLED;
2105}
2106
2107#ifdef CONFIG_NET_POLL_CONTROLLER
2108static void sky2_netpoll(struct net_device *dev)
2109{
2110 struct sky2_port *sky2 = netdev_priv(dev);
2111
Stephen Hemminger793b8832005-09-14 16:06:14 -07002112 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113}
2114#endif
2115
2116/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002117static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002118{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002119 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002121 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002122 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002123 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002124 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002125 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002126 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127 }
2128}
2129
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2131{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002132 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133}
2134
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002135static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2136{
2137 return clk / sky2_mhz(hw);
2138}
2139
2140
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002141static int sky2_reset(struct sky2_hw *hw)
2142{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143 u16 status;
2144 u8 t8, pmd_type;
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002145 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2150 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2151 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2152 pci_name(hw->pdev), hw->chip_id);
2153 return -EOPNOTSUPP;
2154 }
2155
2156 /* disable ASF */
2157 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2158 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2159 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2160 }
2161
2162 /* do a SW reset */
2163 sky2_write8(hw, B0_CTST, CS_RST_SET);
2164 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2165
2166 /* clear PCI errors, if any */
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002167 err = pci_read_config_word(hw->pdev, PCI_STATUS, &status);
2168 if (err)
2169 goto pci_err;
2170
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002172 err = pci_write_config_word(hw->pdev, PCI_STATUS,
2173 status | PCI_STATUS_ERROR_BITS);
2174 if (err)
2175 goto pci_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002176
2177 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2178
2179 /* clear any PEX errors */
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002180 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
2181 err = pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2182 0xffffffffUL);
2183 if (err)
2184 goto pci_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002185 }
2186
2187 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2188 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2189
2190 hw->ports = 1;
2191 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2192 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2193 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2194 ++hw->ports;
2195 }
2196 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2197
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002198 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
2200 for (i = 0; i < hw->ports; i++) {
2201 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2202 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2203 }
2204
2205 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2206
Stephen Hemminger793b8832005-09-14 16:06:14 -07002207 /* Clear I2C IRQ noise */
2208 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209
2210 /* turn off hardware timer (unused) */
2211 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2212 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002213
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002214 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2215
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002216 /* Turn off descriptor polling */
2217 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218
2219 /* Turn off receive timestamp */
2220 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002221 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222
2223 /* enable the Tx Arbiters */
2224 for (i = 0; i < hw->ports; i++)
2225 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2226
2227 /* Initialize ram interface */
2228 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002229 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230
2231 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2232 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2233 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2234 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2235 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2236 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2237 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2238 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2239 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2240 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2241 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2242 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2243 }
2244
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002245 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2246
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002247 for (i = 0; i < hw->ports; i++)
2248 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002250 memset(hw->st_le, 0, STATUS_LE_BYTES);
2251 hw->st_idx = 0;
2252
2253 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2254 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2255
2256 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002257 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258
2259 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002260 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002261
Stephen Hemminger793b8832005-09-14 16:06:14 -07002262 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263 if (is_ec_a1(hw)) {
2264 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002265 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002266
2267 /* set Status-FIFO watermark */
2268 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2269
2270 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002271 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002272 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 } else {
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002274 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2275 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002276
2277 /* set Status-FIFO ISR watermark */
2278 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002279 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2280 else
2281 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002283 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2284 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2285 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 }
2287
Stephen Hemminger793b8832005-09-14 16:06:14 -07002288 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2290
2291 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2292 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2293 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2294
2295 return 0;
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002296
2297pci_err:
2298 /* This is to catch a BIOS bug workaround where
2299 * mmconfig table doesn't have other buses.
2300 */
2301 printk(KERN_ERR PFX "%s: can't access PCI config space\n",
2302 pci_name(hw->pdev));
2303 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304}
2305
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002306static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307{
2308 u32 modes;
2309 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002310 modes = SUPPORTED_10baseT_Half
2311 | SUPPORTED_10baseT_Full
2312 | SUPPORTED_100baseT_Half
2313 | SUPPORTED_100baseT_Full
2314 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315
2316 if (hw->chip_id != CHIP_ID_YUKON_FE)
2317 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002318 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002319 } else
2320 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002321 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322 return modes;
2323}
2324
Stephen Hemminger793b8832005-09-14 16:06:14 -07002325static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326{
2327 struct sky2_port *sky2 = netdev_priv(dev);
2328 struct sky2_hw *hw = sky2->hw;
2329
2330 ecmd->transceiver = XCVR_INTERNAL;
2331 ecmd->supported = sky2_supported_modes(hw);
2332 ecmd->phy_address = PHY_ADDR_MARV;
2333 if (hw->copper) {
2334 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002335 | SUPPORTED_10baseT_Full
2336 | SUPPORTED_100baseT_Half
2337 | SUPPORTED_100baseT_Full
2338 | SUPPORTED_1000baseT_Half
2339 | SUPPORTED_1000baseT_Full
2340 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002341 ecmd->port = PORT_TP;
2342 } else
2343 ecmd->port = PORT_FIBRE;
2344
2345 ecmd->advertising = sky2->advertising;
2346 ecmd->autoneg = sky2->autoneg;
2347 ecmd->speed = sky2->speed;
2348 ecmd->duplex = sky2->duplex;
2349 return 0;
2350}
2351
2352static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2353{
2354 struct sky2_port *sky2 = netdev_priv(dev);
2355 const struct sky2_hw *hw = sky2->hw;
2356 u32 supported = sky2_supported_modes(hw);
2357
2358 if (ecmd->autoneg == AUTONEG_ENABLE) {
2359 ecmd->advertising = supported;
2360 sky2->duplex = -1;
2361 sky2->speed = -1;
2362 } else {
2363 u32 setting;
2364
Stephen Hemminger793b8832005-09-14 16:06:14 -07002365 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366 case SPEED_1000:
2367 if (ecmd->duplex == DUPLEX_FULL)
2368 setting = SUPPORTED_1000baseT_Full;
2369 else if (ecmd->duplex == DUPLEX_HALF)
2370 setting = SUPPORTED_1000baseT_Half;
2371 else
2372 return -EINVAL;
2373 break;
2374 case SPEED_100:
2375 if (ecmd->duplex == DUPLEX_FULL)
2376 setting = SUPPORTED_100baseT_Full;
2377 else if (ecmd->duplex == DUPLEX_HALF)
2378 setting = SUPPORTED_100baseT_Half;
2379 else
2380 return -EINVAL;
2381 break;
2382
2383 case SPEED_10:
2384 if (ecmd->duplex == DUPLEX_FULL)
2385 setting = SUPPORTED_10baseT_Full;
2386 else if (ecmd->duplex == DUPLEX_HALF)
2387 setting = SUPPORTED_10baseT_Half;
2388 else
2389 return -EINVAL;
2390 break;
2391 default:
2392 return -EINVAL;
2393 }
2394
2395 if ((setting & supported) == 0)
2396 return -EINVAL;
2397
2398 sky2->speed = ecmd->speed;
2399 sky2->duplex = ecmd->duplex;
2400 }
2401
2402 sky2->autoneg = ecmd->autoneg;
2403 sky2->advertising = ecmd->advertising;
2404
Stephen Hemminger1b537562005-12-20 15:08:07 -08002405 if (netif_running(dev))
2406 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407
2408 return 0;
2409}
2410
2411static void sky2_get_drvinfo(struct net_device *dev,
2412 struct ethtool_drvinfo *info)
2413{
2414 struct sky2_port *sky2 = netdev_priv(dev);
2415
2416 strcpy(info->driver, DRV_NAME);
2417 strcpy(info->version, DRV_VERSION);
2418 strcpy(info->fw_version, "N/A");
2419 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2420}
2421
2422static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423 char name[ETH_GSTRING_LEN];
2424 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425} sky2_stats[] = {
2426 { "tx_bytes", GM_TXO_OK_HI },
2427 { "rx_bytes", GM_RXO_OK_HI },
2428 { "tx_broadcast", GM_TXF_BC_OK },
2429 { "rx_broadcast", GM_RXF_BC_OK },
2430 { "tx_multicast", GM_TXF_MC_OK },
2431 { "rx_multicast", GM_RXF_MC_OK },
2432 { "tx_unicast", GM_TXF_UC_OK },
2433 { "rx_unicast", GM_RXF_UC_OK },
2434 { "tx_mac_pause", GM_TXF_MPAUSE },
2435 { "rx_mac_pause", GM_RXF_MPAUSE },
2436 { "collisions", GM_TXF_SNG_COL },
2437 { "late_collision",GM_TXF_LAT_COL },
2438 { "aborted", GM_TXF_ABO_COL },
2439 { "multi_collisions", GM_TXF_MUL_COL },
2440 { "fifo_underrun", GM_TXE_FIFO_UR },
2441 { "fifo_overflow", GM_RXE_FIFO_OV },
2442 { "rx_toolong", GM_RXF_LNG_ERR },
2443 { "rx_jabber", GM_RXF_JAB_PKT },
2444 { "rx_runt", GM_RXE_FRAG },
2445 { "rx_too_long", GM_RXF_LNG_ERR },
2446 { "rx_fcs_error", GM_RXF_FCS_ERR },
2447};
2448
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449static u32 sky2_get_rx_csum(struct net_device *dev)
2450{
2451 struct sky2_port *sky2 = netdev_priv(dev);
2452
2453 return sky2->rx_csum;
2454}
2455
2456static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2457{
2458 struct sky2_port *sky2 = netdev_priv(dev);
2459
2460 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002461
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002462 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2463 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2464
2465 return 0;
2466}
2467
2468static u32 sky2_get_msglevel(struct net_device *netdev)
2469{
2470 struct sky2_port *sky2 = netdev_priv(netdev);
2471 return sky2->msg_enable;
2472}
2473
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002474static int sky2_nway_reset(struct net_device *dev)
2475{
2476 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002477
2478 if (sky2->autoneg != AUTONEG_ENABLE)
2479 return -EINVAL;
2480
Stephen Hemminger1b537562005-12-20 15:08:07 -08002481 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002482
2483 return 0;
2484}
2485
Stephen Hemminger793b8832005-09-14 16:06:14 -07002486static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487{
2488 struct sky2_hw *hw = sky2->hw;
2489 unsigned port = sky2->port;
2490 int i;
2491
2492 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002493 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002495 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002496
Stephen Hemminger793b8832005-09-14 16:06:14 -07002497 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002498 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2499}
2500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002501static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2502{
2503 struct sky2_port *sky2 = netdev_priv(netdev);
2504 sky2->msg_enable = value;
2505}
2506
2507static int sky2_get_stats_count(struct net_device *dev)
2508{
2509 return ARRAY_SIZE(sky2_stats);
2510}
2511
2512static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002513 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002514{
2515 struct sky2_port *sky2 = netdev_priv(dev);
2516
Stephen Hemminger793b8832005-09-14 16:06:14 -07002517 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518}
2519
Stephen Hemminger793b8832005-09-14 16:06:14 -07002520static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521{
2522 int i;
2523
2524 switch (stringset) {
2525 case ETH_SS_STATS:
2526 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2527 memcpy(data + i * ETH_GSTRING_LEN,
2528 sky2_stats[i].name, ETH_GSTRING_LEN);
2529 break;
2530 }
2531}
2532
2533/* Use hardware MIB variables for critical path statistics and
2534 * transmit feedback not reported at interrupt.
2535 * Other errors are accounted for in interrupt handler.
2536 */
2537static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2538{
2539 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002540 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002541
Stephen Hemminger793b8832005-09-14 16:06:14 -07002542 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543
2544 sky2->net_stats.tx_bytes = data[0];
2545 sky2->net_stats.rx_bytes = data[1];
2546 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2547 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2548 sky2->net_stats.multicast = data[5] + data[7];
2549 sky2->net_stats.collisions = data[10];
2550 sky2->net_stats.tx_aborted_errors = data[12];
2551
2552 return &sky2->net_stats;
2553}
2554
2555static int sky2_set_mac_address(struct net_device *dev, void *p)
2556{
2557 struct sky2_port *sky2 = netdev_priv(dev);
2558 struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002559
2560 if (!is_valid_ether_addr(addr->sa_data))
2561 return -EADDRNOTAVAIL;
2562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002564 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002566 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002568
2569 if (netif_running(dev))
2570 sky2_phy_reinit(sky2);
2571
2572 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573}
2574
2575static void sky2_set_multicast(struct net_device *dev)
2576{
2577 struct sky2_port *sky2 = netdev_priv(dev);
2578 struct sky2_hw *hw = sky2->hw;
2579 unsigned port = sky2->port;
2580 struct dev_mc_list *list = dev->mc_list;
2581 u16 reg;
2582 u8 filter[8];
2583
2584 memset(filter, 0, sizeof(filter));
2585
2586 reg = gma_read16(hw, port, GM_RX_CTRL);
2587 reg |= GM_RXCR_UCF_ENA;
2588
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002589 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002591 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002593 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594 reg &= ~GM_RXCR_MCF_ENA;
2595 else {
2596 int i;
2597 reg |= GM_RXCR_MCF_ENA;
2598
2599 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2600 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002601 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602 }
2603 }
2604
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002606 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002608 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002610 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002612 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613
2614 gma_write16(hw, port, GM_RX_CTRL, reg);
2615}
2616
2617/* Can have one global because blinking is controlled by
2618 * ethtool and that is always under RTNL mutex
2619 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002620static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002621{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002622 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002623
Stephen Hemminger793b8832005-09-14 16:06:14 -07002624 switch (hw->chip_id) {
2625 case CHIP_ID_YUKON_XL:
2626 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2627 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2628 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2629 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2630 PHY_M_LEDC_INIT_CTRL(7) |
2631 PHY_M_LEDC_STA1_CTRL(7) |
2632 PHY_M_LEDC_STA0_CTRL(7))
2633 : 0);
2634
2635 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2636 break;
2637
2638 default:
2639 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2640 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2641 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2642 PHY_M_LED_MO_10(MO_LED_ON) |
2643 PHY_M_LED_MO_100(MO_LED_ON) |
2644 PHY_M_LED_MO_1000(MO_LED_ON) |
2645 PHY_M_LED_MO_RX(MO_LED_ON)
2646 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2647 PHY_M_LED_MO_10(MO_LED_OFF) |
2648 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649 PHY_M_LED_MO_1000(MO_LED_OFF) |
2650 PHY_M_LED_MO_RX(MO_LED_OFF));
2651
Stephen Hemminger793b8832005-09-14 16:06:14 -07002652 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653}
2654
2655/* blink LED's for finding board */
2656static int sky2_phys_id(struct net_device *dev, u32 data)
2657{
2658 struct sky2_port *sky2 = netdev_priv(dev);
2659 struct sky2_hw *hw = sky2->hw;
2660 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002663 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664 int onoff = 1;
2665
Stephen Hemminger793b8832005-09-14 16:06:14 -07002666 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002667 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2668 else
2669 ms = data * 1000;
2670
2671 /* save initial values */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002672 down(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002673 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2674 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2675 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2676 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2678 } else {
2679 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2680 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2681 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002683 interrupted = 0;
2684 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 sky2_led(hw, port, onoff);
2686 onoff = !onoff;
2687
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002688 up(&sky2->phy_sema);
2689 interrupted = msleep_interruptible(250);
2690 down(&sky2->phy_sema);
2691
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692 ms -= 250;
2693 }
2694
2695 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002696 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2697 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2698 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2699 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2700 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2701 } else {
2702 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2703 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2704 }
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002705 up(&sky2->phy_sema);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706
2707 return 0;
2708}
2709
2710static void sky2_get_pauseparam(struct net_device *dev,
2711 struct ethtool_pauseparam *ecmd)
2712{
2713 struct sky2_port *sky2 = netdev_priv(dev);
2714
2715 ecmd->tx_pause = sky2->tx_pause;
2716 ecmd->rx_pause = sky2->rx_pause;
2717 ecmd->autoneg = sky2->autoneg;
2718}
2719
2720static int sky2_set_pauseparam(struct net_device *dev,
2721 struct ethtool_pauseparam *ecmd)
2722{
2723 struct sky2_port *sky2 = netdev_priv(dev);
2724 int err = 0;
2725
2726 sky2->autoneg = ecmd->autoneg;
2727 sky2->tx_pause = ecmd->tx_pause != 0;
2728 sky2->rx_pause = ecmd->rx_pause != 0;
2729
Stephen Hemminger1b537562005-12-20 15:08:07 -08002730 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731
2732 return err;
2733}
2734
2735#ifdef CONFIG_PM
2736static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2737{
2738 struct sky2_port *sky2 = netdev_priv(dev);
2739
2740 wol->supported = WAKE_MAGIC;
2741 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2742}
2743
2744static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2745{
2746 struct sky2_port *sky2 = netdev_priv(dev);
2747 struct sky2_hw *hw = sky2->hw;
2748
2749 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2750 return -EOPNOTSUPP;
2751
2752 sky2->wol = wol->wolopts == WAKE_MAGIC;
2753
2754 if (sky2->wol) {
2755 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2756
2757 sky2_write16(hw, WOL_CTRL_STAT,
2758 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2759 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2760 } else
2761 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2762
2763 return 0;
2764}
2765#endif
2766
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002767static int sky2_get_coalesce(struct net_device *dev,
2768 struct ethtool_coalesce *ecmd)
2769{
2770 struct sky2_port *sky2 = netdev_priv(dev);
2771 struct sky2_hw *hw = sky2->hw;
2772
2773 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2774 ecmd->tx_coalesce_usecs = 0;
2775 else {
2776 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2777 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2778 }
2779 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2780
2781 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2782 ecmd->rx_coalesce_usecs = 0;
2783 else {
2784 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2785 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2786 }
2787 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2788
2789 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2790 ecmd->rx_coalesce_usecs_irq = 0;
2791 else {
2792 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2793 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2794 }
2795
2796 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2797
2798 return 0;
2799}
2800
2801/* Note: this affect both ports */
2802static int sky2_set_coalesce(struct net_device *dev,
2803 struct ethtool_coalesce *ecmd)
2804{
2805 struct sky2_port *sky2 = netdev_priv(dev);
2806 struct sky2_hw *hw = sky2->hw;
2807 const u32 tmin = sky2_clk2us(hw, 1);
2808 const u32 tmax = 5000;
2809
2810 if (ecmd->tx_coalesce_usecs != 0 &&
2811 (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
2812 return -EINVAL;
2813
2814 if (ecmd->rx_coalesce_usecs != 0 &&
2815 (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
2816 return -EINVAL;
2817
2818 if (ecmd->rx_coalesce_usecs_irq != 0 &&
2819 (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
2820 return -EINVAL;
2821
2822 if (ecmd->tx_max_coalesced_frames > 0xffff)
2823 return -EINVAL;
2824 if (ecmd->rx_max_coalesced_frames > 0xff)
2825 return -EINVAL;
2826 if (ecmd->rx_max_coalesced_frames_irq > 0xff)
2827 return -EINVAL;
2828
2829 if (ecmd->tx_coalesce_usecs == 0)
2830 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2831 else {
2832 sky2_write32(hw, STAT_TX_TIMER_INI,
2833 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2834 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2835 }
2836 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2837
2838 if (ecmd->rx_coalesce_usecs == 0)
2839 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2840 else {
2841 sky2_write32(hw, STAT_LEV_TIMER_INI,
2842 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2843 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2844 }
2845 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2846
2847 if (ecmd->rx_coalesce_usecs_irq == 0)
2848 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2849 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002850 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002851 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2852 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2853 }
2854 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2855 return 0;
2856}
2857
Stephen Hemminger793b8832005-09-14 16:06:14 -07002858static void sky2_get_ringparam(struct net_device *dev,
2859 struct ethtool_ringparam *ering)
2860{
2861 struct sky2_port *sky2 = netdev_priv(dev);
2862
2863 ering->rx_max_pending = RX_MAX_PENDING;
2864 ering->rx_mini_max_pending = 0;
2865 ering->rx_jumbo_max_pending = 0;
2866 ering->tx_max_pending = TX_RING_SIZE - 1;
2867
2868 ering->rx_pending = sky2->rx_pending;
2869 ering->rx_mini_pending = 0;
2870 ering->rx_jumbo_pending = 0;
2871 ering->tx_pending = sky2->tx_pending;
2872}
2873
2874static int sky2_set_ringparam(struct net_device *dev,
2875 struct ethtool_ringparam *ering)
2876{
2877 struct sky2_port *sky2 = netdev_priv(dev);
2878 int err = 0;
2879
2880 if (ering->rx_pending > RX_MAX_PENDING ||
2881 ering->rx_pending < 8 ||
2882 ering->tx_pending < MAX_SKB_TX_LE ||
2883 ering->tx_pending > TX_RING_SIZE - 1)
2884 return -EINVAL;
2885
2886 if (netif_running(dev))
2887 sky2_down(dev);
2888
2889 sky2->rx_pending = ering->rx_pending;
2890 sky2->tx_pending = ering->tx_pending;
2891
Stephen Hemminger1b537562005-12-20 15:08:07 -08002892 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002893 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002894 if (err)
2895 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002896 else
2897 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002898 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002899
2900 return err;
2901}
2902
Stephen Hemminger793b8832005-09-14 16:06:14 -07002903static int sky2_get_regs_len(struct net_device *dev)
2904{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002905 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002906}
2907
2908/*
2909 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002910 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002911 */
2912static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2913 void *p)
2914{
2915 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002916 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002917
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002918 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002919 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002920 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002921
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002922 memcpy_fromio(p, io, B3_RAM_ADDR);
2923
2924 memcpy_fromio(p + B3_RI_WTO_R1,
2925 io + B3_RI_WTO_R1,
2926 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002927}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002928
2929static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002930 .get_settings = sky2_get_settings,
2931 .set_settings = sky2_set_settings,
2932 .get_drvinfo = sky2_get_drvinfo,
2933 .get_msglevel = sky2_get_msglevel,
2934 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002935 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936 .get_regs_len = sky2_get_regs_len,
2937 .get_regs = sky2_get_regs,
2938 .get_link = ethtool_op_get_link,
2939 .get_sg = ethtool_op_get_sg,
2940 .set_sg = ethtool_op_set_sg,
2941 .get_tx_csum = ethtool_op_get_tx_csum,
2942 .set_tx_csum = ethtool_op_set_tx_csum,
2943 .get_tso = ethtool_op_get_tso,
2944 .set_tso = ethtool_op_set_tso,
2945 .get_rx_csum = sky2_get_rx_csum,
2946 .set_rx_csum = sky2_set_rx_csum,
2947 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002948 .get_coalesce = sky2_get_coalesce,
2949 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002950 .get_ringparam = sky2_get_ringparam,
2951 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 .get_pauseparam = sky2_get_pauseparam,
2953 .set_pauseparam = sky2_set_pauseparam,
2954#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002955 .get_wol = sky2_get_wol,
2956 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002958 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959 .get_stats_count = sky2_get_stats_count,
2960 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002961 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962};
2963
2964/* Initialize network device */
2965static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2966 unsigned port, int highmem)
2967{
2968 struct sky2_port *sky2;
2969 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2970
2971 if (!dev) {
2972 printk(KERN_ERR "sky2 etherdev alloc failed");
2973 return NULL;
2974 }
2975
2976 SET_MODULE_OWNER(dev);
2977 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002978 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979 dev->open = sky2_up;
2980 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002981 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982 dev->hard_start_xmit = sky2_xmit_frame;
2983 dev->get_stats = sky2_get_stats;
2984 dev->set_multicast_list = sky2_set_multicast;
2985 dev->set_mac_address = sky2_set_mac_address;
2986 dev->change_mtu = sky2_change_mtu;
2987 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2988 dev->tx_timeout = sky2_tx_timeout;
2989 dev->watchdog_timeo = TX_WATCHDOG;
2990 if (port == 0)
2991 dev->poll = sky2_poll;
2992 dev->weight = NAPI_WEIGHT;
2993#ifdef CONFIG_NET_POLL_CONTROLLER
2994 dev->poll_controller = sky2_netpoll;
2995#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002996
2997 sky2 = netdev_priv(dev);
2998 sky2->netdev = dev;
2999 sky2->hw = hw;
3000 sky2->msg_enable = netif_msg_init(debug, default_msg);
3001
3002 spin_lock_init(&sky2->tx_lock);
3003 /* Auto speed and flow control */
3004 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003005 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006 sky2->rx_pause = 1;
3007 sky2->duplex = -1;
3008 sky2->speed = -1;
3009 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003010
3011 /* Receive checksum disabled for Yukon XL
3012 * because of observed problems with incorrect
3013 * values when multiple packets are received in one interrupt
3014 */
3015 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
3016
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003017 INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
3018 init_MUTEX(&sky2->phy_sema);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003019 sky2->tx_pending = TX_DEF_PENDING;
3020 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003021 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022
3023 hw->dev[port] = dev;
3024
3025 sky2->port = port;
3026
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003027 dev->features |= NETIF_F_LLTX;
3028 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3029 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030 if (highmem)
3031 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003032 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003034#ifdef SKY2_VLAN_TAG_USED
3035 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3036 dev->vlan_rx_register = sky2_vlan_rx_register;
3037 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3038#endif
3039
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003040 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003042 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003043
3044 /* device is off until link detection */
3045 netif_carrier_off(dev);
3046 netif_stop_queue(dev);
3047
3048 return dev;
3049}
3050
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003051static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052{
3053 const struct sky2_port *sky2 = netdev_priv(dev);
3054
3055 if (netif_msg_probe(sky2))
3056 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3057 dev->name,
3058 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3059 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3060}
3061
3062static int __devinit sky2_probe(struct pci_dev *pdev,
3063 const struct pci_device_id *ent)
3064{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003065 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003066 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003067 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003068
Stephen Hemminger793b8832005-09-14 16:06:14 -07003069 err = pci_enable_device(pdev);
3070 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3072 pci_name(pdev));
3073 goto err_out;
3074 }
3075
Stephen Hemminger793b8832005-09-14 16:06:14 -07003076 err = pci_request_regions(pdev, DRV_NAME);
3077 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3079 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003080 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003081 }
3082
3083 pci_set_master(pdev);
3084
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003085 /* Find power-management capability. */
3086 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3087 if (pm_cap == 0) {
3088 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3089 "aborting.\n");
3090 err = -EIO;
3091 goto err_out_free_regions;
3092 }
3093
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003094 if (sizeof(dma_addr_t) > sizeof(u32) &&
3095 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3096 using_dac = 1;
3097 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3098 if (err < 0) {
3099 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3100 "for consistent allocations\n", pci_name(pdev));
3101 goto err_out_free_regions;
3102 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003103
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003104 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3106 if (err) {
3107 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3108 pci_name(pdev));
3109 goto err_out_free_regions;
3110 }
3111 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003113#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003114 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003115 {
3116 u32 reg;
3117
3118 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3119 reg |= PCI_REV_DESC;
3120 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3121 }
3122#endif
3123
3124 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003125 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 if (!hw) {
3127 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3128 pci_name(pdev));
3129 goto err_out_free_regions;
3130 }
3131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133
3134 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3135 if (!hw->regs) {
3136 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3137 pci_name(pdev));
3138 goto err_out_free_hw;
3139 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003140 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003141
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003142 /* ring for status responses */
3143 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3144 &hw->st_dma);
3145 if (!hw->st_le)
3146 goto err_out_iounmap;
3147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148 err = sky2_reset(hw);
3149 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003150 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003152 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3153 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003154 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003155 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156
Stephen Hemminger793b8832005-09-14 16:06:14 -07003157 dev = sky2_init_netdev(hw, 0, using_dac);
3158 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159 goto err_out_free_pci;
3160
Stephen Hemminger793b8832005-09-14 16:06:14 -07003161 err = register_netdev(dev);
3162 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163 printk(KERN_ERR PFX "%s: cannot register net device\n",
3164 pci_name(pdev));
3165 goto err_out_free_netdev;
3166 }
3167
3168 sky2_show_addr(dev);
3169
3170 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3171 if (register_netdev(dev1) == 0)
3172 sky2_show_addr(dev1);
3173 else {
3174 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003175 printk(KERN_WARNING PFX
3176 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177 hw->dev[1] = NULL;
3178 free_netdev(dev1);
3179 }
3180 }
3181
Stephen Hemminger793b8832005-09-14 16:06:14 -07003182 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
3183 if (err) {
3184 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3185 pci_name(pdev), pdev->irq);
3186 goto err_out_unregister;
3187 }
3188
3189 hw->intr_mask = Y2_IS_BASE;
3190 sky2_write32(hw, B0_IMSK, hw->intr_mask);
3191
3192 pci_set_drvdata(pdev, hw);
3193
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194 return 0;
3195
Stephen Hemminger793b8832005-09-14 16:06:14 -07003196err_out_unregister:
3197 if (dev1) {
3198 unregister_netdev(dev1);
3199 free_netdev(dev1);
3200 }
3201 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202err_out_free_netdev:
3203 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003205 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3207err_out_iounmap:
3208 iounmap(hw->regs);
3209err_out_free_hw:
3210 kfree(hw);
3211err_out_free_regions:
3212 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003214err_out:
3215 return err;
3216}
3217
3218static void __devexit sky2_remove(struct pci_dev *pdev)
3219{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003220 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221 struct net_device *dev0, *dev1;
3222
Stephen Hemminger793b8832005-09-14 16:06:14 -07003223 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003224 return;
3225
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003227 dev1 = hw->dev[1];
3228 if (dev1)
3229 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230 unregister_netdev(dev0);
3231
Stephen Hemminger793b8832005-09-14 16:06:14 -07003232 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003233 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003235 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003236 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237
3238 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003239 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003240 pci_release_regions(pdev);
3241 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003242
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243 if (dev1)
3244 free_netdev(dev1);
3245 free_netdev(dev0);
3246 iounmap(hw->regs);
3247 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 pci_set_drvdata(pdev, NULL);
3250}
3251
3252#ifdef CONFIG_PM
3253static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3254{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003255 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003256 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257
3258 for (i = 0; i < 2; i++) {
3259 struct net_device *dev = hw->dev[i];
3260
3261 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003262 if (!netif_running(dev))
3263 continue;
3264
3265 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267 }
3268 }
3269
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003270 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003271}
3272
3273static int sky2_resume(struct pci_dev *pdev)
3274{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003275 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003276 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 pci_restore_state(pdev);
3279 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003280 err = sky2_set_power_state(hw, PCI_D0);
3281 if (err)
3282 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003283
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003284 err = sky2_reset(hw);
3285 if (err)
3286 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287
3288 for (i = 0; i < 2; i++) {
3289 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003290 if (dev && netif_running(dev)) {
3291 netif_device_attach(dev);
3292 err = sky2_up(dev);
3293 if (err) {
3294 printk(KERN_ERR PFX "%s: could not up: %d\n",
3295 dev->name, err);
3296 dev_close(dev);
3297 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003298 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 }
3300 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003301out:
3302 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303}
3304#endif
3305
3306static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003307 .name = DRV_NAME,
3308 .id_table = sky2_id_table,
3309 .probe = sky2_probe,
3310 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003312 .suspend = sky2_suspend,
3313 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314#endif
3315};
3316
3317static int __init sky2_init_module(void)
3318{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003319 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320}
3321
3322static void __exit sky2_cleanup_module(void)
3323{
3324 pci_unregister_driver(&sky2_driver);
3325}
3326
3327module_init(sky2_init_module);
3328module_exit(sky2_cleanup_module);
3329
3330MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3331MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3332MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003333MODULE_VERSION(DRV_VERSION);