blob: b9770eea28a050d712ed5152c5714dded0026656 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020029#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
34
Tony Lindgrence491cf2009-10-20 09:40:47 -070035#include <plat/dma.h>
36#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020037#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020038#include "omap-mcbsp.h"
39#include "omap-pcm.h"
40
Jarkko Nikula0b604852008-11-12 17:05:51 +020041#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020042
Ilkka Koskinen83905c12010-02-22 12:21:12 +000043#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
44 xhandler_get, xhandler_put) \
45{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
46 .info = omap_mcbsp_st_info_volsw, \
47 .get = xhandler_get, .put = xhandler_put, \
48 .private_value = (unsigned long) &(struct soc_mixer_control) \
49 {.min = xmin, .max = xmax} }
50
Peter Ujfalusi219f4312012-02-03 13:11:47 +020051enum {
52 OMAP_MCBSP_WORD_8 = 0,
53 OMAP_MCBSP_WORD_12,
54 OMAP_MCBSP_WORD_16,
55 OMAP_MCBSP_WORD_20,
56 OMAP_MCBSP_WORD_24,
57 OMAP_MCBSP_WORD_32,
58};
59
Jarkko Nikula2e747962008-04-25 13:55:19 +020060/*
61 * Stream DMA parameters. DMA request line and port address are set runtime
62 * since they are different between OMAP1 and later OMAPs
63 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030064static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
65{
66 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000067 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020068 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030069 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030070 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030071
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000072 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030073
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020074 /*
75 * Configure McBSP threshold based on either:
76 * packet_size, when the sDMA is in packet mode, or based on the
77 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
78 * for mono streams.
79 */
80 if (dma_data->packet_size)
81 words = dma_data->packet_size;
82 else if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
83 words = snd_pcm_lib_period_bytes(substream) /
84 (mcbsp->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030085 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030086 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030087
88 /* Configure McBSP internal buffer usage */
89 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020090 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030091 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020092 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030093}
94
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030095static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
96 struct snd_pcm_hw_rule *rule)
97{
98 struct snd_interval *buffer_size = hw_param_interval(params,
99 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
100 struct snd_interval *channels = hw_param_interval(params,
101 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200102 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300103 struct snd_interval frames;
104 int size;
105
106 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200107 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300108
109 frames.min = size / channels->min;
110 frames.integer = 1;
111 return snd_interval_refine(buffer_size, &frames);
112}
113
Mark Browndee89c42008-11-18 22:11:38 +0000114static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000115 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200116{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200117 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200118 int err = 0;
119
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300120 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200121 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300122
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300123 /*
124 * OMAP3 McBSP FIFO is word structured.
125 * McBSP2 has 1024 + 256 = 1280 word long buffer,
126 * McBSP1,3,4,5 has 128 word long buffer
127 * This means that the size of the FIFO depends on the sample format.
128 * For example on McBSP3:
129 * 16bit samples: size is 128 * 2 = 256 bytes
130 * 32bit samples: size is 128 * 4 = 512 bytes
131 * It is simpler to place constraint for buffer and period based on
132 * channels.
133 * McBSP3 as example again (16 or 32 bit samples):
134 * 1 channel (mono): size is 128 frames (128 words)
135 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
136 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
137 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200138 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200139 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300140 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200141 * smaller buffer than the FIFO size to avoid underruns.
142 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300143 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200144 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
145 snd_pcm_hw_rule_add(substream->runtime, 0,
146 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
147 omap_mcbsp_hwrule_min_buffersize,
148 mcbsp,
149 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300150
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300151 /* Make sure, that the period size is always even */
152 snd_pcm_hw_constraint_step(substream->runtime, 0,
153 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300154 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200155
156 return err;
157}
158
Mark Browndee89c42008-11-18 22:11:38 +0000159static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000160 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200161{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200162 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200163
164 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200165 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200166 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200167 }
168}
169
Mark Browndee89c42008-11-18 22:11:38 +0000170static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000171 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200172{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200173 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300174 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200175
176 switch (cmd) {
177 case SNDRV_PCM_TRIGGER_START:
178 case SNDRV_PCM_TRIGGER_RESUME:
179 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200180 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200181 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200182 break;
183
184 case SNDRV_PCM_TRIGGER_STOP:
185 case SNDRV_PCM_TRIGGER_SUSPEND:
186 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200187 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200188 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200189 break;
190 default:
191 err = -EINVAL;
192 }
193
194 return err;
195}
196
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200197static snd_pcm_sframes_t omap_mcbsp_dai_delay(
198 struct snd_pcm_substream *substream,
199 struct snd_soc_dai *dai)
200{
201 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000202 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200203 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200204 u16 fifo_use;
205 snd_pcm_sframes_t delay;
206
207 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200208 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200209 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200210 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200211
212 /*
213 * Divide the used locations with the channel count to get the
214 * FIFO usage in samples (don't care about partial samples in the
215 * buffer).
216 */
217 delay = fifo_use / substream->runtime->channels;
218
219 return delay;
220}
221
Jarkko Nikula2e747962008-04-25 13:55:19 +0200222static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000223 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000224 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200225{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200226 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200227 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300228 struct omap_pcm_dma_data *dma_data;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300229 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300230 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000231 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200232
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200233 dma_data = &mcbsp->dma_data[substream->stream];
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200234 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530235
Sergey Lapind98508a2010-05-13 19:48:16 +0400236 switch (params_format(params)) {
237 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300238 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300239 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400240 break;
241 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300242 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300243 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400244 break;
245 default:
246 return -EINVAL;
247 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200248 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300249 dma_data->set_threshold = omap_mcbsp_set_threshold;
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200250 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300251 int period_words, max_thrsh;
252
253 period_words = params_period_bytes(params) / (wlen / 8);
254 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200255 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300256 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200257 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300258 /*
259 * If the period contains less or equal number of words,
260 * we are using the original threshold mode setup:
261 * McBSP threshold = sDMA frame size = period_size
262 * Otherwise we switch to sDMA packet mode:
263 * McBSP threshold = sDMA packet size
264 * sDMA frame size = period size
265 */
266 if (period_words > max_thrsh) {
267 int divider = 0;
268
269 /*
270 * Look for the biggest threshold value, which
271 * divides the period size evenly.
272 */
273 divider = period_words / max_thrsh;
274 if (period_words % max_thrsh)
275 divider++;
276 while (period_words % divider &&
277 divider < period_words)
278 divider++;
279 if (divider == period_words)
280 return -EINVAL;
281
282 pkt_size = period_words / divider;
283 sync_mode = OMAP_DMA_SYNC_PACKET;
284 } else {
285 sync_mode = OMAP_DMA_SYNC_FRAME;
286 }
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200287 } else if (channels > 1) {
288 /* Use packet mode for non mono streams */
289 pkt_size = channels;
290 sync_mode = OMAP_DMA_SYNC_PACKET;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300291 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300292 }
293
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300294 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300295 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000296
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300297 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200298
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200299 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200300 /* McBSP already configured by another stream */
301 return 0;
302 }
303
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300304 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
305 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
306 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
307 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200308 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200309 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200310 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
311 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000312 /* Use dual-phase frames */
313 regs->rcr2 |= RPHASE;
314 regs->xcr2 |= XPHASE;
315 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
316 wpf--;
317 regs->rcr2 |= RFRLEN2(wpf - 1);
318 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200319 }
320
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000321 regs->rcr1 |= RFRLEN1(wpf - 1);
322 regs->xcr1 |= XFRLEN1(wpf - 1);
323
Jarkko Nikula2e747962008-04-25 13:55:19 +0200324 switch (params_format(params)) {
325 case SNDRV_PCM_FORMAT_S16_LE:
326 /* Set word lengths */
327 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
328 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
329 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
330 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200331 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400332 case SNDRV_PCM_FORMAT_S32_LE:
333 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400334 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
335 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
336 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
337 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
338 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200339 default:
340 /* Unsupported PCM format */
341 return -EINVAL;
342 }
343
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000344 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
345 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200346 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000347 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200348 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
349 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000350
351 if (framesize < wlen * channels) {
352 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
353 "channels\n", __func__);
354 return -EINVAL;
355 }
356 } else
357 framesize = wlen * channels;
358
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300359 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300360 regs->srgr2 &= ~FPER(0xfff);
361 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300362 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300363 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200364 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000365 regs->srgr2 |= FPER(framesize - 1);
366 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300367 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300368 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200369 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000370 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300371 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300372 break;
373 }
374
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200375 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
376 mcbsp->wlen = wlen;
377 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200378
379 return 0;
380}
381
382/*
383 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
384 * cache is initialized here
385 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100386static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200387 unsigned int fmt)
388{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200389 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200390 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300391 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200392
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200393 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200394 return 0;
395
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200396 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200397 memset(regs, 0, sizeof(*regs));
398 /* Generic McBSP register settings */
399 regs->spcr2 |= XINTM(3) | FREE;
400 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300401 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
402 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300403 regs->rcr2 |= RFIG;
404 regs->xcr2 |= XFIG;
405 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300406
407 /* Configure XCCR/RCCR only for revisions which have ccr registers */
408 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300409 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
410 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200411 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200412
413 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
414 case SND_SOC_DAIFMT_I2S:
415 /* 1-bit data delay */
416 regs->rcr2 |= RDATDLY(1);
417 regs->xcr2 |= XDATDLY(1);
418 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200419 case SND_SOC_DAIFMT_LEFT_J:
420 /* 0-bit data delay */
421 regs->rcr2 |= RDATDLY(0);
422 regs->xcr2 |= XDATDLY(0);
423 regs->spcr1 |= RJUST(2);
424 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300425 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200426 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300427 case SND_SOC_DAIFMT_DSP_A:
428 /* 1-bit data delay */
429 regs->rcr2 |= RDATDLY(1);
430 regs->xcr2 |= XDATDLY(1);
431 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300432 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300433 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200434 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530435 /* 0-bit data delay */
436 regs->rcr2 |= RDATDLY(0);
437 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300438 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300439 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530440 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200441 default:
442 /* Unsupported data format */
443 return -EINVAL;
444 }
445
446 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
447 case SND_SOC_DAIFMT_CBS_CFS:
448 /* McBSP master. Set FS and bit clocks as outputs */
449 regs->pcr0 |= FSXM | FSRM |
450 CLKXM | CLKRM;
451 /* Sample rate generator drives the FS */
452 regs->srgr2 |= FSGM;
453 break;
454 case SND_SOC_DAIFMT_CBM_CFM:
455 /* McBSP slave */
456 break;
457 default:
458 /* Unsupported master/slave configuration */
459 return -EINVAL;
460 }
461
462 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300463 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200464 case SND_SOC_DAIFMT_NB_NF:
465 /*
466 * Normal BCLK + FS.
467 * FS active low. TX data driven on falling edge of bit clock
468 * and RX data sampled on rising edge of bit clock.
469 */
470 regs->pcr0 |= FSXP | FSRP |
471 CLKXP | CLKRP;
472 break;
473 case SND_SOC_DAIFMT_NB_IF:
474 regs->pcr0 |= CLKXP | CLKRP;
475 break;
476 case SND_SOC_DAIFMT_IB_NF:
477 regs->pcr0 |= FSXP | FSRP;
478 break;
479 case SND_SOC_DAIFMT_IB_IF:
480 break;
481 default:
482 return -EINVAL;
483 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300484 if (inv_fs == true)
485 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200486
487 return 0;
488}
489
Liam Girdwood8687eb82008-07-07 16:08:07 +0100490static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200491 int div_id, int div)
492{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200493 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200494 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200495
496 if (div_id != OMAP_MCBSP_CLKGDV)
497 return -ENODEV;
498
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200499 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300500 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200501 regs->srgr1 |= CLKGDV(div - 1);
502
503 return 0;
504}
505
Liam Girdwood8687eb82008-07-07 16:08:07 +0100506static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200507 int clk_id, unsigned int freq,
508 int dir)
509{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200510 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200511 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200512 int err = 0;
513
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200514 if (mcbsp->active) {
515 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300516 return 0;
517 else
518 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300519 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300520
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300521 mcbsp->in_freq = freq;
522 regs->srgr2 &= ~CLKSM;
523 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000524
Jarkko Nikula2e747962008-04-25 13:55:19 +0200525 switch (clk_id) {
526 case OMAP_MCBSP_SYSCLK_CLK:
527 regs->srgr2 |= CLKSM;
528 break;
529 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600530 if (cpu_class_is_omap1()) {
531 err = -EINVAL;
532 break;
533 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200534 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600535 MCBSP_CLKS_PRCM_SRC);
536 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200537 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600538 if (cpu_class_is_omap1()) {
539 err = 0;
540 break;
541 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200542 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600543 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200544 break;
545
546 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
547 regs->srgr2 |= CLKSM;
548 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
549 regs->pcr0 |= SCLKME;
550 break;
551 default:
552 err = -ENODEV;
553 }
554
555 return err;
556}
557
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100558static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800559 .startup = omap_mcbsp_dai_startup,
560 .shutdown = omap_mcbsp_dai_shutdown,
561 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200562 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800563 .hw_params = omap_mcbsp_dai_hw_params,
564 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
565 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
566 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
567};
568
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200569static int omap_mcbsp_probe(struct snd_soc_dai *dai)
570{
571 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
572
573 pm_runtime_enable(mcbsp->dev);
574
575 return 0;
576}
577
578static int omap_mcbsp_remove(struct snd_soc_dai *dai)
579{
580 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
581
582 pm_runtime_disable(mcbsp->dev);
583
584 return 0;
585}
586
Michael Opdenacker6179b772011-10-10 07:07:08 +0200587static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200588 .probe = omap_mcbsp_probe,
589 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000590 .playback = {
591 .channels_min = 1,
592 .channels_max = 16,
593 .rates = OMAP_MCBSP_RATES,
594 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
595 },
596 .capture = {
597 .channels_min = 1,
598 .channels_max = 16,
599 .rates = OMAP_MCBSP_RATES,
600 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
601 },
602 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200603};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300604
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530605static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000606 struct snd_ctl_elem_info *uinfo)
607{
608 struct soc_mixer_control *mc =
609 (struct soc_mixer_control *)kcontrol->private_value;
610 int max = mc->max;
611 int min = mc->min;
612
613 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
614 uinfo->count = 1;
615 uinfo->value.integer.min = min;
616 uinfo->value.integer.max = max;
617 return 0;
618}
619
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200620#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000621static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200622omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000623 struct snd_ctl_elem_value *uc) \
624{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200625 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
626 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000627 struct soc_mixer_control *mc = \
628 (struct soc_mixer_control *)kc->private_value; \
629 int max = mc->max; \
630 int min = mc->min; \
631 int val = uc->value.integer.value[0]; \
632 \
633 if (val < min || val > max) \
634 return -EINVAL; \
635 \
636 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200637 return omap_st_set_chgain(mcbsp, channel, val); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000638}
639
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200640#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000641static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200642omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000643 struct snd_ctl_elem_value *uc) \
644{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200645 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
646 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000647 s16 chgain; \
648 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200649 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000650 return -EAGAIN; \
651 \
652 uc->value.integer.value[0] = chgain; \
653 return 0; \
654}
655
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200656OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
657OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
658OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
659OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000660
661static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
662 struct snd_ctl_elem_value *ucontrol)
663{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200664 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
665 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000666 u8 value = ucontrol->value.integer.value[0];
667
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200668 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000669 return 0;
670
671 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200672 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000673 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200674 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000675
676 return 1;
677}
678
679static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
680 struct snd_ctl_elem_value *ucontrol)
681{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200682 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
683 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000684
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200685 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000686 return 0;
687}
688
689static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
690 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
691 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
692 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
693 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200694 omap_mcbsp_get_st_ch0_volume,
695 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000696 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
697 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200698 omap_mcbsp_get_st_ch1_volume,
699 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000700};
701
702static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
703 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
704 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
705 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
706 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200707 omap_mcbsp_get_st_ch0_volume,
708 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000709 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
710 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200711 omap_mcbsp_get_st_ch1_volume,
712 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000713};
714
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200715int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000716{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200717 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
718 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
719
720 if (!mcbsp->st_data)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000721 return -ENODEV;
722
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200723 switch (cpu_dai->id) {
724 case 2: /* McBSP 2 */
725 return snd_soc_add_dai_controls(cpu_dai,
726 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000727 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200728 case 3: /* McBSP 3 */
729 return snd_soc_add_dai_controls(cpu_dai,
730 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000731 ARRAY_SIZE(omap_mcbsp3_st_controls));
732 default:
733 break;
734 }
735
736 return -EINVAL;
737}
738EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
739
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000740static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
741{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200742 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
743 struct omap_mcbsp *mcbsp;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200744 int ret;
745
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200746 if (!pdata) {
747 dev_err(&pdev->dev, "missing platform data.\n");
748 return -EINVAL;
749 }
750 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
751 if (!mcbsp)
752 return -ENOMEM;
753
754 mcbsp->id = pdev->id;
755 mcbsp->pdata = pdata;
756 mcbsp->dev = &pdev->dev;
757 platform_set_drvdata(pdev, mcbsp);
758
759 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200760 if (!ret)
761 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
762
763 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000764}
765
766static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
767{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200768 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
769
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000770 snd_soc_unregister_dai(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200771
772 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
773 mcbsp->pdata->ops->free(mcbsp->id);
774
775 omap_mcbsp_sysfs_remove(mcbsp);
776
777 clk_put(mcbsp->fclk);
778
779 platform_set_drvdata(pdev, NULL);
780
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000781 return 0;
782}
783
784static struct platform_driver asoc_mcbsp_driver = {
785 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200786 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000787 .owner = THIS_MODULE,
788 },
789
790 .probe = asoc_mcbsp_probe,
791 .remove = __devexit_p(asoc_mcbsp_remove),
792};
793
Axel Linbeda5bf52011-11-25 10:12:16 +0800794module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000795
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300796MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200797MODULE_DESCRIPTION("OMAP I2S SoC Interface");
798MODULE_LICENSE("GPL");