blob: 43e545e443521c87e4120021f0536a371bfffd8d [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07007
8#define I915_CMD_HASH_ORDER 9
9
Oscar Mateo47122742014-07-24 17:04:28 +010010/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
11 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
12 * to give some inclination as to some of the magic values used in the various
13 * workarounds!
14 */
15#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010016#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010017
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020018/*
19 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
20 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
21 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
22 *
23 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
24 * cacheline, the Head Pointer must not be greater than the Tail
25 * Pointer."
26 */
27#define I915_RING_FREE_SPACE 64
28
Zou Nan hai8187a2b2010-05-21 09:08:55 +080029struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020030 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080031 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000032 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033};
34
Dave Gordonbbdc070a2016-07-20 18:16:05 +010035#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
36#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080037
Dave Gordonbbdc070a2016-07-20 18:16:05 +010038#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
39#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080040
Dave Gordonbbdc070a2016-07-20 18:16:05 +010041#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
42#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080043
Dave Gordonbbdc070a2016-07-20 18:16:05 +010044#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
45#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080046
Dave Gordonbbdc070a2016-07-20 18:16:05 +010047#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
48#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020049
Dave Gordonbbdc070a2016-07-20 18:16:05 +010050#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
51#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053052
Ben Widawsky3e789982014-06-30 09:53:37 -070053/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
54 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
55 */
Chris Wilson8c126722016-04-07 07:29:14 +010056#define gen8_semaphore_seqno_size sizeof(uint64_t)
57#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
58 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070059#define GEN8_SIGNAL_OFFSET(__ring, to) \
60 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
Chris Wilson8c126722016-04-07 07:29:14 +010061 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070062#define GEN8_WAIT_OFFSET(__ring, from) \
63 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
Chris Wilson8c126722016-04-07 07:29:14 +010064 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070065
Chris Wilson7e37f882016-08-02 22:50:21 +010066enum intel_engine_hangcheck_action {
Mika Kuoppalada661462013-09-06 16:03:28 +030067 HANGCHECK_IDLE = 0,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030068 HANGCHECK_WAIT,
69 HANGCHECK_ACTIVE,
70 HANGCHECK_KICK,
71 HANGCHECK_HUNG,
72};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030073
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020074#define HANGCHECK_SCORE_RING_HUNG 31
75
Chris Wilson7e37f882016-08-02 22:50:21 +010076struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +000077 u64 acthd;
Chris Wilsonaca34b62016-07-06 12:39:02 +010078 unsigned long user_interrupts;
Mika Kuoppala92cab732013-05-24 17:16:07 +030079 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030080 int score;
Chris Wilson7e37f882016-08-02 22:50:21 +010081 enum intel_engine_hangcheck_action action;
Chris Wilson4be17382014-06-06 10:22:29 +010082 int deadlock;
Mika Kuoppala61642ff2015-12-01 17:56:12 +020083 u32 instdone[I915_NUM_INSTDONE_REG];
Mika Kuoppala92cab732013-05-24 17:16:07 +030084};
85
Chris Wilson7e37f882016-08-02 22:50:21 +010086struct intel_ring {
Oscar Mateo8ee14972014-05-22 14:13:34 +010087 struct drm_i915_gem_object *obj;
Chris Wilsonf2f0ed72016-07-20 13:31:56 +010088 void *vaddr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +000089 struct i915_vma *vma;
Oscar Mateo8ee14972014-05-22 14:13:34 +010090
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000091 struct intel_engine_cs *engine;
Chris Wilson608c1a52015-09-03 13:01:40 +010092 struct list_head link;
Daniel Vetter0c7dd532014-08-11 16:17:44 +020093
Chris Wilson675d9ad2016-08-04 07:52:36 +010094 struct list_head request_list;
95
Oscar Mateo8ee14972014-05-22 14:13:34 +010096 u32 head;
97 u32 tail;
98 int space;
99 int size;
100 int effective_size;
101
102 /** We track the position of the requests in the ring buffer, and
103 * when each is retired we increment last_retired_head as the GPU
104 * must have finished processing the request and so we know we
105 * can advance the ringbuffer up to that position.
106 *
107 * last_retired_head is set to -1 after the value is consumed so
108 * we can detect new retirements.
109 */
110 u32 last_retired_head;
111};
112
Chris Wilsone2efd132016-05-24 14:53:34 +0100113struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800114struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000115
Arun Siluvery17ee9502015-06-19 19:07:01 +0100116/*
117 * we use a single page to load ctx workarounds so all of these
118 * values are referred in terms of dwords
119 *
120 * struct i915_wa_ctx_bb:
121 * offset: specifies batch starting position, also helpful in case
122 * if we want to have multiple batches at different offsets based on
123 * some criteria. It is not a requirement at the moment but provides
124 * an option for future use.
125 * size: size of the batch in DWORDS
126 */
127struct i915_ctx_workarounds {
128 struct i915_wa_ctx_bb {
129 u32 offset;
130 u32 size;
131 } indirect_ctx, per_ctx;
132 struct drm_i915_gem_object *obj;
133};
134
Chris Wilsonc81d4612016-07-01 17:23:25 +0100135struct drm_i915_gem_request;
136
Chris Wilsonc0336662016-05-06 15:40:21 +0100137struct intel_engine_cs {
138 struct drm_i915_private *i915;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800139 const char *name;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000140 enum intel_engine_id {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000141 RCS = 0,
Daniel Vetter96154f22011-12-14 13:57:00 +0100142 BCS,
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000143 VCS,
144 VCS2, /* Keep instances of the same type engine together. */
145 VECS
Chris Wilson92204342010-09-18 11:02:01 +0100146 } id;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000147#define I915_NUM_ENGINES 5
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000148#define _VCS(n) (VCS + (n))
Chris Wilson426960b2016-01-15 16:51:46 +0000149 unsigned int exec_id;
Chris Wilson215a7e32016-04-29 13:18:23 +0100150 unsigned int hw_id;
151 unsigned int guc_id; /* XXX same as hw_id? */
Chris Wilson04769652016-07-20 09:21:11 +0100152 u64 fence_context;
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200153 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100154 unsigned int irq_shift;
Chris Wilson7e37f882016-08-02 22:50:21 +0100155 struct intel_ring *buffer;
Chris Wilson608c1a52015-09-03 13:01:40 +0100156 struct list_head buffers;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800157
Chris Wilson688e6c72016-07-01 17:23:15 +0100158 /* Rather than have every client wait upon all user interrupts,
159 * with the herd waking after every interrupt and each doing the
160 * heavyweight seqno dance, we delegate the task (of being the
161 * bottom-half of the user interrupt) to the first client. After
162 * every interrupt, we wake up one client, who does the heavyweight
163 * coherent seqno read and either goes back to sleep (if incomplete),
164 * or wakes up all the completed clients in parallel, before then
165 * transferring the bottom-half status to the next client in the queue.
166 *
167 * Compared to walking the entire list of waiters in a single dedicated
168 * bottom-half, we reduce the latency of the first waiter by avoiding
169 * a context switch, but incur additional coherent seqno reads when
170 * following the chain of request breadcrumbs. Since it is most likely
171 * that we have a single client waiting on each seqno, then reducing
172 * the overhead of waking that client is much preferred.
173 */
174 struct intel_breadcrumbs {
Chris Wilsonaca34b62016-07-06 12:39:02 +0100175 struct task_struct *irq_seqno_bh; /* bh for user interrupts */
176 unsigned long irq_wakeups;
177 bool irq_posted;
178
Chris Wilson688e6c72016-07-01 17:23:15 +0100179 spinlock_t lock; /* protects the lists of requests */
180 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100181 struct rb_root signals; /* sorted by retirement */
Chris Wilson688e6c72016-07-01 17:23:15 +0100182 struct intel_wait *first_wait; /* oldest waiter by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100183 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsonb3850852016-07-01 17:23:26 +0100184 struct drm_i915_gem_request *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100185 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilsonaca34b62016-07-06 12:39:02 +0100186
187 bool irq_enabled : 1;
188 bool rpm_wakelock : 1;
Chris Wilson688e6c72016-07-01 17:23:15 +0100189 } breadcrumbs;
190
Chris Wilson06fbca72015-04-07 16:20:36 +0100191 /*
192 * A pool of objects to use as shadow copies of client batch buffers
193 * when the command parser is enabled. Prevents the client from
194 * modifying the batch contents after software parsing.
195 */
196 struct i915_gem_batch_pool batch_pool;
197
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800198 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100199 struct i915_ctx_workarounds wa_ctx;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800200
Chris Wilson61ff75a2016-07-01 17:23:28 +0100201 u32 irq_keep_mask; /* always keep these interrupts */
202 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100203 void (*irq_enable)(struct intel_engine_cs *engine);
204 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800205
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100206 int (*init_hw)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800207
John Harrison87531812015-05-29 17:43:44 +0100208 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100209
Chris Wilsonddd66c52016-08-02 22:50:31 +0100210 int (*emit_flush)(struct drm_i915_gem_request *request,
211 u32 mode);
212#define EMIT_INVALIDATE BIT(0)
213#define EMIT_FLUSH BIT(1)
214#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
215 int (*emit_bb_start)(struct drm_i915_gem_request *req,
216 u64 offset, u32 length,
217 unsigned int dispatch_flags);
218#define I915_DISPATCH_SECURE BIT(0)
219#define I915_DISPATCH_PINNED BIT(1)
220#define I915_DISPATCH_RS BIT(2)
221 int (*emit_request)(struct drm_i915_gem_request *req);
222 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100223 /* Some chipsets are not quite as coherent as advertised and need
224 * an expensive kick to force a true read of the up-to-date seqno.
225 * However, the up-to-date seqno is not always required and the last
226 * seen value is good enough. Note that the seqno will always be
227 * monotonic, even if not coherent.
228 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100229 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100230 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700231
Ben Widawsky3e789982014-06-30 09:53:37 -0700232 /* GEN8 signal/wait table - never trust comments!
233 * signal to signal to signal to signal to signal to
234 * RCS VCS BCS VECS VCS2
235 * --------------------------------------------------------------------
236 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
237 * |-------------------------------------------------------------------
238 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
239 * |-------------------------------------------------------------------
240 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
241 * |-------------------------------------------------------------------
242 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
243 * |-------------------------------------------------------------------
244 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
245 * |-------------------------------------------------------------------
246 *
247 * Generalization:
248 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
249 * ie. transpose of g(x, y)
250 *
251 * sync from sync from sync from sync from sync from
252 * RCS VCS BCS VECS VCS2
253 * --------------------------------------------------------------------
254 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
255 * |-------------------------------------------------------------------
256 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
257 * |-------------------------------------------------------------------
258 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
259 * |-------------------------------------------------------------------
260 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
261 * |-------------------------------------------------------------------
262 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
263 * |-------------------------------------------------------------------
264 *
265 * Generalization:
266 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
267 * ie. transpose of f(x, y)
268 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700269 struct {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000270 u32 sync_seqno[I915_NUM_ENGINES-1];
Ben Widawsky78325f22014-04-29 14:52:29 -0700271
Ben Widawsky3e789982014-06-30 09:53:37 -0700272 union {
273 struct {
274 /* our mbox written by others */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000275 u32 wait[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700276 /* mboxes this ring signals to */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000277 i915_reg_t signal[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700278 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000279 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700280 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700281
282 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100283 int (*sync_to)(struct drm_i915_gem_request *req,
284 struct drm_i915_gem_request *signal);
285 int (*signal)(struct drm_i915_gem_request *req);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700286 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700287
Oscar Mateo4da46e12014-07-24 17:04:27 +0100288 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100289 struct tasklet_struct irq_tasklet;
290 spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */
Michel Thierryacdd8842014-07-24 17:04:38 +0100291 struct list_head execlist_queue;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100292 unsigned int fw_domains;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000293 unsigned int next_context_status_buffer;
294 unsigned int idle_lite_restore_wa;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000295 bool disable_lite_restore_wa;
296 u32 ctx_desc_template;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100297
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800298 /**
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800299 * List of breadcrumbs associated with GPU requests currently
300 * outstanding.
301 */
302 struct list_head request_list;
303
Chris Wilsona56ba562010-09-28 10:07:56 +0100304 /**
Tomas Elf94f7bbe2015-07-09 15:30:57 +0100305 * Seqno of request most recently submitted to request_list.
306 * Used exclusively by hang checker to avoid grabbing lock while
307 * inspecting request list.
308 */
309 u32 last_submitted_seqno;
310
Chris Wilsondcff85c2016-08-05 10:14:11 +0100311 /* An RCU guarded pointer to the last request. No reference is
312 * held to the request, users must carefully acquire a reference to
313 * the request using i915_gem_active_get_request_rcu(), or hold the
314 * struct_mutex.
315 */
316 struct i915_gem_active last_request;
317
Chris Wilsone2efd132016-05-24 14:53:34 +0100318 struct i915_gem_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700319
Chris Wilson7e37f882016-08-02 22:50:21 +0100320 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300321
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100322 struct {
323 struct drm_i915_gem_object *obj;
324 u32 gtt_offset;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100325 } scratch;
Brad Volkin351e3db2014-02-18 10:15:46 -0800326
Brad Volkin44e895a2014-05-10 14:10:43 -0700327 bool needs_cmd_parser;
328
Brad Volkin351e3db2014-02-18 10:15:46 -0800329 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700330 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100331 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800332 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700333 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800334
335 /*
336 * Table of registers allowed in commands that read/write registers.
337 */
Jordan Justen361b0272016-03-06 23:30:27 -0800338 const struct drm_i915_reg_table *reg_tables;
339 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800340
341 /*
342 * Returns the bitmask for the length field of the specified command.
343 * Return 0 for an unrecognized/invalid command.
344 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100345 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800346 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100347 * If not, it calls this function to determine the per-engine length
348 * field encoding for the command (i.e. different opcode ranges use
349 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800350 */
351 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800352};
353
Dave Gordonb0366a52015-12-08 15:02:36 +0000354static inline bool
Chris Wilson67d97da2016-07-04 08:08:31 +0100355intel_engine_initialized(const struct intel_engine_cs *engine)
Dave Gordonb0366a52015-12-08 15:02:36 +0000356{
Chris Wilsonc0336662016-05-06 15:40:21 +0100357 return engine->i915 != NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +0000358}
Chris Wilsonb4519512012-05-11 14:29:30 +0100359
Daniel Vetter96154f22011-12-14 13:57:00 +0100360static inline unsigned
Chris Wilson67d97da2016-07-04 08:08:31 +0100361intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100362{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000363 return 1 << engine->id;
Daniel Vetter96154f22011-12-14 13:57:00 +0100364}
365
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800366static inline u32
Chris Wilson7e37f882016-08-02 22:50:21 +0100367intel_engine_sync_index(struct intel_engine_cs *engine,
368 struct intel_engine_cs *other)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000369{
370 int idx;
371
372 /*
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -0700373 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
374 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
375 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
376 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
377 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000378 */
379
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000380 idx = (other - engine) - 1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000381 if (idx < 0)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000382 idx += I915_NUM_ENGINES;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000383
384 return idx;
385}
386
Imre Deak319404d2015-08-14 18:35:27 +0300387static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000388intel_flush_status_page(struct intel_engine_cs *engine, int reg)
Imre Deak319404d2015-08-14 18:35:27 +0300389{
Chris Wilson0d317ce2016-04-09 10:57:56 +0100390 mb();
391 clflush(&engine->status_page.page_addr[reg]);
392 mb();
Imre Deak319404d2015-08-14 18:35:27 +0300393}
394
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000395static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100396intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800397{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200398 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100399 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800400}
401
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200402static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000403intel_write_status_page(struct intel_engine_cs *engine,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200404 int reg, u32 value)
405{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000406 engine->status_page.page_addr[reg] = value;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200407}
408
Jani Nikulae2828912016-01-18 09:19:47 +0200409/*
Chris Wilson311bd682011-01-13 19:06:50 +0000410 * Reads a dword out of the status page, which is written to from the command
411 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
412 * MI_STORE_DATA_IMM.
413 *
414 * The following dwords have a reserved meaning:
415 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
416 * 0x04: ring 0 head pointer
417 * 0x05: ring 1 head pointer (915-class)
418 * 0x06: ring 2 head pointer (915-class)
419 * 0x10-0x1b: Context status DWords (GM45)
420 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000421 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000422 *
Thomas Danielb07da532015-02-18 11:48:21 +0000423 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000424 */
Thomas Danielb07da532015-02-18 11:48:21 +0000425#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200426#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000427#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700428#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000429
Chris Wilson7e37f882016-08-02 22:50:21 +0100430struct intel_ring *
431intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100432int intel_ring_pin(struct intel_ring *ring);
433void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100434void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100435
Chris Wilson7e37f882016-08-02 22:50:21 +0100436void intel_engine_stop(struct intel_engine_cs *engine);
437void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700438
John Harrison6689cb22015-03-19 12:30:08 +0000439int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
440
John Harrison5fb9de12015-05-29 17:44:07 +0100441int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
John Harrisonbba09b12015-05-29 17:44:06 +0100442int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100443
Chris Wilson7e37f882016-08-02 22:50:21 +0100444static inline void intel_ring_emit(struct intel_ring *ring, u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100445{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100446 *(uint32_t *)(ring->vaddr + ring->tail) = data;
447 ring->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100448}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100449
Chris Wilson7e37f882016-08-02 22:50:21 +0100450static inline void intel_ring_emit_reg(struct intel_ring *ring, i915_reg_t reg)
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200451{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100452 intel_ring_emit(ring, i915_mmio_reg_offset(reg));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200453}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100454
Chris Wilson7e37f882016-08-02 22:50:21 +0100455static inline void intel_ring_advance(struct intel_ring *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100456{
Chris Wilson8f942012016-08-02 22:50:30 +0100457 /* Dummy function.
458 *
459 * This serves as a placeholder in the code so that the reader
460 * can compare against the preceding intel_ring_begin() and
461 * check that the number of dwords emitted matches the space
462 * reserved for the command packet (i.e. the value passed to
463 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100464 */
Chris Wilson8f942012016-08-02 22:50:30 +0100465}
466
467static inline u32 intel_ring_offset(struct intel_ring *ring, u32 value)
468{
469 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
470 return value & (ring->size - 1);
Chris Wilson09246732013-08-10 22:16:32 +0100471}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100472
Oscar Mateo82e104c2014-07-24 17:04:26 +0100473int __intel_ring_space(int head, int tail, int size);
Chris Wilson32c04f12016-08-02 22:50:22 +0100474void intel_ring_update_space(struct intel_ring *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100475
Chris Wilson7e37f882016-08-02 22:50:21 +0100476void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800477
Chris Wilson7d5ea802016-07-01 17:23:20 +0100478int intel_init_pipe_control(struct intel_engine_cs *engine, int size);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000479void intel_fini_pipe_control(struct intel_engine_cs *engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100480
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100481void intel_engine_setup_common(struct intel_engine_cs *engine);
482int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100483void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100484
Chris Wilsondcff85c2016-08-05 10:14:11 +0100485static inline int intel_engine_idle(struct intel_engine_cs *engine,
486 bool interruptible)
487{
488 /* Wait upon the last request to be completed */
489 return i915_gem_active_wait_unlocked(&engine->last_request,
490 interruptible, NULL, NULL);
491}
492
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100493int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
494int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
495int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine);
496int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
497int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800498
Chris Wilson7e37f882016-08-02 22:50:21 +0100499u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +0100500static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
501{
502 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
503}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200504
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000505int init_workarounds_ring(struct intel_engine_cs *engine);
Michel Thierry771b9a52014-11-11 16:47:33 +0000506
John Harrison29b1b412015-06-18 13:10:09 +0100507/*
508 * Arbitrary size for largest possible 'add request' sequence. The code paths
509 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100510 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
511 * we need to allocate double the largest single packet within that emission
512 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100513 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100514#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100515
Chris Wilsona58c01a2016-04-29 13:18:21 +0100516static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
517{
518 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
519}
520
Chris Wilson688e6c72016-07-01 17:23:15 +0100521/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100522int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
523
524static inline void intel_wait_init(struct intel_wait *wait, u32 seqno)
525{
526 wait->tsk = current;
527 wait->seqno = seqno;
528}
529
530static inline bool intel_wait_complete(const struct intel_wait *wait)
531{
532 return RB_EMPTY_NODE(&wait->node);
533}
534
535bool intel_engine_add_wait(struct intel_engine_cs *engine,
536 struct intel_wait *wait);
537void intel_engine_remove_wait(struct intel_engine_cs *engine,
538 struct intel_wait *wait);
Chris Wilsonb3850852016-07-01 17:23:26 +0100539void intel_engine_enable_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100540
541static inline bool intel_engine_has_waiter(struct intel_engine_cs *engine)
542{
Chris Wilsonaca34b62016-07-06 12:39:02 +0100543 return READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson688e6c72016-07-01 17:23:15 +0100544}
545
546static inline bool intel_engine_wakeup(struct intel_engine_cs *engine)
547{
548 bool wakeup = false;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100549 struct task_struct *tsk = READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson688e6c72016-07-01 17:23:15 +0100550 /* Note that for this not to dangerously chase a dangling pointer,
551 * the caller is responsible for ensure that the task remain valid for
552 * wake_up_process() i.e. that the RCU grace period cannot expire.
553 *
554 * Also note that tsk is likely to be in !TASK_RUNNING state so an
555 * early test for tsk->state != TASK_RUNNING before wake_up_process()
556 * is unlikely to be beneficial.
557 */
558 if (tsk)
559 wakeup = wake_up_process(tsk);
560 return wakeup;
561}
562
563void intel_engine_enable_fake_irq(struct intel_engine_cs *engine);
564void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
565unsigned int intel_kick_waiters(struct drm_i915_private *i915);
Chris Wilsonc81d4612016-07-01 17:23:25 +0100566unsigned int intel_kick_signalers(struct drm_i915_private *i915);
Chris Wilson688e6c72016-07-01 17:23:15 +0100567
Chris Wilsondcff85c2016-08-05 10:14:11 +0100568static inline bool intel_engine_is_active(struct intel_engine_cs *engine)
569{
570 return i915_gem_active_isset(&engine->last_request);
571}
572
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800573#endif /* _INTEL_RINGBUFFER_H_ */