blob: 9454d123f4bb0a37700dd875fc78c48fa66eb403 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030040#define MCASP_MAX_AFIFO_DEPTH 64
41
Peter Ujfalusi790bb942014-02-03 14:51:52 +020042struct davinci_mcasp_context {
43 u32 txfmtctl;
44 u32 rxfmtctl;
45 u32 txfmt;
46 u32 rxfmt;
47 u32 aclkxctl;
48 u32 aclkrctl;
49 u32 pdir;
50};
51
Peter Ujfalusi70091a32013-11-14 11:35:29 +020052struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020053 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020054 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020056 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020057 struct device *dev;
58
59 /* McASP specific data */
60 int tdm_slots;
61 u8 op_mode;
62 u8 num_serializer;
63 u8 *serial_dir;
64 u8 version;
65 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020066 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020067
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020068 int sysclk_freq;
69 bool bclk_master;
70
Peter Ujfalusi21400a72013-11-14 11:35:26 +020071 /* McASP FIFO related */
72 u8 txnumevt;
73 u8 rxnumevt;
74
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020075 bool dat_port;
76
Peter Ujfalusi21400a72013-11-14 11:35:26 +020077#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020078 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020079#endif
80};
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel(__raw_readl(reg) | val, reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~(val)), reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
101}
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107}
108
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200109static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112}
113
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200114static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400115{
116 int i = 0;
117
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119
120 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
121 /* loop count is to avoid the lock-up */
122 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200123 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124 break;
125 }
126
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 printk(KERN_ERR "GBLCTL write error\n");
129}
130
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200131static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
132{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
134 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135
136 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
137}
138
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200139static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200141 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200143
144 /*
145 * When ASYNC == 0 the transmit and receive sections operate
146 * synchronously from the transmit clock and frame sync. We need to make
147 * sure that the TX signlas are enabled when starting reception.
148 */
149 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152 }
153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
155 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200157 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
159 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200161 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200163
164 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400166}
167
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200168static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400169{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400170 u8 offset = 0, i;
171 u32 cnt;
172
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
176 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400177
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
180 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200181 for (i = 0; i < mcasp->num_serializer; i++) {
182 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400183 offset = i;
184 break;
185 }
186 }
187
188 /* wait for TX ready */
189 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 TXSTATE) && (cnt < 100000))
192 cnt++;
193
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400195}
196
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400198{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200199 u32 reg;
200
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200201 mcasp->streams++;
202
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200211 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200212 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200213 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
214 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530215 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400217 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400218}
219
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200222 /*
223 * In synchronous mode stop the TX clocks if no other stream is
224 * running
225 */
226 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200227 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
230 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400231}
232
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200233static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400234{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200235 u32 val = 0;
236
237 /*
238 * In synchronous mode keep TX clocks running if the capture stream is
239 * still running.
240 */
241 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
242 val = TXHCLKRST | TXCLKRST | TXFSRST;
243
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200244 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
245 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246}
247
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200250 u32 reg;
251
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200252 mcasp->streams--;
253
Chaithrika U S539d3d82009-09-23 10:12:08 -0400254 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200255 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200256 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200257 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530258 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400260 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200261 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200262 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200263 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530264 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400266 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267}
268
269static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
270 unsigned int fmt)
271{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200272 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200273 int ret = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400274
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200275 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200276 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
277 case SND_SOC_DAIFMT_DSP_B:
278 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200279 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
280 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200281 break;
282 default:
283 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200284 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
285 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200286
287 /* make 1st data bit occur one ACLK cycle after the frame sync */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200288 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
289 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
Daniel Mack5296cf22012-10-04 15:08:42 +0200290 break;
291 }
292
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400293 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
294 case SND_SOC_DAIFMT_CBS_CFS:
295 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200296 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
297 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400298
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200299 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
300 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400301
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200302 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
303 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200304 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400305 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400306 case SND_SOC_DAIFMT_CBM_CFS:
307 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200308 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
309 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400310
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200311 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
312 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400313
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200314 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
315 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200316 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400317 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400318 case SND_SOC_DAIFMT_CBM_CFM:
319 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200320 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
321 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400322
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200323 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
324 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400325
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200326 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
327 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200328 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400329 break;
330
331 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200332 ret = -EINVAL;
333 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400334 }
335
336 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
337 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200338 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
339 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400340
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300341 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200342 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400343 break;
344
345 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200346 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
347 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400348
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300349 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200350 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400351 break;
352
353 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
355 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400356
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300357 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200358 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400359 break;
360
361 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200362 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
363 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400364
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200365 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
366 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367 break;
368
369 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200370 ret = -EINVAL;
371 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400372 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200373out:
374 pm_runtime_put_sync(mcasp->dev);
375 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376}
377
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200378static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
379{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200380 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200381
382 switch (div_id) {
383 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200384 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200385 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200386 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200387 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
388 break;
389
390 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200391 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200392 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200393 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200394 ACLKRDIV(div - 1), ACLKRDIV_MASK);
395 break;
396
Daniel Mack1b3bc062012-12-05 18:20:38 +0100397 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200398 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100399 break;
400
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200401 default:
402 return -EINVAL;
403 }
404
405 return 0;
406}
407
Daniel Mack5b66aa22012-10-04 15:08:41 +0200408static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
409 unsigned int freq, int dir)
410{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200411 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200412
413 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200414 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
415 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
416 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200417 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200418 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
419 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
420 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200421 }
422
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200423 mcasp->sysclk_freq = freq;
424
Daniel Mack5b66aa22012-10-04 15:08:41 +0200425 return 0;
426}
427
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200428static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100429 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400430{
Daniel Mackba764b32012-12-05 18:20:37 +0100431 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200432 u32 tx_rotate = (word_length / 4) & 0x7;
433 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100434 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400435
Daniel Mack1b3bc062012-12-05 18:20:38 +0100436 /*
437 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
438 * callback, take it into account here. That allows us to for example
439 * send 32 bits per channel to the codec, while only 16 of them carry
440 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200441 * The clock ratio is given for a full period of data (for I2S format
442 * both left and right channels), so it has to be divided by number of
443 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100444 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200445 if (mcasp->bclk_lrclk_ratio)
446 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100447
Daniel Mackba764b32012-12-05 18:20:37 +0100448 /* mapping of the XSSZ bit-field as described in the datasheet */
449 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400450
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200451 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200452 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
453 RXSSZ(0x0F));
454 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
455 TXSSZ(0x0F));
456 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
457 TXROT(7));
458 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
459 RXROT(7));
460 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200461 }
462
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200463 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400464
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400465 return 0;
466}
467
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200468static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300469 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400470{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300471 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
472 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400473 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400474 u8 tx_ser = 0;
475 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200476 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100477 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300478 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200479 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400480 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200481 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200482 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400483
484 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200485 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400486
487 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200488 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
489 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400490 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200491 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
492 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400493 }
494
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200495 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200496 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
497 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200498 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100499 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200500 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400501 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200502 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100503 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200504 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400505 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100506 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200507 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
508 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400509 }
510 }
511
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300512 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
513 active_serializers = tx_ser;
514 numevt = mcasp->txnumevt;
515 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
516 } else {
517 active_serializers = rx_ser;
518 numevt = mcasp->rxnumevt;
519 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
520 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100521
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300522 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200523 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300524 "enabled in mcasp (%d)\n", channels,
525 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100526 return -EINVAL;
527 }
528
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300529 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300530 if (!numevt) {
531 /* Configure the burst size for platform drivers */
532 dma_params->fifo_level = 0;
533 dma_data->maxburst = 0;
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300534 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300535 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400536
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300537 if (period_words % active_serializers) {
538 dev_err(mcasp->dev, "Invalid combination of period words and "
539 "active serializers: %d, %d\n", period_words,
540 active_serializers);
541 return -EINVAL;
542 }
543
544 /*
545 * Calculate the optimal AFIFO depth for platform side:
546 * The number of words for numevt need to be in steps of active
547 * serializers.
548 */
549 n = numevt % active_serializers;
550 if (n)
551 numevt += (active_serializers - n);
552 while (period_words % numevt && numevt > 0)
553 numevt -= active_serializers;
554 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300555 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400556
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300557 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
558 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100559
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300560 /* Configure the burst size for platform drivers */
561 dma_params->fifo_level = numevt;
562 dma_data->maxburst = numevt;
563
Michal Bachraty2952b272013-02-28 16:07:08 +0100564 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400565}
566
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200567static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400568{
569 int i, active_slots;
570 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200571 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400572
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200573 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
574 dev_err(mcasp->dev, "tdm slot %d not supported\n",
575 mcasp->tdm_slots);
576 return -EINVAL;
577 }
578
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200579 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400580 for (i = 0; i < active_slots; i++)
581 mask |= (1 << i);
582
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200583 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400584
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200585 if (!mcasp->dat_port)
586 busel = TXSEL;
587
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200588 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
589 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
590 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
591 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400592
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200593 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
594 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
595 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
596 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400597
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200598 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400599}
600
601/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200602static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400603{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400604 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
605 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200606 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400607
608 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200609 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400610
611 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200612 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400613
614 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200615 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400616
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200617 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400618
619 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200620 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400621
622 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200623 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200624
625 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400626}
627
628static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
629 struct snd_pcm_hw_params *params,
630 struct snd_soc_dai *cpu_dai)
631{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200632 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200634 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400635 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200636 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300637 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200638 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200639
640 /* If mcasp is BCLK master we need to set BCLK divider */
641 if (mcasp->bclk_master) {
642 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
643 if (mcasp->sysclk_freq % bclk_freq != 0) {
Peter Ujfalusif5b02b42014-04-01 15:55:08 +0300644 dev_err(mcasp->dev, "Can't produce required BCLK\n");
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200645 return -EINVAL;
646 }
647 davinci_mcasp_set_clkdiv(
648 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
649 }
650
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300651 ret = mcasp_common_hw_param(mcasp, substream->stream,
652 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200653 if (ret)
654 return ret;
655
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200656 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200657 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200659 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
660
661 if (ret)
662 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400663
664 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400665 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400666 case SNDRV_PCM_FORMAT_S8:
667 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100668 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400669 break;
670
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400671 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400672 case SNDRV_PCM_FORMAT_S16_LE:
673 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100674 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400675 break;
676
Daniel Mack21eb24d2012-10-09 09:35:16 +0200677 case SNDRV_PCM_FORMAT_U24_3LE:
678 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200679 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100680 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200681 break;
682
Daniel Mack6b7fa012012-10-09 11:56:40 +0200683 case SNDRV_PCM_FORMAT_U24_LE:
684 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400685 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400686 case SNDRV_PCM_FORMAT_S32_LE:
687 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100688 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400689 break;
690
691 default:
692 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
693 return -EINVAL;
694 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400695
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300696 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400697 dma_params->acnt = 4;
698 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400699 dma_params->acnt = dma_params->data_type;
700
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200701 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400702
703 return 0;
704}
705
706static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
707 int cmd, struct snd_soc_dai *cpu_dai)
708{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200709 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400710 int ret = 0;
711
712 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400713 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530714 case SNDRV_PCM_TRIGGER_START:
715 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200716 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400717 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400718 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530719 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400720 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200721 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400722 break;
723
724 default:
725 ret = -EINVAL;
726 }
727
728 return ret;
729}
730
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100731static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400732 .trigger = davinci_mcasp_trigger,
733 .hw_params = davinci_mcasp_hw_params,
734 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200735 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200736 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400737};
738
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300739static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
740{
741 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
742
743 if (mcasp->version == MCASP_VERSION_4) {
744 /* Using dmaengine PCM */
745 dai->playback_dma_data =
746 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
747 dai->capture_dma_data =
748 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
749 } else {
750 /* Using davinci-pcm */
751 dai->playback_dma_data = mcasp->dma_params;
752 dai->capture_dma_data = mcasp->dma_params;
753 }
754
755 return 0;
756}
757
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200758#ifdef CONFIG_PM_SLEEP
759static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
760{
761 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200762 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200763
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200764 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
765 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
766 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
767 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
768 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
769 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
770 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200771
772 return 0;
773}
774
775static int davinci_mcasp_resume(struct snd_soc_dai *dai)
776{
777 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200778 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200779
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200780 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
781 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
782 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
783 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
784 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
785 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
786 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200787
788 return 0;
789}
790#else
791#define davinci_mcasp_suspend NULL
792#define davinci_mcasp_resume NULL
793#endif
794
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200795#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
796
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400797#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
798 SNDRV_PCM_FMTBIT_U8 | \
799 SNDRV_PCM_FMTBIT_S16_LE | \
800 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200801 SNDRV_PCM_FMTBIT_S24_LE | \
802 SNDRV_PCM_FMTBIT_U24_LE | \
803 SNDRV_PCM_FMTBIT_S24_3LE | \
804 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400805 SNDRV_PCM_FMTBIT_S32_LE | \
806 SNDRV_PCM_FMTBIT_U32_LE)
807
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000808static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400809 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000810 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300811 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200812 .suspend = davinci_mcasp_suspend,
813 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400814 .playback = {
815 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100816 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400817 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400818 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400819 },
820 .capture = {
821 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100822 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400823 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400824 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400825 },
826 .ops = &davinci_mcasp_dai_ops,
827
828 },
829 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200830 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300831 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400832 .playback = {
833 .channels_min = 1,
834 .channels_max = 384,
835 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400836 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 },
838 .ops = &davinci_mcasp_dai_ops,
839 },
840
841};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400842
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700843static const struct snd_soc_component_driver davinci_mcasp_component = {
844 .name = "davinci-mcasp",
845};
846
Jyri Sarha256ba182013-10-18 18:37:42 +0300847/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200848static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300849 .tx_dma_offset = 0x400,
850 .rx_dma_offset = 0x400,
851 .asp_chan_q = EVENTQ_0,
852 .version = MCASP_VERSION_1,
853};
854
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200855static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300856 .tx_dma_offset = 0x2000,
857 .rx_dma_offset = 0x2000,
858 .asp_chan_q = EVENTQ_0,
859 .version = MCASP_VERSION_2,
860};
861
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200862static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300863 .tx_dma_offset = 0,
864 .rx_dma_offset = 0,
865 .asp_chan_q = EVENTQ_0,
866 .version = MCASP_VERSION_3,
867};
868
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200869static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200870 .tx_dma_offset = 0x200,
871 .rx_dma_offset = 0x284,
872 .asp_chan_q = EVENTQ_0,
873 .version = MCASP_VERSION_4,
874};
875
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530876static const struct of_device_id mcasp_dt_ids[] = {
877 {
878 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300879 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530880 },
881 {
882 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300883 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530884 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530885 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300886 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200887 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530888 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200889 {
890 .compatible = "ti,dra7-mcasp-audio",
891 .data = &dra7_mcasp_pdata,
892 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530893 { /* sentinel */ }
894};
895MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
896
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200897static int mcasp_reparent_fck(struct platform_device *pdev)
898{
899 struct device_node *node = pdev->dev.of_node;
900 struct clk *gfclk, *parent_clk;
901 const char *parent_name;
902 int ret;
903
904 if (!node)
905 return 0;
906
907 parent_name = of_get_property(node, "fck_parent", NULL);
908 if (!parent_name)
909 return 0;
910
911 gfclk = clk_get(&pdev->dev, "fck");
912 if (IS_ERR(gfclk)) {
913 dev_err(&pdev->dev, "failed to get fck\n");
914 return PTR_ERR(gfclk);
915 }
916
917 parent_clk = clk_get(NULL, parent_name);
918 if (IS_ERR(parent_clk)) {
919 dev_err(&pdev->dev, "failed to get parent clock\n");
920 ret = PTR_ERR(parent_clk);
921 goto err1;
922 }
923
924 ret = clk_set_parent(gfclk, parent_clk);
925 if (ret) {
926 dev_err(&pdev->dev, "failed to reparent fck\n");
927 goto err2;
928 }
929
930err2:
931 clk_put(parent_clk);
932err1:
933 clk_put(gfclk);
934 return ret;
935}
936
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200937static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530938 struct platform_device *pdev)
939{
940 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200941 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530942 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530943 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300944 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530945
946 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530947 u32 val;
948 int i, ret = 0;
949
950 if (pdev->dev.platform_data) {
951 pdata = pdev->dev.platform_data;
952 return pdata;
953 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200954 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530955 } else {
956 /* control shouldn't reach here. something is wrong */
957 ret = -EINVAL;
958 goto nodata;
959 }
960
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530961 ret = of_property_read_u32(np, "op-mode", &val);
962 if (ret >= 0)
963 pdata->op_mode = val;
964
965 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100966 if (ret >= 0) {
967 if (val < 2 || val > 32) {
968 dev_err(&pdev->dev,
969 "tdm-slots must be in rage [2-32]\n");
970 ret = -EINVAL;
971 goto nodata;
972 }
973
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530974 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +0100975 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530976
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530977 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
978 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530979 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300980 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
981 (sizeof(*of_serial_dir) * val),
982 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530983 if (!of_serial_dir) {
984 ret = -ENOMEM;
985 goto nodata;
986 }
987
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300988 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530989 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
990
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300991 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530992 pdata->serial_dir = of_serial_dir;
993 }
994
Jyri Sarha4023fe62013-10-18 18:37:43 +0300995 ret = of_property_match_string(np, "dma-names", "tx");
996 if (ret < 0)
997 goto nodata;
998
999 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1000 &dma_spec);
1001 if (ret < 0)
1002 goto nodata;
1003
1004 pdata->tx_dma_channel = dma_spec.args[0];
1005
1006 ret = of_property_match_string(np, "dma-names", "rx");
1007 if (ret < 0)
1008 goto nodata;
1009
1010 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1011 &dma_spec);
1012 if (ret < 0)
1013 goto nodata;
1014
1015 pdata->rx_dma_channel = dma_spec.args[0];
1016
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301017 ret = of_property_read_u32(np, "tx-num-evt", &val);
1018 if (ret >= 0)
1019 pdata->txnumevt = val;
1020
1021 ret = of_property_read_u32(np, "rx-num-evt", &val);
1022 if (ret >= 0)
1023 pdata->rxnumevt = val;
1024
1025 ret = of_property_read_u32(np, "sram-size-playback", &val);
1026 if (ret >= 0)
1027 pdata->sram_size_playback = val;
1028
1029 ret = of_property_read_u32(np, "sram-size-capture", &val);
1030 if (ret >= 0)
1031 pdata->sram_size_capture = val;
1032
1033 return pdata;
1034
1035nodata:
1036 if (ret < 0) {
1037 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1038 ret);
1039 pdata = NULL;
1040 }
1041 return pdata;
1042}
1043
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001044static int davinci_mcasp_probe(struct platform_device *pdev)
1045{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001046 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001047 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001048 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001049 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001050 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001051 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001052
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301053 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1054 dev_err(&pdev->dev, "No platform data supplied\n");
1055 return -EINVAL;
1056 }
1057
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001058 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001059 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001060 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001061 return -ENOMEM;
1062
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301063 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1064 if (!pdata) {
1065 dev_err(&pdev->dev, "no platform data\n");
1066 return -EINVAL;
1067 }
1068
Jyri Sarha256ba182013-10-18 18:37:42 +03001069 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001070 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001071 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001072 "\"mpu\" mem resource not found, using index 0\n");
1073 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1074 if (!mem) {
1075 dev_err(&pdev->dev, "no mem resource?\n");
1076 return -ENODEV;
1077 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001078 }
1079
Julia Lawall96d31e22011-12-29 17:51:21 +01001080 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301081 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001082 if (!ioarea) {
1083 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001084 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001085 }
1086
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301087 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001088
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301089 ret = pm_runtime_get_sync(&pdev->dev);
1090 if (IS_ERR_VALUE(ret)) {
1091 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1092 return ret;
1093 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001094
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001095 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1096 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301097 dev_err(&pdev->dev, "ioremap failed\n");
1098 ret = -ENOMEM;
1099 goto err_release_clk;
1100 }
1101
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001102 mcasp->op_mode = pdata->op_mode;
1103 mcasp->tdm_slots = pdata->tdm_slots;
1104 mcasp->num_serializer = pdata->num_serializer;
1105 mcasp->serial_dir = pdata->serial_dir;
1106 mcasp->version = pdata->version;
1107 mcasp->txnumevt = pdata->txnumevt;
1108 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001109
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001110 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001111
Jyri Sarha256ba182013-10-18 18:37:42 +03001112 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001113 if (dat)
1114 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001115
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001116 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001117 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001118 dma_params->asp_chan_q = pdata->asp_chan_q;
1119 dma_params->ram_chan_q = pdata->ram_chan_q;
1120 dma_params->sram_pool = pdata->sram_pool;
1121 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001122 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001123 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001124 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001125 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001126
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001127 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001128 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001129
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001130 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001131 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001132 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001133 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001134 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001135
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001136 /* dmaengine filter data for DT and non-DT boot */
1137 if (pdev->dev.of_node)
1138 dma_data->filter_data = "tx";
1139 else
1140 dma_data->filter_data = &dma_params->channel;
1141
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001142 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001143 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001144 dma_params->asp_chan_q = pdata->asp_chan_q;
1145 dma_params->ram_chan_q = pdata->ram_chan_q;
1146 dma_params->sram_pool = pdata->sram_pool;
1147 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001148 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001149 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001150 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001151 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001152
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001153 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001154 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001155
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001156 if (mcasp->version < MCASP_VERSION_3) {
1157 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001158 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001159 mcasp->dat_port = true;
1160 } else {
1161 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1162 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001163
1164 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001165 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001166 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001167 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001168 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001169
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001170 /* dmaengine filter data for DT and non-DT boot */
1171 if (pdev->dev.of_node)
1172 dma_data->filter_data = "rx";
1173 else
1174 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001175
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001176 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001177
1178 mcasp_reparent_fck(pdev);
1179
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001180 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1181 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001182
1183 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001184 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301185
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001186 if (mcasp->version != MCASP_VERSION_4) {
1187 ret = davinci_soc_platform_register(&pdev->dev);
1188 if (ret) {
1189 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1190 goto err_unregister_component;
1191 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301192 }
1193
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001194 return 0;
1195
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001196err_unregister_component:
1197 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301198err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301199 pm_runtime_put_sync(&pdev->dev);
1200 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001201 return ret;
1202}
1203
1204static int davinci_mcasp_remove(struct platform_device *pdev)
1205{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001206 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001207
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001208 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001209 if (mcasp->version != MCASP_VERSION_4)
1210 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301211
1212 pm_runtime_put_sync(&pdev->dev);
1213 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001214
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001215 return 0;
1216}
1217
1218static struct platform_driver davinci_mcasp_driver = {
1219 .probe = davinci_mcasp_probe,
1220 .remove = davinci_mcasp_remove,
1221 .driver = {
1222 .name = "davinci-mcasp",
1223 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301224 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001225 },
1226};
1227
Axel Linf9b8a512011-11-25 10:09:27 +08001228module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001229
1230MODULE_AUTHOR("Steve Chen");
1231MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1232MODULE_LICENSE("GPL");