blob: 640dc72a9f797f5ff9ff23d429aa763e45e780a9 [file] [log] [blame]
Channagoud Kadabi459f0112017-03-20 12:42:15 -07001/* Copyright (c) 2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include "sdm845.dtsi"
Soundrapandian Jeyaprakash3cc03bb2017-08-09 15:16:41 -070014#include "sdm845-v2-camera.dtsi"
Channagoud Kadabi459f0112017-03-20 12:42:15 -070015
16/ {
17 model = "Qualcomm Technologies, Inc. SDM845 V2";
18 qcom,msm-id = <321 0x20000>;
19};
David Collins36050182017-04-26 11:41:22 -070020
Subhash Jadavani0842b272017-07-19 17:05:13 -070021&sdhc_2 {
Subhash Jadavani3497a962017-07-31 13:57:47 -070022 /delete-property/ qcom,sdr104-wa;
Subhash Jadavani0842b272017-07-19 17:05:13 -070023};
24
David Collinsf5764762017-07-20 16:42:42 -070025/delete-node/ &apc0_cpr;
26/delete-node/ &apc1_cpr;
27
28&soc {
29 /* CPR controller regulators */
30 apc0_cpr: cprh-ctrl@17dc0000 {
31 compatible = "qcom,cprh-sdm845-v2-kbss-regulator";
32 reg = <0x17dc0000 0x4000>,
33 <0x00784000 0x1000>,
34 <0x17840000 0x1000>;
35 reg-names = "cpr_ctrl", "fuse_base", "saw";
36 clocks = <&clock_gcc GCC_CPUSS_RBCPR_CLK>;
37 clock-names = "core_clk";
38 qcom,cpr-ctrl-name = "apc0";
39 qcom,cpr-controller-id = <0>;
40
41 qcom,cpr-sensor-time = <1000>;
42 qcom,cpr-loop-time = <5000000>;
43 qcom,cpr-idle-cycles = <15>;
44 qcom,cpr-up-down-delay-time = <3000>;
45 qcom,cpr-step-quot-init-min = <11>;
46 qcom,cpr-step-quot-init-max = <12>;
47 qcom,cpr-count-mode = <0>; /* All at once */
48 qcom,cpr-count-repeat = <20>;
49 qcom,cpr-down-error-step-limit = <1>;
50 qcom,cpr-up-error-step-limit = <1>;
51 qcom,cpr-corner-switch-delay-time = <1042>;
52 qcom,cpr-voltage-settling-time = <1760>;
53 qcom,cpr-reset-step-quot-loop-en;
54
55 qcom,voltage-step = <4000>;
56 qcom,voltage-base = <352000>;
57 qcom,cpr-saw-use-unit-mV;
58
59 qcom,saw-avs-ctrl = <0x101C031>;
60 qcom,saw-avs-limit = <0x3B803B8>;
61
62 qcom,cpr-enable;
63 qcom,cpr-hw-closed-loop;
64
65 qcom,cpr-panic-reg-addr-list =
66 <0x17dc3a84 0x17dc3a88 0x17840c18>;
67 qcom,cpr-panic-reg-name-list =
68 "APSS_SILVER_CPRH_STATUS_0",
69 "APSS_SILVER_CPRH_STATUS_1",
70 "SILVER_SAW4_PMIC_STS";
71
72 qcom,cpr-aging-ref-voltage = <952000>;
73 vdd-supply = <&pm8998_s13>;
74
75 thread@0 {
76 qcom,cpr-thread-id = <0>;
77 qcom,cpr-consecutive-up = <0>;
78 qcom,cpr-consecutive-down = <0>;
79 qcom,cpr-up-threshold = <2>;
80 qcom,cpr-down-threshold = <2>;
81
82 apc0_pwrcl_vreg: regulator {
83 regulator-name = "apc0_pwrcl_corner";
84 regulator-min-microvolt = <1>;
85 regulator-max-microvolt = <18>;
86
87 qcom,cpr-fuse-corners = <4>;
88 qcom,cpr-fuse-combos = <16>;
89 qcom,cpr-speed-bins = <2>;
90 qcom,cpr-speed-bin-corners = <18 18>;
91 qcom,cpr-corners = <18>;
92
93 qcom,cpr-corner-fmax-map = <6 12 15 18>;
94
95 qcom,cpr-voltage-ceiling =
96 <828000 828000 828000 828000 828000
97 828000 828000 828000 828000 828000
98 828000 828000 828000 828000 828000
David Collinsb7d8a0a2017-08-10 17:54:03 -070099 884000 1000000 1000000>;
David Collinsf5764762017-07-20 16:42:42 -0700100
101 qcom,cpr-voltage-floor =
102 <568000 568000 568000 568000 568000
103 568000 568000 568000 568000 568000
104 568000 568000 568000 568000 568000
105 568000 568000 568000>;
106
107 qcom,cpr-floor-to-ceiling-max-range =
108 <32000 32000 32000 32000 32000
109 32000 32000 32000 32000 32000
110 32000 32000 32000 32000 32000
111 32000 40000 40000>;
112
113 qcom,corner-frequencies =
114 <300000000 403200000 480000000
115 576000000 652800000 748800000
116 825600000 902400000 979200000
117 1056000000 1132800000 1228800000
118 1324800000 1420800000 1516800000
119 1612800000 1689600000 1766400000>;
120
121 qcom,cpr-ro-scaling-factor =
122 <2594 2795 2576 2761 2469 2673 2198
123 2553 3188 3255 3191 2962 3055 2984
124 2043 2947>,
125 <2594 2795 2576 2761 2469 2673 2198
126 2553 3188 3255 3191 2962 3055 2984
127 2043 2947>,
128 <2259 2389 2387 2531 2294 2464 2218
129 2476 2525 2855 2817 2836 2740 2490
130 1950 2632>,
131 <2259 2389 2387 2531 2294 2464 2218
132 2476 2525 2855 2817 2836 2740 2490
133 1950 2632>;
134
135 qcom,cpr-open-loop-voltage-fuse-adjustment =
136 <100000 100000 100000 100000>;
137
138 qcom,cpr-closed-loop-voltage-fuse-adjustment =
139 <100000 100000 100000 100000>;
140
141 qcom,allow-voltage-interpolation;
142 qcom,allow-quotient-interpolation;
143 qcom,cpr-scaled-open-loop-voltage-as-ceiling;
144
145 qcom,cpr-aging-max-voltage-adjustment = <15000>;
146 qcom,cpr-aging-ref-corner = <18>;
147 qcom,cpr-aging-ro-scaling-factor = <1620>;
148 qcom,allow-aging-voltage-adjustment =
149 /* Speed bin 0 */
150 <0 1 1 1 1 1 1 1>,
151 /* Speed bin 1 */
152 <0 1 1 1 1 1 1 1>;
153 qcom,allow-aging-open-loop-voltage-adjustment =
154 <1>;
155 };
156 };
157
158 thread@1 {
159 qcom,cpr-thread-id = <1>;
160 qcom,cpr-consecutive-up = <0>;
161 qcom,cpr-consecutive-down = <0>;
162 qcom,cpr-up-threshold = <2>;
163 qcom,cpr-down-threshold = <2>;
164
165 apc0_l3_vreg: regulator {
166 regulator-name = "apc0_l3_corner";
167 regulator-min-microvolt = <1>;
David Collinsb7d8a0a2017-08-10 17:54:03 -0700168 regulator-max-microvolt = <15>;
David Collinsf5764762017-07-20 16:42:42 -0700169
170 qcom,cpr-fuse-corners = <4>;
171 qcom,cpr-fuse-combos = <16>;
172 qcom,cpr-speed-bins = <2>;
David Collinsb7d8a0a2017-08-10 17:54:03 -0700173 qcom,cpr-speed-bin-corners = <14 15>;
174 qcom,cpr-corners =
175 /* Speed bin 0 */
176 <14 14 14 14 14 14 14 14>,
177 /* Speed bin 1 */
178 <15 15 15 15 15 15 15 15>;
David Collinsf5764762017-07-20 16:42:42 -0700179
David Collinsb7d8a0a2017-08-10 17:54:03 -0700180 qcom,cpr-corner-fmax-map =
181 /* Speed bin 0 */
182 <4 8 11 14>,
183 /* Speed bin 1 */
184 <4 8 11 15>;
David Collinsf5764762017-07-20 16:42:42 -0700185
186 qcom,cpr-voltage-ceiling =
David Collinsb7d8a0a2017-08-10 17:54:03 -0700187 /* Speed bin 0 */
David Collinsf5764762017-07-20 16:42:42 -0700188 <828000 828000 828000 828000 828000
189 828000 828000 828000 828000 828000
David Collinsb7d8a0a2017-08-10 17:54:03 -0700190 828000 884000 884000 1000000>,
191 /* Speed bin 1 */
192 <828000 828000 828000 828000 828000
193 828000 828000 828000 828000 828000
194 828000 884000 884000 1000000
195 1000000>;
David Collinsf5764762017-07-20 16:42:42 -0700196
197 qcom,cpr-voltage-floor =
David Collinsb7d8a0a2017-08-10 17:54:03 -0700198 /* Speed bin 0 */
David Collinsf5764762017-07-20 16:42:42 -0700199 <568000 568000 568000 568000 568000
200 568000 568000 568000 568000 568000
David Collinsb7d8a0a2017-08-10 17:54:03 -0700201 568000 568000 568000 568000>,
202 /* Speed bin 1 */
203 <568000 568000 568000 568000 568000
204 568000 568000 568000 568000 568000
205 568000 568000 568000 568000
206 568000>;
David Collinsf5764762017-07-20 16:42:42 -0700207
208 qcom,cpr-floor-to-ceiling-max-range =
David Collinsb7d8a0a2017-08-10 17:54:03 -0700209 /* Speed bin 0 */
David Collinsf5764762017-07-20 16:42:42 -0700210 <32000 32000 32000 32000 32000
211 32000 32000 32000 32000 32000
David Collinsb7d8a0a2017-08-10 17:54:03 -0700212 32000 32000 32000 40000>,
213 /* Speed bin 1 */
214 <32000 32000 32000 32000 32000
215 32000 32000 32000 32000 32000
216 32000 32000 32000 40000 40000>;
David Collinsf5764762017-07-20 16:42:42 -0700217
218 qcom,corner-frequencies =
David Collinsb7d8a0a2017-08-10 17:54:03 -0700219 /* Speed bin 0 */
David Collinsf5764762017-07-20 16:42:42 -0700220 <300000000 403200000 480000000
221 576000000 652800000 748800000
222 844800000 940800000 1036800000
223 1132800000 1209600000 1305600000
David Collinsb7d8a0a2017-08-10 17:54:03 -0700224 1401600000 1478400000>,
225 /* Speed bin 1 */
226 <300000000 403200000 480000000
227 576000000 652800000 748800000
228 844800000 940800000 1036800000
229 1132800000 1209600000 1305600000
230 1401600000 1497600000 1593600000>;
David Collinsf5764762017-07-20 16:42:42 -0700231
232 qcom,cpr-ro-scaling-factor =
233 <2857 3056 2828 2952 2699 2796 2447
234 2631 2630 2579 2244 3343 3287 3137
235 3164 2656>,
236 <2857 3056 2828 2952 2699 2796 2447
237 2631 2630 2579 2244 3343 3287 3137
238 3164 2656>,
239 <2439 2577 2552 2667 2461 2577 2394
240 2536 2132 2307 2191 2903 2838 2912
241 2501 2095>,
242 <2439 2577 2552 2667 2461 2577 2394
243 2536 2132 2307 2191 2903 2838 2912
244 2501 2095>;
245
246 qcom,cpr-open-loop-voltage-fuse-adjustment =
247 <100000 100000 100000 100000>;
248
249 qcom,cpr-closed-loop-voltage-fuse-adjustment =
250 <100000 100000 100000 100000>;
251
252 qcom,allow-voltage-interpolation;
253 qcom,allow-quotient-interpolation;
254 qcom,cpr-scaled-open-loop-voltage-as-ceiling;
255
256 qcom,cpr-aging-max-voltage-adjustment = <15000>;
257 qcom,cpr-aging-ref-corner = <14>;
258 qcom,cpr-aging-ro-scaling-factor = <1620>;
259 qcom,allow-aging-voltage-adjustment =
260 /* Speed bin 0 */
261 <0 1 1 1 1 1 1 1>,
262 /* Speed bin 1 */
263 <0 1 1 1 1 1 1 1>;
264 qcom,allow-aging-open-loop-voltage-adjustment =
265 <1>;
266 };
267 };
268 };
269
270 apc1_cpr: cprh-ctrl@17db0000 {
271 compatible = "qcom,cprh-sdm845-v2-kbss-regulator";
272 reg = <0x17db0000 0x4000>,
273 <0x00784000 0x1000>,
274 <0x17830000 0x1000>;
275 reg-names = "cpr_ctrl", "fuse_base", "saw";
276 clocks = <&clock_gcc GCC_CPUSS_RBCPR_CLK>;
277 clock-names = "core_clk";
278 qcom,cpr-ctrl-name = "apc1";
279 qcom,cpr-controller-id = <1>;
280
281 qcom,cpr-sensor-time = <1000>;
282 qcom,cpr-loop-time = <5000000>;
283 qcom,cpr-idle-cycles = <15>;
284 qcom,cpr-up-down-delay-time = <3000>;
285 qcom,cpr-step-quot-init-min = <9>;
286 qcom,cpr-step-quot-init-max = <14>;
287 qcom,cpr-count-mode = <0>; /* All at once */
288 qcom,cpr-count-repeat = <20>;
289 qcom,cpr-down-error-step-limit = <1>;
290 qcom,cpr-up-error-step-limit = <1>;
291 qcom,cpr-corner-switch-delay-time = <1042>;
292 qcom,cpr-voltage-settling-time = <1760>;
293 qcom,cpr-reset-step-quot-loop-en;
294
295 qcom,apm-threshold-voltage = <800000>;
296 qcom,apm-crossover-voltage = <880000>;
297 qcom,mem-acc-threshold-voltage = <852000>;
298 qcom,mem-acc-crossover-voltage = <852000>;
299
300 qcom,voltage-step = <4000>;
301 qcom,voltage-base = <352000>;
302 qcom,cpr-saw-use-unit-mV;
303
304 qcom,saw-avs-ctrl = <0x101C031>;
305 qcom,saw-avs-limit = <0x4700470>;
306
307 qcom,cpr-enable;
308 qcom,cpr-hw-closed-loop;
309
310 qcom,cpr-panic-reg-addr-list =
311 <0x17db3a84 0x17830c18>;
312 qcom,cpr-panic-reg-name-list =
313 "APSS_GOLD_CPRH_STATUS_0", "GOLD_SAW4_PMIC_STS";
314
315 qcom,cpr-aging-ref-voltage = <1136000>;
316 vdd-supply = <&pm8998_s12>;
317
318 thread@0 {
319 qcom,cpr-thread-id = <0>;
320 qcom,cpr-consecutive-up = <0>;
321 qcom,cpr-consecutive-down = <0>;
322 qcom,cpr-up-threshold = <2>;
323 qcom,cpr-down-threshold = <2>;
324
325 apc1_perfcl_vreg: regulator {
326 regulator-name = "apc1_perfcl_corner";
327 regulator-min-microvolt = <1>;
328 regulator-max-microvolt = <33>;
329
330 qcom,cpr-fuse-corners = <5>;
331 qcom,cpr-fuse-combos = <16>;
332 qcom,cpr-speed-bins = <2>;
333 qcom,cpr-speed-bin-corners = <28 31>;
334 qcom,cpr-corners =
335 /* Speed bin 0 */
336 <28 28 28 28 28 28 28 28>,
337 /* Speed bin 1 */
338 <31 31 31 31 31 31 31 31>;
339
340 qcom,cpr-corner-fmax-map =
341 /* Speed bin 0 */
342 <7 14 22 27 28>,
343 /* Speed bin 1 */
344 <7 14 22 27 31>;
345
346 qcom,cpr-voltage-ceiling =
347 /* Speed bin 0 */
348 <828000 828000 828000 828000 828000
349 828000 828000 828000 828000 828000
350 828000 828000 828000 828000 828000
351 828000 828000 828000 884000 884000
352 884000 884000 1104000 1104000 1104000
353 1104000 1136000 1136000>,
354 /* Speed bin 1 */
355 <828000 828000 828000 828000 828000
356 828000 828000 828000 828000 828000
357 828000 828000 828000 828000 828000
358 828000 828000 828000 884000 884000
359 884000 884000 1104000 1104000 1104000
360 1104000 1136000 1136000 1136000 1136000
361 1136000>;
362
363 qcom,cpr-voltage-floor =
364 /* Speed bin 0 */
365 <568000 568000 568000 568000 568000
366 568000 568000 568000 568000 568000
367 568000 568000 568000 568000 568000
368 568000 568000 568000 568000 568000
369 568000 568000 568000 568000 568000
370 568000 568000 568000>,
371 /* Speed bin 1 */
372 <568000 568000 568000 568000 568000
373 568000 568000 568000 568000 568000
374 568000 568000 568000 568000 568000
375 568000 568000 568000 568000 568000
376 568000 568000 568000 568000 568000
377 568000 568000 568000 568000 568000
378 568000>;
379
380 qcom,cpr-floor-to-ceiling-max-range =
381 /* Speed bin 0 */
382 <32000 32000 32000 32000 32000
383 32000 32000 32000 32000 32000
384 32000 32000 32000 32000 32000
385 32000 32000 32000 32000 32000
386 32000 32000 32000 32000 32000
387 32000 32000 32000>,
388 /* Speed bin 1 */
389 <32000 32000 32000 32000 32000
390 32000 32000 32000 32000 32000
391 32000 32000 32000 32000 32000
392 32000 32000 32000 32000 32000
393 32000 32000 32000 32000 32000
394 32000 32000 40000 40000 40000
395 40000>;
396
397 qcom,corner-frequencies =
398 /* Speed bin 0 */
399 <300000000 403200000 480000000
400 576000000 652800000 748800000
401 825600000 902400000 979200000
402 1056000000 1132800000 1209600000
403 1286400000 1363200000 1459200000
404 1536000000 1612800000 1689600000
405 1766400000 1843200000 1920000000
406 1996800000 2092800000 2169600000
407 2246400000 2323200000 2400000000
408 2400000000>,
409 /* Speed bin 1 */
410 <300000000 403200000 480000000
411 576000000 652800000 748800000
412 825600000 902400000 979200000
413 1056000000 1132800000 1209600000
414 1286400000 1363200000 1459200000
415 1536000000 1612800000 1689600000
416 1766400000 1843200000 1920000000
417 1996800000 2092800000 2169600000
418 2246400000 2323200000 2400000000
419 2476800000 2553600000 2630400000
420 2707200000>;
421
422 qcom,cpr-ro-scaling-factor =
423 <2857 3056 2828 2952 2699 2796 2447
424 2631 2630 2579 2244 3343 3287 3137
425 3164 2656>,
426 <2857 3056 2828 2952 2699 2796 2447
427 2631 2630 2579 2244 3343 3287 3137
428 3164 2656>,
429 <2086 2208 2273 2408 2203 2327 2213
430 2340 1755 2039 2049 2474 2437 2618
431 2003 1675>,
432 <2086 2208 2273 2408 2203 2327 2213
433 2340 1755 2039 2049 2474 2437 2618
434 2003 1675>,
435 <2086 2208 2273 2408 2203 2327 2213
436 2340 1755 2039 2049 2474 2437 2618
437 2003 1675>;
438
439 qcom,cpr-open-loop-voltage-fuse-adjustment =
440 <100000 100000 100000 100000 100000>;
441
442 qcom,cpr-closed-loop-voltage-fuse-adjustment =
443 <100000 100000 100000 100000 100000>;
444
445 qcom,allow-voltage-interpolation;
446 qcom,allow-quotient-interpolation;
447 qcom,cpr-scaled-open-loop-voltage-as-ceiling;
448
449 qcom,cpr-aging-max-voltage-adjustment = <15000>;
450 qcom,cpr-aging-ref-corner = <27 31>;
451 qcom,cpr-aging-ro-scaling-factor = <1700>;
452 qcom,allow-aging-voltage-adjustment =
453 /* Speed bin 0 */
454 <0 1 1 1 1 1 1 1>,
455 /* Speed bin 1 */
456 <0 1 1 1 1 1 1 1>;
457 qcom,allow-aging-open-loop-voltage-adjustment =
458 <1>;
459 };
460 };
461 };
Vicky Wallaceddf4fad2017-08-03 20:15:55 -0700462
463 gpu_gx_domain_addr: syscon@0x5091508 {
464 compatible = "syscon";
465 reg = <0x5091508 0x4>;
466 };
467
468 gpu_gx_sw_reset: syscon@0x5091008 {
469 compatible = "syscon";
470 reg = <0x5091008 0x4>;
471 };
David Collinsf5764762017-07-20 16:42:42 -0700472};
473
474&clock_cpucc {
Deepak Katragaddaa442baa2017-07-11 12:27:06 -0700475 compatible = "qcom,clk-cpu-osm-v2";
476
David Collinsf5764762017-07-20 16:42:42 -0700477 vdd-l3-supply = <&apc0_l3_vreg>;
478 vdd-pwrcl-supply = <&apc0_pwrcl_vreg>;
Deepak Katragaddaa442baa2017-07-11 12:27:06 -0700479 vdd-perfcl-supply = <&apc1_perfcl_vreg>;
480
481 qcom,l3-speedbin0-v0 =
482 < 300000000 0x000c000f 0x00002020 0x1 1 >,
483 < 403200000 0x500c0115 0x00002020 0x1 2 >,
484 < 480000000 0x50140219 0x00002020 0x1 3 >,
485 < 576000000 0x5014031e 0x00002020 0x1 4 >,
486 < 652800000 0x401c0422 0x00002020 0x1 5 >,
487 < 748800000 0x401c0527 0x00002020 0x1 6 >,
488 < 844800000 0x4024062c 0x00002323 0x2 7 >,
489 < 940800000 0x40240731 0x00002727 0x2 8 >,
490 < 1036800000 0x40240836 0x00002b2b 0x2 9 >,
491 < 1132800000 0x402c093b 0x00002f2f 0x2 10 >,
492 < 1209600000 0x402c0a3f 0x00003232 0x2 11 >,
493 < 1305600000 0x40340b44 0x00003636 0x2 12 >,
494 < 1401600000 0x40340c49 0x00003a3a 0x2 13 >,
495 < 1478400000 0x403c0d4d 0x00003e3e 0x2 14 >;
496
Deepak Katragadda288d2b52017-08-11 10:13:59 -0700497 qcom,l3-speedbin1-v0 =
498 < 300000000 0x000c000f 0x00002020 0x1 1 >,
499 < 403200000 0x500c0115 0x00002020 0x1 2 >,
500 < 480000000 0x50140219 0x00002020 0x1 3 >,
501 < 576000000 0x5014031e 0x00002020 0x1 4 >,
502 < 652800000 0x401c0422 0x00002020 0x1 5 >,
503 < 748800000 0x401c0527 0x00002020 0x1 6 >,
504 < 844800000 0x4024062c 0x00002323 0x2 7 >,
505 < 940800000 0x40240731 0x00002727 0x2 8 >,
506 < 1036800000 0x40240836 0x00002b2b 0x2 9 >,
507 < 1132800000 0x402c093b 0x00002f2f 0x2 10 >,
508 < 1209600000 0x402c0a3f 0x00003232 0x2 11 >,
509 < 1305600000 0x40340b44 0x00003636 0x2 12 >,
510 < 1401600000 0x40340c49 0x00003a3a 0x2 13 >,
511 < 1497600000 0x403c0d4e 0x00003e3e 0x2 14 >,
512 < 1593600000 0x403c0e53 0x00004242 0x2 15 >;
513
Deepak Katragaddaa442baa2017-07-11 12:27:06 -0700514 qcom,pwrcl-speedbin0-v0 =
515 < 300000000 0x000c000f 0x00002020 0x1 1 >,
516 < 403200000 0x500c0115 0x00002020 0x1 2 >,
517 < 480000000 0x50140219 0x00002020 0x1 3 >,
518 < 576000000 0x5014031e 0x00002020 0x1 4 >,
519 < 652800000 0x401c0422 0x00002020 0x1 5 >,
520 < 748800000 0x401c0527 0x00002020 0x1 6 >,
521 < 825600000 0x401c062b 0x00002222 0x1 7 >,
522 < 902400000 0x4024072f 0x00002626 0x1 8 >,
523 < 979200000 0x40240833 0x00002929 0x1 9 >,
524 < 1056000000 0x402c0937 0x00002c2c 0x2 10 >,
525 < 1132800000 0x402c0a3b 0x00002f2f 0x2 11 >,
526 < 1228800000 0x402c0b40 0x00003333 0x2 12 >,
527 < 1324800000 0x40340c45 0x00003737 0x2 13 >,
528 < 1420800000 0x40340d4a 0x00003b3b 0x2 14 >,
529 < 1516800000 0x403c0e4f 0x00003f3f 0x2 15 >,
530 < 1612800000 0x403c0f54 0x00004343 0x2 16 >,
531 < 1689600000 0x40441058 0x00004646 0x2 17 >,
532 < 1766400000 0x4044115c 0x00004a4a 0x2 18 >;
533
Deepak Katragadda401fcb92017-08-21 16:30:15 -0700534 qcom,pwrcl-speedbin1-v0 =
535 < 300000000 0x000c000f 0x00002020 0x1 1 >,
536 < 403200000 0x500c0115 0x00002020 0x1 2 >,
537 < 480000000 0x50140219 0x00002020 0x1 3 >,
538 < 576000000 0x5014031e 0x00002020 0x1 4 >,
539 < 652800000 0x401c0422 0x00002020 0x1 5 >,
540 < 748800000 0x401c0527 0x00002020 0x1 6 >,
541 < 825600000 0x401c062b 0x00002222 0x1 7 >,
542 < 902400000 0x4024072f 0x00002626 0x1 8 >,
543 < 979200000 0x40240833 0x00002929 0x1 9 >,
544 < 1056000000 0x402c0937 0x00002c2c 0x2 10 >,
545 < 1132800000 0x402c0a3b 0x00002f2f 0x2 11 >,
546 < 1228800000 0x402c0b40 0x00003333 0x2 12 >,
547 < 1324800000 0x40340c45 0x00003737 0x2 13 >,
548 < 1420800000 0x40340d4a 0x00003b3b 0x2 14 >,
549 < 1516800000 0x403c0e4f 0x00003f3f 0x2 15 >,
550 < 1612800000 0x403c0f54 0x00004343 0x2 16 >,
551 < 1689600000 0x40441058 0x00004646 0x2 17 >,
552 < 1766400000 0x4044115c 0x00004a4a 0x2 18 >;
553
Deepak Katragaddaa442baa2017-07-11 12:27:06 -0700554 qcom,perfcl-speedbin0-v0 =
555 < 300000000 0x000c000f 0x00002020 0x1 1 >,
556 < 403200000 0x500c0115 0x00002020 0x1 2 >,
557 < 480000000 0x50140219 0x00002020 0x1 3 >,
558 < 576000000 0x5014031e 0x00002020 0x1 4 >,
559 < 652800000 0x401c0422 0x00002020 0x1 5 >,
560 < 748800000 0x401c0527 0x00002020 0x1 6 >,
561 < 825600000 0x401c062b 0x00002222 0x1 7 >,
562 < 902400000 0x4024072f 0x00002626 0x1 8 >,
563 < 979200000 0x40240833 0x00002929 0x1 9 >,
564 < 1056000000 0x402c0937 0x00002c2c 0x1 10 >,
565 < 1132800000 0x402c0a3b 0x00002f2f 0x1 11 >,
566 < 1209600000 0x402c0b3f 0x00003232 0x2 12 >,
567 < 1286400000 0x40340c43 0x00003636 0x2 13 >,
568 < 1363200000 0x40340d47 0x00003939 0x2 14 >,
569 < 1459200000 0x403c0e4c 0x00003d3d 0x2 15 >,
570 < 1536000000 0x403c0f50 0x00004040 0x2 16 >,
571 < 1612800000 0x403c1054 0x00004343 0x2 17 >,
572 < 1689600000 0x40441158 0x00004646 0x2 18 >,
573 < 1766400000 0x4044125c 0x00004a4a 0x2 19 >,
574 < 1843200000 0x40441360 0x00004d4d 0x2 20 >,
575 < 1920000000 0x404c1464 0x00005050 0x2 21 >,
576 < 1996800000 0x404c1568 0x00005353 0x2 22 >,
577 < 2092800000 0x4054166d 0x00005757 0x2 23 >,
578 < 2169600000 0x40541771 0x00005a5a 0x2 24 >,
579 < 2246400000 0x40541875 0x00005e5e 0x2 25 >,
580 < 2323200000 0x40541979 0x00006161 0x2 26 >,
581 < 2400000000 0x40541a7d 0x00006464 0x2 27 >;
582
583 qcom,perfcl-speedbin1-v0 =
584 < 300000000 0x000c000f 0x00002020 0x1 1 >,
585 < 403200000 0x500c0115 0x00002020 0x1 2 >,
586 < 480000000 0x50140219 0x00002020 0x1 3 >,
587 < 576000000 0x5014031e 0x00002020 0x1 4 >,
588 < 652800000 0x401c0422 0x00002020 0x1 5 >,
589 < 748800000 0x401c0527 0x00002020 0x1 6 >,
590 < 825600000 0x401c062b 0x00002222 0x1 7 >,
591 < 902400000 0x4024072f 0x00002626 0x1 8 >,
592 < 979200000 0x40240833 0x00002929 0x1 9 >,
593 < 1056000000 0x402c0937 0x00002c2c 0x1 10 >,
594 < 1132800000 0x402c0a3b 0x00002f2f 0x1 11 >,
595 < 1209600000 0x402c0b3f 0x00003232 0x2 12 >,
596 < 1286400000 0x40340c43 0x00003636 0x2 13 >,
597 < 1363200000 0x40340d47 0x00003939 0x2 14 >,
598 < 1459200000 0x403c0e4c 0x00003d3d 0x2 15 >,
599 < 1536000000 0x403c0f50 0x00004040 0x2 16 >,
600 < 1612800000 0x403c1054 0x00004343 0x2 17 >,
601 < 1689600000 0x40441158 0x00004646 0x2 18 >,
602 < 1766400000 0x4044125c 0x00004a4a 0x2 19 >,
603 < 1843200000 0x40441360 0x00004d4d 0x2 20 >,
604 < 1920000000 0x404c1464 0x00005050 0x2 21 >,
605 < 1996800000 0x404c1568 0x00005353 0x2 22 >,
606 < 2092800000 0x4054166d 0x00005757 0x2 23 >,
607 < 2169600000 0x40541771 0x00005a5a 0x2 24 >,
608 < 2246400000 0x40541875 0x00005e5e 0x2 25 >,
609 < 2323200000 0x40541979 0x00006161 0x2 26 >,
610 < 2400000000 0x40541a7d 0x00006464 0x2 27 >,
611 < 2476800000 0x40541b81 0x00006767 0x2 28 >,
612 < 2553600000 0x40541c85 0x00006a6a 0x2 29 >,
613 < 2630400000 0x40541d89 0x00006e6e 0x2 30 >,
614 < 2707200000 0x40541e8d 0x00007171 0x2 31 >;
Deepak Katragadda30d72dd2017-08-01 13:56:00 -0700615
616 qcom,l3-memacc-level-vc-bin0 = <8 13>;
Deepak Katragadda288d2b52017-08-11 10:13:59 -0700617 qcom,l3-memacc-level-vc-bin1 = <8 13>;
Deepak Katragadda30d72dd2017-08-01 13:56:00 -0700618
619 qcom,pwrcl-memacc-level-vc-bin0 = <12 16>;
Deepak Katragadda401fcb92017-08-21 16:30:15 -0700620 qcom,pwrcl-memacc-level-vc-bin1 = <12 16>;
Deepak Katragadda30d72dd2017-08-01 13:56:00 -0700621
622 qcom,perfcl-memacc-level-vc-bin0 = <14 22>;
623 qcom,perfcl-memacc-level-vc-bin1 = <14 22>;
David Collinsf5764762017-07-20 16:42:42 -0700624};
625
Stephen Boydcbe46a02017-08-02 13:59:31 -0700626&bwmon {
627 qcom,count-unit = <0x10000>;
628};
629
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700630&clock_gcc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700631 compatible = "qcom,gcc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700632};
633
634&clock_camcc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700635 compatible = "qcom,cam_cc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700636};
637
638&clock_dispcc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700639 compatible = "qcom,dispcc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700640};
641
Vicky Wallace1762ab32017-07-12 19:00:04 -0700642&clock_gpucc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700643 compatible = "qcom,gpucc-sdm845-v2", "syscon";
Vicky Wallace1762ab32017-07-12 19:00:04 -0700644};
645
646&clock_gfx {
647 compatible = "qcom,gfxcc-sdm845-v2";
648};
649
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700650&clock_videocc {
Deepak Katragadda3f120bb2017-08-09 14:49:49 -0700651 compatible = "qcom,video_cc-sdm845-v2", "syscon";
Deepak Katragaddada47ee92017-06-07 14:15:09 -0700652};
Praneeth Paladugu55381212017-07-05 15:02:44 -0700653
Deepak Katragadda0836d182017-07-27 14:23:02 -0700654&clock_aop {
655 compatible = "qcom,aop-qmp-clk-v2";
656};
657
Praneeth Paladugu55381212017-07-05 15:02:44 -0700658&msm_vidc {
659 qcom,allowed-clock-rates = <100000000 200000000 330000000
660 404000000 444000000 533000000>;
661};
Reut Zysman861fd6c2017-07-30 15:39:13 +0300662
David Collins113cc2772017-06-27 17:26:54 -0700663&refgen {
664 status = "ok";
David Collinsd388dd82017-08-15 16:23:21 -0700665 regulator-always-on;
David Collins113cc2772017-06-27 17:26:54 -0700666};
667
Reut Zysman861fd6c2017-07-30 15:39:13 +0300668&spss_utils {
669 qcom,spss-dev-firmware-name = "spss2d"; /* 8 chars max */
670 qcom,spss-test-firmware-name = "spss2t"; /* 8 chars max */
671 qcom,spss-prod-firmware-name = "spss2p"; /* 8 chars max */
672};
Narendra Muppalla4efd3442017-07-24 17:36:15 -0700673
674&mdss_mdp {
675 clock-max-rate = <0 0 0 0 430000000 19200000 0>;
676};
Joonwoo Parkf3f7dac2017-08-17 16:02:29 -0700677
678&energy_costs {
679 CPU_COST_0: core-cost0 {
680 busy-cost-data = <
681 300000 11
682 403200 17
683 480000 21
684 576000 26
685 652800 31
686 748800 37
687 825600 42
688 902400 47
689 979200 52
690 1056000 57
691 1132800 62
692 1228800 69
693 1324800 78
694 1420800 89
695 1516800 103
696 1612800 122
697 1689600 140
698 1766400 159
699 >;
700 idle-cost-data = <
701 22 18 14 12
702 >;
703 };
704 CPU_COST_1: core-cost1 {
705 busy-cost-data = <
706 300000 130
707 403200 480
708 480000 730
709 576000 1030
710 652800 1260
711 748800 1530
712 825600 1740
713 902400 1930
714 979200 2110
715 1056000 2290
716 1132800 2460
717 1209600 2630
718 1286400 2800
719 1363200 2980
720 1459200 3240
721 1536000 3490
722 1612800 3780
723 1689600 4120
724 1766400 4530
725 1843200 5020
726 1920000 5590
727 1996800 6230
728 2092800 7120
729 2169600 7870
730 2246400 8620
731 2323200 9330
732 2400000 10030
733 2476800 10830
734 2553600 12080
735 2630400 14580
736 2707200 19960
737 >;
738 idle-cost-data = <
739 100 80 60 40
740 >;
741 };
742 CLUSTER_COST_0: cluster-cost0 {
743 busy-cost-data = <
744 300000 3
745 403200 4
746 480000 4
747 576000 4
748 652800 5
749 748800 5
750 825600 6
751 902400 7
752 979200 7
753 1056000 8
754 1132800 9
755 1228800 9
756 1324800 10
757 1420800 11
758 1516800 12
759 1612800 13
760 1689600 15
761 1766400 17
762 >;
763 idle-cost-data = <
764 4 3 2 1
765 >;
766 };
767 CLUSTER_COST_1: cluster-cost1 {
768 busy-cost-data = <
769 300000 24
770 403200 24
771 480000 25
772 576000 25
773 652800 26
774 748800 27
775 825600 28
776 902400 29
777 979200 30
778 1056000 32
779 1132800 34
780 1209600 37
781 1286400 40
782 1363200 45
783 1459200 50
784 1536000 57
785 1612800 64
786 1689600 74
787 1766400 84
788 1843200 96
789 1920000 106
790 1996800 113
791 2092800 120
792 2169600 125
793 2246400 127
794 2323200 130
795 2400000 135
796 2476800 140
797 2553600 145
798 2630400 150
799 2707200 155
800 >;
801 idle-cost-data = <
802 4 3 2 1
803 >;
804 };
805};
Vicky Wallaceddf4fad2017-08-03 20:15:55 -0700806
807&gpu_gx_gdsc {
808 domain-addr = <&gpu_gx_domain_addr>;
809 sw-reset = <&gpu_gx_sw_reset>;
810 qcom,reset-aon-logic;
811};