blob: c8d9bef776da863e72d215393bdbee3de9443a02 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070045#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020046#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070047#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070048#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050
Joerg Roedel078e1ee2012-09-26 12:44:43 +020051#include "irq_remapping.h"
52
Fenghua Yu5b6985c2008-10-16 18:02:32 -070053#define ROOT_SIZE VTD_PAGE_SIZE
54#define CONTEXT_SIZE VTD_PAGE_SIZE
55
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070056#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000057#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070059#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
61#define IOAPIC_RANGE_START (0xfee00000)
62#define IOAPIC_RANGE_END (0xfeefffff)
63#define IOVA_START_ADDR (0x1000)
64
65#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
66
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070067#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080068#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069
David Woodhouse2ebe3152009-09-19 07:34:04 -070070#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
71#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
72
73/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
74 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
75#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
76 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
77#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070078
Robin Murphy1b722502015-01-12 17:51:15 +000079/* IO virtual address start page frame number */
80#define IOVA_START_PFN (1)
81
Mark McLoughlinf27be032008-11-20 15:49:43 +000082#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070083#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070084#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080085
Andrew Mortondf08cdc2010-09-22 13:05:11 -070086/* page table handling */
87#define LEVEL_STRIDE (9)
88#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
89
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020090/*
91 * This bitmap is used to advertise the page sizes our hardware support
92 * to the IOMMU core, which will then use this information to split
93 * physically contiguous memory regions it is mapping into page sizes
94 * that we support.
95 *
96 * Traditionally the IOMMU core just handed us the mappings directly,
97 * after making sure the size is an order of a 4KiB page and that the
98 * mapping has natural alignment.
99 *
100 * To retain this behavior, we currently advertise that we support
101 * all page sizes that are an order of 4KiB.
102 *
103 * If at some point we'd like to utilize the IOMMU core's new behavior,
104 * we could change this to advertise the real page sizes we support.
105 */
106#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
107
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108static inline int agaw_to_level(int agaw)
109{
110 return agaw + 2;
111}
112
113static inline int agaw_to_width(int agaw)
114{
Jiang Liu5c645b32014-01-06 14:18:12 +0800115 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700116}
117
118static inline int width_to_agaw(int width)
119{
Jiang Liu5c645b32014-01-06 14:18:12 +0800120 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700121}
122
123static inline unsigned int level_to_offset_bits(int level)
124{
125 return (level - 1) * LEVEL_STRIDE;
126}
127
128static inline int pfn_level_offset(unsigned long pfn, int level)
129{
130 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
131}
132
133static inline unsigned long level_mask(int level)
134{
135 return -1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long level_size(int level)
139{
140 return 1UL << level_to_offset_bits(level);
141}
142
143static inline unsigned long align_to_level(unsigned long pfn, int level)
144{
145 return (pfn + level_size(level) - 1) & level_mask(level);
146}
David Woodhousefd18de52009-05-10 23:57:41 +0100147
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100148static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
149{
Jiang Liu5c645b32014-01-06 14:18:12 +0800150 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100151}
152
David Woodhousedd4e8312009-06-27 16:21:20 +0100153/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
154 are never going to work. */
155static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
156{
157 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159
160static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
161{
162 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
163}
164static inline unsigned long page_to_dma_pfn(struct page *pg)
165{
166 return mm_to_dma_pfn(page_to_pfn(pg));
167}
168static inline unsigned long virt_to_dma_pfn(void *p)
169{
170 return page_to_dma_pfn(virt_to_page(p));
171}
172
Weidong Hand9630fe2008-12-08 11:06:32 +0800173/* global iommu list, set NULL for ignored DMAR units */
174static struct intel_iommu **g_iommus;
175
David Woodhousee0fc7e02009-09-30 09:12:17 -0700176static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000177static int rwbf_quirk;
178
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000179/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700180 * set to 1 to panic kernel if can't successfully enable VT-d
181 * (used when kernel is launched w/ TXT)
182 */
183static int force_on = 0;
184
185/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000186 * 0: Present
187 * 1-11: Reserved
188 * 12-63: Context Ptr (12 - (haw-1))
189 * 64-127: Reserved
190 */
191struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000192 u64 lo;
193 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000194};
195#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196
Joerg Roedel091d42e2015-06-12 11:56:10 +0200197/*
198 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
199 * if marked present.
200 */
201static phys_addr_t root_entry_lctp(struct root_entry *re)
202{
203 if (!(re->lo & 1))
204 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000205
Joerg Roedel091d42e2015-06-12 11:56:10 +0200206 return re->lo & VTD_PAGE_MASK;
207}
208
209/*
210 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
211 * if marked present.
212 */
213static phys_addr_t root_entry_uctp(struct root_entry *re)
214{
215 if (!(re->hi & 1))
216 return 0;
217
218 return re->hi & VTD_PAGE_MASK;
219}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000220/*
221 * low 64 bits:
222 * 0: present
223 * 1: fault processing disable
224 * 2-3: translation type
225 * 12-63: address space root
226 * high 64 bits:
227 * 0-2: address width
228 * 3-6: aval
229 * 8-23: domain id
230 */
231struct context_entry {
232 u64 lo;
233 u64 hi;
234};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000235
Joerg Roedelcf484d02015-06-12 12:21:46 +0200236static inline void context_clear_pasid_enable(struct context_entry *context)
237{
238 context->lo &= ~(1ULL << 11);
239}
240
241static inline bool context_pasid_enabled(struct context_entry *context)
242{
243 return !!(context->lo & (1ULL << 11));
244}
245
246static inline void context_set_copied(struct context_entry *context)
247{
248 context->hi |= (1ull << 3);
249}
250
251static inline bool context_copied(struct context_entry *context)
252{
253 return !!(context->hi & (1ULL << 3));
254}
255
256static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000257{
258 return (context->lo & 1);
259}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200260
261static inline bool context_present(struct context_entry *context)
262{
263 return context_pasid_enabled(context) ?
264 __context_present(context) :
265 __context_present(context) && !context_copied(context);
266}
267
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000268static inline void context_set_present(struct context_entry *context)
269{
270 context->lo |= 1;
271}
272
273static inline void context_set_fault_enable(struct context_entry *context)
274{
275 context->lo &= (((u64)-1) << 2) | 1;
276}
277
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000278static inline void context_set_translation_type(struct context_entry *context,
279 unsigned long value)
280{
281 context->lo &= (((u64)-1) << 4) | 3;
282 context->lo |= (value & 3) << 2;
283}
284
285static inline void context_set_address_root(struct context_entry *context,
286 unsigned long value)
287{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800288 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000289 context->lo |= value & VTD_PAGE_MASK;
290}
291
292static inline void context_set_address_width(struct context_entry *context,
293 unsigned long value)
294{
295 context->hi |= value & 7;
296}
297
298static inline void context_set_domain_id(struct context_entry *context,
299 unsigned long value)
300{
301 context->hi |= (value & ((1 << 16) - 1)) << 8;
302}
303
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200304static inline int context_domain_id(struct context_entry *c)
305{
306 return((c->hi >> 8) & 0xffff);
307}
308
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000309static inline void context_clear_entry(struct context_entry *context)
310{
311 context->lo = 0;
312 context->hi = 0;
313}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000314
Mark McLoughlin622ba122008-11-20 15:49:46 +0000315/*
316 * 0: readable
317 * 1: writable
318 * 2-6: reserved
319 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800320 * 8-10: available
321 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000322 * 12-63: Host physcial address
323 */
324struct dma_pte {
325 u64 val;
326};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000327
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000328static inline void dma_clear_pte(struct dma_pte *pte)
329{
330 pte->val = 0;
331}
332
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000333static inline u64 dma_pte_addr(struct dma_pte *pte)
334{
David Woodhousec85994e2009-07-01 19:21:24 +0100335#ifdef CONFIG_64BIT
336 return pte->val & VTD_PAGE_MASK;
337#else
338 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100339 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100340#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000341}
342
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343static inline bool dma_pte_present(struct dma_pte *pte)
344{
345 return (pte->val & 3) != 0;
346}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000347
Allen Kay4399c8b2011-10-14 12:32:46 -0700348static inline bool dma_pte_superpage(struct dma_pte *pte)
349{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200350 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700351}
352
David Woodhouse75e6bf92009-07-02 11:21:16 +0100353static inline int first_pte_in_page(struct dma_pte *pte)
354{
355 return !((unsigned long)pte & ~VTD_PAGE_MASK);
356}
357
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700358/*
359 * This domain is a statically identity mapping domain.
360 * 1. This domain creats a static 1:1 mapping to all usable memory.
361 * 2. It maps to each iommu if successful.
362 * 3. Each iommu mapps to this domain if successful.
363 */
David Woodhouse19943b02009-08-04 16:19:20 +0100364static struct dmar_domain *si_domain;
365static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700366
Joerg Roedel28ccce02015-07-21 14:45:31 +0200367/*
368 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800369 * across iommus may be owned in one domain, e.g. kvm guest.
370 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800371#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700373/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375
Joerg Roedel29a27712015-07-21 17:17:12 +0200376#define for_each_domain_iommu(idx, domain) \
377 for (idx = 0; idx < g_num_of_iommus; idx++) \
378 if (domain->iommu_refcnt[idx])
379
Mark McLoughlin99126f72008-11-20 15:49:47 +0000380struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700381 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200382
383 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
384 /* Refcount of devices per iommu */
385
Mark McLoughlin99126f72008-11-20 15:49:47 +0000386
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200387 u16 iommu_did[DMAR_UNITS_SUPPORTED];
388 /* Domain ids per IOMMU. Use u16 since
389 * domain ids are 16 bit wide according
390 * to VT-d spec, section 9.3 */
391
Joerg Roedel00a77de2015-03-26 13:43:08 +0100392 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393 struct iova_domain iovad; /* iova's that belong to this domain */
394
395 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 int gaw; /* max guest address width */
397
398 /* adjusted guest address width, 0 is level 2 30-bit */
399 int agaw;
400
Weidong Han3b5410e2008-12-08 09:17:15 +0800401 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800402
403 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800404 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800405 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100406 int iommu_superpage;/* Level of superpages supported:
407 0 == 4KiB (no superpages), 1 == 2MiB,
408 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800409 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800410 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100411
412 struct iommu_domain domain; /* generic domain data structure for
413 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000414};
415
Mark McLoughlina647dac2008-11-20 15:49:48 +0000416/* PCI domain-device relationship */
417struct device_domain_info {
418 struct list_head link; /* link to domain siblings */
419 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100420 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000421 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000422 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800423 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000424 struct dmar_domain *domain; /* pointer to domain */
425};
426
Jiang Liub94e4112014-02-19 14:07:25 +0800427struct dmar_rmrr_unit {
428 struct list_head list; /* list of rmrr units */
429 struct acpi_dmar_header *hdr; /* ACPI header */
430 u64 base_address; /* reserved base address*/
431 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000432 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800433 int devices_cnt; /* target device count */
434};
435
436struct dmar_atsr_unit {
437 struct list_head list; /* list of ATSR units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000439 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800440 int devices_cnt; /* target device count */
441 u8 include_all:1; /* include all ports */
442};
443
444static LIST_HEAD(dmar_atsr_units);
445static LIST_HEAD(dmar_rmrr_units);
446
447#define for_each_rmrr_units(rmrr) \
448 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
449
mark gross5e0d2a62008-03-04 15:22:08 -0800450static void flush_unmaps_timeout(unsigned long data);
451
Jiang Liub707cb02014-01-06 14:18:26 +0800452static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800453
mark gross80b20dd2008-04-18 13:53:58 -0700454#define HIGH_WATER_MARK 250
455struct deferred_flush_tables {
456 int next;
457 struct iova *iova[HIGH_WATER_MARK];
458 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000459 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700460};
461
462static struct deferred_flush_tables *deferred_flush;
463
mark gross5e0d2a62008-03-04 15:22:08 -0800464/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800465static int g_num_of_iommus;
466
467static DEFINE_SPINLOCK(async_umap_flush_lock);
468static LIST_HEAD(unmaps_to_do);
469
470static int timer_on;
471static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800472
Jiang Liu92d03cc2014-02-19 14:07:28 +0800473static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700474static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200475static void dmar_remove_one_dev_info(struct dmar_domain *domain,
476 struct device *dev);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200477static void domain_context_clear(struct intel_iommu *iommu,
478 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800479static int domain_detach_iommu(struct dmar_domain *domain,
480 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700481
Suresh Siddhad3f13812011-08-23 17:05:25 -0700482#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800483int dmar_disabled = 0;
484#else
485int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700486#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800487
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200488int intel_iommu_enabled = 0;
489EXPORT_SYMBOL_GPL(intel_iommu_enabled);
490
David Woodhouse2d9e6672010-06-15 10:57:57 +0100491static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700492static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800493static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100494static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100495static int intel_iommu_ecs = 1;
496
497/* We only actually use ECS when PASID support (on the new bit 40)
498 * is also advertised. Some early implementations — the ones with
499 * PASID support on bit 28 — have issues even when we *only* use
500 * extended root/context tables. */
501#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
502 ecap_pasid(iommu->ecap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700503
David Woodhousec0771df2011-10-14 20:59:46 +0100504int intel_iommu_gfx_mapped;
505EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
506
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700507#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
508static DEFINE_SPINLOCK(device_domain_lock);
509static LIST_HEAD(device_domain_list);
510
Thierry Redingb22f6432014-06-27 09:03:12 +0200511static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100512
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200513static bool translation_pre_enabled(struct intel_iommu *iommu)
514{
515 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
516}
517
Joerg Roedel091d42e2015-06-12 11:56:10 +0200518static void clear_translation_pre_enabled(struct intel_iommu *iommu)
519{
520 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
521}
522
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200523static void init_translation_status(struct intel_iommu *iommu)
524{
525 u32 gsts;
526
527 gsts = readl(iommu->reg + DMAR_GSTS_REG);
528 if (gsts & DMA_GSTS_TES)
529 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
530}
531
Joerg Roedel00a77de2015-03-26 13:43:08 +0100532/* Convert generic 'struct iommu_domain to private struct dmar_domain */
533static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
534{
535 return container_of(dom, struct dmar_domain, domain);
536}
537
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700538static int __init intel_iommu_setup(char *str)
539{
540 if (!str)
541 return -EINVAL;
542 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800543 if (!strncmp(str, "on", 2)) {
544 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200545 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800546 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700547 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200548 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700549 } else if (!strncmp(str, "igfx_off", 8)) {
550 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200551 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700552 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200553 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700554 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800555 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200556 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800557 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100558 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200559 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100560 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100561 } else if (!strncmp(str, "ecs_off", 7)) {
562 printk(KERN_INFO
563 "Intel-IOMMU: disable extended context table support\n");
564 intel_iommu_ecs = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700565 }
566
567 str += strcspn(str, ",");
568 while (*str == ',')
569 str++;
570 }
571 return 0;
572}
573__setup("intel_iommu=", intel_iommu_setup);
574
575static struct kmem_cache *iommu_domain_cache;
576static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200578static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
579{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200580 struct dmar_domain **domains;
581 int idx = did >> 8;
582
583 domains = iommu->domains[idx];
584 if (!domains)
585 return NULL;
586
587 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200588}
589
590static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
591 struct dmar_domain *domain)
592{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200593 struct dmar_domain **domains;
594 int idx = did >> 8;
595
596 if (!iommu->domains[idx]) {
597 size_t size = 256 * sizeof(struct dmar_domain *);
598 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
599 }
600
601 domains = iommu->domains[idx];
602 if (WARN_ON(!domains))
603 return;
604 else
605 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200606}
607
Suresh Siddha4c923d42009-10-02 11:01:24 -0700608static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700609{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700610 struct page *page;
611 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700612
Suresh Siddha4c923d42009-10-02 11:01:24 -0700613 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
614 if (page)
615 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700616 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700617}
618
619static inline void free_pgtable_page(void *vaddr)
620{
621 free_page((unsigned long)vaddr);
622}
623
624static inline void *alloc_domain_mem(void)
625{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900626 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700627}
628
Kay, Allen M38717942008-09-09 18:37:29 +0300629static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700630{
631 kmem_cache_free(iommu_domain_cache, vaddr);
632}
633
634static inline void * alloc_devinfo_mem(void)
635{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900636 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700637}
638
639static inline void free_devinfo_mem(void *vaddr)
640{
641 kmem_cache_free(iommu_devinfo_cache, vaddr);
642}
643
Jiang Liuab8dfe22014-07-11 14:19:27 +0800644static inline int domain_type_is_vm(struct dmar_domain *domain)
645{
646 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
647}
648
Joerg Roedel28ccce02015-07-21 14:45:31 +0200649static inline int domain_type_is_si(struct dmar_domain *domain)
650{
651 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
652}
653
Jiang Liuab8dfe22014-07-11 14:19:27 +0800654static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
655{
656 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
657 DOMAIN_FLAG_STATIC_IDENTITY);
658}
Weidong Han1b573682008-12-08 15:34:06 +0800659
Jiang Liu162d1b12014-07-11 14:19:35 +0800660static inline int domain_pfn_supported(struct dmar_domain *domain,
661 unsigned long pfn)
662{
663 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
664
665 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
666}
667
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700668static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800669{
670 unsigned long sagaw;
671 int agaw = -1;
672
673 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700674 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800675 agaw >= 0; agaw--) {
676 if (test_bit(agaw, &sagaw))
677 break;
678 }
679
680 return agaw;
681}
682
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700683/*
684 * Calculate max SAGAW for each iommu.
685 */
686int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
687{
688 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
689}
690
691/*
692 * calculate agaw for each iommu.
693 * "SAGAW" may be different across iommus, use a default agaw, and
694 * get a supported less agaw for iommus that don't support the default agaw.
695 */
696int iommu_calculate_agaw(struct intel_iommu *iommu)
697{
698 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
699}
700
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700701/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800702static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
703{
704 int iommu_id;
705
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700706 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800707 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200708 for_each_domain_iommu(iommu_id, domain)
709 break;
710
Weidong Han8c11e792008-12-08 15:29:22 +0800711 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
712 return NULL;
713
714 return g_iommus[iommu_id];
715}
716
Weidong Han8e6040972008-12-08 15:49:06 +0800717static void domain_update_iommu_coherency(struct dmar_domain *domain)
718{
David Woodhoused0501962014-03-11 17:10:29 -0700719 struct dmar_drhd_unit *drhd;
720 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100721 bool found = false;
722 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800723
David Woodhoused0501962014-03-11 17:10:29 -0700724 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800725
Joerg Roedel29a27712015-07-21 17:17:12 +0200726 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100727 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800728 if (!ecap_coherent(g_iommus[i]->ecap)) {
729 domain->iommu_coherency = 0;
730 break;
731 }
Weidong Han8e6040972008-12-08 15:49:06 +0800732 }
David Woodhoused0501962014-03-11 17:10:29 -0700733 if (found)
734 return;
735
736 /* No hardware attached; use lowest common denominator */
737 rcu_read_lock();
738 for_each_active_iommu(iommu, drhd) {
739 if (!ecap_coherent(iommu->ecap)) {
740 domain->iommu_coherency = 0;
741 break;
742 }
743 }
744 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800745}
746
Jiang Liu161f6932014-07-11 14:19:37 +0800747static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100748{
Allen Kay8140a952011-10-14 12:32:17 -0700749 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800750 struct intel_iommu *iommu;
751 int ret = 1;
752
753 rcu_read_lock();
754 for_each_active_iommu(iommu, drhd) {
755 if (iommu != skip) {
756 if (!ecap_sc_support(iommu->ecap)) {
757 ret = 0;
758 break;
759 }
760 }
761 }
762 rcu_read_unlock();
763
764 return ret;
765}
766
767static int domain_update_iommu_superpage(struct intel_iommu *skip)
768{
769 struct dmar_drhd_unit *drhd;
770 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700771 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100772
773 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800774 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100775 }
776
Allen Kay8140a952011-10-14 12:32:17 -0700777 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800778 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700779 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800780 if (iommu != skip) {
781 mask &= cap_super_page_val(iommu->cap);
782 if (!mask)
783 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100784 }
785 }
Jiang Liu0e242612014-02-19 14:07:34 +0800786 rcu_read_unlock();
787
Jiang Liu161f6932014-07-11 14:19:37 +0800788 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100789}
790
Sheng Yang58c610b2009-03-18 15:33:05 +0800791/* Some capabilities may be different across iommus */
792static void domain_update_iommu_cap(struct dmar_domain *domain)
793{
794 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800795 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
796 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800797}
798
David Woodhouse03ecc322015-02-13 14:35:21 +0000799static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
800 u8 bus, u8 devfn, int alloc)
801{
802 struct root_entry *root = &iommu->root_entry[bus];
803 struct context_entry *context;
804 u64 *entry;
805
David Woodhousec83b2f22015-06-12 10:15:49 +0100806 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000807 if (devfn >= 0x80) {
808 devfn -= 0x80;
809 entry = &root->hi;
810 }
811 devfn *= 2;
812 }
813 entry = &root->lo;
814 if (*entry & 1)
815 context = phys_to_virt(*entry & VTD_PAGE_MASK);
816 else {
817 unsigned long phy_addr;
818 if (!alloc)
819 return NULL;
820
821 context = alloc_pgtable_page(iommu->node);
822 if (!context)
823 return NULL;
824
825 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
826 phy_addr = virt_to_phys((void *)context);
827 *entry = phy_addr | 1;
828 __iommu_flush_cache(iommu, entry, sizeof(*entry));
829 }
830 return &context[devfn];
831}
832
David Woodhouse4ed6a542015-05-11 14:59:20 +0100833static int iommu_dummy(struct device *dev)
834{
835 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
836}
837
David Woodhouse156baca2014-03-09 14:00:57 -0700838static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800839{
840 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800841 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700842 struct device *tmp;
843 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800844 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800845 int i;
846
David Woodhouse4ed6a542015-05-11 14:59:20 +0100847 if (iommu_dummy(dev))
848 return NULL;
849
David Woodhouse156baca2014-03-09 14:00:57 -0700850 if (dev_is_pci(dev)) {
851 pdev = to_pci_dev(dev);
852 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100853 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700854 dev = &ACPI_COMPANION(dev)->dev;
855
Jiang Liu0e242612014-02-19 14:07:34 +0800856 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800857 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700858 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100859 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800860
Jiang Liub683b232014-02-19 14:07:32 +0800861 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700862 drhd->devices_cnt, i, tmp) {
863 if (tmp == dev) {
864 *bus = drhd->devices[i].bus;
865 *devfn = drhd->devices[i].devfn;
866 goto out;
867 }
868
869 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000870 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700871
872 ptmp = to_pci_dev(tmp);
873 if (ptmp->subordinate &&
874 ptmp->subordinate->number <= pdev->bus->number &&
875 ptmp->subordinate->busn_res.end >= pdev->bus->number)
876 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100877 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800878
David Woodhouse156baca2014-03-09 14:00:57 -0700879 if (pdev && drhd->include_all) {
880 got_pdev:
881 *bus = pdev->bus->number;
882 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800883 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700884 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800885 }
Jiang Liub683b232014-02-19 14:07:32 +0800886 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700887 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800888 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800889
Jiang Liub683b232014-02-19 14:07:32 +0800890 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800891}
892
Weidong Han5331fe62008-12-08 23:00:00 +0800893static void domain_flush_cache(struct dmar_domain *domain,
894 void *addr, int size)
895{
896 if (!domain->iommu_coherency)
897 clflush_cache_range(addr, size);
898}
899
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700900static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
901{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000903 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700904 unsigned long flags;
905
906 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000907 context = iommu_context_addr(iommu, bus, devfn, 0);
908 if (context)
909 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700910 spin_unlock_irqrestore(&iommu->lock, flags);
911 return ret;
912}
913
914static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
915{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700916 struct context_entry *context;
917 unsigned long flags;
918
919 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000920 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000922 context_clear_entry(context);
923 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700924 }
925 spin_unlock_irqrestore(&iommu->lock, flags);
926}
927
928static void free_context_table(struct intel_iommu *iommu)
929{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700930 int i;
931 unsigned long flags;
932 struct context_entry *context;
933
934 spin_lock_irqsave(&iommu->lock, flags);
935 if (!iommu->root_entry) {
936 goto out;
937 }
938 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000939 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700940 if (context)
941 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000942
David Woodhousec83b2f22015-06-12 10:15:49 +0100943 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +0000944 continue;
945
946 context = iommu_context_addr(iommu, i, 0x80, 0);
947 if (context)
948 free_pgtable_page(context);
949
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700950 }
951 free_pgtable_page(iommu->root_entry);
952 iommu->root_entry = NULL;
953out:
954 spin_unlock_irqrestore(&iommu->lock, flags);
955}
956
David Woodhouseb026fd22009-06-28 10:37:25 +0100957static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000958 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960 struct dma_pte *parent, *pte = NULL;
961 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700962 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963
964 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200965
Jiang Liu162d1b12014-07-11 14:19:35 +0800966 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +0200967 /* Address beyond IOMMU's addressing capabilities. */
968 return NULL;
969
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970 parent = domain->pgd;
971
David Woodhouse5cf0a762014-03-19 16:07:49 +0000972 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 void *tmp_page;
974
David Woodhouseb026fd22009-06-28 10:37:25 +0100975 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700976 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000977 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100978 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000979 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700980 break;
981
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000982 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100983 uint64_t pteval;
984
Suresh Siddha4c923d42009-10-02 11:01:24 -0700985 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700986
David Woodhouse206a73c12009-07-01 19:30:28 +0100987 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700988 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100989
David Woodhousec85994e2009-07-01 19:21:24 +0100990 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400991 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +0800992 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +0100993 /* Someone else set it while we were thinking; use theirs. */
994 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +0800995 else
David Woodhousec85994e2009-07-01 19:21:24 +0100996 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700997 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000998 if (level == 1)
999 break;
1000
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001001 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001002 level--;
1003 }
1004
David Woodhouse5cf0a762014-03-19 16:07:49 +00001005 if (!*target_level)
1006 *target_level = level;
1007
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001008 return pte;
1009}
1010
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001011
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001012/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001013static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1014 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001015 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016{
1017 struct dma_pte *parent, *pte = NULL;
1018 int total = agaw_to_level(domain->agaw);
1019 int offset;
1020
1021 parent = domain->pgd;
1022 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001023 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001024 pte = &parent[offset];
1025 if (level == total)
1026 return pte;
1027
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001028 if (!dma_pte_present(pte)) {
1029 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001031 }
1032
Yijing Wange16922a2014-05-20 20:37:51 +08001033 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001034 *large_page = total;
1035 return pte;
1036 }
1037
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001038 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001039 total--;
1040 }
1041 return NULL;
1042}
1043
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001044/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001045static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001046 unsigned long start_pfn,
1047 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001048{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001049 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001050 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001051
Jiang Liu162d1b12014-07-11 14:19:35 +08001052 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1053 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001054 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001055
David Woodhouse04b18e62009-06-27 19:15:01 +01001056 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001057 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001058 large_page = 1;
1059 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001060 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001061 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001062 continue;
1063 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001064 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001065 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001066 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001067 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001068 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1069
David Woodhouse310a5ab2009-06-28 18:52:20 +01001070 domain_flush_cache(domain, first_pte,
1071 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001072
1073 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074}
1075
Alex Williamson3269ee02013-06-15 10:27:19 -06001076static void dma_pte_free_level(struct dmar_domain *domain, int level,
1077 struct dma_pte *pte, unsigned long pfn,
1078 unsigned long start_pfn, unsigned long last_pfn)
1079{
1080 pfn = max(start_pfn, pfn);
1081 pte = &pte[pfn_level_offset(pfn, level)];
1082
1083 do {
1084 unsigned long level_pfn;
1085 struct dma_pte *level_pte;
1086
1087 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1088 goto next;
1089
1090 level_pfn = pfn & level_mask(level - 1);
1091 level_pte = phys_to_virt(dma_pte_addr(pte));
1092
1093 if (level > 2)
1094 dma_pte_free_level(domain, level - 1, level_pte,
1095 level_pfn, start_pfn, last_pfn);
1096
1097 /* If range covers entire pagetable, free it */
1098 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001099 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001100 dma_clear_pte(pte);
1101 domain_flush_cache(domain, pte, sizeof(*pte));
1102 free_pgtable_page(level_pte);
1103 }
1104next:
1105 pfn += level_size(level);
1106 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1107}
1108
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001109/* free page table pages. last level pte should already be cleared */
1110static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001111 unsigned long start_pfn,
1112 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001113{
Jiang Liu162d1b12014-07-11 14:19:35 +08001114 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1115 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001116 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117
Jiang Liud41a4ad2014-07-11 14:19:34 +08001118 dma_pte_clear_range(domain, start_pfn, last_pfn);
1119
David Woodhousef3a0a522009-06-30 03:40:07 +01001120 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001121 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1122 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001123
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001124 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001125 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126 free_pgtable_page(domain->pgd);
1127 domain->pgd = NULL;
1128 }
1129}
1130
David Woodhouseea8ea462014-03-05 17:09:32 +00001131/* When a page at a given level is being unlinked from its parent, we don't
1132 need to *modify* it at all. All we need to do is make a list of all the
1133 pages which can be freed just as soon as we've flushed the IOTLB and we
1134 know the hardware page-walk will no longer touch them.
1135 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1136 be freed. */
1137static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1138 int level, struct dma_pte *pte,
1139 struct page *freelist)
1140{
1141 struct page *pg;
1142
1143 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1144 pg->freelist = freelist;
1145 freelist = pg;
1146
1147 if (level == 1)
1148 return freelist;
1149
Jiang Liuadeb2592014-04-09 10:20:39 +08001150 pte = page_address(pg);
1151 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001152 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1153 freelist = dma_pte_list_pagetables(domain, level - 1,
1154 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001155 pte++;
1156 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001157
1158 return freelist;
1159}
1160
1161static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1162 struct dma_pte *pte, unsigned long pfn,
1163 unsigned long start_pfn,
1164 unsigned long last_pfn,
1165 struct page *freelist)
1166{
1167 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1168
1169 pfn = max(start_pfn, pfn);
1170 pte = &pte[pfn_level_offset(pfn, level)];
1171
1172 do {
1173 unsigned long level_pfn;
1174
1175 if (!dma_pte_present(pte))
1176 goto next;
1177
1178 level_pfn = pfn & level_mask(level);
1179
1180 /* If range covers entire pagetable, free it */
1181 if (start_pfn <= level_pfn &&
1182 last_pfn >= level_pfn + level_size(level) - 1) {
1183 /* These suborbinate page tables are going away entirely. Don't
1184 bother to clear them; we're just going to *free* them. */
1185 if (level > 1 && !dma_pte_superpage(pte))
1186 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1187
1188 dma_clear_pte(pte);
1189 if (!first_pte)
1190 first_pte = pte;
1191 last_pte = pte;
1192 } else if (level > 1) {
1193 /* Recurse down into a level that isn't *entirely* obsolete */
1194 freelist = dma_pte_clear_level(domain, level - 1,
1195 phys_to_virt(dma_pte_addr(pte)),
1196 level_pfn, start_pfn, last_pfn,
1197 freelist);
1198 }
1199next:
1200 pfn += level_size(level);
1201 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1202
1203 if (first_pte)
1204 domain_flush_cache(domain, first_pte,
1205 (void *)++last_pte - (void *)first_pte);
1206
1207 return freelist;
1208}
1209
1210/* We can't just free the pages because the IOMMU may still be walking
1211 the page tables, and may have cached the intermediate levels. The
1212 pages can only be freed after the IOTLB flush has been done. */
1213struct page *domain_unmap(struct dmar_domain *domain,
1214 unsigned long start_pfn,
1215 unsigned long last_pfn)
1216{
David Woodhouseea8ea462014-03-05 17:09:32 +00001217 struct page *freelist = NULL;
1218
Jiang Liu162d1b12014-07-11 14:19:35 +08001219 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1220 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001221 BUG_ON(start_pfn > last_pfn);
1222
1223 /* we don't need lock here; nobody else touches the iova range */
1224 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1225 domain->pgd, 0, start_pfn, last_pfn, NULL);
1226
1227 /* free pgd */
1228 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1229 struct page *pgd_page = virt_to_page(domain->pgd);
1230 pgd_page->freelist = freelist;
1231 freelist = pgd_page;
1232
1233 domain->pgd = NULL;
1234 }
1235
1236 return freelist;
1237}
1238
1239void dma_free_pagelist(struct page *freelist)
1240{
1241 struct page *pg;
1242
1243 while ((pg = freelist)) {
1244 freelist = pg->freelist;
1245 free_pgtable_page(page_address(pg));
1246 }
1247}
1248
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001249/* iommu handling */
1250static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1251{
1252 struct root_entry *root;
1253 unsigned long flags;
1254
Suresh Siddha4c923d42009-10-02 11:01:24 -07001255 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001256 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001257 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001258 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001259 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001260 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001261
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001262 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263
1264 spin_lock_irqsave(&iommu->lock, flags);
1265 iommu->root_entry = root;
1266 spin_unlock_irqrestore(&iommu->lock, flags);
1267
1268 return 0;
1269}
1270
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001271static void iommu_set_root_entry(struct intel_iommu *iommu)
1272{
David Woodhouse03ecc322015-02-13 14:35:21 +00001273 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001274 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001275 unsigned long flag;
1276
David Woodhouse03ecc322015-02-13 14:35:21 +00001277 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001278 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001279 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001280
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001281 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001282 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001283
David Woodhousec416daa2009-05-10 20:30:58 +01001284 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001285
1286 /* Make sure hardware complete it */
1287 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001288 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001289
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001290 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001291}
1292
1293static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1294{
1295 u32 val;
1296 unsigned long flag;
1297
David Woodhouse9af88142009-02-13 23:18:03 +00001298 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001299 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001300
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001301 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001302 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001303
1304 /* Make sure hardware complete it */
1305 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001306 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001307
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001308 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001309}
1310
1311/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001312static void __iommu_flush_context(struct intel_iommu *iommu,
1313 u16 did, u16 source_id, u8 function_mask,
1314 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315{
1316 u64 val = 0;
1317 unsigned long flag;
1318
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319 switch (type) {
1320 case DMA_CCMD_GLOBAL_INVL:
1321 val = DMA_CCMD_GLOBAL_INVL;
1322 break;
1323 case DMA_CCMD_DOMAIN_INVL:
1324 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1325 break;
1326 case DMA_CCMD_DEVICE_INVL:
1327 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1328 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1329 break;
1330 default:
1331 BUG();
1332 }
1333 val |= DMA_CCMD_ICC;
1334
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001335 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1337
1338 /* Make sure hardware complete it */
1339 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1340 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1341
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001342 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343}
1344
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001345/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001346static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1347 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348{
1349 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1350 u64 val = 0, val_iva = 0;
1351 unsigned long flag;
1352
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001353 switch (type) {
1354 case DMA_TLB_GLOBAL_FLUSH:
1355 /* global flush doesn't need set IVA_REG */
1356 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1357 break;
1358 case DMA_TLB_DSI_FLUSH:
1359 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1360 break;
1361 case DMA_TLB_PSI_FLUSH:
1362 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001363 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364 val_iva = size_order | addr;
1365 break;
1366 default:
1367 BUG();
1368 }
1369 /* Note: set drain read/write */
1370#if 0
1371 /*
1372 * This is probably to be super secure.. Looks like we can
1373 * ignore it without any impact.
1374 */
1375 if (cap_read_drain(iommu->cap))
1376 val |= DMA_TLB_READ_DRAIN;
1377#endif
1378 if (cap_write_drain(iommu->cap))
1379 val |= DMA_TLB_WRITE_DRAIN;
1380
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001381 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382 /* Note: Only uses first TLB reg currently */
1383 if (val_iva)
1384 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1385 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1386
1387 /* Make sure hardware complete it */
1388 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1389 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1390
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001391 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392
1393 /* check IOTLB invalidation granularity */
1394 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001395 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001396 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001397 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001398 (unsigned long long)DMA_TLB_IIRG(type),
1399 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400}
1401
David Woodhouse64ae8922014-03-09 12:52:30 -07001402static struct device_domain_info *
1403iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1404 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405{
Quentin Lambert2f119c72015-02-06 10:59:53 +01001406 bool found = false;
Yu Zhao93a23a72009-05-18 13:51:37 +08001407 unsigned long flags;
1408 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001409 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001410
1411 if (!ecap_dev_iotlb_support(iommu->ecap))
1412 return NULL;
1413
1414 if (!iommu->qi)
1415 return NULL;
1416
1417 spin_lock_irqsave(&device_domain_lock, flags);
1418 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001419 if (info->iommu == iommu && info->bus == bus &&
1420 info->devfn == devfn) {
Quentin Lambert2f119c72015-02-06 10:59:53 +01001421 found = true;
Yu Zhao93a23a72009-05-18 13:51:37 +08001422 break;
1423 }
1424 spin_unlock_irqrestore(&device_domain_lock, flags);
1425
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001426 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001427 return NULL;
1428
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001429 pdev = to_pci_dev(info->dev);
1430
1431 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001432 return NULL;
1433
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001434 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001435 return NULL;
1436
Yu Zhao93a23a72009-05-18 13:51:37 +08001437 return info;
1438}
1439
1440static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1441{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001442 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001443 return;
1444
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001445 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001446}
1447
1448static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1449{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001450 if (!info->dev || !dev_is_pci(info->dev) ||
1451 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001452 return;
1453
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001454 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001455}
1456
1457static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1458 u64 addr, unsigned mask)
1459{
1460 u16 sid, qdep;
1461 unsigned long flags;
1462 struct device_domain_info *info;
1463
1464 spin_lock_irqsave(&device_domain_lock, flags);
1465 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001466 struct pci_dev *pdev;
1467 if (!info->dev || !dev_is_pci(info->dev))
1468 continue;
1469
1470 pdev = to_pci_dev(info->dev);
1471 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001472 continue;
1473
1474 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001475 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001476 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1477 }
1478 spin_unlock_irqrestore(&device_domain_lock, flags);
1479}
1480
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001481static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1482 struct dmar_domain *domain,
1483 unsigned long pfn, unsigned int pages,
1484 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001485{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001486 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001487 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001488 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001489
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001490 BUG_ON(pages == 0);
1491
David Woodhouseea8ea462014-03-05 17:09:32 +00001492 if (ih)
1493 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001494 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001495 * Fallback to domain selective flush if no PSI support or the size is
1496 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001497 * PSI requires page size to be 2 ^ x, and the base address is naturally
1498 * aligned to the size
1499 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001500 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1501 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001502 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001503 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001504 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001505 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001506
1507 /*
Nadav Amit82653632010-04-01 13:24:40 +03001508 * In caching mode, changes of pages from non-present to present require
1509 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001510 */
Nadav Amit82653632010-04-01 13:24:40 +03001511 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001512 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1513 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001514}
1515
mark grossf8bab732008-02-08 04:18:38 -08001516static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1517{
1518 u32 pmen;
1519 unsigned long flags;
1520
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001521 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001522 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1523 pmen &= ~DMA_PMEN_EPM;
1524 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1525
1526 /* wait for the protected region status bit to clear */
1527 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1528 readl, !(pmen & DMA_PMEN_PRS), pmen);
1529
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001530 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001531}
1532
Jiang Liu2a41cce2014-07-11 14:19:33 +08001533static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001534{
1535 u32 sts;
1536 unsigned long flags;
1537
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001538 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001539 iommu->gcmd |= DMA_GCMD_TE;
1540 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001541
1542 /* Make sure hardware complete it */
1543 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001544 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001545
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001546 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001547}
1548
Jiang Liu2a41cce2014-07-11 14:19:33 +08001549static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001550{
1551 u32 sts;
1552 unsigned long flag;
1553
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001554 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001555 iommu->gcmd &= ~DMA_GCMD_TE;
1556 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1557
1558 /* Make sure hardware complete it */
1559 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001560 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001561
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001562 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001563}
1564
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001565
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001566static int iommu_init_domains(struct intel_iommu *iommu)
1567{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001568 u32 ndomains, nlongs;
1569 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570
1571 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001572 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001573 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001574 nlongs = BITS_TO_LONGS(ndomains);
1575
Donald Dutile94a91b52009-08-20 16:51:34 -04001576 spin_lock_init(&iommu->lock);
1577
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001578 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1579 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001580 pr_err("%s: Allocating domain id array failed\n",
1581 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001582 return -ENOMEM;
1583 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001584
1585 size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
1586 iommu->domains = kzalloc(size, GFP_KERNEL);
1587
1588 if (iommu->domains) {
1589 size = 256 * sizeof(struct dmar_domain *);
1590 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1591 }
1592
1593 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001594 pr_err("%s: Allocating domain array failed\n",
1595 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001596 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001597 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001598 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001599 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001600 return -ENOMEM;
1601 }
1602
Joerg Roedel8bf47812015-07-21 10:41:21 +02001603
1604
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001605 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001606 * If Caching mode is set, then invalid translations are tagged
1607 * with domain-id 0, hence we need to pre-allocate it. We also
1608 * use domain-id 0 as a marker for non-allocated domain-id, so
1609 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001610 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001611 set_bit(0, iommu->domain_ids);
1612
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001613 return 0;
1614}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615
Jiang Liuffebeb42014-11-09 22:48:02 +08001616static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001617{
Joerg Roedel29a27712015-07-21 17:17:12 +02001618 struct device_domain_info *info, *tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001619
Joerg Roedel29a27712015-07-21 17:17:12 +02001620 if (!iommu->domains || !iommu->domain_ids)
1621 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001622
Joerg Roedel29a27712015-07-21 17:17:12 +02001623 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1624 struct dmar_domain *domain;
1625
1626 if (info->iommu != iommu)
1627 continue;
1628
1629 if (!info->dev || !info->domain)
1630 continue;
1631
1632 domain = info->domain;
1633
Joerg Roedele6de0f82015-07-22 16:30:36 +02001634 dmar_remove_one_dev_info(domain, info->dev);
Joerg Roedel29a27712015-07-21 17:17:12 +02001635
1636 if (!domain_type_is_vm_or_si(domain))
1637 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001638 }
1639
1640 if (iommu->gcmd & DMA_GCMD_TE)
1641 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001642}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643
Jiang Liuffebeb42014-11-09 22:48:02 +08001644static void free_dmar_iommu(struct intel_iommu *iommu)
1645{
1646 if ((iommu->domains) && (iommu->domain_ids)) {
Joerg Roedel8bf47812015-07-21 10:41:21 +02001647 int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
1648 int i;
1649
1650 for (i = 0; i < elems; i++)
1651 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001652 kfree(iommu->domains);
1653 kfree(iommu->domain_ids);
1654 iommu->domains = NULL;
1655 iommu->domain_ids = NULL;
1656 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657
Weidong Hand9630fe2008-12-08 11:06:32 +08001658 g_iommus[iommu->seq_id] = NULL;
1659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660 /* free context mapping */
1661 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662}
1663
Jiang Liuab8dfe22014-07-11 14:19:27 +08001664static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001667
1668 domain = alloc_domain_mem();
1669 if (!domain)
1670 return NULL;
1671
Jiang Liuab8dfe22014-07-11 14:19:27 +08001672 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001673 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001674 domain->flags = flags;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001675 spin_lock_init(&domain->iommu_lock);
1676 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001677
1678 return domain;
1679}
1680
Joerg Roedeld160aca2015-07-22 11:52:53 +02001681/* Must be called with iommu->lock */
1682static int domain_attach_iommu(struct dmar_domain *domain,
1683 struct intel_iommu *iommu)
Jiang Liufb170fb2014-07-11 14:19:28 +08001684{
Jiang Liufb170fb2014-07-11 14:19:28 +08001685 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001686 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02001687 int ret, num;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001688
Joerg Roedeld160aca2015-07-22 11:52:53 +02001689 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001690
1691 spin_lock_irqsave(&domain->iommu_lock, flags);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001692
Joerg Roedel29a27712015-07-21 17:17:12 +02001693 domain->iommu_refcnt[iommu->seq_id] += 1;
1694 domain->iommu_count += 1;
1695 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001696 ndomains = cap_ndoms(iommu->cap);
1697 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1698
1699 if (num >= ndomains) {
1700 pr_err("%s: No free domain ids\n", iommu->name);
1701 domain->iommu_refcnt[iommu->seq_id] -= 1;
1702 domain->iommu_count -= 1;
1703 ret = -ENOSPC;
1704 goto out_unlock;
1705 }
1706
1707 set_bit(num, iommu->domain_ids);
1708 set_iommu_domain(iommu, num, domain);
1709
1710 domain->iommu_did[iommu->seq_id] = num;
1711 domain->nid = iommu->node;
1712
Jiang Liufb170fb2014-07-11 14:19:28 +08001713 domain_update_iommu_cap(domain);
1714 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001715
1716 ret = 0;
1717out_unlock:
Jiang Liufb170fb2014-07-11 14:19:28 +08001718 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001719
1720 return ret;
Jiang Liufb170fb2014-07-11 14:19:28 +08001721}
1722
1723static int domain_detach_iommu(struct dmar_domain *domain,
1724 struct intel_iommu *iommu)
1725{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001726 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001727 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02001728
1729 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001730
1731 spin_lock_irqsave(&domain->iommu_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001732 domain->iommu_refcnt[iommu->seq_id] -= 1;
1733 count = --domain->iommu_count;
1734 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001735 num = domain->iommu_did[iommu->seq_id];
1736 clear_bit(num, iommu->domain_ids);
1737 set_iommu_domain(iommu, num, NULL);
1738
Jiang Liufb170fb2014-07-11 14:19:28 +08001739 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001740 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001741 }
1742 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1743
1744 return count;
1745}
1746
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001747static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001748static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001749
Joseph Cihula51a63e62011-03-21 11:04:24 -07001750static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001751{
1752 struct pci_dev *pdev = NULL;
1753 struct iova *iova;
1754 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001755
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001756 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1757 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001758
Mark Gross8a443df2008-03-04 14:59:31 -08001759 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1760 &reserved_rbtree_key);
1761
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001762 /* IOAPIC ranges shouldn't be accessed by DMA */
1763 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1764 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001765 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001766 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001767 return -ENODEV;
1768 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001769
1770 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1771 for_each_pci_dev(pdev) {
1772 struct resource *r;
1773
1774 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1775 r = &pdev->resource[i];
1776 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1777 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001778 iova = reserve_iova(&reserved_iova_list,
1779 IOVA_PFN(r->start),
1780 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001781 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001782 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001783 return -ENODEV;
1784 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001785 }
1786 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001787 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001788}
1789
1790static void domain_reserve_special_ranges(struct dmar_domain *domain)
1791{
1792 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1793}
1794
1795static inline int guestwidth_to_adjustwidth(int gaw)
1796{
1797 int agaw;
1798 int r = (gaw - 12) % 9;
1799
1800 if (r == 0)
1801 agaw = gaw;
1802 else
1803 agaw = gaw + 9 - r;
1804 if (agaw > 64)
1805 agaw = 64;
1806 return agaw;
1807}
1808
Joerg Roedeldc534b22015-07-22 12:44:02 +02001809static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1810 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001811{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001812 int adjust_width, agaw;
1813 unsigned long sagaw;
1814
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001815 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1816 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001817 domain_reserve_special_ranges(domain);
1818
1819 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001820 if (guest_width > cap_mgaw(iommu->cap))
1821 guest_width = cap_mgaw(iommu->cap);
1822 domain->gaw = guest_width;
1823 adjust_width = guestwidth_to_adjustwidth(guest_width);
1824 agaw = width_to_agaw(adjust_width);
1825 sagaw = cap_sagaw(iommu->cap);
1826 if (!test_bit(agaw, &sagaw)) {
1827 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001828 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001829 agaw = find_next_bit(&sagaw, 5, agaw);
1830 if (agaw >= 5)
1831 return -ENODEV;
1832 }
1833 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001834
Weidong Han8e6040972008-12-08 15:49:06 +08001835 if (ecap_coherent(iommu->ecap))
1836 domain->iommu_coherency = 1;
1837 else
1838 domain->iommu_coherency = 0;
1839
Sheng Yang58c610b2009-03-18 15:33:05 +08001840 if (ecap_sc_support(iommu->ecap))
1841 domain->iommu_snooping = 1;
1842 else
1843 domain->iommu_snooping = 0;
1844
David Woodhouse214e39a2014-03-19 10:38:49 +00001845 if (intel_iommu_superpage)
1846 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1847 else
1848 domain->iommu_superpage = 0;
1849
Suresh Siddha4c923d42009-10-02 11:01:24 -07001850 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001851
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001852 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001853 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001854 if (!domain->pgd)
1855 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001856 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001857 return 0;
1858}
1859
1860static void domain_exit(struct dmar_domain *domain)
1861{
David Woodhouseea8ea462014-03-05 17:09:32 +00001862 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001863
1864 /* Domain 0 is reserved, so dont process it */
1865 if (!domain)
1866 return;
1867
Alex Williamson7b668352011-05-24 12:02:41 +01001868 /* Flush any lazy unmaps that may reference this domain */
1869 if (!intel_iommu_strict)
1870 flush_unmaps_timeout(0);
1871
Joerg Roedeld160aca2015-07-22 11:52:53 +02001872 /* Remove associated devices and clear attached or cached domains */
1873 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001874 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001875 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001876
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877 /* destroy iovas */
1878 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879
David Woodhouseea8ea462014-03-05 17:09:32 +00001880 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001881
David Woodhouseea8ea462014-03-05 17:09:32 +00001882 dma_free_pagelist(freelist);
1883
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884 free_domain_mem(domain);
1885}
1886
David Woodhouse64ae8922014-03-09 12:52:30 -07001887static int domain_context_mapping_one(struct dmar_domain *domain,
1888 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001889 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001891 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02001892 int translation = CONTEXT_TT_MULTI_LEVEL;
1893 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001894 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001895 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001896 struct dma_pte *pgd;
Weidong Hanea6606b2008-12-08 23:08:15 +08001897 int agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02001898
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001899 WARN_ON(did == 0);
1900
Joerg Roedel28ccce02015-07-21 14:45:31 +02001901 if (hw_pass_through && domain_type_is_si(domain))
1902 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903
1904 pr_debug("Set context mapping for %02x:%02x.%d\n",
1905 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001906
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001907 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08001908
David Woodhouse03ecc322015-02-13 14:35:21 +00001909 spin_lock_irqsave(&iommu->lock, flags);
1910 context = iommu_context_addr(iommu, bus, devfn, 1);
1911 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001912 if (!context)
1913 return -ENOMEM;
1914 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001915 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001916 spin_unlock_irqrestore(&iommu->lock, flags);
1917 return 0;
1918 }
1919
Weidong Hanea6606b2008-12-08 23:08:15 +08001920 pgd = domain->pgd;
1921
Joerg Roedelde24e552015-07-21 14:53:04 +02001922 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001923 context_set_domain_id(context, did);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001924
Joerg Roedelde24e552015-07-21 14:53:04 +02001925 /*
1926 * Skip top levels of page tables for iommu which has less agaw
1927 * than default. Unnecessary for PT mode.
1928 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001929 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02001930 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1931 pgd = phys_to_virt(dma_pte_addr(pgd));
1932 if (!dma_pte_present(pgd)) {
1933 spin_unlock_irqrestore(&iommu->lock, flags);
1934 return -ENOMEM;
1935 }
1936 }
1937
David Woodhouse64ae8922014-03-09 12:52:30 -07001938 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001939 translation = info ? CONTEXT_TT_DEV_IOTLB :
1940 CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02001941
Yu Zhao93a23a72009-05-18 13:51:37 +08001942 context_set_address_root(context, virt_to_phys(pgd));
1943 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02001944 } else {
1945 /*
1946 * In pass through mode, AW must be programmed to
1947 * indicate the largest AGAW value supported by
1948 * hardware. And ASR is ignored by hardware.
1949 */
1950 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001951 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001952
1953 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001954 context_set_fault_enable(context);
1955 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001956 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001957
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001958 /*
1959 * It's a non-present to present mapping. If hardware doesn't cache
1960 * non-present entry we only need to flush the write-buffer. If the
1961 * _does_ cache non-present entries, then it does so in the special
1962 * domain #0, which we have to flush:
1963 */
1964 if (cap_caching_mode(iommu->cap)) {
1965 iommu->flush.flush_context(iommu, 0,
1966 (((u16)bus) << 8) | devfn,
1967 DMA_CCMD_MASK_NOBIT,
1968 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02001969 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001970 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001971 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001972 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001973 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001974 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001975
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001976 return 0;
1977}
1978
Alex Williamson579305f2014-07-03 09:51:43 -06001979struct domain_context_mapping_data {
1980 struct dmar_domain *domain;
1981 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06001982};
1983
1984static int domain_context_mapping_cb(struct pci_dev *pdev,
1985 u16 alias, void *opaque)
1986{
1987 struct domain_context_mapping_data *data = opaque;
1988
1989 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001990 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06001991}
1992
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001993static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02001994domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001995{
David Woodhouse64ae8922014-03-09 12:52:30 -07001996 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07001997 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06001998 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999
David Woodhousee1f167f2014-03-09 15:24:46 -07002000 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002001 if (!iommu)
2002 return -ENODEV;
2003
Alex Williamson579305f2014-07-03 09:51:43 -06002004 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002005 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002006
2007 data.domain = domain;
2008 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002009
2010 return pci_for_each_dma_alias(to_pci_dev(dev),
2011 &domain_context_mapping_cb, &data);
2012}
2013
2014static int domain_context_mapped_cb(struct pci_dev *pdev,
2015 u16 alias, void *opaque)
2016{
2017 struct intel_iommu *iommu = opaque;
2018
2019 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002020}
2021
David Woodhousee1f167f2014-03-09 15:24:46 -07002022static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002023{
Weidong Han5331fe62008-12-08 23:00:00 +08002024 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002025 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002026
David Woodhousee1f167f2014-03-09 15:24:46 -07002027 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002028 if (!iommu)
2029 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002030
Alex Williamson579305f2014-07-03 09:51:43 -06002031 if (!dev_is_pci(dev))
2032 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002033
Alex Williamson579305f2014-07-03 09:51:43 -06002034 return !pci_for_each_dma_alias(to_pci_dev(dev),
2035 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002036}
2037
Fenghua Yuf5329592009-08-04 15:09:37 -07002038/* Returns a number of VTD pages, but aligned to MM page size */
2039static inline unsigned long aligned_nrpages(unsigned long host_addr,
2040 size_t size)
2041{
2042 host_addr &= ~PAGE_MASK;
2043 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2044}
2045
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002046/* Return largest possible superpage level for a given mapping */
2047static inline int hardware_largepage_caps(struct dmar_domain *domain,
2048 unsigned long iov_pfn,
2049 unsigned long phy_pfn,
2050 unsigned long pages)
2051{
2052 int support, level = 1;
2053 unsigned long pfnmerge;
2054
2055 support = domain->iommu_superpage;
2056
2057 /* To use a large page, the virtual *and* physical addresses
2058 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2059 of them will mean we have to use smaller pages. So just
2060 merge them and check both at once. */
2061 pfnmerge = iov_pfn | phy_pfn;
2062
2063 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2064 pages >>= VTD_STRIDE_SHIFT;
2065 if (!pages)
2066 break;
2067 pfnmerge >>= VTD_STRIDE_SHIFT;
2068 level++;
2069 support--;
2070 }
2071 return level;
2072}
2073
David Woodhouse9051aa02009-06-29 12:30:54 +01002074static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2075 struct scatterlist *sg, unsigned long phys_pfn,
2076 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002077{
2078 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002079 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002080 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002081 unsigned int largepage_lvl = 0;
2082 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002083
Jiang Liu162d1b12014-07-11 14:19:35 +08002084 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002085
2086 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2087 return -EINVAL;
2088
2089 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2090
Jiang Liucc4f14a2014-11-26 09:42:10 +08002091 if (!sg) {
2092 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002093 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2094 }
2095
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002096 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002097 uint64_t tmp;
2098
David Woodhousee1605492009-06-29 11:17:38 +01002099 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002100 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002101 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2102 sg->dma_length = sg->length;
2103 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002104 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002105 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002106
David Woodhousee1605492009-06-29 11:17:38 +01002107 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002108 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2109
David Woodhouse5cf0a762014-03-19 16:07:49 +00002110 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002111 if (!pte)
2112 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002113 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002114 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002115 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002116 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2117 /*
2118 * Ensure that old small page tables are
2119 * removed to make room for superpage,
2120 * if they exist.
2121 */
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002122 dma_pte_free_pagetable(domain, iov_pfn,
Jiang Liud41a4ad2014-07-11 14:19:34 +08002123 iov_pfn + lvl_pages - 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002124 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002125 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002126 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002127
David Woodhousee1605492009-06-29 11:17:38 +01002128 }
2129 /* We don't need lock here, nobody else
2130 * touches the iova range
2131 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002132 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002133 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002134 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002135 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2136 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002137 if (dumps) {
2138 dumps--;
2139 debug_dma_dump_mappings(NULL);
2140 }
2141 WARN_ON(1);
2142 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002143
2144 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2145
2146 BUG_ON(nr_pages < lvl_pages);
2147 BUG_ON(sg_res < lvl_pages);
2148
2149 nr_pages -= lvl_pages;
2150 iov_pfn += lvl_pages;
2151 phys_pfn += lvl_pages;
2152 pteval += lvl_pages * VTD_PAGE_SIZE;
2153 sg_res -= lvl_pages;
2154
2155 /* If the next PTE would be the first in a new page, then we
2156 need to flush the cache on the entries we've just written.
2157 And then we'll need to recalculate 'pte', so clear it and
2158 let it get set again in the if (!pte) block above.
2159
2160 If we're done (!nr_pages) we need to flush the cache too.
2161
2162 Also if we've been setting superpages, we may need to
2163 recalculate 'pte' and switch back to smaller pages for the
2164 end of the mapping, if the trailing size is not enough to
2165 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002166 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002167 if (!nr_pages || first_pte_in_page(pte) ||
2168 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002169 domain_flush_cache(domain, first_pte,
2170 (void *)pte - (void *)first_pte);
2171 pte = NULL;
2172 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002173
2174 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002175 sg = sg_next(sg);
2176 }
2177 return 0;
2178}
2179
David Woodhouse9051aa02009-06-29 12:30:54 +01002180static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2181 struct scatterlist *sg, unsigned long nr_pages,
2182 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002183{
David Woodhouse9051aa02009-06-29 12:30:54 +01002184 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2185}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002186
David Woodhouse9051aa02009-06-29 12:30:54 +01002187static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2188 unsigned long phys_pfn, unsigned long nr_pages,
2189 int prot)
2190{
2191 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002192}
2193
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002194static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002195{
Weidong Hanc7151a82008-12-08 22:51:37 +08002196 if (!iommu)
2197 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002198
2199 clear_context_table(iommu, bus, devfn);
2200 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002201 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002202 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002203}
2204
David Woodhouse109b9b02012-05-25 17:43:02 +01002205static inline void unlink_domain_info(struct device_domain_info *info)
2206{
2207 assert_spin_locked(&device_domain_lock);
2208 list_del(&info->link);
2209 list_del(&info->global);
2210 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002211 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002212}
2213
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002214static void domain_remove_dev_info(struct dmar_domain *domain)
2215{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002216 struct device_domain_info *info, *tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002217
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002218 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedele6de0f82015-07-22 16:30:36 +02002219 dmar_remove_one_dev_info(domain, info->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002220}
2221
2222/*
2223 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002224 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002225 */
David Woodhouse1525a292014-03-06 16:19:30 +00002226static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002227{
2228 struct device_domain_info *info;
2229
2230 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002231 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002232 if (info)
2233 return info->domain;
2234 return NULL;
2235}
2236
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002237static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002238dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2239{
2240 struct device_domain_info *info;
2241
2242 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002243 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002244 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002245 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002246
2247 return NULL;
2248}
2249
Joerg Roedel5db31562015-07-22 12:40:43 +02002250static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2251 int bus, int devfn,
2252 struct device *dev,
2253 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002254{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002255 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002256 struct device_domain_info *info;
2257 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002258 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002259
2260 info = alloc_devinfo_mem();
2261 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002262 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002263
Jiang Liu745f2582014-02-19 14:07:26 +08002264 info->bus = bus;
2265 info->devfn = devfn;
2266 info->dev = dev;
2267 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002268 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002269
2270 spin_lock_irqsave(&device_domain_lock, flags);
2271 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002272 found = find_domain(dev);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002273 else {
2274 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002275 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002276 if (info2)
2277 found = info2->domain;
2278 }
Jiang Liu745f2582014-02-19 14:07:26 +08002279 if (found) {
2280 spin_unlock_irqrestore(&device_domain_lock, flags);
2281 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002282 /* Caller must free the original domain */
2283 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002284 }
2285
Joerg Roedeld160aca2015-07-22 11:52:53 +02002286 spin_lock(&iommu->lock);
2287 ret = domain_attach_iommu(domain, iommu);
2288 spin_unlock(&iommu->lock);
2289
2290 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002291 spin_unlock_irqrestore(&device_domain_lock, flags);
2292 return NULL;
2293 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002294
David Woodhouseb718cd32014-03-09 13:11:33 -07002295 list_add(&info->link, &domain->devices);
2296 list_add(&info->global, &device_domain_list);
2297 if (dev)
2298 dev->archdata.iommu = info;
2299 spin_unlock_irqrestore(&device_domain_lock, flags);
2300
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002301 if (dev && domain_context_mapping(domain, dev)) {
2302 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002303 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002304 return NULL;
2305 }
2306
David Woodhouseb718cd32014-03-09 13:11:33 -07002307 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002308}
2309
Alex Williamson579305f2014-07-03 09:51:43 -06002310static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2311{
2312 *(u16 *)opaque = alias;
2313 return 0;
2314}
2315
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002316/* domain is initialized */
David Woodhouse146922e2014-03-09 15:44:17 -07002317static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002318{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002319 struct device_domain_info *info = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002320 struct dmar_domain *domain, *tmp;
2321 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002322 unsigned long flags;
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002323 u16 dma_alias;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002324 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002325
David Woodhouse146922e2014-03-09 15:44:17 -07002326 domain = find_domain(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002327 if (domain)
2328 return domain;
2329
David Woodhouse146922e2014-03-09 15:44:17 -07002330 iommu = device_to_iommu(dev, &bus, &devfn);
2331 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002332 return NULL;
2333
2334 if (dev_is_pci(dev)) {
2335 struct pci_dev *pdev = to_pci_dev(dev);
2336
2337 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2338
2339 spin_lock_irqsave(&device_domain_lock, flags);
2340 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2341 PCI_BUS_NUM(dma_alias),
2342 dma_alias & 0xff);
2343 if (info) {
2344 iommu = info->iommu;
2345 domain = info->domain;
2346 }
2347 spin_unlock_irqrestore(&device_domain_lock, flags);
2348
2349 /* DMA alias already has a domain, uses it */
2350 if (info)
2351 goto found_domain;
2352 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002353
David Woodhouse146922e2014-03-09 15:44:17 -07002354 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002355 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002356 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002357 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002358 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002359 domain_exit(domain);
2360 return NULL;
2361 }
2362
2363 /* register PCI DMA alias device */
2364 if (dev_is_pci(dev)) {
Joerg Roedel5db31562015-07-22 12:40:43 +02002365 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2366 dma_alias & 0xff, NULL, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002367
2368 if (!tmp || tmp != domain) {
2369 domain_exit(domain);
2370 domain = tmp;
2371 }
2372
David Woodhouseb718cd32014-03-09 13:11:33 -07002373 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002374 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002375 }
2376
2377found_domain:
Joerg Roedel5db31562015-07-22 12:40:43 +02002378 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Alex Williamson579305f2014-07-03 09:51:43 -06002379
2380 if (!tmp || tmp != domain) {
2381 domain_exit(domain);
2382 domain = tmp;
2383 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002384
2385 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002386}
2387
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002388static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002389#define IDENTMAP_ALL 1
2390#define IDENTMAP_GFX 2
2391#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002392
David Woodhouseb2132032009-06-26 18:50:28 +01002393static int iommu_domain_identity_map(struct dmar_domain *domain,
2394 unsigned long long start,
2395 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002396{
David Woodhousec5395d52009-06-28 16:35:56 +01002397 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2398 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002399
David Woodhousec5395d52009-06-28 16:35:56 +01002400 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2401 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002402 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002403 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002404 }
2405
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002406 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002407 /*
2408 * RMRR range might have overlap with physical memory range,
2409 * clear it first
2410 */
David Woodhousec5395d52009-06-28 16:35:56 +01002411 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002412
David Woodhousec5395d52009-06-28 16:35:56 +01002413 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2414 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002415 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002416}
2417
David Woodhouse0b9d9752014-03-09 15:48:15 -07002418static int iommu_prepare_identity_map(struct device *dev,
David Woodhouseb2132032009-06-26 18:50:28 +01002419 unsigned long long start,
2420 unsigned long long end)
2421{
2422 struct dmar_domain *domain;
2423 int ret;
2424
David Woodhouse0b9d9752014-03-09 15:48:15 -07002425 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002426 if (!domain)
2427 return -ENOMEM;
2428
David Woodhouse19943b02009-08-04 16:19:20 +01002429 /* For _hardware_ passthrough, don't bother. But for software
2430 passthrough, we do it anyway -- it may indicate a memory
2431 range which is reserved in E820, so which didn't get set
2432 up to start with in si_domain */
2433 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002434 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2435 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002436 return 0;
2437 }
2438
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002439 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2440 dev_name(dev), start, end);
2441
David Woodhouse5595b522009-12-02 09:21:55 +00002442 if (end < start) {
2443 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2444 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2445 dmi_get_system_info(DMI_BIOS_VENDOR),
2446 dmi_get_system_info(DMI_BIOS_VERSION),
2447 dmi_get_system_info(DMI_PRODUCT_VERSION));
2448 ret = -EIO;
2449 goto error;
2450 }
2451
David Woodhouse2ff729f2009-08-26 14:25:41 +01002452 if (end >> agaw_to_width(domain->agaw)) {
2453 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2454 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2455 agaw_to_width(domain->agaw),
2456 dmi_get_system_info(DMI_BIOS_VENDOR),
2457 dmi_get_system_info(DMI_BIOS_VERSION),
2458 dmi_get_system_info(DMI_PRODUCT_VERSION));
2459 ret = -EIO;
2460 goto error;
2461 }
David Woodhouse19943b02009-08-04 16:19:20 +01002462
David Woodhouseb2132032009-06-26 18:50:28 +01002463 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002464 if (ret)
2465 goto error;
2466
David Woodhouseb2132032009-06-26 18:50:28 +01002467 return 0;
2468
2469 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002470 domain_exit(domain);
2471 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002472}
2473
2474static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002475 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002476{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002477 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002478 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002479 return iommu_prepare_identity_map(dev, rmrr->base_address,
2480 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002481}
2482
Suresh Siddhad3f13812011-08-23 17:05:25 -07002483#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002484static inline void iommu_prepare_isa(void)
2485{
2486 struct pci_dev *pdev;
2487 int ret;
2488
2489 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2490 if (!pdev)
2491 return;
2492
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002493 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002494 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002495
2496 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002497 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002498
Yijing Wang9b27e822014-05-20 20:37:52 +08002499 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002500}
2501#else
2502static inline void iommu_prepare_isa(void)
2503{
2504 return;
2505}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002506#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002507
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002508static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002509
Matt Kraai071e1372009-08-23 22:30:22 -07002510static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002511{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002512 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002513
Jiang Liuab8dfe22014-07-11 14:19:27 +08002514 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002515 if (!si_domain)
2516 return -EFAULT;
2517
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002518 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2519 domain_exit(si_domain);
2520 return -EFAULT;
2521 }
2522
Joerg Roedel0dc79712015-07-21 15:40:06 +02002523 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002524
David Woodhouse19943b02009-08-04 16:19:20 +01002525 if (hw)
2526 return 0;
2527
David Woodhousec7ab48d2009-06-26 19:10:36 +01002528 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002529 unsigned long start_pfn, end_pfn;
2530 int i;
2531
2532 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2533 ret = iommu_domain_identity_map(si_domain,
2534 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2535 if (ret)
2536 return ret;
2537 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002538 }
2539
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002540 return 0;
2541}
2542
David Woodhouse9b226622014-03-09 14:03:28 -07002543static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002544{
2545 struct device_domain_info *info;
2546
2547 if (likely(!iommu_identity_mapping))
2548 return 0;
2549
David Woodhouse9b226622014-03-09 14:03:28 -07002550 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002551 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2552 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002553
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002554 return 0;
2555}
2556
Joerg Roedel28ccce02015-07-21 14:45:31 +02002557static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002558{
David Woodhouse0ac72662014-03-09 13:19:22 -07002559 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002560 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002561 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002562
David Woodhouse5913c9b2014-03-09 16:27:31 -07002563 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002564 if (!iommu)
2565 return -ENODEV;
2566
Joerg Roedel5db31562015-07-22 12:40:43 +02002567 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002568 if (ndomain != domain)
2569 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002570
2571 return 0;
2572}
2573
David Woodhouse0b9d9752014-03-09 15:48:15 -07002574static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002575{
2576 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002577 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002578 int i;
2579
Jiang Liu0e242612014-02-19 14:07:34 +08002580 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002581 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002582 /*
2583 * Return TRUE if this RMRR contains the device that
2584 * is passed in.
2585 */
2586 for_each_active_dev_scope(rmrr->devices,
2587 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002588 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002589 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002590 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002591 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002592 }
Jiang Liu0e242612014-02-19 14:07:34 +08002593 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002594 return false;
2595}
2596
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002597/*
2598 * There are a couple cases where we need to restrict the functionality of
2599 * devices associated with RMRRs. The first is when evaluating a device for
2600 * identity mapping because problems exist when devices are moved in and out
2601 * of domains and their respective RMRR information is lost. This means that
2602 * a device with associated RMRRs will never be in a "passthrough" domain.
2603 * The second is use of the device through the IOMMU API. This interface
2604 * expects to have full control of the IOVA space for the device. We cannot
2605 * satisfy both the requirement that RMRR access is maintained and have an
2606 * unencumbered IOVA space. We also have no ability to quiesce the device's
2607 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2608 * We therefore prevent devices associated with an RMRR from participating in
2609 * the IOMMU API, which eliminates them from device assignment.
2610 *
2611 * In both cases we assume that PCI USB devices with RMRRs have them largely
2612 * for historical reasons and that the RMRR space is not actively used post
2613 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002614 *
2615 * The same exception is made for graphics devices, with the requirement that
2616 * any use of the RMRR regions will be torn down before assigning the device
2617 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002618 */
2619static bool device_is_rmrr_locked(struct device *dev)
2620{
2621 if (!device_has_rmrr(dev))
2622 return false;
2623
2624 if (dev_is_pci(dev)) {
2625 struct pci_dev *pdev = to_pci_dev(dev);
2626
David Woodhouse18436af2015-03-25 15:05:47 +00002627 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002628 return false;
2629 }
2630
2631 return true;
2632}
2633
David Woodhouse3bdb2592014-03-09 16:03:08 -07002634static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002635{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002636
David Woodhouse3bdb2592014-03-09 16:03:08 -07002637 if (dev_is_pci(dev)) {
2638 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002639
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002640 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002641 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002642
David Woodhouse3bdb2592014-03-09 16:03:08 -07002643 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2644 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002645
David Woodhouse3bdb2592014-03-09 16:03:08 -07002646 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2647 return 1;
2648
2649 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2650 return 0;
2651
2652 /*
2653 * We want to start off with all devices in the 1:1 domain, and
2654 * take them out later if we find they can't access all of memory.
2655 *
2656 * However, we can't do this for PCI devices behind bridges,
2657 * because all PCI devices behind the same bridge will end up
2658 * with the same source-id on their transactions.
2659 *
2660 * Practically speaking, we can't change things around for these
2661 * devices at run-time, because we can't be sure there'll be no
2662 * DMA transactions in flight for any of their siblings.
2663 *
2664 * So PCI devices (unless they're on the root bus) as well as
2665 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2666 * the 1:1 domain, just in _case_ one of their siblings turns out
2667 * not to be able to map all of memory.
2668 */
2669 if (!pci_is_pcie(pdev)) {
2670 if (!pci_is_root_bus(pdev->bus))
2671 return 0;
2672 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2673 return 0;
2674 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2675 return 0;
2676 } else {
2677 if (device_has_rmrr(dev))
2678 return 0;
2679 }
David Woodhouse6941af22009-07-04 18:24:27 +01002680
David Woodhouse3dfc8132009-07-04 19:11:08 +01002681 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002682 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002683 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002684 * take them out of the 1:1 domain later.
2685 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002686 if (!startup) {
2687 /*
2688 * If the device's dma_mask is less than the system's memory
2689 * size then this is not a candidate for identity mapping.
2690 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002691 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002692
David Woodhouse3bdb2592014-03-09 16:03:08 -07002693 if (dev->coherent_dma_mask &&
2694 dev->coherent_dma_mask < dma_mask)
2695 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002696
David Woodhouse3bdb2592014-03-09 16:03:08 -07002697 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002698 }
David Woodhouse6941af22009-07-04 18:24:27 +01002699
2700 return 1;
2701}
2702
David Woodhousecf04eee2014-03-21 16:49:04 +00002703static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2704{
2705 int ret;
2706
2707 if (!iommu_should_identity_map(dev, 1))
2708 return 0;
2709
Joerg Roedel28ccce02015-07-21 14:45:31 +02002710 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002711 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002712 pr_info("%s identity mapping for device %s\n",
2713 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002714 else if (ret == -ENODEV)
2715 /* device not associated with an iommu */
2716 ret = 0;
2717
2718 return ret;
2719}
2720
2721
Matt Kraai071e1372009-08-23 22:30:22 -07002722static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002723{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002724 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002725 struct dmar_drhd_unit *drhd;
2726 struct intel_iommu *iommu;
2727 struct device *dev;
2728 int i;
2729 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002730
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002731 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002732 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2733 if (ret)
2734 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002735 }
2736
David Woodhousecf04eee2014-03-21 16:49:04 +00002737 for_each_active_iommu(iommu, drhd)
2738 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2739 struct acpi_device_physical_node *pn;
2740 struct acpi_device *adev;
2741
2742 if (dev->bus != &acpi_bus_type)
2743 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002744
David Woodhousecf04eee2014-03-21 16:49:04 +00002745 adev= to_acpi_device(dev);
2746 mutex_lock(&adev->physical_node_lock);
2747 list_for_each_entry(pn, &adev->physical_node_list, node) {
2748 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2749 if (ret)
2750 break;
2751 }
2752 mutex_unlock(&adev->physical_node_lock);
2753 if (ret)
2754 return ret;
2755 }
2756
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002757 return 0;
2758}
2759
Jiang Liuffebeb42014-11-09 22:48:02 +08002760static void intel_iommu_init_qi(struct intel_iommu *iommu)
2761{
2762 /*
2763 * Start from the sane iommu hardware state.
2764 * If the queued invalidation is already initialized by us
2765 * (for example, while enabling interrupt-remapping) then
2766 * we got the things already rolling from a sane state.
2767 */
2768 if (!iommu->qi) {
2769 /*
2770 * Clear any previous faults.
2771 */
2772 dmar_fault(-1, iommu);
2773 /*
2774 * Disable queued invalidation if supported and already enabled
2775 * before OS handover.
2776 */
2777 dmar_disable_qi(iommu);
2778 }
2779
2780 if (dmar_enable_qi(iommu)) {
2781 /*
2782 * Queued Invalidate not enabled, use Register Based Invalidate
2783 */
2784 iommu->flush.flush_context = __iommu_flush_context;
2785 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002786 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08002787 iommu->name);
2788 } else {
2789 iommu->flush.flush_context = qi_flush_context;
2790 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002791 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08002792 }
2793}
2794
Joerg Roedel091d42e2015-06-12 11:56:10 +02002795static int copy_context_table(struct intel_iommu *iommu,
2796 struct root_entry *old_re,
2797 struct context_entry **tbl,
2798 int bus, bool ext)
2799{
2800 struct context_entry *old_ce = NULL, *new_ce = NULL, ce;
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002801 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002802 phys_addr_t old_ce_phys;
2803
2804 tbl_idx = ext ? bus * 2 : bus;
2805
2806 for (devfn = 0; devfn < 256; devfn++) {
2807 /* First calculate the correct index */
2808 idx = (ext ? devfn * 2 : devfn) % 256;
2809
2810 if (idx == 0) {
2811 /* First save what we may have and clean up */
2812 if (new_ce) {
2813 tbl[tbl_idx] = new_ce;
2814 __iommu_flush_cache(iommu, new_ce,
2815 VTD_PAGE_SIZE);
2816 pos = 1;
2817 }
2818
2819 if (old_ce)
2820 iounmap(old_ce);
2821
2822 ret = 0;
2823 if (devfn < 0x80)
2824 old_ce_phys = root_entry_lctp(old_re);
2825 else
2826 old_ce_phys = root_entry_uctp(old_re);
2827
2828 if (!old_ce_phys) {
2829 if (ext && devfn == 0) {
2830 /* No LCTP, try UCTP */
2831 devfn = 0x7f;
2832 continue;
2833 } else {
2834 goto out;
2835 }
2836 }
2837
2838 ret = -ENOMEM;
2839 old_ce = ioremap_cache(old_ce_phys, PAGE_SIZE);
2840 if (!old_ce)
2841 goto out;
2842
2843 new_ce = alloc_pgtable_page(iommu->node);
2844 if (!new_ce)
2845 goto out_unmap;
2846
2847 ret = 0;
2848 }
2849
2850 /* Now copy the context entry */
2851 ce = old_ce[idx];
2852
Joerg Roedelcf484d02015-06-12 12:21:46 +02002853 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02002854 continue;
2855
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002856 did = context_domain_id(&ce);
2857 if (did >= 0 && did < cap_ndoms(iommu->cap))
2858 set_bit(did, iommu->domain_ids);
2859
Joerg Roedelcf484d02015-06-12 12:21:46 +02002860 /*
2861 * We need a marker for copied context entries. This
2862 * marker needs to work for the old format as well as
2863 * for extended context entries.
2864 *
2865 * Bit 67 of the context entry is used. In the old
2866 * format this bit is available to software, in the
2867 * extended format it is the PGE bit, but PGE is ignored
2868 * by HW if PASIDs are disabled (and thus still
2869 * available).
2870 *
2871 * So disable PASIDs first and then mark the entry
2872 * copied. This means that we don't copy PASID
2873 * translations from the old kernel, but this is fine as
2874 * faults there are not fatal.
2875 */
2876 context_clear_pasid_enable(&ce);
2877 context_set_copied(&ce);
2878
Joerg Roedel091d42e2015-06-12 11:56:10 +02002879 new_ce[idx] = ce;
2880 }
2881
2882 tbl[tbl_idx + pos] = new_ce;
2883
2884 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
2885
2886out_unmap:
2887 iounmap(old_ce);
2888
2889out:
2890 return ret;
2891}
2892
2893static int copy_translation_tables(struct intel_iommu *iommu)
2894{
2895 struct context_entry **ctxt_tbls;
2896 struct root_entry *old_rt;
2897 phys_addr_t old_rt_phys;
2898 int ctxt_table_entries;
2899 unsigned long flags;
2900 u64 rtaddr_reg;
2901 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02002902 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002903
2904 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
2905 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02002906 new_ext = !!ecap_ecs(iommu->ecap);
2907
2908 /*
2909 * The RTT bit can only be changed when translation is disabled,
2910 * but disabling translation means to open a window for data
2911 * corruption. So bail out and don't copy anything if we would
2912 * have to change the bit.
2913 */
2914 if (new_ext != ext)
2915 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002916
2917 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
2918 if (!old_rt_phys)
2919 return -EINVAL;
2920
2921 old_rt = ioremap_cache(old_rt_phys, PAGE_SIZE);
2922 if (!old_rt)
2923 return -ENOMEM;
2924
2925 /* This is too big for the stack - allocate it from slab */
2926 ctxt_table_entries = ext ? 512 : 256;
2927 ret = -ENOMEM;
2928 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
2929 if (!ctxt_tbls)
2930 goto out_unmap;
2931
2932 for (bus = 0; bus < 256; bus++) {
2933 ret = copy_context_table(iommu, &old_rt[bus],
2934 ctxt_tbls, bus, ext);
2935 if (ret) {
2936 pr_err("%s: Failed to copy context table for bus %d\n",
2937 iommu->name, bus);
2938 continue;
2939 }
2940 }
2941
2942 spin_lock_irqsave(&iommu->lock, flags);
2943
2944 /* Context tables are copied, now write them to the root_entry table */
2945 for (bus = 0; bus < 256; bus++) {
2946 int idx = ext ? bus * 2 : bus;
2947 u64 val;
2948
2949 if (ctxt_tbls[idx]) {
2950 val = virt_to_phys(ctxt_tbls[idx]) | 1;
2951 iommu->root_entry[bus].lo = val;
2952 }
2953
2954 if (!ext || !ctxt_tbls[idx + 1])
2955 continue;
2956
2957 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
2958 iommu->root_entry[bus].hi = val;
2959 }
2960
2961 spin_unlock_irqrestore(&iommu->lock, flags);
2962
2963 kfree(ctxt_tbls);
2964
2965 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
2966
2967 ret = 0;
2968
2969out_unmap:
2970 iounmap(old_rt);
2971
2972 return ret;
2973}
2974
Joseph Cihulab7792602011-05-03 00:08:37 -07002975static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002976{
2977 struct dmar_drhd_unit *drhd;
2978 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02002979 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00002980 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002981 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002982 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002983
2984 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002985 * for each drhd
2986 * allocate root
2987 * initialize and program root entry to not present
2988 * endfor
2989 */
2990 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002991 /*
2992 * lock not needed as this is only incremented in the single
2993 * threaded kernel __init code path all other access are read
2994 * only
2995 */
Jiang Liu78d8e702014-11-09 22:47:57 +08002996 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08002997 g_num_of_iommus++;
2998 continue;
2999 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003000 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003001 }
3002
Jiang Liuffebeb42014-11-09 22:48:02 +08003003 /* Preallocate enough resources for IOMMU hot-addition */
3004 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3005 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3006
Weidong Hand9630fe2008-12-08 11:06:32 +08003007 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3008 GFP_KERNEL);
3009 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003010 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003011 ret = -ENOMEM;
3012 goto error;
3013 }
3014
mark gross80b20dd2008-04-18 13:53:58 -07003015 deferred_flush = kzalloc(g_num_of_iommus *
3016 sizeof(struct deferred_flush_tables), GFP_KERNEL);
3017 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08003018 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08003019 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08003020 }
3021
Jiang Liu7c919772014-01-06 14:18:18 +08003022 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003023 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003024
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003025 intel_iommu_init_qi(iommu);
3026
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003027 ret = iommu_init_domains(iommu);
3028 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003029 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003030
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003031 init_translation_status(iommu);
3032
Joerg Roedel091d42e2015-06-12 11:56:10 +02003033 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3034 iommu_disable_translation(iommu);
3035 clear_translation_pre_enabled(iommu);
3036 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3037 iommu->name);
3038 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003039
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003040 /*
3041 * TBD:
3042 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003043 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003044 */
3045 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003046 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003047 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003048
Joerg Roedel091d42e2015-06-12 11:56:10 +02003049 if (translation_pre_enabled(iommu)) {
3050 pr_info("Translation already enabled - trying to copy translation structures\n");
3051
3052 ret = copy_translation_tables(iommu);
3053 if (ret) {
3054 /*
3055 * We found the IOMMU with translation
3056 * enabled - but failed to copy over the
3057 * old root-entry table. Try to proceed
3058 * by disabling translation now and
3059 * allocating a clean root-entry table.
3060 * This might cause DMAR faults, but
3061 * probably the dump will still succeed.
3062 */
3063 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3064 iommu->name);
3065 iommu_disable_translation(iommu);
3066 clear_translation_pre_enabled(iommu);
3067 } else {
3068 pr_info("Copied translation tables from previous kernel for %s\n",
3069 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003070 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003071 }
3072 }
3073
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003074 iommu_flush_write_buffer(iommu);
3075 iommu_set_root_entry(iommu);
3076 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3077 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3078
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003079 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003080 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003081 }
3082
David Woodhouse19943b02009-08-04 16:19:20 +01003083 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003084 iommu_identity_mapping |= IDENTMAP_ALL;
3085
Suresh Siddhad3f13812011-08-23 17:05:25 -07003086#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003087 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003088#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003089
Joerg Roedel86080cc2015-06-12 12:27:16 +02003090 if (iommu_identity_mapping) {
3091 ret = si_domain_init(hw_pass_through);
3092 if (ret)
3093 goto free_iommu;
3094 }
3095
David Woodhousee0fc7e02009-09-30 09:12:17 -07003096 check_tylersburg_isoch();
3097
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003098 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003099 * If we copied translations from a previous kernel in the kdump
3100 * case, we can not assign the devices to domains now, as that
3101 * would eliminate the old mappings. So skip this part and defer
3102 * the assignment to device driver initialization time.
3103 */
3104 if (copied_tables)
3105 goto domains_done;
3106
3107 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003108 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003109 * identity mappings for rmrr, gfx, and isa and may fall back to static
3110 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003111 */
David Woodhouse19943b02009-08-04 16:19:20 +01003112 if (iommu_identity_mapping) {
3113 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3114 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003115 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003116 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003117 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003118 }
David Woodhouse19943b02009-08-04 16:19:20 +01003119 /*
3120 * For each rmrr
3121 * for each dev attached to rmrr
3122 * do
3123 * locate drhd for dev, alloc domain for dev
3124 * allocate free domain
3125 * allocate page table entries for rmrr
3126 * if context not allocated for bus
3127 * allocate and init context
3128 * set present in root table for this bus
3129 * init context with domain, translation etc
3130 * endfor
3131 * endfor
3132 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003133 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003134 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003135 /* some BIOS lists non-exist devices in DMAR table. */
3136 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003137 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003138 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003139 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003140 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003141 }
3142 }
3143
3144 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003145
Joerg Roedela87f4912015-06-12 12:32:54 +02003146domains_done:
3147
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003148 /*
3149 * for each drhd
3150 * enable fault log
3151 * global invalidate context cache
3152 * global invalidate iotlb
3153 * enable translation
3154 */
Jiang Liu7c919772014-01-06 14:18:18 +08003155 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003156 if (drhd->ignored) {
3157 /*
3158 * we always have to disable PMRs or DMA may fail on
3159 * this device
3160 */
3161 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003162 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003163 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003164 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003165
3166 iommu_flush_write_buffer(iommu);
3167
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003168 ret = dmar_set_interrupt(iommu);
3169 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003170 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003171
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003172 if (!translation_pre_enabled(iommu))
3173 iommu_enable_translation(iommu);
3174
David Woodhouseb94996c2009-09-19 15:28:12 -07003175 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003176 }
3177
3178 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003179
3180free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003181 for_each_active_iommu(iommu, drhd) {
3182 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003183 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003184 }
Jiang Liu9bdc5312014-01-06 14:18:27 +08003185 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08003186free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08003187 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003188error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003189 return ret;
3190}
3191
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003192/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01003193static struct iova *intel_alloc_iova(struct device *dev,
3194 struct dmar_domain *domain,
3195 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003196{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003197 struct iova *iova = NULL;
3198
David Woodhouse875764d2009-06-28 21:20:51 +01003199 /* Restrict dma_mask to the width that the iommu can handle */
3200 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3201
3202 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003203 /*
3204 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003205 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003206 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003207 */
David Woodhouse875764d2009-06-28 21:20:51 +01003208 iova = alloc_iova(&domain->iovad, nrpages,
3209 IOVA_PFN(DMA_BIT_MASK(32)), 1);
3210 if (iova)
3211 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003212 }
David Woodhouse875764d2009-06-28 21:20:51 +01003213 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
3214 if (unlikely(!iova)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003215 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003216 nrpages, dev_name(dev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003217 return NULL;
3218 }
3219
3220 return iova;
3221}
3222
David Woodhoused4b709f2014-03-09 16:07:40 -07003223static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003224{
3225 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003226
David Woodhoused4b709f2014-03-09 16:07:40 -07003227 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003228 if (!domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003229 pr_err("Allocating domain for %s failed\n",
David Woodhoused4b709f2014-03-09 16:07:40 -07003230 dev_name(dev));
Al Viro4fe05bb2007-10-29 04:51:16 +00003231 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003232 }
3233
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003234 return domain;
3235}
3236
David Woodhoused4b709f2014-03-09 16:07:40 -07003237static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003238{
3239 struct device_domain_info *info;
3240
3241 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003242 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003243 if (likely(info))
3244 return info->domain;
3245
3246 return __get_valid_domain_for_dev(dev);
3247}
3248
David Woodhouseecb509e2014-03-09 16:29:55 -07003249/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003250static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003251{
3252 int found;
3253
David Woodhouse3d891942014-03-06 15:59:26 +00003254 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003255 return 1;
3256
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003257 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003258 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003259
David Woodhouse9b226622014-03-09 14:03:28 -07003260 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003261 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003262 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003263 return 1;
3264 else {
3265 /*
3266 * 32 bit DMA is removed from si_domain and fall back
3267 * to non-identity mapping.
3268 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003269 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003270 pr_info("32bit %s uses non-identity mapping\n",
3271 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003272 return 0;
3273 }
3274 } else {
3275 /*
3276 * In case of a detached 64 bit DMA device from vm, the device
3277 * is put into si_domain for identity mapping.
3278 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003279 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003280 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003281 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003282 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003283 pr_info("64bit %s uses identity mapping\n",
3284 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003285 return 1;
3286 }
3287 }
3288 }
3289
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003290 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003291}
3292
David Woodhouse5040a912014-03-09 16:14:00 -07003293static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003294 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003295{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003296 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003297 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003298 struct iova *iova;
3299 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003300 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003301 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003302 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003303
3304 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003305
David Woodhouse5040a912014-03-09 16:14:00 -07003306 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003307 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003308
David Woodhouse5040a912014-03-09 16:14:00 -07003309 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003310 if (!domain)
3311 return 0;
3312
Weidong Han8c11e792008-12-08 15:29:22 +08003313 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003314 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003315
David Woodhouse5040a912014-03-09 16:14:00 -07003316 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003317 if (!iova)
3318 goto error;
3319
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003320 /*
3321 * Check if DMAR supports zero-length reads on write only
3322 * mappings..
3323 */
3324 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003325 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003326 prot |= DMA_PTE_READ;
3327 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3328 prot |= DMA_PTE_WRITE;
3329 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003330 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003331 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003332 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003333 * is not a big problem
3334 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01003335 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003336 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003337 if (ret)
3338 goto error;
3339
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003340 /* it's a non-present to present mapping. Only flush if caching mode */
3341 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003342 iommu_flush_iotlb_psi(iommu, domain,
3343 mm_to_dma_pfn(iova->pfn_lo),
3344 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003345 else
Weidong Han8c11e792008-12-08 15:29:22 +08003346 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003347
David Woodhouse03d6a242009-06-28 15:33:46 +01003348 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3349 start_paddr += paddr & ~PAGE_MASK;
3350 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003351
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003352error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003353 if (iova)
3354 __free_iova(&domain->iovad, iova);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003355 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003356 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003357 return 0;
3358}
3359
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003360static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3361 unsigned long offset, size_t size,
3362 enum dma_data_direction dir,
3363 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003364{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003365 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003366 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003367}
3368
mark gross5e0d2a62008-03-04 15:22:08 -08003369static void flush_unmaps(void)
3370{
mark gross80b20dd2008-04-18 13:53:58 -07003371 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003372
mark gross5e0d2a62008-03-04 15:22:08 -08003373 timer_on = 0;
3374
3375 /* just flush them all */
3376 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003377 struct intel_iommu *iommu = g_iommus[i];
3378 if (!iommu)
3379 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003380
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003381 if (!deferred_flush[i].next)
3382 continue;
3383
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003384 /* In caching mode, global flushes turn emulation expensive */
3385 if (!cap_caching_mode(iommu->cap))
3386 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003387 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003388 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003389 unsigned long mask;
3390 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003391 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003392
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003393 /* On real hardware multiple invalidations are expensive */
3394 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003395 iommu_flush_iotlb_psi(iommu, domain,
Jiang Liua156ef92014-07-11 14:19:36 +08003396 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00003397 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003398 else {
Jiang Liua156ef92014-07-11 14:19:36 +08003399 mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003400 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3401 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3402 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003403 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003404 if (deferred_flush[i].freelist[j])
3405 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003406 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003407 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003408 }
3409
mark gross5e0d2a62008-03-04 15:22:08 -08003410 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003411}
3412
3413static void flush_unmaps_timeout(unsigned long data)
3414{
mark gross80b20dd2008-04-18 13:53:58 -07003415 unsigned long flags;
3416
3417 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003418 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003419 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003420}
3421
David Woodhouseea8ea462014-03-05 17:09:32 +00003422static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003423{
3424 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003425 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003426 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003427
3428 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003429 if (list_size == HIGH_WATER_MARK)
3430 flush_unmaps();
3431
Weidong Han8c11e792008-12-08 15:29:22 +08003432 iommu = domain_get_iommu(dom);
3433 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003434
mark gross80b20dd2008-04-18 13:53:58 -07003435 next = deferred_flush[iommu_id].next;
3436 deferred_flush[iommu_id].domain[next] = dom;
3437 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003438 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003439 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003440
3441 if (!timer_on) {
3442 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3443 timer_on = 1;
3444 }
3445 list_size++;
3446 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3447}
3448
Jiang Liud41a4ad2014-07-11 14:19:34 +08003449static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003450{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003451 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003452 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003453 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003454 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003455 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003456
David Woodhouse73676832009-07-04 14:08:36 +01003457 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003458 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003459
David Woodhouse1525a292014-03-06 16:19:30 +00003460 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003461 BUG_ON(!domain);
3462
Weidong Han8c11e792008-12-08 15:29:22 +08003463 iommu = domain_get_iommu(domain);
3464
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003465 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003466 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3467 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003468 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003469
David Woodhoused794dc92009-06-28 00:27:49 +01003470 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3471 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003472
David Woodhoused794dc92009-06-28 00:27:49 +01003473 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003474 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003475
David Woodhouseea8ea462014-03-05 17:09:32 +00003476 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003477
mark gross5e0d2a62008-03-04 15:22:08 -08003478 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003479 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003480 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003481 /* free iova */
3482 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003483 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003484 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003485 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003486 /*
3487 * queue up the release of the unmap to save the 1/6th of the
3488 * cpu used up by the iotlb flush operation...
3489 */
mark gross5e0d2a62008-03-04 15:22:08 -08003490 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003491}
3492
Jiang Liud41a4ad2014-07-11 14:19:34 +08003493static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3494 size_t size, enum dma_data_direction dir,
3495 struct dma_attrs *attrs)
3496{
3497 intel_unmap(dev, dev_addr);
3498}
3499
David Woodhouse5040a912014-03-09 16:14:00 -07003500static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003501 dma_addr_t *dma_handle, gfp_t flags,
3502 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003503{
Akinobu Mita36746432014-06-04 16:06:51 -07003504 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003505 int order;
3506
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003507 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003508 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003509
David Woodhouse5040a912014-03-09 16:14:00 -07003510 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003511 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003512 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3513 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003514 flags |= GFP_DMA;
3515 else
3516 flags |= GFP_DMA32;
3517 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003518
Akinobu Mita36746432014-06-04 16:06:51 -07003519 if (flags & __GFP_WAIT) {
3520 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003521
Akinobu Mita36746432014-06-04 16:06:51 -07003522 page = dma_alloc_from_contiguous(dev, count, order);
3523 if (page && iommu_no_mapping(dev) &&
3524 page_to_phys(page) + size > dev->coherent_dma_mask) {
3525 dma_release_from_contiguous(dev, page, count);
3526 page = NULL;
3527 }
3528 }
3529
3530 if (!page)
3531 page = alloc_pages(flags, order);
3532 if (!page)
3533 return NULL;
3534 memset(page_address(page), 0, size);
3535
3536 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003537 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003538 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003539 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003540 return page_address(page);
3541 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3542 __free_pages(page, order);
3543
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003544 return NULL;
3545}
3546
David Woodhouse5040a912014-03-09 16:14:00 -07003547static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003548 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003549{
3550 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003551 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003552
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003553 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003554 order = get_order(size);
3555
Jiang Liud41a4ad2014-07-11 14:19:34 +08003556 intel_unmap(dev, dma_handle);
Akinobu Mita36746432014-06-04 16:06:51 -07003557 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3558 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003559}
3560
David Woodhouse5040a912014-03-09 16:14:00 -07003561static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003562 int nelems, enum dma_data_direction dir,
3563 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003564{
Jiang Liud41a4ad2014-07-11 14:19:34 +08003565 intel_unmap(dev, sglist[0].dma_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003566}
3567
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003568static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003569 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003570{
3571 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003572 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003573
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003574 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003575 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003576 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003577 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003578 }
3579 return nelems;
3580}
3581
David Woodhouse5040a912014-03-09 16:14:00 -07003582static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003583 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003584{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003585 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003586 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003587 size_t size = 0;
3588 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003589 struct iova *iova = NULL;
3590 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003591 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003592 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003593 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003594
3595 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003596 if (iommu_no_mapping(dev))
3597 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003598
David Woodhouse5040a912014-03-09 16:14:00 -07003599 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003600 if (!domain)
3601 return 0;
3602
Weidong Han8c11e792008-12-08 15:29:22 +08003603 iommu = domain_get_iommu(domain);
3604
David Woodhouseb536d242009-06-28 14:49:31 +01003605 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003606 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003607
David Woodhouse5040a912014-03-09 16:14:00 -07003608 iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
3609 *dev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003610 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003611 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003612 return 0;
3613 }
3614
3615 /*
3616 * Check if DMAR supports zero-length reads on write only
3617 * mappings..
3618 */
3619 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003620 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003621 prot |= DMA_PTE_READ;
3622 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3623 prot |= DMA_PTE_WRITE;
3624
David Woodhouseb536d242009-06-28 14:49:31 +01003625 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003626
Fenghua Yuf5329592009-08-04 15:09:37 -07003627 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003628 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003629 dma_pte_free_pagetable(domain, start_vpfn,
3630 start_vpfn + size - 1);
David Woodhousee1605492009-06-29 11:17:38 +01003631 __free_iova(&domain->iovad, iova);
3632 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003633 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003634
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003635 /* it's a non-present to present mapping. Only flush if caching mode */
3636 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003637 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003638 else
Weidong Han8c11e792008-12-08 15:29:22 +08003639 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003640
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003641 return nelems;
3642}
3643
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003644static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3645{
3646 return !dma_addr;
3647}
3648
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003649struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003650 .alloc = intel_alloc_coherent,
3651 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003652 .map_sg = intel_map_sg,
3653 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003654 .map_page = intel_map_page,
3655 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003656 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003657};
3658
3659static inline int iommu_domain_cache_init(void)
3660{
3661 int ret = 0;
3662
3663 iommu_domain_cache = kmem_cache_create("iommu_domain",
3664 sizeof(struct dmar_domain),
3665 0,
3666 SLAB_HWCACHE_ALIGN,
3667
3668 NULL);
3669 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003670 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003671 ret = -ENOMEM;
3672 }
3673
3674 return ret;
3675}
3676
3677static inline int iommu_devinfo_cache_init(void)
3678{
3679 int ret = 0;
3680
3681 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3682 sizeof(struct device_domain_info),
3683 0,
3684 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003685 NULL);
3686 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003687 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003688 ret = -ENOMEM;
3689 }
3690
3691 return ret;
3692}
3693
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003694static int __init iommu_init_mempool(void)
3695{
3696 int ret;
3697 ret = iommu_iova_cache_init();
3698 if (ret)
3699 return ret;
3700
3701 ret = iommu_domain_cache_init();
3702 if (ret)
3703 goto domain_error;
3704
3705 ret = iommu_devinfo_cache_init();
3706 if (!ret)
3707 return ret;
3708
3709 kmem_cache_destroy(iommu_domain_cache);
3710domain_error:
Robin Murphy85b45452015-01-12 17:51:14 +00003711 iommu_iova_cache_destroy();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003712
3713 return -ENOMEM;
3714}
3715
3716static void __init iommu_exit_mempool(void)
3717{
3718 kmem_cache_destroy(iommu_devinfo_cache);
3719 kmem_cache_destroy(iommu_domain_cache);
Robin Murphy85b45452015-01-12 17:51:14 +00003720 iommu_iova_cache_destroy();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003721}
3722
Dan Williams556ab452010-07-23 15:47:56 -07003723static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3724{
3725 struct dmar_drhd_unit *drhd;
3726 u32 vtbar;
3727 int rc;
3728
3729 /* We know that this device on this chipset has its own IOMMU.
3730 * If we find it under a different IOMMU, then the BIOS is lying
3731 * to us. Hope that the IOMMU for this device is actually
3732 * disabled, and it needs no translation...
3733 */
3734 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3735 if (rc) {
3736 /* "can't" happen */
3737 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3738 return;
3739 }
3740 vtbar &= 0xffff0000;
3741
3742 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3743 drhd = dmar_find_matched_drhd_unit(pdev);
3744 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3745 TAINT_FIRMWARE_WORKAROUND,
3746 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3747 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3748}
3749DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3750
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003751static void __init init_no_remapping_devices(void)
3752{
3753 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003754 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003755 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003756
3757 for_each_drhd_unit(drhd) {
3758 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003759 for_each_active_dev_scope(drhd->devices,
3760 drhd->devices_cnt, i, dev)
3761 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003762 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003763 if (i == drhd->devices_cnt)
3764 drhd->ignored = 1;
3765 }
3766 }
3767
Jiang Liu7c919772014-01-06 14:18:18 +08003768 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003769 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003770 continue;
3771
Jiang Liub683b232014-02-19 14:07:32 +08003772 for_each_active_dev_scope(drhd->devices,
3773 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003774 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003775 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003776 if (i < drhd->devices_cnt)
3777 continue;
3778
David Woodhousec0771df2011-10-14 20:59:46 +01003779 /* This IOMMU has *only* gfx devices. Either bypass it or
3780 set the gfx_mapped flag, as appropriate */
3781 if (dmar_map_gfx) {
3782 intel_iommu_gfx_mapped = 1;
3783 } else {
3784 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003785 for_each_active_dev_scope(drhd->devices,
3786 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003787 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003788 }
3789 }
3790}
3791
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003792#ifdef CONFIG_SUSPEND
3793static int init_iommu_hw(void)
3794{
3795 struct dmar_drhd_unit *drhd;
3796 struct intel_iommu *iommu = NULL;
3797
3798 for_each_active_iommu(iommu, drhd)
3799 if (iommu->qi)
3800 dmar_reenable_qi(iommu);
3801
Joseph Cihulab7792602011-05-03 00:08:37 -07003802 for_each_iommu(iommu, drhd) {
3803 if (drhd->ignored) {
3804 /*
3805 * we always have to disable PMRs or DMA may fail on
3806 * this device
3807 */
3808 if (force_on)
3809 iommu_disable_protect_mem_regions(iommu);
3810 continue;
3811 }
3812
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003813 iommu_flush_write_buffer(iommu);
3814
3815 iommu_set_root_entry(iommu);
3816
3817 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003818 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08003819 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3820 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07003821 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003822 }
3823
3824 return 0;
3825}
3826
3827static void iommu_flush_all(void)
3828{
3829 struct dmar_drhd_unit *drhd;
3830 struct intel_iommu *iommu;
3831
3832 for_each_active_iommu(iommu, drhd) {
3833 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003834 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003835 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003836 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003837 }
3838}
3839
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003840static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003841{
3842 struct dmar_drhd_unit *drhd;
3843 struct intel_iommu *iommu = NULL;
3844 unsigned long flag;
3845
3846 for_each_active_iommu(iommu, drhd) {
3847 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3848 GFP_ATOMIC);
3849 if (!iommu->iommu_state)
3850 goto nomem;
3851 }
3852
3853 iommu_flush_all();
3854
3855 for_each_active_iommu(iommu, drhd) {
3856 iommu_disable_translation(iommu);
3857
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003858 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003859
3860 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3861 readl(iommu->reg + DMAR_FECTL_REG);
3862 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3863 readl(iommu->reg + DMAR_FEDATA_REG);
3864 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3865 readl(iommu->reg + DMAR_FEADDR_REG);
3866 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3867 readl(iommu->reg + DMAR_FEUADDR_REG);
3868
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003869 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003870 }
3871 return 0;
3872
3873nomem:
3874 for_each_active_iommu(iommu, drhd)
3875 kfree(iommu->iommu_state);
3876
3877 return -ENOMEM;
3878}
3879
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003880static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003881{
3882 struct dmar_drhd_unit *drhd;
3883 struct intel_iommu *iommu = NULL;
3884 unsigned long flag;
3885
3886 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003887 if (force_on)
3888 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3889 else
3890 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003891 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003892 }
3893
3894 for_each_active_iommu(iommu, drhd) {
3895
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003896 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003897
3898 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3899 iommu->reg + DMAR_FECTL_REG);
3900 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3901 iommu->reg + DMAR_FEDATA_REG);
3902 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3903 iommu->reg + DMAR_FEADDR_REG);
3904 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3905 iommu->reg + DMAR_FEUADDR_REG);
3906
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003907 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003908 }
3909
3910 for_each_active_iommu(iommu, drhd)
3911 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003912}
3913
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003914static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003915 .resume = iommu_resume,
3916 .suspend = iommu_suspend,
3917};
3918
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003919static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003920{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003921 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003922}
3923
3924#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003925static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003926#endif /* CONFIG_PM */
3927
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003928
Jiang Liuc2a0b532014-11-09 22:47:56 +08003929int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003930{
3931 struct acpi_dmar_reserved_memory *rmrr;
3932 struct dmar_rmrr_unit *rmrru;
3933
3934 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3935 if (!rmrru)
3936 return -ENOMEM;
3937
3938 rmrru->hdr = header;
3939 rmrr = (struct acpi_dmar_reserved_memory *)header;
3940 rmrru->base_address = rmrr->base_address;
3941 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003942 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3943 ((void *)rmrr) + rmrr->header.length,
3944 &rmrru->devices_cnt);
3945 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3946 kfree(rmrru);
3947 return -ENOMEM;
3948 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003949
Jiang Liu2e455282014-02-19 14:07:36 +08003950 list_add(&rmrru->list, &dmar_rmrr_units);
3951
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003952 return 0;
3953}
3954
Jiang Liu6b197242014-11-09 22:47:58 +08003955static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
3956{
3957 struct dmar_atsr_unit *atsru;
3958 struct acpi_dmar_atsr *tmp;
3959
3960 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3961 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
3962 if (atsr->segment != tmp->segment)
3963 continue;
3964 if (atsr->header.length != tmp->header.length)
3965 continue;
3966 if (memcmp(atsr, tmp, atsr->header.length) == 0)
3967 return atsru;
3968 }
3969
3970 return NULL;
3971}
3972
3973int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003974{
3975 struct acpi_dmar_atsr *atsr;
3976 struct dmar_atsr_unit *atsru;
3977
Jiang Liu6b197242014-11-09 22:47:58 +08003978 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
3979 return 0;
3980
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003981 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08003982 atsru = dmar_find_atsr(atsr);
3983 if (atsru)
3984 return 0;
3985
3986 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003987 if (!atsru)
3988 return -ENOMEM;
3989
Jiang Liu6b197242014-11-09 22:47:58 +08003990 /*
3991 * If memory is allocated from slab by ACPI _DSM method, we need to
3992 * copy the memory content because the memory buffer will be freed
3993 * on return.
3994 */
3995 atsru->hdr = (void *)(atsru + 1);
3996 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003997 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003998 if (!atsru->include_all) {
3999 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4000 (void *)atsr + atsr->header.length,
4001 &atsru->devices_cnt);
4002 if (atsru->devices_cnt && atsru->devices == NULL) {
4003 kfree(atsru);
4004 return -ENOMEM;
4005 }
4006 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004007
Jiang Liu0e242612014-02-19 14:07:34 +08004008 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004009
4010 return 0;
4011}
4012
Jiang Liu9bdc5312014-01-06 14:18:27 +08004013static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4014{
4015 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4016 kfree(atsru);
4017}
4018
Jiang Liu6b197242014-11-09 22:47:58 +08004019int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4020{
4021 struct acpi_dmar_atsr *atsr;
4022 struct dmar_atsr_unit *atsru;
4023
4024 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4025 atsru = dmar_find_atsr(atsr);
4026 if (atsru) {
4027 list_del_rcu(&atsru->list);
4028 synchronize_rcu();
4029 intel_iommu_free_atsr(atsru);
4030 }
4031
4032 return 0;
4033}
4034
4035int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4036{
4037 int i;
4038 struct device *dev;
4039 struct acpi_dmar_atsr *atsr;
4040 struct dmar_atsr_unit *atsru;
4041
4042 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4043 atsru = dmar_find_atsr(atsr);
4044 if (!atsru)
4045 return 0;
4046
4047 if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
4048 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4049 i, dev)
4050 return -EBUSY;
4051
4052 return 0;
4053}
4054
Jiang Liuffebeb42014-11-09 22:48:02 +08004055static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4056{
4057 int sp, ret = 0;
4058 struct intel_iommu *iommu = dmaru->iommu;
4059
4060 if (g_iommus[iommu->seq_id])
4061 return 0;
4062
4063 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004064 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004065 iommu->name);
4066 return -ENXIO;
4067 }
4068 if (!ecap_sc_support(iommu->ecap) &&
4069 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004070 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004071 iommu->name);
4072 return -ENXIO;
4073 }
4074 sp = domain_update_iommu_superpage(iommu) - 1;
4075 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004076 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004077 iommu->name);
4078 return -ENXIO;
4079 }
4080
4081 /*
4082 * Disable translation if already enabled prior to OS handover.
4083 */
4084 if (iommu->gcmd & DMA_GCMD_TE)
4085 iommu_disable_translation(iommu);
4086
4087 g_iommus[iommu->seq_id] = iommu;
4088 ret = iommu_init_domains(iommu);
4089 if (ret == 0)
4090 ret = iommu_alloc_root_entry(iommu);
4091 if (ret)
4092 goto out;
4093
4094 if (dmaru->ignored) {
4095 /*
4096 * we always have to disable PMRs or DMA may fail on this device
4097 */
4098 if (force_on)
4099 iommu_disable_protect_mem_regions(iommu);
4100 return 0;
4101 }
4102
4103 intel_iommu_init_qi(iommu);
4104 iommu_flush_write_buffer(iommu);
4105 ret = dmar_set_interrupt(iommu);
4106 if (ret)
4107 goto disable_iommu;
4108
4109 iommu_set_root_entry(iommu);
4110 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4111 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4112 iommu_enable_translation(iommu);
4113
Jiang Liuffebeb42014-11-09 22:48:02 +08004114 iommu_disable_protect_mem_regions(iommu);
4115 return 0;
4116
4117disable_iommu:
4118 disable_dmar_iommu(iommu);
4119out:
4120 free_dmar_iommu(iommu);
4121 return ret;
4122}
4123
Jiang Liu6b197242014-11-09 22:47:58 +08004124int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4125{
Jiang Liuffebeb42014-11-09 22:48:02 +08004126 int ret = 0;
4127 struct intel_iommu *iommu = dmaru->iommu;
4128
4129 if (!intel_iommu_enabled)
4130 return 0;
4131 if (iommu == NULL)
4132 return -EINVAL;
4133
4134 if (insert) {
4135 ret = intel_iommu_add(dmaru);
4136 } else {
4137 disable_dmar_iommu(iommu);
4138 free_dmar_iommu(iommu);
4139 }
4140
4141 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004142}
4143
Jiang Liu9bdc5312014-01-06 14:18:27 +08004144static void intel_iommu_free_dmars(void)
4145{
4146 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4147 struct dmar_atsr_unit *atsru, *atsr_n;
4148
4149 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4150 list_del(&rmrru->list);
4151 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4152 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004153 }
4154
Jiang Liu9bdc5312014-01-06 14:18:27 +08004155 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4156 list_del(&atsru->list);
4157 intel_iommu_free_atsr(atsru);
4158 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004159}
4160
4161int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4162{
Jiang Liub683b232014-02-19 14:07:32 +08004163 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004164 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004165 struct pci_dev *bridge = NULL;
4166 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004167 struct acpi_dmar_atsr *atsr;
4168 struct dmar_atsr_unit *atsru;
4169
4170 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004171 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004172 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004173 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004174 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004175 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004176 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004177 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004178 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08004179 if (!bridge)
4180 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004181
Jiang Liu0e242612014-02-19 14:07:34 +08004182 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004183 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4184 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4185 if (atsr->segment != pci_domain_nr(dev->bus))
4186 continue;
4187
Jiang Liub683b232014-02-19 14:07:32 +08004188 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004189 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004190 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004191
4192 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004193 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004194 }
Jiang Liub683b232014-02-19 14:07:32 +08004195 ret = 0;
4196out:
Jiang Liu0e242612014-02-19 14:07:34 +08004197 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004198
Jiang Liub683b232014-02-19 14:07:32 +08004199 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004200}
4201
Jiang Liu59ce0512014-02-19 14:07:35 +08004202int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4203{
4204 int ret = 0;
4205 struct dmar_rmrr_unit *rmrru;
4206 struct dmar_atsr_unit *atsru;
4207 struct acpi_dmar_atsr *atsr;
4208 struct acpi_dmar_reserved_memory *rmrr;
4209
4210 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4211 return 0;
4212
4213 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4214 rmrr = container_of(rmrru->hdr,
4215 struct acpi_dmar_reserved_memory, header);
4216 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4217 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4218 ((void *)rmrr) + rmrr->header.length,
4219 rmrr->segment, rmrru->devices,
4220 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004221 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004222 return ret;
4223 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004224 dmar_remove_dev_scope(info, rmrr->segment,
4225 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004226 }
4227 }
4228
4229 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4230 if (atsru->include_all)
4231 continue;
4232
4233 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4234 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4235 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4236 (void *)atsr + atsr->header.length,
4237 atsr->segment, atsru->devices,
4238 atsru->devices_cnt);
4239 if (ret > 0)
4240 break;
4241 else if(ret < 0)
4242 return ret;
4243 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
4244 if (dmar_remove_dev_scope(info, atsr->segment,
4245 atsru->devices, atsru->devices_cnt))
4246 break;
4247 }
4248 }
4249
4250 return 0;
4251}
4252
Fenghua Yu99dcade2009-11-11 07:23:06 -08004253/*
4254 * Here we only respond to action of unbound device from driver.
4255 *
4256 * Added device is not attached to its DMAR domain here yet. That will happen
4257 * when mapping the device to iova.
4258 */
4259static int device_notifier(struct notifier_block *nb,
4260 unsigned long action, void *data)
4261{
4262 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004263 struct dmar_domain *domain;
4264
David Woodhouse3d891942014-03-06 15:59:26 +00004265 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004266 return 0;
4267
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004268 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004269 return 0;
4270
David Woodhouse1525a292014-03-06 16:19:30 +00004271 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004272 if (!domain)
4273 return 0;
4274
Jiang Liu3a5670e2014-02-19 14:07:33 +08004275 down_read(&dmar_global_lock);
Joerg Roedele6de0f82015-07-22 16:30:36 +02004276 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004277 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004278 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08004279 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07004280
Fenghua Yu99dcade2009-11-11 07:23:06 -08004281 return 0;
4282}
4283
4284static struct notifier_block device_nb = {
4285 .notifier_call = device_notifier,
4286};
4287
Jiang Liu75f05562014-02-19 14:07:37 +08004288static int intel_iommu_memory_notifier(struct notifier_block *nb,
4289 unsigned long val, void *v)
4290{
4291 struct memory_notify *mhp = v;
4292 unsigned long long start, end;
4293 unsigned long start_vpfn, last_vpfn;
4294
4295 switch (val) {
4296 case MEM_GOING_ONLINE:
4297 start = mhp->start_pfn << PAGE_SHIFT;
4298 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4299 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004300 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004301 start, end);
4302 return NOTIFY_BAD;
4303 }
4304 break;
4305
4306 case MEM_OFFLINE:
4307 case MEM_CANCEL_ONLINE:
4308 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4309 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4310 while (start_vpfn <= last_vpfn) {
4311 struct iova *iova;
4312 struct dmar_drhd_unit *drhd;
4313 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004314 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004315
4316 iova = find_iova(&si_domain->iovad, start_vpfn);
4317 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004318 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004319 start_vpfn);
4320 break;
4321 }
4322
4323 iova = split_and_remove_iova(&si_domain->iovad, iova,
4324 start_vpfn, last_vpfn);
4325 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004326 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004327 start_vpfn, last_vpfn);
4328 return NOTIFY_BAD;
4329 }
4330
David Woodhouseea8ea462014-03-05 17:09:32 +00004331 freelist = domain_unmap(si_domain, iova->pfn_lo,
4332 iova->pfn_hi);
4333
Jiang Liu75f05562014-02-19 14:07:37 +08004334 rcu_read_lock();
4335 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004336 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004337 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004338 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004339 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004340 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004341
4342 start_vpfn = iova->pfn_hi + 1;
4343 free_iova_mem(iova);
4344 }
4345 break;
4346 }
4347
4348 return NOTIFY_OK;
4349}
4350
4351static struct notifier_block intel_iommu_memory_nb = {
4352 .notifier_call = intel_iommu_memory_notifier,
4353 .priority = 0
4354};
4355
Alex Williamsona5459cf2014-06-12 16:12:31 -06004356
4357static ssize_t intel_iommu_show_version(struct device *dev,
4358 struct device_attribute *attr,
4359 char *buf)
4360{
4361 struct intel_iommu *iommu = dev_get_drvdata(dev);
4362 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4363 return sprintf(buf, "%d:%d\n",
4364 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4365}
4366static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4367
4368static ssize_t intel_iommu_show_address(struct device *dev,
4369 struct device_attribute *attr,
4370 char *buf)
4371{
4372 struct intel_iommu *iommu = dev_get_drvdata(dev);
4373 return sprintf(buf, "%llx\n", iommu->reg_phys);
4374}
4375static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4376
4377static ssize_t intel_iommu_show_cap(struct device *dev,
4378 struct device_attribute *attr,
4379 char *buf)
4380{
4381 struct intel_iommu *iommu = dev_get_drvdata(dev);
4382 return sprintf(buf, "%llx\n", iommu->cap);
4383}
4384static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4385
4386static ssize_t intel_iommu_show_ecap(struct device *dev,
4387 struct device_attribute *attr,
4388 char *buf)
4389{
4390 struct intel_iommu *iommu = dev_get_drvdata(dev);
4391 return sprintf(buf, "%llx\n", iommu->ecap);
4392}
4393static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4394
Alex Williamson2238c082015-07-14 15:24:53 -06004395static ssize_t intel_iommu_show_ndoms(struct device *dev,
4396 struct device_attribute *attr,
4397 char *buf)
4398{
4399 struct intel_iommu *iommu = dev_get_drvdata(dev);
4400 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4401}
4402static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4403
4404static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4405 struct device_attribute *attr,
4406 char *buf)
4407{
4408 struct intel_iommu *iommu = dev_get_drvdata(dev);
4409 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4410 cap_ndoms(iommu->cap)));
4411}
4412static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4413
Alex Williamsona5459cf2014-06-12 16:12:31 -06004414static struct attribute *intel_iommu_attrs[] = {
4415 &dev_attr_version.attr,
4416 &dev_attr_address.attr,
4417 &dev_attr_cap.attr,
4418 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004419 &dev_attr_domains_supported.attr,
4420 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004421 NULL,
4422};
4423
4424static struct attribute_group intel_iommu_group = {
4425 .name = "intel-iommu",
4426 .attrs = intel_iommu_attrs,
4427};
4428
4429const struct attribute_group *intel_iommu_groups[] = {
4430 &intel_iommu_group,
4431 NULL,
4432};
4433
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004434int __init intel_iommu_init(void)
4435{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004436 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004437 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004438 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004439
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004440 /* VT-d is required for a TXT/tboot launch, so enforce that */
4441 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004442
Jiang Liu3a5670e2014-02-19 14:07:33 +08004443 if (iommu_init_mempool()) {
4444 if (force_on)
4445 panic("tboot: Failed to initialize iommu memory\n");
4446 return -ENOMEM;
4447 }
4448
4449 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004450 if (dmar_table_init()) {
4451 if (force_on)
4452 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004453 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004454 }
4455
Suresh Siddhac2c72862011-08-23 17:05:19 -07004456 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004457 if (force_on)
4458 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004459 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004460 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004461
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004462 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004463 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004464
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004465 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004466 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004467
4468 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004469 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004470
Joseph Cihula51a63e62011-03-21 11:04:24 -07004471 if (dmar_init_reserved_ranges()) {
4472 if (force_on)
4473 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004474 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004475 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004476
4477 init_no_remapping_devices();
4478
Joseph Cihulab7792602011-05-03 00:08:37 -07004479 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004480 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004481 if (force_on)
4482 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004483 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004484 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004485 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004486 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004487 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004488
mark gross5e0d2a62008-03-04 15:22:08 -08004489 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004490#ifdef CONFIG_SWIOTLB
4491 swiotlb = 0;
4492#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004493 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004494
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004495 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004496
Alex Williamsona5459cf2014-06-12 16:12:31 -06004497 for_each_active_iommu(iommu, drhd)
4498 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4499 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004500 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004501
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004502 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004503 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004504 if (si_domain && !hw_pass_through)
4505 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004506
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004507 intel_iommu_enabled = 1;
4508
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004509 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004510
4511out_free_reserved_range:
4512 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004513out_free_dmar:
4514 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004515 up_write(&dmar_global_lock);
4516 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004517 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004518}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004519
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004520static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004521{
4522 struct intel_iommu *iommu = opaque;
4523
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004524 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004525 return 0;
4526}
4527
4528/*
4529 * NB - intel-iommu lacks any sort of reference counting for the users of
4530 * dependent devices. If multiple endpoints have intersecting dependent
4531 * devices, unbinding the driver from any one of them will possibly leave
4532 * the others unable to operate.
4533 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004534static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004535{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004536 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004537 return;
4538
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004539 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004540}
4541
Joerg Roedele6de0f82015-07-22 16:30:36 +02004542static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4543 struct device *dev)
Weidong Hanc7151a82008-12-08 22:51:37 +08004544{
Joerg Roedelb608ac32015-07-21 18:19:08 +02004545 struct device_domain_info *info;
Weidong Hanc7151a82008-12-08 22:51:37 +08004546 struct intel_iommu *iommu;
4547 unsigned long flags;
David Woodhouse156baca2014-03-09 14:00:57 -07004548 u8 bus, devfn;
Weidong Hanc7151a82008-12-08 22:51:37 +08004549
David Woodhousebf9c9ed2014-03-09 16:19:13 -07004550 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004551 if (!iommu)
4552 return;
4553
Joerg Roedelb608ac32015-07-21 18:19:08 +02004554 info = dev->archdata.iommu;
4555
4556 if (WARN_ON(!info))
4557 return;
4558
Weidong Hanc7151a82008-12-08 22:51:37 +08004559 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedelb608ac32015-07-21 18:19:08 +02004560 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004561 spin_unlock_irqrestore(&device_domain_lock, flags);
4562
Joerg Roedelb608ac32015-07-21 18:19:08 +02004563 iommu_disable_dev_iotlb(info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004564 domain_context_clear(iommu, dev);
Joerg Roedelb608ac32015-07-21 18:19:08 +02004565 free_devinfo_mem(info);
Joerg Roedelb608ac32015-07-21 18:19:08 +02004566
Joerg Roedeld160aca2015-07-22 11:52:53 +02004567 spin_lock_irqsave(&iommu->lock, flags);
4568 domain_detach_iommu(domain, iommu);
4569 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08004570}
4571
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004572static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004573{
4574 int adjust_width;
4575
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004576 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4577 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004578 domain_reserve_special_ranges(domain);
4579
4580 /* calculate AGAW */
4581 domain->gaw = guest_width;
4582 adjust_width = guestwidth_to_adjustwidth(guest_width);
4583 domain->agaw = width_to_agaw(adjust_width);
4584
Weidong Han5e98c4b2008-12-08 23:03:27 +08004585 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004586 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004587 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004588 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004589
4590 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004591 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004592 if (!domain->pgd)
4593 return -ENOMEM;
4594 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4595 return 0;
4596}
4597
Joerg Roedel00a77de2015-03-26 13:43:08 +01004598static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004599{
Joerg Roedel5d450802008-12-03 14:52:32 +01004600 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004601 struct iommu_domain *domain;
4602
4603 if (type != IOMMU_DOMAIN_UNMANAGED)
4604 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004605
Jiang Liuab8dfe22014-07-11 14:19:27 +08004606 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004607 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004608 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004609 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004610 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004611 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004612 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004613 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004614 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004615 }
Allen Kay8140a952011-10-14 12:32:17 -07004616 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004617
Joerg Roedel00a77de2015-03-26 13:43:08 +01004618 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004619 domain->geometry.aperture_start = 0;
4620 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4621 domain->geometry.force_aperture = true;
4622
Joerg Roedel00a77de2015-03-26 13:43:08 +01004623 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004624}
Kay, Allen M38717942008-09-09 18:37:29 +03004625
Joerg Roedel00a77de2015-03-26 13:43:08 +01004626static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004627{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004628 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004629}
Kay, Allen M38717942008-09-09 18:37:29 +03004630
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004631static int intel_iommu_attach_device(struct iommu_domain *domain,
4632 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004633{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004634 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004635 struct intel_iommu *iommu;
4636 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004637 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004638
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004639 if (device_is_rmrr_locked(dev)) {
4640 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4641 return -EPERM;
4642 }
4643
David Woodhouse7207d8f2014-03-09 16:31:06 -07004644 /* normally dev is not mapped */
4645 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004646 struct dmar_domain *old_domain;
4647
David Woodhouse1525a292014-03-06 16:19:30 +00004648 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004649 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02004650 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02004651 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004652 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01004653
4654 if (!domain_type_is_vm_or_si(old_domain) &&
4655 list_empty(&old_domain->devices))
4656 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004657 }
4658 }
4659
David Woodhouse156baca2014-03-09 14:00:57 -07004660 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004661 if (!iommu)
4662 return -ENODEV;
4663
4664 /* check if this iommu agaw is sufficient for max mapped address */
4665 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004666 if (addr_width > cap_mgaw(iommu->cap))
4667 addr_width = cap_mgaw(iommu->cap);
4668
4669 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004670 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004671 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004672 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004673 return -EFAULT;
4674 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004675 dmar_domain->gaw = addr_width;
4676
4677 /*
4678 * Knock out extra levels of page tables if necessary
4679 */
4680 while (iommu->agaw < dmar_domain->agaw) {
4681 struct dma_pte *pte;
4682
4683 pte = dmar_domain->pgd;
4684 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004685 dmar_domain->pgd = (struct dma_pte *)
4686 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004687 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004688 }
4689 dmar_domain->agaw--;
4690 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004691
Joerg Roedel28ccce02015-07-21 14:45:31 +02004692 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004693}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004694
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004695static void intel_iommu_detach_device(struct iommu_domain *domain,
4696 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004697{
Joerg Roedele6de0f82015-07-22 16:30:36 +02004698 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03004699}
Kay, Allen M38717942008-09-09 18:37:29 +03004700
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004701static int intel_iommu_map(struct iommu_domain *domain,
4702 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004703 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004704{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004705 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004706 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004707 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004708 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004709
Joerg Roedeldde57a22008-12-03 15:04:09 +01004710 if (iommu_prot & IOMMU_READ)
4711 prot |= DMA_PTE_READ;
4712 if (iommu_prot & IOMMU_WRITE)
4713 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004714 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4715 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004716
David Woodhouse163cc522009-06-28 00:51:17 +01004717 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004718 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004719 u64 end;
4720
4721 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004722 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004723 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004724 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004725 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004726 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004727 return -EFAULT;
4728 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004729 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004730 }
David Woodhousead051222009-06-28 14:22:28 +01004731 /* Round up size to next multiple of PAGE_SIZE, if it and
4732 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004733 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004734 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4735 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004736 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004737}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004738
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004739static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004740 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004741{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004742 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00004743 struct page *freelist = NULL;
4744 struct intel_iommu *iommu;
4745 unsigned long start_pfn, last_pfn;
4746 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02004747 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004748
David Woodhouse5cf0a762014-03-19 16:07:49 +00004749 /* Cope with horrid API which requires us to unmap more than the
4750 size argument if it happens to be a large-page mapping. */
4751 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4752 BUG();
4753
4754 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4755 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4756
David Woodhouseea8ea462014-03-05 17:09:32 +00004757 start_pfn = iova >> VTD_PAGE_SHIFT;
4758 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4759
4760 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4761
4762 npages = last_pfn - start_pfn + 1;
4763
Joerg Roedel29a27712015-07-21 17:17:12 +02004764 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004765 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00004766
Joerg Roedel42e8c182015-07-21 15:50:02 +02004767 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
4768 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00004769 }
4770
4771 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004772
David Woodhouse163cc522009-06-28 00:51:17 +01004773 if (dmar_domain->max_addr == iova + size)
4774 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004775
David Woodhouse5cf0a762014-03-19 16:07:49 +00004776 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004777}
Kay, Allen M38717942008-09-09 18:37:29 +03004778
Joerg Roedeld14d6572008-12-03 15:06:57 +01004779static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05304780 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004781{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004782 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004783 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004784 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004785 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004786
David Woodhouse5cf0a762014-03-19 16:07:49 +00004787 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004788 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004789 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004790
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004791 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004792}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004793
Joerg Roedel5d587b82014-09-05 10:50:45 +02004794static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004795{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004796 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02004797 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04004798 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02004799 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004800
Joerg Roedel5d587b82014-09-05 10:50:45 +02004801 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004802}
4803
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004804static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004805{
Alex Williamsona5459cf2014-06-12 16:12:31 -06004806 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004807 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07004808 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004809
Alex Williamsona5459cf2014-06-12 16:12:31 -06004810 iommu = device_to_iommu(dev, &bus, &devfn);
4811 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004812 return -ENODEV;
4813
Alex Williamsona5459cf2014-06-12 16:12:31 -06004814 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004815
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004816 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06004817
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004818 if (IS_ERR(group))
4819 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004820
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004821 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06004822 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004823}
4824
4825static void intel_iommu_remove_device(struct device *dev)
4826{
Alex Williamsona5459cf2014-06-12 16:12:31 -06004827 struct intel_iommu *iommu;
4828 u8 bus, devfn;
4829
4830 iommu = device_to_iommu(dev, &bus, &devfn);
4831 if (!iommu)
4832 return;
4833
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004834 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004835
4836 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004837}
4838
Thierry Redingb22f6432014-06-27 09:03:12 +02004839static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02004840 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01004841 .domain_alloc = intel_iommu_domain_alloc,
4842 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004843 .attach_dev = intel_iommu_attach_device,
4844 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004845 .map = intel_iommu_map,
4846 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07004847 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004848 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004849 .add_device = intel_iommu_add_device,
4850 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004851 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004852};
David Woodhouse9af88142009-02-13 23:18:03 +00004853
Daniel Vetter94526182013-01-20 23:50:13 +01004854static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4855{
4856 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004857 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01004858 dmar_map_gfx = 0;
4859}
4860
4861DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4862DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4864DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4865DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4866DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4867DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4868
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004869static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004870{
4871 /*
4872 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004873 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004874 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004875 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00004876 rwbf_quirk = 1;
4877}
4878
4879DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004880DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4882DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4885DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004886
Adam Jacksoneecfd572010-08-25 21:17:34 +01004887#define GGC 0x52
4888#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4889#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4890#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4891#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4892#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4893#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4894#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4895#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4896
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004897static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004898{
4899 unsigned short ggc;
4900
Adam Jacksoneecfd572010-08-25 21:17:34 +01004901 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004902 return;
4903
Adam Jacksoneecfd572010-08-25 21:17:34 +01004904 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004905 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01004906 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004907 } else if (dmar_map_gfx) {
4908 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004909 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004910 intel_iommu_strict = 1;
4911 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004912}
4913DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4914DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4915DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4917
David Woodhousee0fc7e02009-09-30 09:12:17 -07004918/* On Tylersburg chipsets, some BIOSes have been known to enable the
4919 ISOCH DMAR unit for the Azalia sound device, but not give it any
4920 TLB entries, which causes it to deadlock. Check for that. We do
4921 this in a function called from init_dmars(), instead of in a PCI
4922 quirk, because we don't want to print the obnoxious "BIOS broken"
4923 message if VT-d is actually disabled.
4924*/
4925static void __init check_tylersburg_isoch(void)
4926{
4927 struct pci_dev *pdev;
4928 uint32_t vtisochctrl;
4929
4930 /* If there's no Azalia in the system anyway, forget it. */
4931 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4932 if (!pdev)
4933 return;
4934 pci_dev_put(pdev);
4935
4936 /* System Management Registers. Might be hidden, in which case
4937 we can't do the sanity check. But that's OK, because the
4938 known-broken BIOSes _don't_ actually hide it, so far. */
4939 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4940 if (!pdev)
4941 return;
4942
4943 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4944 pci_dev_put(pdev);
4945 return;
4946 }
4947
4948 pci_dev_put(pdev);
4949
4950 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4951 if (vtisochctrl & 1)
4952 return;
4953
4954 /* Drop all bits other than the number of TLB entries */
4955 vtisochctrl &= 0x1c;
4956
4957 /* If we have the recommended number of TLB entries (16), fine. */
4958 if (vtisochctrl == 0x10)
4959 return;
4960
4961 /* Zero TLB entries? You get to ride the short bus to school. */
4962 if (!vtisochctrl) {
4963 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4964 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4965 dmi_get_system_info(DMI_BIOS_VENDOR),
4966 dmi_get_system_info(DMI_BIOS_VERSION),
4967 dmi_get_system_info(DMI_PRODUCT_VERSION));
4968 iommu_identity_mapping |= IDENTMAP_AZALIA;
4969 return;
4970 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004971
4972 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07004973 vtisochctrl);
4974}