blob: bf5075e4b20ff5e81f8db306a16cbc7d9a4722d4 [file] [log] [blame]
Emilio Lópeze874a662013-02-25 11:44:26 -03001/*
2 * Copyright 2013 Emilio López
3 *
4 * Emilio López <emilio@elopez.com.ar>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <linux/clk-provider.h>
18#include <linux/clkdev.h>
Emilio Lópeze874a662013-02-25 11:44:26 -030019#include <linux/of.h>
20#include <linux/of_address.h>
Hans de Goedecfb00862014-02-07 16:21:49 +010021#include <linux/reset-controller.h>
Emilio Lópeze874a662013-02-25 11:44:26 -030022
23#include "clk-factors.h"
24
25static DEFINE_SPINLOCK(clk_lock);
26
Emilio López40a5dcb2013-12-23 00:32:32 -030027/* Maximum number of parents our clocks have */
28#define SUNXI_MAX_PARENTS 5
29
Emilio Lópeze874a662013-02-25 11:44:26 -030030/**
Maxime Ripard81ba6c52013-07-22 18:21:32 +020031 * sun4i_osc_clk_setup() - Setup function for gatable oscillator
Emilio Lópeze874a662013-02-25 11:44:26 -030032 */
33
34#define SUNXI_OSC24M_GATE 0
35
Maxime Ripard81ba6c52013-07-22 18:21:32 +020036static void __init sun4i_osc_clk_setup(struct device_node *node)
Emilio Lópeze874a662013-02-25 11:44:26 -030037{
38 struct clk *clk;
Emilio López38e4aa02013-04-10 15:02:57 -070039 struct clk_fixed_rate *fixed;
40 struct clk_gate *gate;
Emilio Lópeze874a662013-02-25 11:44:26 -030041 const char *clk_name = node->name;
Emilio López38e4aa02013-04-10 15:02:57 -070042 u32 rate;
Emilio Lópeze874a662013-02-25 11:44:26 -030043
Victor N. Ramos Melloe71c69f2013-10-18 20:27:51 -030044 if (of_property_read_u32(node, "clock-frequency", &rate))
45 return;
46
Emilio López38e4aa02013-04-10 15:02:57 -070047 /* allocate fixed-rate and gate clock structs */
48 fixed = kzalloc(sizeof(struct clk_fixed_rate), GFP_KERNEL);
49 if (!fixed)
50 return;
51 gate = kzalloc(sizeof(struct clk_gate), GFP_KERNEL);
Victor N. Ramos Melloe71c69f2013-10-18 20:27:51 -030052 if (!gate)
53 goto err_free_fixed;
Emilio Lópeze874a662013-02-25 11:44:26 -030054
Chen-Yu Tsaif64111e2014-02-03 09:51:37 +080055 of_property_read_string(node, "clock-output-names", &clk_name);
56
Emilio López38e4aa02013-04-10 15:02:57 -070057 /* set up gate and fixed rate properties */
58 gate->reg = of_iomap(node, 0);
59 gate->bit_idx = SUNXI_OSC24M_GATE;
60 gate->lock = &clk_lock;
61 fixed->fixed_rate = rate;
62
63 clk = clk_register_composite(NULL, clk_name,
64 NULL, 0,
65 NULL, NULL,
66 &fixed->hw, &clk_fixed_rate_ops,
67 &gate->hw, &clk_gate_ops,
68 CLK_IS_ROOT);
Emilio Lópeze874a662013-02-25 11:44:26 -030069
Victor N. Ramos Melloe71c69f2013-10-18 20:27:51 -030070 if (IS_ERR(clk))
71 goto err_free_gate;
72
73 of_clk_add_provider(node, of_clk_src_simple_get, clk);
74 clk_register_clkdev(clk, clk_name, NULL);
75
76 return;
77
78err_free_gate:
79 kfree(gate);
80err_free_fixed:
81 kfree(fixed);
Emilio Lópeze874a662013-02-25 11:44:26 -030082}
Maxime Ripardfd1b22f2014-02-06 09:55:57 +010083CLK_OF_DECLARE(sun4i_osc, "allwinner,sun4i-a10-osc-clk", sun4i_osc_clk_setup);
Emilio Lópeze874a662013-02-25 11:44:26 -030084
85
86
87/**
Maxime Ripard81ba6c52013-07-22 18:21:32 +020088 * sun4i_get_pll1_factors() - calculates n, k, m, p factors for PLL1
Emilio Lópeze874a662013-02-25 11:44:26 -030089 * PLL1 rate is calculated as follows
90 * rate = (parent_rate * n * (k + 1) >> p) / (m + 1);
91 * parent_rate is always 24Mhz
92 */
93
Maxime Ripard81ba6c52013-07-22 18:21:32 +020094static void sun4i_get_pll1_factors(u32 *freq, u32 parent_rate,
Emilio Lópeze874a662013-02-25 11:44:26 -030095 u8 *n, u8 *k, u8 *m, u8 *p)
96{
97 u8 div;
98
99 /* Normalize value to a 6M multiple */
100 div = *freq / 6000000;
101 *freq = 6000000 * div;
102
103 /* we were called to round the frequency, we can now return */
104 if (n == NULL)
105 return;
106
107 /* m is always zero for pll1 */
108 *m = 0;
109
110 /* k is 1 only on these cases */
111 if (*freq >= 768000000 || *freq == 42000000 || *freq == 54000000)
112 *k = 1;
113 else
114 *k = 0;
115
116 /* p will be 3 for divs under 10 */
117 if (div < 10)
118 *p = 3;
119
120 /* p will be 2 for divs between 10 - 20 and odd divs under 32 */
121 else if (div < 20 || (div < 32 && (div & 1)))
122 *p = 2;
123
124 /* p will be 1 for even divs under 32, divs under 40 and odd pairs
125 * of divs between 40-62 */
126 else if (div < 40 || (div < 64 && (div & 2)))
127 *p = 1;
128
129 /* any other entries have p = 0 */
130 else
131 *p = 0;
132
133 /* calculate a suitable n based on k and p */
134 div <<= *p;
135 div /= (*k + 1);
136 *n = div / 4;
137}
138
Maxime Ripard6a721db2013-07-23 23:34:10 +0200139/**
140 * sun6i_a31_get_pll1_factors() - calculates n, k and m factors for PLL1
141 * PLL1 rate is calculated as follows
142 * rate = parent_rate * (n + 1) * (k + 1) / (m + 1);
143 * parent_rate should always be 24MHz
144 */
145static void sun6i_a31_get_pll1_factors(u32 *freq, u32 parent_rate,
146 u8 *n, u8 *k, u8 *m, u8 *p)
147{
148 /*
149 * We can operate only on MHz, this will make our life easier
150 * later.
151 */
152 u32 freq_mhz = *freq / 1000000;
153 u32 parent_freq_mhz = parent_rate / 1000000;
Emilio Lópeze874a662013-02-25 11:44:26 -0300154
Maxime Ripard6a721db2013-07-23 23:34:10 +0200155 /*
156 * Round down the frequency to the closest multiple of either
157 * 6 or 16
158 */
159 u32 round_freq_6 = round_down(freq_mhz, 6);
160 u32 round_freq_16 = round_down(freq_mhz, 16);
161
162 if (round_freq_6 > round_freq_16)
163 freq_mhz = round_freq_6;
164 else
165 freq_mhz = round_freq_16;
166
167 *freq = freq_mhz * 1000000;
168
169 /*
170 * If the factors pointer are null, we were just called to
171 * round down the frequency.
172 * Exit.
173 */
174 if (n == NULL)
175 return;
176
177 /* If the frequency is a multiple of 32 MHz, k is always 3 */
178 if (!(freq_mhz % 32))
179 *k = 3;
180 /* If the frequency is a multiple of 9 MHz, k is always 2 */
181 else if (!(freq_mhz % 9))
182 *k = 2;
183 /* If the frequency is a multiple of 8 MHz, k is always 1 */
184 else if (!(freq_mhz % 8))
185 *k = 1;
186 /* Otherwise, we don't use the k factor */
187 else
188 *k = 0;
189
190 /*
191 * If the frequency is a multiple of 2 but not a multiple of
192 * 3, m is 3. This is the first time we use 6 here, yet we
193 * will use it on several other places.
194 * We use this number because it's the lowest frequency we can
195 * generate (with n = 0, k = 0, m = 3), so every other frequency
196 * somehow relates to this frequency.
197 */
198 if ((freq_mhz % 6) == 2 || (freq_mhz % 6) == 4)
199 *m = 2;
200 /*
201 * If the frequency is a multiple of 6MHz, but the factor is
202 * odd, m will be 3
203 */
204 else if ((freq_mhz / 6) & 1)
205 *m = 3;
206 /* Otherwise, we end up with m = 1 */
207 else
208 *m = 1;
209
210 /* Calculate n thanks to the above factors we already got */
211 *n = freq_mhz * (*m + 1) / ((*k + 1) * parent_freq_mhz) - 1;
212
213 /*
214 * If n end up being outbound, and that we can still decrease
215 * m, do it.
216 */
217 if ((*n + 1) > 31 && (*m + 1) > 1) {
218 *n = (*n + 1) / 2 - 1;
219 *m = (*m + 1) / 2 - 1;
220 }
221}
Emilio Lópeze874a662013-02-25 11:44:26 -0300222
223/**
Emilio Lópezd584c132013-12-23 00:32:37 -0300224 * sun4i_get_pll5_factors() - calculates n, k factors for PLL5
225 * PLL5 rate is calculated as follows
226 * rate = parent_rate * n * (k + 1)
227 * parent_rate is always 24Mhz
228 */
229
230static void sun4i_get_pll5_factors(u32 *freq, u32 parent_rate,
231 u8 *n, u8 *k, u8 *m, u8 *p)
232{
233 u8 div;
234
235 /* Normalize value to a parent_rate multiple (24M) */
236 div = *freq / parent_rate;
237 *freq = parent_rate * div;
238
239 /* we were called to round the frequency, we can now return */
240 if (n == NULL)
241 return;
242
243 if (div < 31)
244 *k = 0;
245 else if (div / 2 < 31)
246 *k = 1;
247 else if (div / 3 < 31)
248 *k = 2;
249 else
250 *k = 3;
251
252 *n = DIV_ROUND_UP(div, (*k+1));
253}
254
Maxime Ripard92ef67c2014-02-05 14:05:03 +0100255/**
256 * sun6i_a31_get_pll6_factors() - calculates n, k factors for A31 PLL6
257 * PLL6 rate is calculated as follows
258 * rate = parent_rate * n * (k + 1) / 2
259 * parent_rate is always 24Mhz
260 */
Emilio Lópezd584c132013-12-23 00:32:37 -0300261
Maxime Ripard92ef67c2014-02-05 14:05:03 +0100262static void sun6i_a31_get_pll6_factors(u32 *freq, u32 parent_rate,
263 u8 *n, u8 *k, u8 *m, u8 *p)
264{
265 u8 div;
266
267 /*
268 * We always have 24MHz / 2, so we can just say that our
269 * parent clock is 12MHz.
270 */
271 parent_rate = parent_rate / 2;
272
273 /* Normalize value to a parent_rate multiple (24M / 2) */
274 div = *freq / parent_rate;
275 *freq = parent_rate * div;
276
277 /* we were called to round the frequency, we can now return */
278 if (n == NULL)
279 return;
280
281 *k = div / 32;
282 if (*k > 3)
283 *k = 3;
284
285 *n = DIV_ROUND_UP(div, (*k+1));
286}
Emilio Lópezd584c132013-12-23 00:32:37 -0300287
288/**
Maxime Ripard81ba6c52013-07-22 18:21:32 +0200289 * sun4i_get_apb1_factors() - calculates m, p factors for APB1
Emilio Lópeze874a662013-02-25 11:44:26 -0300290 * APB1 rate is calculated as follows
291 * rate = (parent_rate >> p) / (m + 1);
292 */
293
Maxime Ripard81ba6c52013-07-22 18:21:32 +0200294static void sun4i_get_apb1_factors(u32 *freq, u32 parent_rate,
Emilio Lópeze874a662013-02-25 11:44:26 -0300295 u8 *n, u8 *k, u8 *m, u8 *p)
296{
297 u8 calcm, calcp;
298
299 if (parent_rate < *freq)
300 *freq = parent_rate;
301
Emilio López22260132014-03-19 15:19:32 -0300302 parent_rate = DIV_ROUND_UP(parent_rate, *freq);
Emilio Lópeze874a662013-02-25 11:44:26 -0300303
304 /* Invalid rate! */
305 if (parent_rate > 32)
306 return;
307
308 if (parent_rate <= 4)
309 calcp = 0;
310 else if (parent_rate <= 8)
311 calcp = 1;
312 else if (parent_rate <= 16)
313 calcp = 2;
314 else
315 calcp = 3;
316
317 calcm = (parent_rate >> calcp) - 1;
318
319 *freq = (parent_rate >> calcp) / (calcm + 1);
320
321 /* we were called to round the frequency, we can now return */
322 if (n == NULL)
323 return;
324
325 *m = calcm;
326 *p = calcp;
327}
328
329
330
331/**
Emilio López75517692013-12-23 00:32:39 -0300332 * sun4i_get_mod0_factors() - calculates m, n factors for MOD0-style clocks
Emilio López9ce71ca2014-03-19 15:19:33 -0300333 * MOD0 rate is calculated as follows
Emilio López75517692013-12-23 00:32:39 -0300334 * rate = (parent_rate >> p) / (m + 1);
335 */
336
337static void sun4i_get_mod0_factors(u32 *freq, u32 parent_rate,
338 u8 *n, u8 *k, u8 *m, u8 *p)
339{
340 u8 div, calcm, calcp;
341
342 /* These clocks can only divide, so we will never be able to achieve
343 * frequencies higher than the parent frequency */
344 if (*freq > parent_rate)
345 *freq = parent_rate;
346
Emilio López22260132014-03-19 15:19:32 -0300347 div = DIV_ROUND_UP(parent_rate, *freq);
Emilio López75517692013-12-23 00:32:39 -0300348
349 if (div < 16)
350 calcp = 0;
351 else if (div / 2 < 16)
352 calcp = 1;
353 else if (div / 4 < 16)
354 calcp = 2;
355 else
356 calcp = 3;
357
358 calcm = DIV_ROUND_UP(div, 1 << calcp);
359
360 *freq = (parent_rate >> calcp) / calcm;
361
362 /* we were called to round the frequency, we can now return */
363 if (n == NULL)
364 return;
365
366 *m = calcm - 1;
367 *p = calcp;
368}
369
370
371
372/**
Chen-Yu Tsai6f863412013-12-24 21:26:17 +0800373 * sun7i_a20_get_out_factors() - calculates m, p factors for CLK_OUT_A/B
374 * CLK_OUT rate is calculated as follows
375 * rate = (parent_rate >> p) / (m + 1);
376 */
377
378static void sun7i_a20_get_out_factors(u32 *freq, u32 parent_rate,
379 u8 *n, u8 *k, u8 *m, u8 *p)
380{
381 u8 div, calcm, calcp;
382
383 /* These clocks can only divide, so we will never be able to achieve
384 * frequencies higher than the parent frequency */
385 if (*freq > parent_rate)
386 *freq = parent_rate;
387
Emilio López22260132014-03-19 15:19:32 -0300388 div = DIV_ROUND_UP(parent_rate, *freq);
Chen-Yu Tsai6f863412013-12-24 21:26:17 +0800389
390 if (div < 32)
391 calcp = 0;
392 else if (div / 2 < 32)
393 calcp = 1;
394 else if (div / 4 < 32)
395 calcp = 2;
396 else
397 calcp = 3;
398
399 calcm = DIV_ROUND_UP(div, 1 << calcp);
400
401 *freq = (parent_rate >> calcp) / calcm;
402
403 /* we were called to round the frequency, we can now return */
404 if (n == NULL)
405 return;
406
407 *m = calcm - 1;
408 *p = calcp;
409}
410
411
412
413/**
Chen-Yu Tsaie4c6d6c2014-02-10 18:35:47 +0800414 * sun7i_a20_gmac_clk_setup - Setup function for A20/A31 GMAC clock module
415 *
416 * This clock looks something like this
417 * ________________________
418 * MII TX clock from PHY >-----|___________ _________|----> to GMAC core
419 * GMAC Int. RGMII TX clk >----|___________\__/__gate---|----> to PHY
420 * Ext. 125MHz RGMII TX clk >--|__divider__/ |
421 * |________________________|
422 *
423 * The external 125 MHz reference is optional, i.e. GMAC can use its
424 * internal TX clock just fine. The A31 GMAC clock module does not have
425 * the divider controls for the external reference.
426 *
427 * To keep it simple, let the GMAC use either the MII TX clock for MII mode,
428 * and its internal TX clock for GMII and RGMII modes. The GMAC driver should
429 * select the appropriate source and gate/ungate the output to the PHY.
430 *
431 * Only the GMAC should use this clock. Altering the clock so that it doesn't
432 * match the GMAC's operation parameters will result in the GMAC not being
433 * able to send traffic out. The GMAC driver should set the clock rate and
434 * enable/disable this clock to configure the required state. The clock
435 * driver then responds by auto-reparenting the clock.
436 */
437
438#define SUN7I_A20_GMAC_GPIT 2
439#define SUN7I_A20_GMAC_MASK 0x3
440#define SUN7I_A20_GMAC_PARENTS 2
441
442static void __init sun7i_a20_gmac_clk_setup(struct device_node *node)
443{
444 struct clk *clk;
445 struct clk_mux *mux;
446 struct clk_gate *gate;
447 const char *clk_name = node->name;
448 const char *parents[SUN7I_A20_GMAC_PARENTS];
449 void *reg;
450
451 if (of_property_read_string(node, "clock-output-names", &clk_name))
452 return;
453
454 /* allocate mux and gate clock structs */
455 mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
456 if (!mux)
457 return;
458
459 gate = kzalloc(sizeof(struct clk_gate), GFP_KERNEL);
460 if (!gate)
461 goto free_mux;
462
463 /* gmac clock requires exactly 2 parents */
464 parents[0] = of_clk_get_parent_name(node, 0);
465 parents[1] = of_clk_get_parent_name(node, 1);
466 if (!parents[0] || !parents[1])
467 goto free_gate;
468
469 reg = of_iomap(node, 0);
470 if (!reg)
471 goto free_gate;
472
473 /* set up gate and fixed rate properties */
474 gate->reg = reg;
475 gate->bit_idx = SUN7I_A20_GMAC_GPIT;
476 gate->lock = &clk_lock;
477 mux->reg = reg;
478 mux->mask = SUN7I_A20_GMAC_MASK;
479 mux->flags = CLK_MUX_INDEX_BIT;
480 mux->lock = &clk_lock;
481
482 clk = clk_register_composite(NULL, clk_name,
483 parents, SUN7I_A20_GMAC_PARENTS,
484 &mux->hw, &clk_mux_ops,
485 NULL, NULL,
486 &gate->hw, &clk_gate_ops,
487 0);
488
489 if (IS_ERR(clk))
490 goto iounmap_reg;
491
492 of_clk_add_provider(node, of_clk_src_simple_get, clk);
493 clk_register_clkdev(clk, clk_name, NULL);
494
495 return;
496
497iounmap_reg:
498 iounmap(reg);
499free_gate:
500 kfree(gate);
501free_mux:
502 kfree(mux);
503}
504CLK_OF_DECLARE(sun7i_a20_gmac, "allwinner,sun7i-a20-gmac-clk",
505 sun7i_a20_gmac_clk_setup);
506
507
508
509/**
Emilio López95713972014-05-02 17:57:16 +0200510 * clk_sunxi_mmc_phase_control() - configures MMC clock phase control
511 */
512
Hans de Goedea97181a2014-05-12 14:04:47 +0200513void clk_sunxi_mmc_phase_control(struct clk *clk, u8 sample, u8 output)
Emilio López95713972014-05-02 17:57:16 +0200514{
515 #define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
516 #define to_clk_factors(_hw) container_of(_hw, struct clk_factors, hw)
517
Hans de Goedea97181a2014-05-12 14:04:47 +0200518 struct clk_hw *hw = __clk_get_hw(clk);
Emilio López95713972014-05-02 17:57:16 +0200519 struct clk_composite *composite = to_clk_composite(hw);
520 struct clk_hw *rate_hw = composite->rate_hw;
521 struct clk_factors *factors = to_clk_factors(rate_hw);
522 unsigned long flags = 0;
523 u32 reg;
524
525 if (factors->lock)
526 spin_lock_irqsave(factors->lock, flags);
527
528 reg = readl(factors->reg);
529
530 /* set sample clock phase control */
531 reg &= ~(0x7 << 20);
532 reg |= ((sample & 0x7) << 20);
533
534 /* set output clock phase control */
535 reg &= ~(0x7 << 8);
536 reg |= ((output & 0x7) << 8);
537
538 writel(reg, factors->reg);
539
540 if (factors->lock)
541 spin_unlock_irqrestore(factors->lock, flags);
542}
543EXPORT_SYMBOL(clk_sunxi_mmc_phase_control);
544
545
546/**
Emilio Lópeze874a662013-02-25 11:44:26 -0300547 * sunxi_factors_clk_setup() - Setup function for factor clocks
548 */
549
Emilio López40a5dcb2013-12-23 00:32:32 -0300550#define SUNXI_FACTORS_MUX_MASK 0x3
551
Emilio Lópeze874a662013-02-25 11:44:26 -0300552struct factors_data {
Emilio López40a5dcb2013-12-23 00:32:32 -0300553 int enable;
554 int mux;
Emilio Lópeze874a662013-02-25 11:44:26 -0300555 struct clk_factors_config *table;
556 void (*getter) (u32 *rate, u32 parent_rate, u8 *n, u8 *k, u8 *m, u8 *p);
Chen-Yu Tsai667f5422014-02-03 09:51:39 +0800557 const char *name;
Emilio Lópeze874a662013-02-25 11:44:26 -0300558};
559
Maxime Ripard81ba6c52013-07-22 18:21:32 +0200560static struct clk_factors_config sun4i_pll1_config = {
Emilio Lópeze874a662013-02-25 11:44:26 -0300561 .nshift = 8,
562 .nwidth = 5,
563 .kshift = 4,
564 .kwidth = 2,
565 .mshift = 0,
566 .mwidth = 2,
567 .pshift = 16,
568 .pwidth = 2,
569};
570
Maxime Ripard6a721db2013-07-23 23:34:10 +0200571static struct clk_factors_config sun6i_a31_pll1_config = {
572 .nshift = 8,
573 .nwidth = 5,
574 .kshift = 4,
575 .kwidth = 2,
576 .mshift = 0,
577 .mwidth = 2,
578};
579
Emilio Lópezd584c132013-12-23 00:32:37 -0300580static struct clk_factors_config sun4i_pll5_config = {
581 .nshift = 8,
582 .nwidth = 5,
583 .kshift = 4,
584 .kwidth = 2,
585};
586
Maxime Ripard92ef67c2014-02-05 14:05:03 +0100587static struct clk_factors_config sun6i_a31_pll6_config = {
588 .nshift = 8,
589 .nwidth = 5,
590 .kshift = 4,
591 .kwidth = 2,
592};
593
Maxime Ripard81ba6c52013-07-22 18:21:32 +0200594static struct clk_factors_config sun4i_apb1_config = {
Emilio Lópeze874a662013-02-25 11:44:26 -0300595 .mshift = 0,
596 .mwidth = 5,
597 .pshift = 16,
598 .pwidth = 2,
599};
600
Emilio López75517692013-12-23 00:32:39 -0300601/* user manual says "n" but it's really "p" */
602static struct clk_factors_config sun4i_mod0_config = {
603 .mshift = 0,
604 .mwidth = 4,
605 .pshift = 16,
606 .pwidth = 2,
607};
608
Chen-Yu Tsai6f863412013-12-24 21:26:17 +0800609/* user manual says "n" but it's really "p" */
610static struct clk_factors_config sun7i_a20_out_config = {
611 .mshift = 8,
612 .mwidth = 5,
613 .pshift = 20,
614 .pwidth = 2,
615};
616
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530617static const struct factors_data sun4i_pll1_data __initconst = {
Emilio Lópezd838ff32013-12-23 00:32:34 -0300618 .enable = 31,
Maxime Ripard81ba6c52013-07-22 18:21:32 +0200619 .table = &sun4i_pll1_config,
620 .getter = sun4i_get_pll1_factors,
Emilio Lópeze874a662013-02-25 11:44:26 -0300621};
622
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530623static const struct factors_data sun6i_a31_pll1_data __initconst = {
Emilio Lópezd838ff32013-12-23 00:32:34 -0300624 .enable = 31,
Maxime Ripard6a721db2013-07-23 23:34:10 +0200625 .table = &sun6i_a31_pll1_config,
626 .getter = sun6i_a31_get_pll1_factors,
627};
628
Emilio López5a8ddf22014-03-19 15:19:30 -0300629static const struct factors_data sun7i_a20_pll4_data __initconst = {
630 .enable = 31,
631 .table = &sun4i_pll5_config,
632 .getter = sun4i_get_pll5_factors,
633};
634
Emilio Lópezd584c132013-12-23 00:32:37 -0300635static const struct factors_data sun4i_pll5_data __initconst = {
636 .enable = 31,
637 .table = &sun4i_pll5_config,
638 .getter = sun4i_get_pll5_factors,
Chen-Yu Tsai667f5422014-02-03 09:51:39 +0800639 .name = "pll5",
640};
641
642static const struct factors_data sun4i_pll6_data __initconst = {
643 .enable = 31,
644 .table = &sun4i_pll5_config,
645 .getter = sun4i_get_pll5_factors,
646 .name = "pll6",
Emilio Lópezd584c132013-12-23 00:32:37 -0300647};
648
Maxime Ripard92ef67c2014-02-05 14:05:03 +0100649static const struct factors_data sun6i_a31_pll6_data __initconst = {
650 .enable = 31,
651 .table = &sun6i_a31_pll6_config,
652 .getter = sun6i_a31_get_pll6_factors,
653};
654
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530655static const struct factors_data sun4i_apb1_data __initconst = {
Maxime Ripard81ba6c52013-07-22 18:21:32 +0200656 .table = &sun4i_apb1_config,
657 .getter = sun4i_get_apb1_factors,
Emilio Lópeze874a662013-02-25 11:44:26 -0300658};
659
Emilio López75517692013-12-23 00:32:39 -0300660static const struct factors_data sun4i_mod0_data __initconst = {
661 .enable = 31,
662 .mux = 24,
663 .table = &sun4i_mod0_config,
664 .getter = sun4i_get_mod0_factors,
665};
666
Chen-Yu Tsai6f863412013-12-24 21:26:17 +0800667static const struct factors_data sun7i_a20_out_data __initconst = {
668 .enable = 31,
669 .mux = 24,
670 .table = &sun7i_a20_out_config,
671 .getter = sun7i_a20_get_out_factors,
672};
673
Emilio López5f4e0be2013-12-23 00:32:36 -0300674static struct clk * __init sunxi_factors_clk_setup(struct device_node *node,
675 const struct factors_data *data)
Emilio Lópeze874a662013-02-25 11:44:26 -0300676{
677 struct clk *clk;
Emilio López40a5dcb2013-12-23 00:32:32 -0300678 struct clk_factors *factors;
679 struct clk_gate *gate = NULL;
680 struct clk_mux *mux = NULL;
681 struct clk_hw *gate_hw = NULL;
682 struct clk_hw *mux_hw = NULL;
Emilio Lópeze874a662013-02-25 11:44:26 -0300683 const char *clk_name = node->name;
Emilio López40a5dcb2013-12-23 00:32:32 -0300684 const char *parents[SUNXI_MAX_PARENTS];
Emilio Lópeze874a662013-02-25 11:44:26 -0300685 void *reg;
Emilio López40a5dcb2013-12-23 00:32:32 -0300686 int i = 0;
Emilio Lópeze874a662013-02-25 11:44:26 -0300687
688 reg = of_iomap(node, 0);
689
Emilio López40a5dcb2013-12-23 00:32:32 -0300690 /* if we have a mux, we will have >1 parents */
691 while (i < SUNXI_MAX_PARENTS &&
692 (parents[i] = of_clk_get_parent_name(node, i)) != NULL)
693 i++;
Emilio Lópeze874a662013-02-25 11:44:26 -0300694
Chen-Yu Tsai667f5422014-02-03 09:51:39 +0800695 /*
696 * some factor clocks, such as pll5 and pll6, may have multiple
697 * outputs, and have their name designated in factors_data
698 */
699 if (data->name)
700 clk_name = data->name;
701 else
702 of_property_read_string(node, "clock-output-names", &clk_name);
Emilio López76192dc2013-12-23 00:32:40 -0300703
Emilio López40a5dcb2013-12-23 00:32:32 -0300704 factors = kzalloc(sizeof(struct clk_factors), GFP_KERNEL);
705 if (!factors)
Emilio López5f4e0be2013-12-23 00:32:36 -0300706 return NULL;
Emilio López40a5dcb2013-12-23 00:32:32 -0300707
708 /* Add a gate if this factor clock can be gated */
709 if (data->enable) {
710 gate = kzalloc(sizeof(struct clk_gate), GFP_KERNEL);
711 if (!gate) {
712 kfree(factors);
Emilio López5f4e0be2013-12-23 00:32:36 -0300713 return NULL;
Emilio López40a5dcb2013-12-23 00:32:32 -0300714 }
715
716 /* set up gate properties */
717 gate->reg = reg;
718 gate->bit_idx = data->enable;
719 gate->lock = &clk_lock;
720 gate_hw = &gate->hw;
721 }
722
723 /* Add a mux if this factor clock can be muxed */
724 if (data->mux) {
725 mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
726 if (!mux) {
727 kfree(factors);
728 kfree(gate);
Emilio López5f4e0be2013-12-23 00:32:36 -0300729 return NULL;
Emilio López40a5dcb2013-12-23 00:32:32 -0300730 }
731
732 /* set up gate properties */
733 mux->reg = reg;
734 mux->shift = data->mux;
735 mux->mask = SUNXI_FACTORS_MUX_MASK;
736 mux->lock = &clk_lock;
737 mux_hw = &mux->hw;
738 }
739
740 /* set up factors properties */
741 factors->reg = reg;
742 factors->config = data->table;
743 factors->get_factors = data->getter;
744 factors->lock = &clk_lock;
745
746 clk = clk_register_composite(NULL, clk_name,
747 parents, i,
748 mux_hw, &clk_mux_ops,
749 &factors->hw, &clk_factors_ops,
Emilio López5f4e0be2013-12-23 00:32:36 -0300750 gate_hw, &clk_gate_ops, 0);
Emilio Lópeze874a662013-02-25 11:44:26 -0300751
Axel Linee85e9b2013-07-12 16:15:15 +0800752 if (!IS_ERR(clk)) {
Emilio Lópeze874a662013-02-25 11:44:26 -0300753 of_clk_add_provider(node, of_clk_src_simple_get, clk);
754 clk_register_clkdev(clk, clk_name, NULL);
755 }
Emilio López5f4e0be2013-12-23 00:32:36 -0300756
757 return clk;
Emilio Lópeze874a662013-02-25 11:44:26 -0300758}
759
760
761
762/**
763 * sunxi_mux_clk_setup() - Setup function for muxes
764 */
765
766#define SUNXI_MUX_GATE_WIDTH 2
767
768struct mux_data {
769 u8 shift;
770};
771
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530772static const struct mux_data sun4i_cpu_mux_data __initconst = {
Emilio Lópeze874a662013-02-25 11:44:26 -0300773 .shift = 16,
774};
775
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530776static const struct mux_data sun6i_a31_ahb1_mux_data __initconst = {
Maxime Ripard6a721db2013-07-23 23:34:10 +0200777 .shift = 12,
778};
779
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530780static const struct mux_data sun4i_apb1_mux_data __initconst = {
Emilio Lópeze874a662013-02-25 11:44:26 -0300781 .shift = 24,
782};
783
784static void __init sunxi_mux_clk_setup(struct device_node *node,
785 struct mux_data *data)
786{
787 struct clk *clk;
788 const char *clk_name = node->name;
Emilio Lópezedaf3fb2013-12-23 00:32:33 -0300789 const char *parents[SUNXI_MAX_PARENTS];
Emilio Lópeze874a662013-02-25 11:44:26 -0300790 void *reg;
791 int i = 0;
792
793 reg = of_iomap(node, 0);
794
Emilio Lópezedaf3fb2013-12-23 00:32:33 -0300795 while (i < SUNXI_MAX_PARENTS &&
796 (parents[i] = of_clk_get_parent_name(node, i)) != NULL)
Emilio Lópeze874a662013-02-25 11:44:26 -0300797 i++;
798
Chen-Yu Tsaif64111e2014-02-03 09:51:37 +0800799 of_property_read_string(node, "clock-output-names", &clk_name);
800
James Hogan819c1de2013-07-29 12:25:01 +0100801 clk = clk_register_mux(NULL, clk_name, parents, i,
802 CLK_SET_RATE_NO_REPARENT, reg,
Emilio Lópeze874a662013-02-25 11:44:26 -0300803 data->shift, SUNXI_MUX_GATE_WIDTH,
804 0, &clk_lock);
805
806 if (clk) {
807 of_clk_add_provider(node, of_clk_src_simple_get, clk);
808 clk_register_clkdev(clk, clk_name, NULL);
809 }
810}
811
812
813
814/**
815 * sunxi_divider_clk_setup() - Setup function for simple divider clocks
816 */
817
Emilio Lópeze874a662013-02-25 11:44:26 -0300818struct div_data {
Maxime Ripard70855bb2013-07-23 09:25:56 +0200819 u8 shift;
820 u8 pow;
821 u8 width;
Emilio Lópeze874a662013-02-25 11:44:26 -0300822};
823
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530824static const struct div_data sun4i_axi_data __initconst = {
Maxime Ripard70855bb2013-07-23 09:25:56 +0200825 .shift = 0,
826 .pow = 0,
827 .width = 2,
Emilio Lópeze874a662013-02-25 11:44:26 -0300828};
829
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530830static const struct div_data sun4i_ahb_data __initconst = {
Maxime Ripard70855bb2013-07-23 09:25:56 +0200831 .shift = 4,
832 .pow = 1,
833 .width = 2,
Emilio Lópeze874a662013-02-25 11:44:26 -0300834};
835
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530836static const struct div_data sun4i_apb0_data __initconst = {
Maxime Ripard70855bb2013-07-23 09:25:56 +0200837 .shift = 8,
838 .pow = 1,
839 .width = 2,
Emilio Lópeze874a662013-02-25 11:44:26 -0300840};
841
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530842static const struct div_data sun6i_a31_apb2_div_data __initconst = {
Maxime Ripard6a721db2013-07-23 23:34:10 +0200843 .shift = 0,
844 .pow = 0,
845 .width = 4,
846};
847
Emilio Lópeze874a662013-02-25 11:44:26 -0300848static void __init sunxi_divider_clk_setup(struct device_node *node,
849 struct div_data *data)
850{
851 struct clk *clk;
852 const char *clk_name = node->name;
853 const char *clk_parent;
854 void *reg;
855
856 reg = of_iomap(node, 0);
857
858 clk_parent = of_clk_get_parent_name(node, 0);
859
Chen-Yu Tsaif64111e2014-02-03 09:51:37 +0800860 of_property_read_string(node, "clock-output-names", &clk_name);
861
Emilio Lópeze874a662013-02-25 11:44:26 -0300862 clk = clk_register_divider(NULL, clk_name, clk_parent, 0,
Maxime Ripard70855bb2013-07-23 09:25:56 +0200863 reg, data->shift, data->width,
Emilio Lópeze874a662013-02-25 11:44:26 -0300864 data->pow ? CLK_DIVIDER_POWER_OF_TWO : 0,
865 &clk_lock);
866 if (clk) {
867 of_clk_add_provider(node, of_clk_src_simple_get, clk);
868 clk_register_clkdev(clk, clk_name, NULL);
869 }
870}
871
872
Emilio López13569a72013-03-27 18:20:37 -0300873
874/**
Hans de Goedecfb00862014-02-07 16:21:49 +0100875 * sunxi_gates_reset... - reset bits in leaf gate clk registers handling
876 */
877
878struct gates_reset_data {
879 void __iomem *reg;
880 spinlock_t *lock;
881 struct reset_controller_dev rcdev;
882};
883
884static int sunxi_gates_reset_assert(struct reset_controller_dev *rcdev,
885 unsigned long id)
886{
887 struct gates_reset_data *data = container_of(rcdev,
888 struct gates_reset_data,
889 rcdev);
890 unsigned long flags;
891 u32 reg;
892
893 spin_lock_irqsave(data->lock, flags);
894
895 reg = readl(data->reg);
896 writel(reg & ~BIT(id), data->reg);
897
898 spin_unlock_irqrestore(data->lock, flags);
899
900 return 0;
901}
902
903static int sunxi_gates_reset_deassert(struct reset_controller_dev *rcdev,
904 unsigned long id)
905{
906 struct gates_reset_data *data = container_of(rcdev,
907 struct gates_reset_data,
908 rcdev);
909 unsigned long flags;
910 u32 reg;
911
912 spin_lock_irqsave(data->lock, flags);
913
914 reg = readl(data->reg);
915 writel(reg | BIT(id), data->reg);
916
917 spin_unlock_irqrestore(data->lock, flags);
918
919 return 0;
920}
921
922static struct reset_control_ops sunxi_gates_reset_ops = {
923 .assert = sunxi_gates_reset_assert,
924 .deassert = sunxi_gates_reset_deassert,
925};
926
927/**
Emilio López13569a72013-03-27 18:20:37 -0300928 * sunxi_gates_clk_setup() - Setup function for leaf gates on clocks
929 */
930
931#define SUNXI_GATES_MAX_SIZE 64
932
933struct gates_data {
934 DECLARE_BITMAP(mask, SUNXI_GATES_MAX_SIZE);
Hans de Goedecfb00862014-02-07 16:21:49 +0100935 u32 reset_mask;
Emilio López13569a72013-03-27 18:20:37 -0300936};
937
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530938static const struct gates_data sun4i_axi_gates_data __initconst = {
Emilio López13569a72013-03-27 18:20:37 -0300939 .mask = {1},
940};
941
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530942static const struct gates_data sun4i_ahb_gates_data __initconst = {
Emilio López13569a72013-03-27 18:20:37 -0300943 .mask = {0x7F77FFF, 0x14FB3F},
944};
945
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530946static const struct gates_data sun5i_a10s_ahb_gates_data __initconst = {
Maxime Ripard2371dd82013-07-16 11:21:59 +0200947 .mask = {0x147667e7, 0x185915},
948};
949
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530950static const struct gates_data sun5i_a13_ahb_gates_data __initconst = {
Maxime Ripard4f985b42013-04-30 11:56:22 +0200951 .mask = {0x107067e7, 0x185111},
952};
953
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530954static const struct gates_data sun6i_a31_ahb1_gates_data __initconst = {
Maxime Ripard6a721db2013-07-23 23:34:10 +0200955 .mask = {0xEDFE7F62, 0x794F931},
956};
957
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530958static const struct gates_data sun7i_a20_ahb_gates_data __initconst = {
Maxime Ripard1fb2e4a2013-07-25 21:06:56 +0200959 .mask = { 0x12f77fff, 0x16ff3f },
960};
961
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530962static const struct gates_data sun4i_apb0_gates_data __initconst = {
Emilio López13569a72013-03-27 18:20:37 -0300963 .mask = {0x4EF},
964};
965
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530966static const struct gates_data sun5i_a10s_apb0_gates_data __initconst = {
Maxime Ripard2371dd82013-07-16 11:21:59 +0200967 .mask = {0x469},
968};
969
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530970static const struct gates_data sun5i_a13_apb0_gates_data __initconst = {
Maxime Ripard4f985b42013-04-30 11:56:22 +0200971 .mask = {0x61},
972};
973
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530974static const struct gates_data sun7i_a20_apb0_gates_data __initconst = {
Maxime Ripard1fb2e4a2013-07-25 21:06:56 +0200975 .mask = { 0x4ff },
976};
977
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530978static const struct gates_data sun4i_apb1_gates_data __initconst = {
Emilio López13569a72013-03-27 18:20:37 -0300979 .mask = {0xFF00F7},
980};
981
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530982static const struct gates_data sun5i_a10s_apb1_gates_data __initconst = {
Maxime Ripard2371dd82013-07-16 11:21:59 +0200983 .mask = {0xf0007},
984};
985
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530986static const struct gates_data sun5i_a13_apb1_gates_data __initconst = {
Maxime Ripard4f985b42013-04-30 11:56:22 +0200987 .mask = {0xa0007},
988};
989
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530990static const struct gates_data sun6i_a31_apb1_gates_data __initconst = {
Maxime Ripard6a721db2013-07-23 23:34:10 +0200991 .mask = {0x3031},
992};
993
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530994static const struct gates_data sun6i_a31_apb2_gates_data __initconst = {
Maxime Ripard6a721db2013-07-23 23:34:10 +0200995 .mask = {0x3F000F},
996};
997
Sachin Kamat52be7cc2013-08-12 14:44:06 +0530998static const struct gates_data sun7i_a20_apb1_gates_data __initconst = {
Maxime Ripard1fb2e4a2013-07-25 21:06:56 +0200999 .mask = { 0xff80ff },
1000};
1001
Roman Byshko5abdbf22014-02-07 16:21:50 +01001002static const struct gates_data sun4i_a10_usb_gates_data __initconst = {
1003 .mask = {0x1C0},
1004 .reset_mask = 0x07,
1005};
1006
1007static const struct gates_data sun5i_a13_usb_gates_data __initconst = {
1008 .mask = {0x140},
1009 .reset_mask = 0x03,
1010};
1011
Maxime Riparde0e79432014-05-13 17:44:15 +02001012static const struct gates_data sun6i_a31_usb_gates_data __initconst = {
1013 .mask = { BIT(18) | BIT(17) | BIT(16) | BIT(10) | BIT(9) | BIT(8) },
1014 .reset_mask = BIT(2) | BIT(1) | BIT(0),
1015};
1016
Emilio López13569a72013-03-27 18:20:37 -03001017static void __init sunxi_gates_clk_setup(struct device_node *node,
1018 struct gates_data *data)
1019{
1020 struct clk_onecell_data *clk_data;
Hans de Goedecfb00862014-02-07 16:21:49 +01001021 struct gates_reset_data *reset_data;
Emilio López13569a72013-03-27 18:20:37 -03001022 const char *clk_parent;
1023 const char *clk_name;
1024 void *reg;
1025 int qty;
1026 int i = 0;
1027 int j = 0;
1028 int ignore;
1029
1030 reg = of_iomap(node, 0);
1031
1032 clk_parent = of_clk_get_parent_name(node, 0);
1033
1034 /* Worst-case size approximation and memory allocation */
1035 qty = find_last_bit(data->mask, SUNXI_GATES_MAX_SIZE);
1036 clk_data = kmalloc(sizeof(struct clk_onecell_data), GFP_KERNEL);
1037 if (!clk_data)
1038 return;
1039 clk_data->clks = kzalloc((qty+1) * sizeof(struct clk *), GFP_KERNEL);
1040 if (!clk_data->clks) {
1041 kfree(clk_data);
1042 return;
1043 }
1044
1045 for_each_set_bit(i, data->mask, SUNXI_GATES_MAX_SIZE) {
1046 of_property_read_string_index(node, "clock-output-names",
1047 j, &clk_name);
1048
1049 /* No driver claims this clock, but it should remain gated */
1050 ignore = !strcmp("ahb_sdram", clk_name) ? CLK_IGNORE_UNUSED : 0;
1051
1052 clk_data->clks[i] = clk_register_gate(NULL, clk_name,
1053 clk_parent, ignore,
1054 reg + 4 * (i/32), i % 32,
1055 0, &clk_lock);
1056 WARN_ON(IS_ERR(clk_data->clks[i]));
1057
1058 j++;
1059 }
1060
1061 /* Adjust to the real max */
1062 clk_data->clk_num = i;
1063
1064 of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
Hans de Goedecfb00862014-02-07 16:21:49 +01001065
1066 /* Register a reset controler for gates with reset bits */
1067 if (data->reset_mask == 0)
1068 return;
1069
1070 reset_data = kzalloc(sizeof(*reset_data), GFP_KERNEL);
1071 if (!reset_data)
1072 return;
1073
1074 reset_data->reg = reg;
1075 reset_data->lock = &clk_lock;
1076 reset_data->rcdev.nr_resets = __fls(data->reset_mask) + 1;
1077 reset_data->rcdev.ops = &sunxi_gates_reset_ops;
1078 reset_data->rcdev.of_node = node;
1079 reset_controller_register(&reset_data->rcdev);
Emilio López13569a72013-03-27 18:20:37 -03001080}
1081
Emilio Lópezd584c132013-12-23 00:32:37 -03001082
1083
1084/**
1085 * sunxi_divs_clk_setup() helper data
1086 */
1087
1088#define SUNXI_DIVS_MAX_QTY 2
1089#define SUNXI_DIVISOR_WIDTH 2
1090
1091struct divs_data {
1092 const struct factors_data *factors; /* data for the factor clock */
1093 struct {
1094 u8 fixed; /* is it a fixed divisor? if not... */
1095 struct clk_div_table *table; /* is it a table based divisor? */
1096 u8 shift; /* otherwise it's a normal divisor with this shift */
1097 u8 pow; /* is it power-of-two based? */
1098 u8 gate; /* is it independently gateable? */
1099 } div[SUNXI_DIVS_MAX_QTY];
1100};
1101
1102static struct clk_div_table pll6_sata_tbl[] = {
1103 { .val = 0, .div = 6, },
1104 { .val = 1, .div = 12, },
1105 { .val = 2, .div = 18, },
1106 { .val = 3, .div = 24, },
1107 { } /* sentinel */
1108};
1109
1110static const struct divs_data pll5_divs_data __initconst = {
1111 .factors = &sun4i_pll5_data,
1112 .div = {
1113 { .shift = 0, .pow = 0, }, /* M, DDR */
1114 { .shift = 16, .pow = 1, }, /* P, other */
1115 }
1116};
1117
1118static const struct divs_data pll6_divs_data __initconst = {
Chen-Yu Tsai667f5422014-02-03 09:51:39 +08001119 .factors = &sun4i_pll6_data,
Emilio Lópezd584c132013-12-23 00:32:37 -03001120 .div = {
1121 { .shift = 0, .table = pll6_sata_tbl, .gate = 14 }, /* M, SATA */
1122 { .fixed = 2 }, /* P, other */
1123 }
1124};
1125
1126/**
1127 * sunxi_divs_clk_setup() - Setup function for leaf divisors on clocks
1128 *
1129 * These clocks look something like this
1130 * ________________________
1131 * | ___divisor 1---|----> to consumer
1132 * parent >--| pll___/___divisor 2---|----> to consumer
1133 * | \_______________|____> to consumer
1134 * |________________________|
1135 */
1136
1137static void __init sunxi_divs_clk_setup(struct device_node *node,
1138 struct divs_data *data)
1139{
1140 struct clk_onecell_data *clk_data;
Chen-Yu Tsai97e36b32014-02-03 09:51:40 +08001141 const char *parent;
Emilio Lópezd584c132013-12-23 00:32:37 -03001142 const char *clk_name;
1143 struct clk **clks, *pclk;
1144 struct clk_hw *gate_hw, *rate_hw;
1145 const struct clk_ops *rate_ops;
1146 struct clk_gate *gate = NULL;
1147 struct clk_fixed_factor *fix_factor;
1148 struct clk_divider *divider;
1149 void *reg;
1150 int i = 0;
1151 int flags, clkflags;
1152
1153 /* Set up factor clock that we will be dividing */
1154 pclk = sunxi_factors_clk_setup(node, data->factors);
Chen-Yu Tsai97e36b32014-02-03 09:51:40 +08001155 parent = __clk_get_name(pclk);
Emilio Lópezd584c132013-12-23 00:32:37 -03001156
1157 reg = of_iomap(node, 0);
1158
1159 clk_data = kmalloc(sizeof(struct clk_onecell_data), GFP_KERNEL);
1160 if (!clk_data)
1161 return;
1162
Emilio Lópezd1933682014-01-24 22:32:41 -03001163 clks = kzalloc((SUNXI_DIVS_MAX_QTY+1) * sizeof(*clks), GFP_KERNEL);
Emilio Lópezd584c132013-12-23 00:32:37 -03001164 if (!clks)
1165 goto free_clkdata;
1166
1167 clk_data->clks = clks;
1168
1169 /* It's not a good idea to have automatic reparenting changing
1170 * our RAM clock! */
1171 clkflags = !strcmp("pll5", parent) ? 0 : CLK_SET_RATE_PARENT;
1172
1173 for (i = 0; i < SUNXI_DIVS_MAX_QTY; i++) {
1174 if (of_property_read_string_index(node, "clock-output-names",
1175 i, &clk_name) != 0)
1176 break;
1177
1178 gate_hw = NULL;
1179 rate_hw = NULL;
1180 rate_ops = NULL;
1181
1182 /* If this leaf clock can be gated, create a gate */
1183 if (data->div[i].gate) {
1184 gate = kzalloc(sizeof(*gate), GFP_KERNEL);
1185 if (!gate)
1186 goto free_clks;
1187
1188 gate->reg = reg;
1189 gate->bit_idx = data->div[i].gate;
1190 gate->lock = &clk_lock;
1191
1192 gate_hw = &gate->hw;
1193 }
1194
1195 /* Leaves can be fixed or configurable divisors */
1196 if (data->div[i].fixed) {
1197 fix_factor = kzalloc(sizeof(*fix_factor), GFP_KERNEL);
1198 if (!fix_factor)
1199 goto free_gate;
1200
1201 fix_factor->mult = 1;
1202 fix_factor->div = data->div[i].fixed;
1203
1204 rate_hw = &fix_factor->hw;
1205 rate_ops = &clk_fixed_factor_ops;
1206 } else {
1207 divider = kzalloc(sizeof(*divider), GFP_KERNEL);
1208 if (!divider)
1209 goto free_gate;
1210
1211 flags = data->div[i].pow ? CLK_DIVIDER_POWER_OF_TWO : 0;
1212
1213 divider->reg = reg;
1214 divider->shift = data->div[i].shift;
1215 divider->width = SUNXI_DIVISOR_WIDTH;
1216 divider->flags = flags;
1217 divider->lock = &clk_lock;
1218 divider->table = data->div[i].table;
1219
1220 rate_hw = &divider->hw;
1221 rate_ops = &clk_divider_ops;
1222 }
1223
1224 /* Wrap the (potential) gate and the divisor on a composite
1225 * clock to unify them */
1226 clks[i] = clk_register_composite(NULL, clk_name, &parent, 1,
1227 NULL, NULL,
1228 rate_hw, rate_ops,
1229 gate_hw, &clk_gate_ops,
1230 clkflags);
1231
1232 WARN_ON(IS_ERR(clk_data->clks[i]));
1233 clk_register_clkdev(clks[i], clk_name, NULL);
1234 }
1235
1236 /* The last clock available on the getter is the parent */
1237 clks[i++] = pclk;
1238
1239 /* Adjust to the real max */
1240 clk_data->clk_num = i;
1241
1242 of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1243
1244 return;
1245
1246free_gate:
1247 kfree(gate);
1248free_clks:
1249 kfree(clks);
1250free_clkdata:
1251 kfree(clk_data);
1252}
1253
1254
1255
Emilio Lópeze874a662013-02-25 11:44:26 -03001256/* Matches for factors clocks */
Sachin Kamat52be7cc2013-08-12 14:44:06 +05301257static const struct of_device_id clk_factors_match[] __initconst = {
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001258 {.compatible = "allwinner,sun4i-a10-pll1-clk", .data = &sun4i_pll1_data,},
Maxime Ripard6a721db2013-07-23 23:34:10 +02001259 {.compatible = "allwinner,sun6i-a31-pll1-clk", .data = &sun6i_a31_pll1_data,},
Emilio López5a8ddf22014-03-19 15:19:30 -03001260 {.compatible = "allwinner,sun7i-a20-pll4-clk", .data = &sun7i_a20_pll4_data,},
Maxime Ripard92ef67c2014-02-05 14:05:03 +01001261 {.compatible = "allwinner,sun6i-a31-pll6-clk", .data = &sun6i_a31_pll6_data,},
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001262 {.compatible = "allwinner,sun4i-a10-apb1-clk", .data = &sun4i_apb1_data,},
1263 {.compatible = "allwinner,sun4i-a10-mod0-clk", .data = &sun4i_mod0_data,},
Chen-Yu Tsai6f863412013-12-24 21:26:17 +08001264 {.compatible = "allwinner,sun7i-a20-out-clk", .data = &sun7i_a20_out_data,},
Emilio Lópeze874a662013-02-25 11:44:26 -03001265 {}
1266};
1267
1268/* Matches for divider clocks */
Sachin Kamat52be7cc2013-08-12 14:44:06 +05301269static const struct of_device_id clk_div_match[] __initconst = {
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001270 {.compatible = "allwinner,sun4i-a10-axi-clk", .data = &sun4i_axi_data,},
1271 {.compatible = "allwinner,sun4i-a10-ahb-clk", .data = &sun4i_ahb_data,},
1272 {.compatible = "allwinner,sun4i-a10-apb0-clk", .data = &sun4i_apb0_data,},
Maxime Ripard6a721db2013-07-23 23:34:10 +02001273 {.compatible = "allwinner,sun6i-a31-apb2-div-clk", .data = &sun6i_a31_apb2_div_data,},
Emilio Lópeze874a662013-02-25 11:44:26 -03001274 {}
1275};
1276
Emilio Lópezd584c132013-12-23 00:32:37 -03001277/* Matches for divided outputs */
1278static const struct of_device_id clk_divs_match[] __initconst = {
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001279 {.compatible = "allwinner,sun4i-a10-pll5-clk", .data = &pll5_divs_data,},
1280 {.compatible = "allwinner,sun4i-a10-pll6-clk", .data = &pll6_divs_data,},
Emilio Lópezd584c132013-12-23 00:32:37 -03001281 {}
1282};
1283
Emilio Lópeze874a662013-02-25 11:44:26 -03001284/* Matches for mux clocks */
Sachin Kamat52be7cc2013-08-12 14:44:06 +05301285static const struct of_device_id clk_mux_match[] __initconst = {
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001286 {.compatible = "allwinner,sun4i-a10-cpu-clk", .data = &sun4i_cpu_mux_data,},
1287 {.compatible = "allwinner,sun4i-a10-apb1-mux-clk", .data = &sun4i_apb1_mux_data,},
Maxime Ripard6a721db2013-07-23 23:34:10 +02001288 {.compatible = "allwinner,sun6i-a31-ahb1-mux-clk", .data = &sun6i_a31_ahb1_mux_data,},
Emilio Lópeze874a662013-02-25 11:44:26 -03001289 {}
1290};
1291
Emilio López13569a72013-03-27 18:20:37 -03001292/* Matches for gate clocks */
Sachin Kamat52be7cc2013-08-12 14:44:06 +05301293static const struct of_device_id clk_gates_match[] __initconst = {
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001294 {.compatible = "allwinner,sun4i-a10-axi-gates-clk", .data = &sun4i_axi_gates_data,},
1295 {.compatible = "allwinner,sun4i-a10-ahb-gates-clk", .data = &sun4i_ahb_gates_data,},
Maxime Ripard2371dd82013-07-16 11:21:59 +02001296 {.compatible = "allwinner,sun5i-a10s-ahb-gates-clk", .data = &sun5i_a10s_ahb_gates_data,},
Maxime Ripard4f985b42013-04-30 11:56:22 +02001297 {.compatible = "allwinner,sun5i-a13-ahb-gates-clk", .data = &sun5i_a13_ahb_gates_data,},
Maxime Ripard6a721db2013-07-23 23:34:10 +02001298 {.compatible = "allwinner,sun6i-a31-ahb1-gates-clk", .data = &sun6i_a31_ahb1_gates_data,},
Maxime Ripard1fb2e4a2013-07-25 21:06:56 +02001299 {.compatible = "allwinner,sun7i-a20-ahb-gates-clk", .data = &sun7i_a20_ahb_gates_data,},
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001300 {.compatible = "allwinner,sun4i-a10-apb0-gates-clk", .data = &sun4i_apb0_gates_data,},
Maxime Ripard2371dd82013-07-16 11:21:59 +02001301 {.compatible = "allwinner,sun5i-a10s-apb0-gates-clk", .data = &sun5i_a10s_apb0_gates_data,},
Maxime Ripard4f985b42013-04-30 11:56:22 +02001302 {.compatible = "allwinner,sun5i-a13-apb0-gates-clk", .data = &sun5i_a13_apb0_gates_data,},
Maxime Ripard1fb2e4a2013-07-25 21:06:56 +02001303 {.compatible = "allwinner,sun7i-a20-apb0-gates-clk", .data = &sun7i_a20_apb0_gates_data,},
Maxime Ripardfd1b22f2014-02-06 09:55:57 +01001304 {.compatible = "allwinner,sun4i-a10-apb1-gates-clk", .data = &sun4i_apb1_gates_data,},
Maxime Ripard2371dd82013-07-16 11:21:59 +02001305 {.compatible = "allwinner,sun5i-a10s-apb1-gates-clk", .data = &sun5i_a10s_apb1_gates_data,},
Maxime Ripard4f985b42013-04-30 11:56:22 +02001306 {.compatible = "allwinner,sun5i-a13-apb1-gates-clk", .data = &sun5i_a13_apb1_gates_data,},
Maxime Ripard6a721db2013-07-23 23:34:10 +02001307 {.compatible = "allwinner,sun6i-a31-apb1-gates-clk", .data = &sun6i_a31_apb1_gates_data,},
Maxime Ripard1fb2e4a2013-07-25 21:06:56 +02001308 {.compatible = "allwinner,sun7i-a20-apb1-gates-clk", .data = &sun7i_a20_apb1_gates_data,},
Maxime Ripard6a721db2013-07-23 23:34:10 +02001309 {.compatible = "allwinner,sun6i-a31-apb2-gates-clk", .data = &sun6i_a31_apb2_gates_data,},
Roman Byshko5abdbf22014-02-07 16:21:50 +01001310 {.compatible = "allwinner,sun4i-a10-usb-clk", .data = &sun4i_a10_usb_gates_data,},
1311 {.compatible = "allwinner,sun5i-a13-usb-clk", .data = &sun5i_a13_usb_gates_data,},
Maxime Riparde0e79432014-05-13 17:44:15 +02001312 {.compatible = "allwinner,sun6i-a31-usb-clk", .data = &sun6i_a31_usb_gates_data,},
Emilio López13569a72013-03-27 18:20:37 -03001313 {}
1314};
1315
Emilio Lópeze874a662013-02-25 11:44:26 -03001316static void __init of_sunxi_table_clock_setup(const struct of_device_id *clk_match,
1317 void *function)
1318{
1319 struct device_node *np;
1320 const struct div_data *data;
1321 const struct of_device_id *match;
1322 void (*setup_function)(struct device_node *, const void *) = function;
1323
Rob Herringcb7d5f42014-05-12 11:24:31 -05001324 for_each_matching_node_and_match(np, clk_match, &match) {
Emilio Lópeze874a662013-02-25 11:44:26 -03001325 data = match->data;
1326 setup_function(np, data);
1327 }
1328}
1329
Emilio López8e6a4c42013-09-20 22:03:12 -03001330/**
1331 * System clock protection
1332 *
1333 * By enabling these critical clocks, we prevent their accidental gating
1334 * by the framework
1335 */
1336static void __init sunxi_clock_protect(void)
1337{
1338 struct clk *clk;
1339
1340 /* memory bus clock - sun5i+ */
1341 clk = clk_get(NULL, "mbus");
1342 if (!IS_ERR(clk)) {
1343 clk_prepare_enable(clk);
1344 clk_put(clk);
1345 }
1346
1347 /* DDR clock - sun4i+ */
1348 clk = clk_get(NULL, "pll5_ddr");
1349 if (!IS_ERR(clk)) {
1350 clk_prepare_enable(clk);
1351 clk_put(clk);
1352 }
1353}
1354
Rob Herring83221922014-05-12 11:32:28 -05001355static void __init sunxi_init_clocks(struct device_node *np)
Emilio Lópeze874a662013-02-25 11:44:26 -03001356{
Emilio Lópeze874a662013-02-25 11:44:26 -03001357 /* Register factor clocks */
1358 of_sunxi_table_clock_setup(clk_factors_match, sunxi_factors_clk_setup);
1359
1360 /* Register divider clocks */
1361 of_sunxi_table_clock_setup(clk_div_match, sunxi_divider_clk_setup);
1362
Emilio Lópezd584c132013-12-23 00:32:37 -03001363 /* Register divided output clocks */
1364 of_sunxi_table_clock_setup(clk_divs_match, sunxi_divs_clk_setup);
1365
Emilio Lópeze874a662013-02-25 11:44:26 -03001366 /* Register mux clocks */
1367 of_sunxi_table_clock_setup(clk_mux_match, sunxi_mux_clk_setup);
Emilio López13569a72013-03-27 18:20:37 -03001368
1369 /* Register gate clocks */
1370 of_sunxi_table_clock_setup(clk_gates_match, sunxi_gates_clk_setup);
Emilio López8e6a4c42013-09-20 22:03:12 -03001371
1372 /* Enable core system clocks */
1373 sunxi_clock_protect();
Emilio Lópeze874a662013-02-25 11:44:26 -03001374}
Sebastian Hesselbarthbe080452013-09-06 14:59:57 +02001375CLK_OF_DECLARE(sun4i_a10_clk_init, "allwinner,sun4i-a10", sunxi_init_clocks);
1376CLK_OF_DECLARE(sun5i_a10s_clk_init, "allwinner,sun5i-a10s", sunxi_init_clocks);
1377CLK_OF_DECLARE(sun5i_a13_clk_init, "allwinner,sun5i-a13", sunxi_init_clocks);
1378CLK_OF_DECLARE(sun6i_a31_clk_init, "allwinner,sun6i-a31", sunxi_init_clocks);
1379CLK_OF_DECLARE(sun7i_a20_clk_init, "allwinner,sun7i-a20", sunxi_init_clocks);