blob: c7da0c42baeefa8689693a9b3d237ccaa7dd5db7 [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
Komal Shah010d442c42006-08-13 23:44:09 +020025 */
26
27#include <linux/module.h>
28#include <linux/delay.h>
29#include <linux/i2c.h>
30#include <linux/err.h>
31#include <linux/interrupt.h>
32#include <linux/completion.h>
33#include <linux/platform_device.h>
34#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080035#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010036#include <linux/of.h>
Benoit Cousson61451972011-12-22 15:56:36 +010037#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070039#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053040#include <linux/pm_runtime.h>
Pascal Huerst096ea302015-05-06 15:07:04 +020041#include <linux/pinctrl/consumer.h>
Komal Shah010d442c42006-08-13 23:44:09 +020042
Paul Walmsley9c76b872008-11-21 13:39:55 -080043/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070044#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080045
46/* I2C controller revisions present on specific hardware */
Shubhrajyoti D47dcd012012-11-05 17:53:36 +053047#define OMAP_I2C_REV_ON_2430 0x00000036
48#define OMAP_I2C_REV_ON_3430_3530 0x0000003C
49#define OMAP_I2C_REV_ON_3630 0x00000040
50#define OMAP_I2C_REV_ON_4430_PLUS 0x50400002
Paul Walmsley9c76b872008-11-21 13:39:55 -080051
Komal Shah010d442c42006-08-13 23:44:09 +020052/* timeout waiting for the controller to respond */
53#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
54
Felipe Balbi6d8451d2012-09-12 16:28:15 +053055/* timeout for pm runtime autosuspend */
56#define OMAP_I2C_PM_TIMEOUT 1000 /* ms */
57
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +040058/* timeout for making decision on bus free status */
59#define OMAP_I2C_BUS_FREE_TIMEOUT (msecs_to_jiffies(10))
60
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080061/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070062enum {
63 OMAP_I2C_REV_REG = 0,
64 OMAP_I2C_IE_REG,
65 OMAP_I2C_STAT_REG,
66 OMAP_I2C_IV_REG,
67 OMAP_I2C_WE_REG,
68 OMAP_I2C_SYSS_REG,
69 OMAP_I2C_BUF_REG,
70 OMAP_I2C_CNT_REG,
71 OMAP_I2C_DATA_REG,
72 OMAP_I2C_SYSC_REG,
73 OMAP_I2C_CON_REG,
74 OMAP_I2C_OA_REG,
75 OMAP_I2C_SA_REG,
76 OMAP_I2C_PSC_REG,
77 OMAP_I2C_SCLL_REG,
78 OMAP_I2C_SCLH_REG,
79 OMAP_I2C_SYSTEST_REG,
80 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070081 /* only on OMAP4430 */
82 OMAP_I2C_IP_V2_REVNB_LO,
83 OMAP_I2C_IP_V2_REVNB_HI,
84 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
85 OMAP_I2C_IP_V2_IRQENABLE_SET,
86 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070087};
Komal Shah010d442c42006-08-13 23:44:09 +020088
89/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080090#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
91#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020092#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
93#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
94#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
95#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
96#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
97
98/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080099#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
100#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +0200101#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
102#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
103#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
104#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
Alexander Kochetkov9fd6ada2014-11-22 23:47:11 +0400105#define OMAP_I2C_STAT_BF (1 << 8) /* Bus Free */
Komal Shah010d442c42006-08-13 23:44:09 +0200106#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
107#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
108#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
109#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
110#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
111
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800112/* I2C WE wakeup enable register */
113#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
114#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
115#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
116#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
117#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
118#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
119#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
120#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
121#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
122#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
123
124#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
125 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
126 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
127 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
128 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
129
Komal Shah010d442c42006-08-13 23:44:09 +0200130/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
131#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800132#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200133#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800134#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200135
136/* I2C Configuration Register (OMAP_I2C_CON): */
137#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
138#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800139#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200140#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
141#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
142#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
143#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
144#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
145#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
146#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
147
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800148/* I2C SCL time value when Master */
149#define OMAP_I2C_SCLL_HSSCLL 8
150#define OMAP_I2C_SCLH_HSSCLH 8
151
Komal Shah010d442c42006-08-13 23:44:09 +0200152/* I2C System Test Register (OMAP_I2C_SYSTEST): */
Komal Shah010d442c42006-08-13 23:44:09 +0200153#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
154#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
155#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
156#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
Alexander Kochetkov9fd6ada2014-11-22 23:47:11 +0400157/* Functional mode */
158#define OMAP_I2C_SYSTEST_SCL_I_FUNC (1 << 8) /* SCL line input value */
159#define OMAP_I2C_SYSTEST_SCL_O_FUNC (1 << 7) /* SCL line output value */
160#define OMAP_I2C_SYSTEST_SDA_I_FUNC (1 << 6) /* SDA line input value */
161#define OMAP_I2C_SYSTEST_SDA_O_FUNC (1 << 5) /* SDA line output value */
162/* SDA/SCL IO mode */
Komal Shah010d442c42006-08-13 23:44:09 +0200163#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
164#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
165#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
166#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
Komal Shah010d442c42006-08-13 23:44:09 +0200167
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800168/* OCP_SYSSTATUS bit definitions */
169#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200170
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800171/* OCP_SYSCONFIG bit definitions */
172#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
173#define SYSC_SIDLEMODE_MASK (0x3 << 3)
174#define SYSC_ENAWAKEUP_MASK (1 << 2)
175#define SYSC_SOFTRESET_MASK (1 << 1)
176#define SYSC_AUTOIDLE_MASK (1 << 0)
177
178#define SYSC_IDLEMODE_SMART 0x2
179#define SYSC_CLOCKACTIVITY_FCLK 0x2
180
manjugk manjugkf3083d92010-05-11 11:35:20 -0700181/* Errata definitions */
182#define I2C_OMAP_ERRATA_I207 (1 << 0)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530183#define I2C_OMAP_ERRATA_I462 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200184
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +0300185#define OMAP_I2C_IP_V2_INTERRUPTS_MASK 0x6FFF
186
Komal Shah010d442c42006-08-13 23:44:09 +0200187struct omap_i2c_dev {
188 struct device *dev;
189 void __iomem *base; /* virtual */
190 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800191 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200192 struct completion cmd_complete;
193 struct resource *ioarea;
Paul Walmsley49839dc2012-11-06 16:31:32 +0000194 u32 latency; /* maximum mpu wkup latency */
195 void (*set_mpu_wkup_lat)(struct device *dev,
196 long latency);
Benoit Cousson61451972011-12-22 15:56:36 +0100197 u32 speed; /* Speed of bus in kHz */
Benoit Cousson61451972011-12-22 15:56:36 +0100198 u32 flags;
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +0300199 u16 scheme;
Komal Shah010d442c42006-08-13 23:44:09 +0200200 u16 cmd_err;
201 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700202 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200203 size_t buf_len;
204 struct i2c_adapter adapter;
Felipe Balbidd745482012-09-12 16:28:10 +0530205 u8 threshold;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800206 u8 fifo_size; /* use as flag and value
207 * fifo_size==0 implies no fifo
208 * if set, should be trsh+1
209 */
Shubhrajyoti D47dcd012012-11-05 17:53:36 +0530210 u32 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800211 unsigned b_hw:1; /* bad h/w fixes */
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400212 unsigned bb_valid:1; /* true when BB-bit reflects
213 * the I2C bus state
214 */
Felipe Balbi079d8af2012-09-12 16:28:06 +0530215 unsigned receiver:1; /* true when we're in receiver mode */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100216 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800217 u16 pscstate;
218 u16 scllstate;
219 u16 sclhstate;
Rajendra Nayakef871432009-11-23 08:59:18 -0800220 u16 syscstate;
221 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700222 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200223};
224
Andy Greena1295572011-05-30 07:43:06 -0700225static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700226 [OMAP_I2C_REV_REG] = 0x00,
227 [OMAP_I2C_IE_REG] = 0x01,
228 [OMAP_I2C_STAT_REG] = 0x02,
229 [OMAP_I2C_IV_REG] = 0x03,
230 [OMAP_I2C_WE_REG] = 0x03,
231 [OMAP_I2C_SYSS_REG] = 0x04,
232 [OMAP_I2C_BUF_REG] = 0x05,
233 [OMAP_I2C_CNT_REG] = 0x06,
234 [OMAP_I2C_DATA_REG] = 0x07,
235 [OMAP_I2C_SYSC_REG] = 0x08,
236 [OMAP_I2C_CON_REG] = 0x09,
237 [OMAP_I2C_OA_REG] = 0x0a,
238 [OMAP_I2C_SA_REG] = 0x0b,
239 [OMAP_I2C_PSC_REG] = 0x0c,
240 [OMAP_I2C_SCLL_REG] = 0x0d,
241 [OMAP_I2C_SCLH_REG] = 0x0e,
242 [OMAP_I2C_SYSTEST_REG] = 0x0f,
243 [OMAP_I2C_BUFSTAT_REG] = 0x10,
244};
245
Andy Greena1295572011-05-30 07:43:06 -0700246static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700247 [OMAP_I2C_REV_REG] = 0x04,
248 [OMAP_I2C_IE_REG] = 0x2c,
249 [OMAP_I2C_STAT_REG] = 0x28,
250 [OMAP_I2C_IV_REG] = 0x34,
251 [OMAP_I2C_WE_REG] = 0x34,
252 [OMAP_I2C_SYSS_REG] = 0x90,
253 [OMAP_I2C_BUF_REG] = 0x94,
254 [OMAP_I2C_CNT_REG] = 0x98,
255 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100256 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700257 [OMAP_I2C_CON_REG] = 0xa4,
258 [OMAP_I2C_OA_REG] = 0xa8,
259 [OMAP_I2C_SA_REG] = 0xac,
260 [OMAP_I2C_PSC_REG] = 0xb0,
261 [OMAP_I2C_SCLL_REG] = 0xb4,
262 [OMAP_I2C_SCLH_REG] = 0xb8,
263 [OMAP_I2C_SYSTEST_REG] = 0xbC,
264 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700265 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
266 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
267 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
268 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
269 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700270};
271
Felipe Balbi63f8f852015-07-13 15:38:03 -0500272static inline void omap_i2c_write_reg(struct omap_i2c_dev *omap,
Komal Shah010d442c42006-08-13 23:44:09 +0200273 int reg, u16 val)
274{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500275 writew_relaxed(val, omap->base +
276 (omap->regs[reg] << omap->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200277}
278
Felipe Balbi63f8f852015-07-13 15:38:03 -0500279static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *omap, int reg)
Komal Shah010d442c42006-08-13 23:44:09 +0200280{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500281 return readw_relaxed(omap->base +
282 (omap->regs[reg] << omap->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200283}
284
Felipe Balbi63f8f852015-07-13 15:38:03 -0500285static void __omap_i2c_init(struct omap_i2c_dev *omap)
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530286{
287
Felipe Balbi63f8f852015-07-13 15:38:03 -0500288 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, 0);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530289
290 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500291 omap_i2c_write_reg(omap, OMAP_I2C_PSC_REG, omap->pscstate);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530292
293 /* SCL low and high time values */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500294 omap_i2c_write_reg(omap, OMAP_I2C_SCLL_REG, omap->scllstate);
295 omap_i2c_write_reg(omap, OMAP_I2C_SCLH_REG, omap->sclhstate);
296 if (omap->rev >= OMAP_I2C_REV_ON_3430_3530)
297 omap_i2c_write_reg(omap, OMAP_I2C_WE_REG, omap->westate);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530298
299 /* Take the I2C module out of reset: */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500300 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530301
302 /*
Alexander Kochetkov4f734a32014-11-22 23:47:14 +0400303 * NOTE: right after setting CON_EN, STAT_BB could be 0 while the
304 * bus is busy. It will be changed to 1 on the next IP FCLK clock.
305 * udelay(1) will be enough to fix that.
306 */
307
308 /*
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530309 * Don't write to this register if the IE state is 0 as it can
310 * cause deadlock.
311 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500312 if (omap->iestate)
313 omap_i2c_write_reg(omap, OMAP_I2C_IE_REG, omap->iestate);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530314}
315
Felipe Balbi63f8f852015-07-13 15:38:03 -0500316static int omap_i2c_reset(struct omap_i2c_dev *omap)
Komal Shah010d442c42006-08-13 23:44:09 +0200317{
Komal Shah010d442c42006-08-13 23:44:09 +0200318 unsigned long timeout;
Shubhrajyoti Dca85e242012-11-05 17:53:43 +0530319 u16 sysc;
320
Felipe Balbi63f8f852015-07-13 15:38:03 -0500321 if (omap->rev >= OMAP_I2C_OMAP1_REV_2) {
322 sysc = omap_i2c_read_reg(omap, OMAP_I2C_SYSC_REG);
Shubhrajyoti Dca85e242012-11-05 17:53:43 +0530323
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530324 /* Disable I2C controller before soft reset */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500325 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG,
326 omap_i2c_read_reg(omap, OMAP_I2C_CON_REG) &
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530327 ~(OMAP_I2C_CON_EN));
328
Felipe Balbi63f8f852015-07-13 15:38:03 -0500329 omap_i2c_write_reg(omap, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200330 /* For some reason we need to set the EN bit before the
331 * reset done bit gets set. */
332 timeout = jiffies + OMAP_I2C_TIMEOUT;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500333 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
334 while (!(omap_i2c_read_reg(omap, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800335 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200336 if (time_after(jiffies, timeout)) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500337 dev_warn(omap->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200338 "for controller reset\n");
339 return -ETIMEDOUT;
340 }
341 msleep(1);
342 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800343
344 /* SYSC register is cleared by the reset; rewrite it */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500345 omap_i2c_write_reg(omap, OMAP_I2C_SYSC_REG, sysc);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800346
Felipe Balbi63f8f852015-07-13 15:38:03 -0500347 if (omap->rev > OMAP_I2C_REV_ON_3430_3530) {
Alexander Kochetkov23173ea2014-11-25 02:20:55 +0400348 /* Schedule I2C-bus monitoring on the next transfer */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500349 omap->bb_valid = 0;
Alexander Kochetkov23173ea2014-11-25 02:20:55 +0400350 }
Komal Shah010d442c42006-08-13 23:44:09 +0200351 }
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400352
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530353 return 0;
354}
355
Felipe Balbi63f8f852015-07-13 15:38:03 -0500356static int omap_i2c_init(struct omap_i2c_dev *omap)
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530357{
358 u16 psc = 0, scll = 0, sclh = 0;
359 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
360 unsigned long fclk_rate = 12000000;
361 unsigned long internal_clk = 0;
362 struct clk *fclk;
363
Felipe Balbi63f8f852015-07-13 15:38:03 -0500364 if (omap->rev >= OMAP_I2C_REV_ON_3430_3530) {
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530365 /*
366 * Enabling all wakup sources to stop I2C freezing on
367 * WFI instruction.
368 * REVISIT: Some wkup sources might not be needed.
369 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500370 omap->westate = OMAP_I2C_WE_ALL;
Shubhrajyoti Dd6c842a2012-11-05 17:53:41 +0530371 }
Komal Shah010d442c42006-08-13 23:44:09 +0200372
Felipe Balbi63f8f852015-07-13 15:38:03 -0500373 if (omap->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000374 /*
375 * The I2C functional clock is the armxor_ck, so there's
376 * no need to get "armxor_ck" separately. Now, if OMAP2420
377 * always returns 12MHz for the functional clock, we can
378 * do this bit unconditionally.
379 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500380 fclk = clk_get(omap->dev, "fck");
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530381 fclk_rate = clk_get_rate(fclk);
382 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200383
Komal Shah010d442c42006-08-13 23:44:09 +0200384 /* TRM for 5912 says the I2C clock must be prescaled to be
385 * between 7 - 12 MHz. The XOR input clock is typically
386 * 12, 13 or 19.2 MHz. So we should have code that produces:
387 *
388 * XOR MHz Divider Prescaler
389 * 12 1 0
390 * 13 2 1
391 * 19.2 2 1
392 */
Jean Delvared7aef132006-12-10 21:21:34 +0100393 if (fclk_rate > 12000000)
394 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200395 }
396
Felipe Balbi63f8f852015-07-13 15:38:03 -0500397 if (!(omap->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800398
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300399 /*
400 * HSI2C controller internal clk rate should be 19.2 Mhz for
401 * HS and for all modes on 2430. On 34xx we can use lower rate
402 * to get longer filter period for better noise suppression.
403 * The filter is iclk (fclk for HS) period.
404 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500405 if (omap->speed > 400 ||
406 omap->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300407 internal_clk = 19200;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500408 else if (omap->speed > 100)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300409 internal_clk = 9600;
410 else
411 internal_clk = 4000;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500412 fclk = clk_get(omap->dev, "fck");
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530413 fclk_rate = clk_get_rate(fclk) / 1000;
414 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800415
416 /* Compute prescaler divisor */
417 psc = fclk_rate / internal_clk;
418 psc = psc - 1;
419
420 /* If configured for High Speed */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500421 if (omap->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300422 unsigned long scl;
423
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800424 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300425 scl = internal_clk / 400;
426 fsscll = scl - (scl / 3) - 7;
427 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800428
429 /* For second phase of HS mode */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500430 scl = fclk_rate / omap->speed;
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300431 hsscll = scl - (scl / 3) - 7;
432 hssclh = (scl / 3) - 5;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500433 } else if (omap->speed > 100) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300434 unsigned long scl;
435
436 /* Fast mode */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500437 scl = internal_clk / omap->speed;
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300438 fsscll = scl - (scl / 3) - 7;
439 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800440 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300441 /* Standard mode */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500442 fsscll = internal_clk / (omap->speed * 2) - 7;
443 fssclh = internal_clk / (omap->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800444 }
445 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
446 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
447 } else {
448 /* Program desired operating rate */
449 fclk_rate /= (psc + 1) * 1000;
450 if (psc > 2)
451 psc = 2;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500452 scll = fclk_rate / (omap->speed * 2) - 7 + psc;
453 sclh = fclk_rate / (omap->speed * 2) - 7 + psc;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800454 }
455
Felipe Balbi63f8f852015-07-13 15:38:03 -0500456 omap->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800457 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
Felipe Balbi63f8f852015-07-13 15:38:03 -0500458 OMAP_I2C_IE_AL) | ((omap->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800459 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530460
Felipe Balbi63f8f852015-07-13 15:38:03 -0500461 omap->pscstate = psc;
462 omap->scllstate = scll;
463 omap->sclhstate = sclh;
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530464
Felipe Balbi63f8f852015-07-13 15:38:03 -0500465 if (omap->rev <= OMAP_I2C_REV_ON_3430_3530) {
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400466 /* Not implemented */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500467 omap->bb_valid = 1;
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400468 }
469
Felipe Balbi63f8f852015-07-13 15:38:03 -0500470 __omap_i2c_init(omap);
Shubhrajyoti D95dd3032012-11-05 17:53:40 +0530471
Komal Shah010d442c42006-08-13 23:44:09 +0200472 return 0;
473}
474
475/*
476 * Waiting on Bus Busy
477 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500478static int omap_i2c_wait_for_bb(struct omap_i2c_dev *omap)
Komal Shah010d442c42006-08-13 23:44:09 +0200479{
480 unsigned long timeout;
481
482 timeout = jiffies + OMAP_I2C_TIMEOUT;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500483 while (omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
Felipe Balbi9dcb0e72015-05-06 11:50:27 -0500484 if (time_after(jiffies, timeout))
Felipe Balbi63f8f852015-07-13 15:38:03 -0500485 return i2c_recover_bus(&omap->adapter);
Komal Shah010d442c42006-08-13 23:44:09 +0200486 msleep(1);
487 }
488
489 return 0;
490}
491
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400492/*
493 * Wait while BB-bit doesn't reflect the I2C bus state
494 *
495 * In a multimaster environment, after IP software reset, BB-bit value doesn't
496 * correspond to the current bus state. It may happen what BB-bit will be 0,
497 * while the bus is busy due to another I2C master activity.
498 * Here are BB-bit values after reset:
499 * SDA SCL BB NOTES
500 * 0 0 0 1, 2
501 * 1 0 0 1, 2
502 * 0 1 1
503 * 1 1 0 3
504 * Later, if IP detect SDA=0 and SCL=1 (ACK) or SDA 1->0 while SCL=1 (START)
505 * combinations on the bus, it set BB-bit to 1.
506 * If IP detect SDA 0->1 while SCL=1 (STOP) combination on the bus,
507 * it set BB-bit to 0 and BF to 1.
508 * BB and BF bits correctly tracks the bus state while IP is suspended
509 * BB bit became valid on the next FCLK clock after CON_EN bit set
510 *
511 * NOTES:
512 * 1. Any transfer started when BB=0 and bus is busy wouldn't be
513 * completed by IP and results in controller timeout.
514 * 2. Any transfer started when BB=0 and SCL=0 results in IP
515 * starting to drive SDA low. In that case IP corrupt data
516 * on the bus.
517 * 3. Any transfer started in the middle of another master's transfer
518 * results in unpredictable results and data corruption
519 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500520static int omap_i2c_wait_for_bb_valid(struct omap_i2c_dev *omap)
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400521{
522 unsigned long bus_free_timeout = 0;
523 unsigned long timeout;
524 int bus_free = 0;
525 u16 stat, systest;
526
Felipe Balbi63f8f852015-07-13 15:38:03 -0500527 if (omap->bb_valid)
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400528 return 0;
529
530 timeout = jiffies + OMAP_I2C_TIMEOUT;
531 while (1) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500532 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400533 /*
534 * We will see BB or BF event in a case IP had detected any
535 * activity on the I2C bus. Now IP correctly tracks the bus
536 * state. BB-bit value is valid.
537 */
538 if (stat & (OMAP_I2C_STAT_BB | OMAP_I2C_STAT_BF))
539 break;
540
541 /*
542 * Otherwise, we must look signals on the bus to make
543 * the right decision.
544 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500545 systest = omap_i2c_read_reg(omap, OMAP_I2C_SYSTEST_REG);
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400546 if ((systest & OMAP_I2C_SYSTEST_SCL_I_FUNC) &&
547 (systest & OMAP_I2C_SYSTEST_SDA_I_FUNC)) {
548 if (!bus_free) {
549 bus_free_timeout = jiffies +
550 OMAP_I2C_BUS_FREE_TIMEOUT;
551 bus_free = 1;
552 }
553
554 /*
555 * SDA and SCL lines was high for 10 ms without bus
556 * activity detected. The bus is free. Consider
557 * BB-bit value is valid.
558 */
559 if (time_after(jiffies, bus_free_timeout))
560 break;
561 } else {
562 bus_free = 0;
563 }
564
565 if (time_after(jiffies, timeout)) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500566 dev_warn(omap->dev, "timeout waiting for bus ready\n");
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400567 return -ETIMEDOUT;
568 }
569
570 msleep(1);
571 }
572
Felipe Balbi63f8f852015-07-13 15:38:03 -0500573 omap->bb_valid = 1;
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400574 return 0;
575}
576
Felipe Balbi63f8f852015-07-13 15:38:03 -0500577static void omap_i2c_resize_fifo(struct omap_i2c_dev *omap, u8 size, bool is_rx)
Felipe Balbidd745482012-09-12 16:28:10 +0530578{
579 u16 buf;
580
Felipe Balbi63f8f852015-07-13 15:38:03 -0500581 if (omap->flags & OMAP_I2C_FLAG_NO_FIFO)
Felipe Balbidd745482012-09-12 16:28:10 +0530582 return;
583
584 /*
585 * Set up notification threshold based on message size. We're doing
586 * this to try and avoid draining feature as much as possible. Whenever
587 * we have big messages to transfer (bigger than our total fifo size)
588 * then we might use draining feature to transfer the remaining bytes.
589 */
590
Felipe Balbi63f8f852015-07-13 15:38:03 -0500591 omap->threshold = clamp(size, (u8) 1, omap->fifo_size);
Felipe Balbidd745482012-09-12 16:28:10 +0530592
Felipe Balbi63f8f852015-07-13 15:38:03 -0500593 buf = omap_i2c_read_reg(omap, OMAP_I2C_BUF_REG);
Felipe Balbidd745482012-09-12 16:28:10 +0530594
595 if (is_rx) {
596 /* Clear RX Threshold */
597 buf &= ~(0x3f << 8);
Felipe Balbi63f8f852015-07-13 15:38:03 -0500598 buf |= ((omap->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
Felipe Balbidd745482012-09-12 16:28:10 +0530599 } else {
600 /* Clear TX Threshold */
601 buf &= ~0x3f;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500602 buf |= (omap->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
Felipe Balbidd745482012-09-12 16:28:10 +0530603 }
604
Felipe Balbi63f8f852015-07-13 15:38:03 -0500605 omap_i2c_write_reg(omap, OMAP_I2C_BUF_REG, buf);
Felipe Balbidd745482012-09-12 16:28:10 +0530606
Felipe Balbi63f8f852015-07-13 15:38:03 -0500607 if (omap->rev < OMAP_I2C_REV_ON_3630)
608 omap->b_hw = 1; /* Enable hardware fixes */
Felipe Balbidd745482012-09-12 16:28:10 +0530609
610 /* calculate wakeup latency constraint for MPU */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500611 if (omap->set_mpu_wkup_lat != NULL)
612 omap->latency = (1000000 * omap->threshold) /
613 (1000 * omap->speed / 8);
Felipe Balbidd745482012-09-12 16:28:10 +0530614}
615
Komal Shah010d442c42006-08-13 23:44:09 +0200616/*
617 * Low level master read/write transaction.
618 */
619static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
620 struct i2c_msg *msg, int stop)
621{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500622 struct omap_i2c_dev *omap = i2c_get_adapdata(adap);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530623 unsigned long timeout;
Komal Shah010d442c42006-08-13 23:44:09 +0200624 u16 w;
625
Felipe Balbi63f8f852015-07-13 15:38:03 -0500626 dev_dbg(omap->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
Komal Shah010d442c42006-08-13 23:44:09 +0200627 msg->addr, msg->len, msg->flags, stop);
628
629 if (msg->len == 0)
630 return -EINVAL;
631
Felipe Balbi63f8f852015-07-13 15:38:03 -0500632 omap->receiver = !!(msg->flags & I2C_M_RD);
633 omap_i2c_resize_fifo(omap, msg->len, omap->receiver);
Felipe Balbidd745482012-09-12 16:28:10 +0530634
Felipe Balbi63f8f852015-07-13 15:38:03 -0500635 omap_i2c_write_reg(omap, OMAP_I2C_SA_REG, msg->addr);
Komal Shah010d442c42006-08-13 23:44:09 +0200636
637 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500638 omap->buf = msg->buf;
639 omap->buf_len = msg->len;
Komal Shah010d442c42006-08-13 23:44:09 +0200640
Felipe Balbi63f8f852015-07-13 15:38:03 -0500641 /* make sure writes to omap->buf_len are ordered */
Felipe Balbid60ece52012-11-14 16:22:45 +0200642 barrier();
643
Felipe Balbi63f8f852015-07-13 15:38:03 -0500644 omap_i2c_write_reg(omap, OMAP_I2C_CNT_REG, omap->buf_len);
Komal Shah010d442c42006-08-13 23:44:09 +0200645
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800646 /* Clear the FIFO Buffers */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500647 w = omap_i2c_read_reg(omap, OMAP_I2C_BUF_REG);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800648 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500649 omap_i2c_write_reg(omap, OMAP_I2C_BUF_REG, w);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800650
Felipe Balbi63f8f852015-07-13 15:38:03 -0500651 reinit_completion(&omap->cmd_complete);
652 omap->cmd_err = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200653
654 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800655
656 /* High speed configuration */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500657 if (omap->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800658 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800659
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200660 if (msg->flags & I2C_M_STOP)
661 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200662 if (msg->flags & I2C_M_TEN)
663 w |= OMAP_I2C_CON_XA;
664 if (!(msg->flags & I2C_M_RD))
665 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800666
Felipe Balbi63f8f852015-07-13 15:38:03 -0500667 if (!omap->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200668 w |= OMAP_I2C_CON_STP;
Alexander Kochetkov4f734a32014-11-22 23:47:14 +0400669 /*
670 * NOTE: STAT_BB bit could became 1 here if another master occupy
671 * the bus. IP successfully complete transfer when the bus will be
672 * free again (BB reset to 0).
673 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500674 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, w);
Komal Shah010d442c42006-08-13 23:44:09 +0200675
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800676 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800677 * Don't write stt and stp together on some hardware.
678 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500679 if (omap->b_hw && stop) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800680 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500681 u16 con = omap_i2c_read_reg(omap, OMAP_I2C_CON_REG);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800682 while (con & OMAP_I2C_CON_STT) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500683 con = omap_i2c_read_reg(omap, OMAP_I2C_CON_REG);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800684
685 /* Let the user know if i2c is in a bad state */
686 if (time_after(jiffies, delay)) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500687 dev_err(omap->dev, "controller timed out "
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800688 "waiting for start condition to finish\n");
689 return -ETIMEDOUT;
690 }
691 cpu_relax();
692 }
693
694 w |= OMAP_I2C_CON_STP;
695 w &= ~OMAP_I2C_CON_STT;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500696 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, w);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800697 }
698
699 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800700 * REVISIT: We should abort the transfer on signals, but the bus goes
701 * into arbitration and we're currently unable to recover from it.
702 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500703 timeout = wait_for_completion_timeout(&omap->cmd_complete,
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530704 OMAP_I2C_TIMEOUT);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530705 if (timeout == 0) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500706 dev_err(omap->dev, "controller timed out\n");
707 omap_i2c_reset(omap);
708 __omap_i2c_init(omap);
Komal Shah010d442c42006-08-13 23:44:09 +0200709 return -ETIMEDOUT;
710 }
711
Felipe Balbi63f8f852015-07-13 15:38:03 -0500712 if (likely(!omap->cmd_err))
Komal Shah010d442c42006-08-13 23:44:09 +0200713 return 0;
714
715 /* We have an error */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500716 if (omap->cmd_err & (OMAP_I2C_STAT_ROVR | OMAP_I2C_STAT_XUDF)) {
717 omap_i2c_reset(omap);
718 __omap_i2c_init(omap);
Komal Shah010d442c42006-08-13 23:44:09 +0200719 return -EIO;
720 }
721
Felipe Balbi63f8f852015-07-13 15:38:03 -0500722 if (omap->cmd_err & OMAP_I2C_STAT_AL)
Alexander Kochetkovb76911d2014-11-22 23:47:13 +0400723 return -EAGAIN;
724
Felipe Balbi63f8f852015-07-13 15:38:03 -0500725 if (omap->cmd_err & OMAP_I2C_STAT_NACK) {
Komal Shah010d442c42006-08-13 23:44:09 +0200726 if (msg->flags & I2C_M_IGNORE_NAK)
727 return 0;
Grygorii Strashkocda21092013-06-07 21:46:07 +0300728
Felipe Balbi63f8f852015-07-13 15:38:03 -0500729 w = omap_i2c_read_reg(omap, OMAP_I2C_CON_REG);
Grygorii Strashkocda21092013-06-07 21:46:07 +0300730 w |= OMAP_I2C_CON_STP;
Felipe Balbi63f8f852015-07-13 15:38:03 -0500731 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, w);
Komal Shah010d442c42006-08-13 23:44:09 +0200732 return -EREMOTEIO;
733 }
734 return -EIO;
735}
736
737
738/*
739 * Prepare controller for a transaction and call omap_i2c_xfer_msg
740 * to do the work during IRQ processing.
741 */
742static int
743omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
744{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500745 struct omap_i2c_dev *omap = i2c_get_adapdata(adap);
Komal Shah010d442c42006-08-13 23:44:09 +0200746 int i;
747 int r;
748
Felipe Balbi63f8f852015-07-13 15:38:03 -0500749 r = pm_runtime_get_sync(omap->dev);
Nishanth Menonff370252014-03-27 11:18:33 -0500750 if (r < 0)
Kevin Hilman33ec5e82012-06-26 18:45:32 -0700751 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200752
Felipe Balbi63f8f852015-07-13 15:38:03 -0500753 r = omap_i2c_wait_for_bb_valid(omap);
Alexander Kochetkov0f5768b2014-11-22 23:47:12 +0400754 if (r < 0)
755 goto out;
756
Felipe Balbi63f8f852015-07-13 15:38:03 -0500757 r = omap_i2c_wait_for_bb(omap);
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800758 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200759 goto out;
760
Felipe Balbi63f8f852015-07-13 15:38:03 -0500761 if (omap->set_mpu_wkup_lat != NULL)
762 omap->set_mpu_wkup_lat(omap->dev, omap->latency);
Samu Onkalo6a91b552010-11-18 12:04:20 +0200763
Komal Shah010d442c42006-08-13 23:44:09 +0200764 for (i = 0; i < num; i++) {
765 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
766 if (r != 0)
767 break;
768 }
769
770 if (r == 0)
771 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000772
Felipe Balbi63f8f852015-07-13 15:38:03 -0500773 omap_i2c_wait_for_bb(omap);
Shubhrajyoti D1ab36042012-11-15 14:19:21 +0530774
Felipe Balbi63f8f852015-07-13 15:38:03 -0500775 if (omap->set_mpu_wkup_lat != NULL)
776 omap->set_mpu_wkup_lat(omap->dev, -1);
Shubhrajyoti D1ab36042012-11-15 14:19:21 +0530777
Komal Shah010d442c42006-08-13 23:44:09 +0200778out:
Felipe Balbi63f8f852015-07-13 15:38:03 -0500779 pm_runtime_mark_last_busy(omap->dev);
780 pm_runtime_put_autosuspend(omap->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200781 return r;
782}
783
784static u32
785omap_i2c_func(struct i2c_adapter *adap)
786{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200787 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
788 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200789}
790
791static inline void
Felipe Balbi63f8f852015-07-13 15:38:03 -0500792omap_i2c_complete_cmd(struct omap_i2c_dev *omap, u16 err)
Komal Shah010d442c42006-08-13 23:44:09 +0200793{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500794 omap->cmd_err |= err;
795 complete(&omap->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +0200796}
797
798static inline void
Felipe Balbi63f8f852015-07-13 15:38:03 -0500799omap_i2c_ack_stat(struct omap_i2c_dev *omap, u16 stat)
Komal Shah010d442c42006-08-13 23:44:09 +0200800{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500801 omap_i2c_write_reg(omap, OMAP_I2C_STAT_REG, stat);
Komal Shah010d442c42006-08-13 23:44:09 +0200802}
803
Felipe Balbi63f8f852015-07-13 15:38:03 -0500804static inline void i2c_omap_errata_i207(struct omap_i2c_dev *omap, u16 stat)
manjugk manjugkf3083d92010-05-11 11:35:20 -0700805{
806 /*
807 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
808 * Not applicable for OMAP4.
809 * Under certain rare conditions, RDR could be set again
810 * when the bus is busy, then ignore the interrupt and
811 * clear the interrupt.
812 */
813 if (stat & OMAP_I2C_STAT_RDR) {
814 /* Step 1: If RDR is set, clear it */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500815 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RDR);
manjugk manjugkf3083d92010-05-11 11:35:20 -0700816
817 /* Step 2: */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500818 if (!(omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG)
manjugk manjugkf3083d92010-05-11 11:35:20 -0700819 & OMAP_I2C_STAT_BB)) {
820
821 /* Step 3: */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500822 if (omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG)
manjugk manjugkf3083d92010-05-11 11:35:20 -0700823 & OMAP_I2C_STAT_RDR) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500824 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RDR);
825 dev_dbg(omap->dev, "RDR when bus is busy.\n");
manjugk manjugkf3083d92010-05-11 11:35:20 -0700826 }
827
828 }
829 }
830}
831
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800832/* rev1 devices are apparently only on some 15xx */
833#ifdef CONFIG_ARCH_OMAP15XX
834
Komal Shah010d442c42006-08-13 23:44:09 +0200835static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700836omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200837{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500838 struct omap_i2c_dev *omap = dev_id;
Komal Shah010d442c42006-08-13 23:44:09 +0200839 u16 iv, w;
840
Felipe Balbi63f8f852015-07-13 15:38:03 -0500841 if (pm_runtime_suspended(omap->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100842 return IRQ_NONE;
843
Felipe Balbi63f8f852015-07-13 15:38:03 -0500844 iv = omap_i2c_read_reg(omap, OMAP_I2C_IV_REG);
Komal Shah010d442c42006-08-13 23:44:09 +0200845 switch (iv) {
846 case 0x00: /* None */
847 break;
848 case 0x01: /* Arbitration lost */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500849 dev_err(omap->dev, "Arbitration lost\n");
850 omap_i2c_complete_cmd(omap, OMAP_I2C_STAT_AL);
Komal Shah010d442c42006-08-13 23:44:09 +0200851 break;
852 case 0x02: /* No acknowledgement */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500853 omap_i2c_complete_cmd(omap, OMAP_I2C_STAT_NACK);
854 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
Komal Shah010d442c42006-08-13 23:44:09 +0200855 break;
856 case 0x03: /* Register access ready */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500857 omap_i2c_complete_cmd(omap, 0);
Komal Shah010d442c42006-08-13 23:44:09 +0200858 break;
859 case 0x04: /* Receive data ready */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500860 if (omap->buf_len) {
861 w = omap_i2c_read_reg(omap, OMAP_I2C_DATA_REG);
862 *omap->buf++ = w;
863 omap->buf_len--;
864 if (omap->buf_len) {
865 *omap->buf++ = w >> 8;
866 omap->buf_len--;
Komal Shah010d442c42006-08-13 23:44:09 +0200867 }
868 } else
Felipe Balbi63f8f852015-07-13 15:38:03 -0500869 dev_err(omap->dev, "RRDY IRQ while no data requested\n");
Komal Shah010d442c42006-08-13 23:44:09 +0200870 break;
871 case 0x05: /* Transmit data ready */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500872 if (omap->buf_len) {
873 w = *omap->buf++;
874 omap->buf_len--;
875 if (omap->buf_len) {
876 w |= *omap->buf++ << 8;
877 omap->buf_len--;
Komal Shah010d442c42006-08-13 23:44:09 +0200878 }
Felipe Balbi63f8f852015-07-13 15:38:03 -0500879 omap_i2c_write_reg(omap, OMAP_I2C_DATA_REG, w);
Komal Shah010d442c42006-08-13 23:44:09 +0200880 } else
Felipe Balbi63f8f852015-07-13 15:38:03 -0500881 dev_err(omap->dev, "XRDY IRQ while no data to send\n");
Komal Shah010d442c42006-08-13 23:44:09 +0200882 break;
883 default:
884 return IRQ_NONE;
885 }
886
887 return IRQ_HANDLED;
888}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800889#else
Andy Green4e80f722011-05-30 07:43:07 -0700890#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800891#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200892
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700893/*
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530894 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700895 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
896 * them from the memory to the I2C interface.
897 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500898static int errata_omap3_i462(struct omap_i2c_dev *omap)
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700899{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700900 unsigned long timeout = 10000;
Felipe Balbi4151e742012-09-12 16:28:01 +0530901 u16 stat;
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700902
Felipe Balbi4151e742012-09-12 16:28:01 +0530903 do {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500904 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
Felipe Balbi4151e742012-09-12 16:28:01 +0530905 if (stat & OMAP_I2C_STAT_XUDF)
906 break;
907
908 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500909 omap_i2c_ack_stat(omap, (OMAP_I2C_STAT_XRDY |
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700910 OMAP_I2C_STAT_XDR));
Felipe Balbib07be0f2012-09-12 16:28:11 +0530911 if (stat & OMAP_I2C_STAT_NACK) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500912 omap->cmd_err |= OMAP_I2C_STAT_NACK;
913 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_NACK);
Felipe Balbib07be0f2012-09-12 16:28:11 +0530914 }
915
916 if (stat & OMAP_I2C_STAT_AL) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500917 dev_err(omap->dev, "Arbitration lost\n");
918 omap->cmd_err |= OMAP_I2C_STAT_AL;
919 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_AL);
Felipe Balbib07be0f2012-09-12 16:28:11 +0530920 }
921
Felipe Balbi4151e742012-09-12 16:28:01 +0530922 return -EIO;
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700923 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700924
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700925 cpu_relax();
Felipe Balbi4151e742012-09-12 16:28:01 +0530926 } while (--timeout);
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700927
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700928 if (!timeout) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500929 dev_err(omap->dev, "timeout waiting on XUDF bit\n");
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700930 return 0;
931 }
932
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700933 return 0;
934}
935
Felipe Balbi63f8f852015-07-13 15:38:03 -0500936static void omap_i2c_receive_data(struct omap_i2c_dev *omap, u8 num_bytes,
Felipe Balbi3312d252012-09-12 16:28:02 +0530937 bool is_rdr)
938{
939 u16 w;
940
941 while (num_bytes--) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500942 w = omap_i2c_read_reg(omap, OMAP_I2C_DATA_REG);
943 *omap->buf++ = w;
944 omap->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530945
946 /*
947 * Data reg in 2430, omap3 and
948 * omap4 is 8 bit wide
949 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500950 if (omap->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
951 *omap->buf++ = w >> 8;
952 omap->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530953 }
954 }
955}
956
Felipe Balbi63f8f852015-07-13 15:38:03 -0500957static int omap_i2c_transmit_data(struct omap_i2c_dev *omap, u8 num_bytes,
Felipe Balbi3312d252012-09-12 16:28:02 +0530958 bool is_xdr)
959{
960 u16 w;
961
962 while (num_bytes--) {
Felipe Balbi63f8f852015-07-13 15:38:03 -0500963 w = *omap->buf++;
964 omap->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530965
966 /*
967 * Data reg in 2430, omap3 and
968 * omap4 is 8 bit wide
969 */
Felipe Balbi63f8f852015-07-13 15:38:03 -0500970 if (omap->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
971 w |= *omap->buf++ << 8;
972 omap->buf_len--;
Felipe Balbi3312d252012-09-12 16:28:02 +0530973 }
974
Felipe Balbi63f8f852015-07-13 15:38:03 -0500975 if (omap->errata & I2C_OMAP_ERRATA_I462) {
Felipe Balbi3312d252012-09-12 16:28:02 +0530976 int ret;
977
Felipe Balbi63f8f852015-07-13 15:38:03 -0500978 ret = errata_omap3_i462(omap);
Felipe Balbi3312d252012-09-12 16:28:02 +0530979 if (ret < 0)
980 return ret;
981 }
982
Felipe Balbi63f8f852015-07-13 15:38:03 -0500983 omap_i2c_write_reg(omap, OMAP_I2C_DATA_REG, w);
Felipe Balbi3312d252012-09-12 16:28:02 +0530984 }
985
Komal Shah010d442c42006-08-13 23:44:09 +0200986 return 0;
987}
988
989static irqreturn_t
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530990omap_i2c_isr(int irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200991{
Felipe Balbi63f8f852015-07-13 15:38:03 -0500992 struct omap_i2c_dev *omap = dev_id;
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530993 irqreturn_t ret = IRQ_HANDLED;
994 u16 mask;
995 u16 stat;
996
Felipe Balbi63f8f852015-07-13 15:38:03 -0500997 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
Sebastian Andrzej Siewior126a66c2016-04-04 16:55:23 +0300998 mask = omap_i2c_read_reg(omap, OMAP_I2C_IE_REG);
Felipe Balbi3b2f8f82012-09-12 16:28:13 +0530999
1000 if (stat & mask)
1001 ret = IRQ_WAKE_THREAD;
1002
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301003 return ret;
1004}
1005
1006static irqreturn_t
1007omap_i2c_isr_thread(int this_irq, void *dev_id)
1008{
Felipe Balbi63f8f852015-07-13 15:38:03 -05001009 struct omap_i2c_dev *omap = dev_id;
Komal Shah010d442c42006-08-13 23:44:09 +02001010 u16 bits;
Felipe Balbi3312d252012-09-12 16:28:02 +05301011 u16 stat;
Felipe Balbi66b92982012-09-12 16:28:03 +05301012 int err = 0, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +02001013
Felipe Balbi66b92982012-09-12 16:28:03 +05301014 do {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001015 bits = omap_i2c_read_reg(omap, OMAP_I2C_IE_REG);
1016 stat = omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
Felipe Balbi66b92982012-09-12 16:28:03 +05301017 stat &= bits;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +01001018
Felipe Balbi079d8af2012-09-12 16:28:06 +05301019 /* If we're in receiver mode, ignore XDR/XRDY */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001020 if (omap->receiver)
Felipe Balbi079d8af2012-09-12 16:28:06 +05301021 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
1022 else
1023 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
1024
Felipe Balbi66b92982012-09-12 16:28:03 +05301025 if (!stat) {
1026 /* my work here is done */
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301027 goto out;
Felipe Balbi66b92982012-09-12 16:28:03 +05301028 }
1029
Felipe Balbi63f8f852015-07-13 15:38:03 -05001030 dev_dbg(omap->dev, "IRQ (ISR = 0x%04x)\n", stat);
Komal Shah010d442c42006-08-13 23:44:09 +02001031 if (count++ == 100) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001032 dev_warn(omap->dev, "Too much work in one IRQ\n");
Komal Shah010d442c42006-08-13 23:44:09 +02001033 break;
1034 }
1035
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301036 if (stat & OMAP_I2C_STAT_NACK) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001037 err |= OMAP_I2C_STAT_NACK;
Felipe Balbi63f8f852015-07-13 15:38:03 -05001038 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_NACK);
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301039 }
Jan Weitzel78e1cf42011-12-07 11:50:16 -08001040
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001041 if (stat & OMAP_I2C_STAT_AL) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001042 dev_err(omap->dev, "Arbitration lost\n");
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001043 err |= OMAP_I2C_STAT_AL;
Felipe Balbi63f8f852015-07-13 15:38:03 -05001044 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_AL);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001045 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301046
Ben Dooksa5a595c2011-02-23 00:43:55 +00001047 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +05301048 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +00001049 */
Taras Kondratiuk4cdbf7d2013-10-07 13:41:59 +03001050 if (stat & OMAP_I2C_STAT_ARDY)
Felipe Balbi63f8f852015-07-13 15:38:03 -05001051 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_ARDY);
Taras Kondratiuk4cdbf7d2013-10-07 13:41:59 +03001052
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001053 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -05001054 OMAP_I2C_STAT_AL)) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001055 omap_i2c_ack_stat(omap, (OMAP_I2C_STAT_RRDY |
Felipe Balbi540a4792012-09-12 16:27:59 +05301056 OMAP_I2C_STAT_RDR |
1057 OMAP_I2C_STAT_XRDY |
1058 OMAP_I2C_STAT_XDR |
1059 OMAP_I2C_STAT_ARDY));
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301060 break;
Sonasath, Moiz04c688d2009-07-21 10:14:40 -05001061 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301062
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301063 if (stat & OMAP_I2C_STAT_RDR) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001064 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -07001065
Felipe Balbi63f8f852015-07-13 15:38:03 -05001066 if (omap->fifo_size)
1067 num_bytes = omap->buf_len;
manjugk manjugkf3083d92010-05-11 11:35:20 -07001068
Felipe Balbi63f8f852015-07-13 15:38:03 -05001069 if (omap->errata & I2C_OMAP_ERRATA_I207) {
1070 i2c_omap_errata_i207(omap, stat);
1071 num_bytes = (omap_i2c_read_reg(omap,
Alexander Kochetkovccfc8662014-11-21 04:16:51 +04001072 OMAP_I2C_BUFSTAT_REG) >> 8) & 0x3F;
1073 }
Komal Shah010d442c42006-08-13 23:44:09 +02001074
Felipe Balbi63f8f852015-07-13 15:38:03 -05001075 omap_i2c_receive_data(omap, num_bytes, true);
1076 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RDR);
Aaro Koskinen9eb13cf2013-01-20 20:37:02 +02001077 continue;
Komal Shah010d442c42006-08-13 23:44:09 +02001078 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301079
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301080 if (stat & OMAP_I2C_STAT_RRDY) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001081 u8 num_bytes = 1;
Sonasath, Moizcd086d32009-07-21 10:15:12 -05001082
Felipe Balbi63f8f852015-07-13 15:38:03 -05001083 if (omap->threshold)
1084 num_bytes = omap->threshold;
Sonasath, Moizcd086d32009-07-21 10:15:12 -05001085
Felipe Balbi63f8f852015-07-13 15:38:03 -05001086 omap_i2c_receive_data(omap, num_bytes, false);
1087 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_RRDY);
Komal Shah010d442c42006-08-13 23:44:09 +02001088 continue;
1089 }
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301090
1091 if (stat & OMAP_I2C_STAT_XDR) {
1092 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +05301093 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301094
Felipe Balbi63f8f852015-07-13 15:38:03 -05001095 if (omap->fifo_size)
1096 num_bytes = omap->buf_len;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301097
Felipe Balbi63f8f852015-07-13 15:38:03 -05001098 ret = omap_i2c_transmit_data(omap, num_bytes, true);
Felipe Balbi3312d252012-09-12 16:28:02 +05301099 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301100 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301101
Felipe Balbi63f8f852015-07-13 15:38:03 -05001102 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_XDR);
Aaro Koskinen9eb13cf2013-01-20 20:37:02 +02001103 continue;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301104 }
1105
1106 if (stat & OMAP_I2C_STAT_XRDY) {
1107 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +05301108 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301109
Felipe Balbi63f8f852015-07-13 15:38:03 -05001110 if (omap->threshold)
1111 num_bytes = omap->threshold;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301112
Felipe Balbi63f8f852015-07-13 15:38:03 -05001113 ret = omap_i2c_transmit_data(omap, num_bytes, false);
Felipe Balbi3312d252012-09-12 16:28:02 +05301114 if (ret < 0)
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301115 break;
Felipe Balbi6d9939f2012-09-12 16:28:00 +05301116
Felipe Balbi63f8f852015-07-13 15:38:03 -05001117 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_XRDY);
Komal Shah010d442c42006-08-13 23:44:09 +02001118 continue;
1119 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301120
Komal Shah010d442c42006-08-13 23:44:09 +02001121 if (stat & OMAP_I2C_STAT_ROVR) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001122 dev_err(omap->dev, "Receive overrun\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301123 err |= OMAP_I2C_STAT_ROVR;
Felipe Balbi63f8f852015-07-13 15:38:03 -05001124 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_ROVR);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301125 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001126 }
Felipe Balbic55edb92012-09-12 16:27:58 +05301127
Komal Shah010d442c42006-08-13 23:44:09 +02001128 if (stat & OMAP_I2C_STAT_XUDF) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001129 dev_err(omap->dev, "Transmit underflow\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +05301130 err |= OMAP_I2C_STAT_XUDF;
Felipe Balbi63f8f852015-07-13 15:38:03 -05001131 omap_i2c_ack_stat(omap, OMAP_I2C_STAT_XUDF);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301132 break;
Komal Shah010d442c42006-08-13 23:44:09 +02001133 }
Felipe Balbi66b92982012-09-12 16:28:03 +05301134 } while (stat);
Komal Shah010d442c42006-08-13 23:44:09 +02001135
Felipe Balbi63f8f852015-07-13 15:38:03 -05001136 omap_i2c_complete_cmd(omap, err);
Felipe Balbi0bdfe0c2012-09-12 16:28:16 +05301137
1138out:
Felipe Balbi6a85ced2012-09-12 16:28:08 +05301139 return IRQ_HANDLED;
Komal Shah010d442c42006-08-13 23:44:09 +02001140}
1141
Jean Delvare8f9082c2006-09-03 22:39:46 +02001142static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +02001143 .master_xfer = omap_i2c_xfer,
1144 .functionality = omap_i2c_func,
1145};
1146
Benoit Cousson61451972011-12-22 15:56:36 +01001147#ifdef CONFIG_OF
Tony Lindgren4c624842013-11-14 15:25:07 -08001148static struct omap_i2c_bus_platform_data omap2420_pdata = {
1149 .rev = OMAP_I2C_IP_VERSION_1,
1150 .flags = OMAP_I2C_FLAG_NO_FIFO |
1151 OMAP_I2C_FLAG_SIMPLE_CLOCK |
1152 OMAP_I2C_FLAG_16BIT_DATA_REG |
1153 OMAP_I2C_FLAG_BUS_SHIFT_2,
1154};
1155
1156static struct omap_i2c_bus_platform_data omap2430_pdata = {
1157 .rev = OMAP_I2C_IP_VERSION_1,
1158 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2 |
1159 OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
1160};
1161
Benoit Cousson61451972011-12-22 15:56:36 +01001162static struct omap_i2c_bus_platform_data omap3_pdata = {
1163 .rev = OMAP_I2C_IP_VERSION_1,
Shubhrajyoti D972deb42012-11-26 15:25:11 +05301164 .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
Benoit Cousson61451972011-12-22 15:56:36 +01001165};
1166
1167static struct omap_i2c_bus_platform_data omap4_pdata = {
1168 .rev = OMAP_I2C_IP_VERSION_2,
1169};
1170
1171static const struct of_device_id omap_i2c_of_match[] = {
1172 {
1173 .compatible = "ti,omap4-i2c",
1174 .data = &omap4_pdata,
1175 },
1176 {
1177 .compatible = "ti,omap3-i2c",
1178 .data = &omap3_pdata,
1179 },
Tony Lindgren4c624842013-11-14 15:25:07 -08001180 {
1181 .compatible = "ti,omap2430-i2c",
1182 .data = &omap2430_pdata,
1183 },
1184 {
1185 .compatible = "ti,omap2420-i2c",
1186 .data = &omap2420_pdata,
1187 },
Benoit Cousson61451972011-12-22 15:56:36 +01001188 { },
1189};
1190MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
1191#endif
1192
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301193#define OMAP_I2C_SCHEME(rev) ((rev & 0xc000) >> 14)
1194
1195#define OMAP_I2C_REV_SCHEME_0_MAJOR(rev) (rev >> 4)
1196#define OMAP_I2C_REV_SCHEME_0_MINOR(rev) (rev & 0xf)
1197
1198#define OMAP_I2C_REV_SCHEME_1_MAJOR(rev) ((rev & 0x0700) >> 7)
1199#define OMAP_I2C_REV_SCHEME_1_MINOR(rev) (rev & 0x1f)
1200#define OMAP_I2C_SCHEME_0 0
1201#define OMAP_I2C_SCHEME_1 1
1202
Felipe Balbi9dcb0e72015-05-06 11:50:27 -05001203static int omap_i2c_get_scl(struct i2c_adapter *adap)
1204{
1205 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1206 u32 reg;
1207
1208 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1209
1210 return reg & OMAP_I2C_SYSTEST_SCL_I_FUNC;
1211}
1212
1213static int omap_i2c_get_sda(struct i2c_adapter *adap)
1214{
1215 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1216 u32 reg;
1217
1218 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1219
1220 return reg & OMAP_I2C_SYSTEST_SDA_I_FUNC;
1221}
1222
1223static void omap_i2c_set_scl(struct i2c_adapter *adap, int val)
1224{
1225 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1226 u32 reg;
1227
1228 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
1229 if (val)
1230 reg |= OMAP_I2C_SYSTEST_SCL_O;
1231 else
1232 reg &= ~OMAP_I2C_SYSTEST_SCL_O;
1233 omap_i2c_write_reg(dev, OMAP_I2C_SYSTEST_REG, reg);
1234}
1235
1236static void omap_i2c_prepare_recovery(struct i2c_adapter *adap)
1237{
1238 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1239 u32 reg;
1240
1241 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
Jan Luebbe828e66c2015-07-08 16:35:27 +02001242 /* enable test mode */
Felipe Balbi9dcb0e72015-05-06 11:50:27 -05001243 reg |= OMAP_I2C_SYSTEST_ST_EN;
Jan Luebbe828e66c2015-07-08 16:35:27 +02001244 /* select SDA/SCL IO mode */
1245 reg |= 3 << OMAP_I2C_SYSTEST_TMODE_SHIFT;
1246 /* set SCL to high-impedance state (reset value is 0) */
1247 reg |= OMAP_I2C_SYSTEST_SCL_O;
1248 /* set SDA to high-impedance state (reset value is 0) */
1249 reg |= OMAP_I2C_SYSTEST_SDA_O;
Felipe Balbi9dcb0e72015-05-06 11:50:27 -05001250 omap_i2c_write_reg(dev, OMAP_I2C_SYSTEST_REG, reg);
1251}
1252
1253static void omap_i2c_unprepare_recovery(struct i2c_adapter *adap)
1254{
1255 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
1256 u32 reg;
1257
1258 reg = omap_i2c_read_reg(dev, OMAP_I2C_SYSTEST_REG);
Jan Luebbe828e66c2015-07-08 16:35:27 +02001259 /* restore reset values */
Felipe Balbi9dcb0e72015-05-06 11:50:27 -05001260 reg &= ~OMAP_I2C_SYSTEST_ST_EN;
Jan Luebbe828e66c2015-07-08 16:35:27 +02001261 reg &= ~OMAP_I2C_SYSTEST_TMODE_MASK;
1262 reg &= ~OMAP_I2C_SYSTEST_SCL_O;
1263 reg &= ~OMAP_I2C_SYSTEST_SDA_O;
Felipe Balbi9dcb0e72015-05-06 11:50:27 -05001264 omap_i2c_write_reg(dev, OMAP_I2C_SYSTEST_REG, reg);
1265}
1266
1267static struct i2c_bus_recovery_info omap_i2c_bus_recovery_info = {
1268 .get_scl = omap_i2c_get_scl,
1269 .get_sda = omap_i2c_get_sda,
1270 .set_scl = omap_i2c_set_scl,
1271 .prepare_recovery = omap_i2c_prepare_recovery,
1272 .unprepare_recovery = omap_i2c_unprepare_recovery,
1273 .recover_bus = i2c_generic_scl_recovery,
1274};
1275
Bill Pemberton0b255e92012-11-27 15:59:38 -05001276static int
Komal Shah010d442c42006-08-13 23:44:09 +02001277omap_i2c_probe(struct platform_device *pdev)
1278{
Felipe Balbi63f8f852015-07-13 15:38:03 -05001279 struct omap_i2c_dev *omap;
Komal Shah010d442c42006-08-13 23:44:09 +02001280 struct i2c_adapter *adap;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301281 struct resource *mem;
Uwe Kleine-Königc4dba012012-05-21 21:57:39 +02001282 const struct omap_i2c_bus_platform_data *pdata =
Jingoo Han6d4028c2013-07-30 16:59:33 +09001283 dev_get_platdata(&pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001284 struct device_node *node = pdev->dev.of_node;
1285 const struct of_device_id *match;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301286 int irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001287 int r;
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301288 u32 rev;
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +03001289 u16 minor, major;
Komal Shah010d442c42006-08-13 23:44:09 +02001290
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301291 irq = platform_get_irq(pdev, 0);
1292 if (irq < 0) {
Komal Shah010d442c42006-08-13 23:44:09 +02001293 dev_err(&pdev->dev, "no irq resource?\n");
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301294 return irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001295 }
1296
Felipe Balbi63f8f852015-07-13 15:38:03 -05001297 omap = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
1298 if (!omap)
Felipe Balbid9ebd042012-09-12 16:27:55 +05301299 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001300
Wolfram Sang3cc2d002013-05-10 10:16:54 +02001301 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Felipe Balbi63f8f852015-07-13 15:38:03 -05001302 omap->base = devm_ioremap_resource(&pdev->dev, mem);
1303 if (IS_ERR(omap->base))
1304 return PTR_ERR(omap->base);
Komal Shah010d442c42006-08-13 23:44:09 +02001305
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001306 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001307 if (match) {
1308 u32 freq = 100000; /* default to 100000 Hz */
1309
1310 pdata = match->data;
Felipe Balbi63f8f852015-07-13 15:38:03 -05001311 omap->flags = pdata->flags;
Benoit Cousson61451972011-12-22 15:56:36 +01001312
1313 of_property_read_u32(node, "clock-frequency", &freq);
1314 /* convert DT freq value in Hz into kHz for speed */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001315 omap->speed = freq / 1000;
Benoit Cousson61451972011-12-22 15:56:36 +01001316 } else if (pdata != NULL) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001317 omap->speed = pdata->clkrate;
1318 omap->flags = pdata->flags;
1319 omap->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001320 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001321
Felipe Balbi63f8f852015-07-13 15:38:03 -05001322 omap->dev = &pdev->dev;
1323 omap->irq = irq;
Russell King55c381e2008-09-04 14:07:22 +01001324
Felipe Balbi63f8f852015-07-13 15:38:03 -05001325 platform_set_drvdata(pdev, omap);
1326 init_completion(&omap->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +02001327
Felipe Balbi63f8f852015-07-13 15:38:03 -05001328 omap->reg_shift = (omap->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001329
Felipe Balbi63f8f852015-07-13 15:38:03 -05001330 pm_runtime_enable(omap->dev);
1331 pm_runtime_set_autosuspend_delay(omap->dev, OMAP_I2C_PM_TIMEOUT);
1332 pm_runtime_use_autosuspend(omap->dev);
Felipe Balbi6d8451d2012-09-12 16:28:15 +05301333
Felipe Balbi63f8f852015-07-13 15:38:03 -05001334 r = pm_runtime_get_sync(omap->dev);
Wolfram Sang77441ac2015-07-14 14:07:08 +02001335 if (r < 0)
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301336 goto err_free_mem;
Komal Shah010d442c42006-08-13 23:44:09 +02001337
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301338 /*
1339 * Read the Rev hi bit-[15:14] ie scheme this is 1 indicates ver2.
1340 * On omap1/3/2 Offset 4 is IE Reg the bit [15:14] is 0 at reset.
1341 * Also since the omap_i2c_read_reg uses reg_map_ip_* a
Victor Kamensky40b13ca2013-11-27 15:48:08 +02001342 * readw_relaxed is done.
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301343 */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001344 rev = readw_relaxed(omap->base + 0x04);
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301345
Felipe Balbi63f8f852015-07-13 15:38:03 -05001346 omap->scheme = OMAP_I2C_SCHEME(rev);
1347 switch (omap->scheme) {
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301348 case OMAP_I2C_SCHEME_0:
Felipe Balbi63f8f852015-07-13 15:38:03 -05001349 omap->regs = (u8 *)reg_map_ip_v1;
1350 omap->rev = omap_i2c_read_reg(omap, OMAP_I2C_REV_REG);
1351 minor = OMAP_I2C_REV_SCHEME_0_MAJOR(omap->rev);
1352 major = OMAP_I2C_REV_SCHEME_0_MAJOR(omap->rev);
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301353 break;
1354 case OMAP_I2C_SCHEME_1:
1355 /* FALLTHROUGH */
1356 default:
Felipe Balbi63f8f852015-07-13 15:38:03 -05001357 omap->regs = (u8 *)reg_map_ip_v2;
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301358 rev = (rev << 16) |
Felipe Balbi63f8f852015-07-13 15:38:03 -05001359 omap_i2c_read_reg(omap, OMAP_I2C_IP_V2_REVNB_LO);
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301360 minor = OMAP_I2C_REV_SCHEME_1_MINOR(rev);
1361 major = OMAP_I2C_REV_SCHEME_1_MAJOR(rev);
Felipe Balbi63f8f852015-07-13 15:38:03 -05001362 omap->rev = rev;
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301363 }
Komal Shah010d442c42006-08-13 23:44:09 +02001364
Felipe Balbi63f8f852015-07-13 15:38:03 -05001365 omap->errata = 0;
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301366
Felipe Balbi63f8f852015-07-13 15:38:03 -05001367 if (omap->rev >= OMAP_I2C_REV_ON_2430 &&
1368 omap->rev < OMAP_I2C_REV_ON_4430_PLUS)
1369 omap->errata |= I2C_OMAP_ERRATA_I207;
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301370
Felipe Balbi63f8f852015-07-13 15:38:03 -05001371 if (omap->rev <= OMAP_I2C_REV_ON_3430_3530)
1372 omap->errata |= I2C_OMAP_ERRATA_I462;
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001373
Felipe Balbi63f8f852015-07-13 15:38:03 -05001374 if (!(omap->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001375 u16 s;
1376
1377 /* Set up the fifo size - Get total size */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001378 s = (omap_i2c_read_reg(omap, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1379 omap->fifo_size = 0x8 << s;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001380
1381 /*
1382 * Set up notification threshold as half the total available
1383 * size. This is to ensure that we can handle the status on int
1384 * call back latencies.
1385 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001386
Felipe Balbi63f8f852015-07-13 15:38:03 -05001387 omap->fifo_size = (omap->fifo_size / 2);
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001388
Felipe Balbi63f8f852015-07-13 15:38:03 -05001389 if (omap->rev < OMAP_I2C_REV_ON_3630)
1390 omap->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001391
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001392 /* calculate wakeup latency constraint for MPU */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001393 if (omap->set_mpu_wkup_lat != NULL)
1394 omap->latency = (1000000 * omap->fifo_size) /
1395 (1000 * omap->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001396 }
1397
Komal Shah010d442c42006-08-13 23:44:09 +02001398 /* reset ASAP, clearing any IRQs */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001399 omap_i2c_init(omap);
Komal Shah010d442c42006-08-13 23:44:09 +02001400
Felipe Balbi63f8f852015-07-13 15:38:03 -05001401 if (omap->rev < OMAP_I2C_OMAP1_REV_2)
1402 r = devm_request_irq(&pdev->dev, omap->irq, omap_i2c_omap1_isr,
1403 IRQF_NO_SUSPEND, pdev->name, omap);
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301404 else
Felipe Balbi63f8f852015-07-13 15:38:03 -05001405 r = devm_request_threaded_irq(&pdev->dev, omap->irq,
Felipe Balbi3b2f8f82012-09-12 16:28:13 +05301406 omap_i2c_isr, omap_i2c_isr_thread,
1407 IRQF_NO_SUSPEND | IRQF_ONESHOT,
Felipe Balbi63f8f852015-07-13 15:38:03 -05001408 pdev->name, omap);
Komal Shah010d442c42006-08-13 23:44:09 +02001409
1410 if (r) {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001411 dev_err(omap->dev, "failure requesting irq %i\n", omap->irq);
Komal Shah010d442c42006-08-13 23:44:09 +02001412 goto err_unuse_clocks;
1413 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001414
Felipe Balbi63f8f852015-07-13 15:38:03 -05001415 adap = &omap->adapter;
1416 i2c_set_adapdata(adap, omap);
Komal Shah010d442c42006-08-13 23:44:09 +02001417 adap->owner = THIS_MODULE;
Wolfram Sangcfac71d2014-07-10 13:46:30 +02001418 adap->class = I2C_CLASS_DEPRECATED;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001419 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001420 adap->algo = &omap_i2c_algo;
1421 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001422 adap->dev.of_node = pdev->dev.of_node;
Felipe Balbi9dcb0e72015-05-06 11:50:27 -05001423 adap->bus_recovery_info = &omap_i2c_bus_recovery_info;
Komal Shah010d442c42006-08-13 23:44:09 +02001424
1425 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001426 adap->nr = pdev->id;
1427 r = i2c_add_numbered_adapter(adap);
Wolfram Sangea734402016-08-09 13:36:17 +02001428 if (r)
Felipe Balbid9ebd042012-09-12 16:27:55 +05301429 goto err_unuse_clocks;
Komal Shah010d442c42006-08-13 23:44:09 +02001430
Felipe Balbi63f8f852015-07-13 15:38:03 -05001431 dev_info(omap->dev, "bus %d rev%d.%d at %d kHz\n", adap->nr,
1432 major, minor, omap->speed);
Florian Vaussardc5d3cd62012-08-31 13:02:55 +02001433
Felipe Balbi63f8f852015-07-13 15:38:03 -05001434 pm_runtime_mark_last_busy(omap->dev);
1435 pm_runtime_put_autosuspend(omap->dev);
Shubhrajyoti D62ff2c22012-05-29 16:26:16 +05301436
Komal Shah010d442c42006-08-13 23:44:09 +02001437 return 0;
1438
Komal Shah010d442c42006-08-13 23:44:09 +02001439err_unuse_clocks:
Felipe Balbi63f8f852015-07-13 15:38:03 -05001440 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, 0);
Tony Lindgrene6244de2016-02-10 15:02:45 -08001441 pm_runtime_dont_use_autosuspend(omap->dev);
1442 pm_runtime_put_sync(omap->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301443 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001444err_free_mem:
Komal Shah010d442c42006-08-13 23:44:09 +02001445
1446 return r;
1447}
1448
Bill Pemberton0b255e92012-11-27 15:59:38 -05001449static int omap_i2c_remove(struct platform_device *pdev)
Komal Shah010d442c42006-08-13 23:44:09 +02001450{
Felipe Balbi63f8f852015-07-13 15:38:03 -05001451 struct omap_i2c_dev *omap = platform_get_drvdata(pdev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301452 int ret;
Komal Shah010d442c42006-08-13 23:44:09 +02001453
Felipe Balbi63f8f852015-07-13 15:38:03 -05001454 i2c_del_adapter(&omap->adapter);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301455 ret = pm_runtime_get_sync(&pdev->dev);
Nishanth Menonff370252014-03-27 11:18:33 -05001456 if (ret < 0)
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301457 return ret;
1458
Felipe Balbi63f8f852015-07-13 15:38:03 -05001459 omap_i2c_write_reg(omap, OMAP_I2C_CON_REG, 0);
Tony Lindgrene6244de2016-02-10 15:02:45 -08001460 pm_runtime_dont_use_autosuspend(&pdev->dev);
Felipe Balbi1c4828f2015-07-13 15:38:04 -05001461 pm_runtime_put_sync(&pdev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301462 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001463 return 0;
1464}
1465
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301466#ifdef CONFIG_PM
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001467static int omap_i2c_runtime_suspend(struct device *dev)
1468{
Felipe Balbi63f8f852015-07-13 15:38:03 -05001469 struct omap_i2c_dev *omap = dev_get_drvdata(dev);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001470
Felipe Balbi63f8f852015-07-13 15:38:03 -05001471 omap->iestate = omap_i2c_read_reg(omap, OMAP_I2C_IE_REG);
Shubhrajyoti Dbd16c822012-05-29 16:26:15 +05301472
Felipe Balbi63f8f852015-07-13 15:38:03 -05001473 if (omap->scheme == OMAP_I2C_SCHEME_0)
1474 omap_i2c_write_reg(omap, OMAP_I2C_IE_REG, 0);
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +03001475 else
Felipe Balbi63f8f852015-07-13 15:38:03 -05001476 omap_i2c_write_reg(omap, OMAP_I2C_IP_V2_IRQENABLE_CLR,
Oleksandr Dmytryshyn4368de12013-06-03 10:37:20 +03001477 OMAP_I2C_IP_V2_INTERRUPTS_MASK);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301478
Felipe Balbi63f8f852015-07-13 15:38:03 -05001479 if (omap->rev < OMAP_I2C_OMAP1_REV_2) {
1480 omap_i2c_read_reg(omap, OMAP_I2C_IV_REG); /* Read clears */
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301481 } else {
Felipe Balbi63f8f852015-07-13 15:38:03 -05001482 omap_i2c_write_reg(omap, OMAP_I2C_STAT_REG, omap->iestate);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301483
1484 /* Flush posted write */
Felipe Balbi63f8f852015-07-13 15:38:03 -05001485 omap_i2c_read_reg(omap, OMAP_I2C_STAT_REG);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301486 }
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001487
Pascal Huerst096ea302015-05-06 15:07:04 +02001488 pinctrl_pm_select_sleep_state(dev);
1489
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001490 return 0;
1491}
1492
1493static int omap_i2c_runtime_resume(struct device *dev)
1494{
Felipe Balbi63f8f852015-07-13 15:38:03 -05001495 struct omap_i2c_dev *omap = dev_get_drvdata(dev);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001496
Pascal Huerst096ea302015-05-06 15:07:04 +02001497 pinctrl_pm_select_default_state(dev);
1498
Felipe Balbi63f8f852015-07-13 15:38:03 -05001499 if (!omap->regs)
Shubhrajyoti D47dcd012012-11-05 17:53:36 +05301500 return 0;
1501
Felipe Balbi63f8f852015-07-13 15:38:03 -05001502 __omap_i2c_init(omap);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001503
1504 return 0;
1505}
1506
1507static struct dev_pm_ops omap_i2c_pm_ops = {
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301508 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1509 omap_i2c_runtime_resume, NULL)
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001510};
1511#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1512#else
1513#define OMAP_I2C_PM_OPS NULL
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301514#endif /* CONFIG_PM */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001515
Komal Shah010d442c42006-08-13 23:44:09 +02001516static struct platform_driver omap_i2c_driver = {
1517 .probe = omap_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -05001518 .remove = omap_i2c_remove,
Komal Shah010d442c42006-08-13 23:44:09 +02001519 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001520 .name = "omap_i2c",
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001521 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001522 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001523 },
1524};
1525
1526/* I2C may be needed to bring up other drivers */
1527static int __init
1528omap_i2c_init_driver(void)
1529{
1530 return platform_driver_register(&omap_i2c_driver);
1531}
1532subsys_initcall(omap_i2c_init_driver);
1533
1534static void __exit omap_i2c_exit_driver(void)
1535{
1536 platform_driver_unregister(&omap_i2c_driver);
1537}
1538module_exit(omap_i2c_exit_driver);
1539
1540MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1541MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1542MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001543MODULE_ALIAS("platform:omap_i2c");