blob: 30b577384a1d0c3952563e60d0b0d1680e857410 [file] [log] [blame]
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001/*
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +09002 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09003 *
4 *This program is free software; you can redistribute it and/or modify
5 *it under the terms of the GNU General Public License as published by
6 *the Free Software Foundation; version 2 of the License.
7 *
8 *This program is distributed in the hope that it will be useful,
9 *but WITHOUT ANY WARRANTY; without even the implied warranty of
10 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 *GNU General Public License for more details.
12 *
13 *You should have received a copy of the GNU General Public License
14 *along with this program; if not, write to the Free Software
15 *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
Liang Li1f9db092013-01-19 17:52:11 +080017#if defined(CONFIG_SERIAL_PCH_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18#define SUPPORT_SYSRQ
19#endif
Uwe Kleine-König0e2adc02011-05-26 10:41:17 +020020#include <linux/kernel.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090021#include <linux/serial_reg.h>
Andrew Morton023bc8e2011-05-24 17:13:44 -070022#include <linux/slab.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090023#include <linux/module.h>
24#include <linux/pci.h>
Liang Li1f9db092013-01-19 17:52:11 +080025#include <linux/console.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090026#include <linux/serial_core.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020027#include <linux/tty.h>
28#include <linux/tty_flip.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090029#include <linux/interrupt.h>
30#include <linux/io.h>
Denis Turischev6ae705b2011-03-10 15:14:00 +020031#include <linux/dmi.h>
Alexander Steine30f8672011-11-15 15:04:07 -080032#include <linux/nmi.h>
33#include <linux/delay.h>
Zubair Lutfullah Kakakhel7789e5a2016-08-12 12:48:54 +010034#include <linux/of.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090035
Feng Tangd0114112012-02-06 17:24:43 +080036#include <linux/debugfs.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090037#include <linux/dmaengine.h>
38#include <linux/pch_dma.h>
39
40enum {
41 PCH_UART_HANDLED_RX_INT_SHIFT,
42 PCH_UART_HANDLED_TX_INT_SHIFT,
43 PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
44 PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
45 PCH_UART_HANDLED_MS_INT_SHIFT,
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090046 PCH_UART_HANDLED_LS_INT_SHIFT,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090047};
48
49enum {
50 PCH_UART_8LINE,
51 PCH_UART_2LINE,
52};
53
54#define PCH_UART_DRIVER_DEVICE "ttyPCH"
55
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090056/* Set the max number of UART port
57 * Intel EG20T PCH: 4 port
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +090058 * LAPIS Semiconductor ML7213 IOH: 3 port
59 * LAPIS Semiconductor ML7223 IOH: 2 port
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090060*/
61#define PCH_UART_NR 4
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090062
63#define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
64#define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
65#define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
66 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
67#define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
68 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
69#define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
70
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090071#define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1))
72
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090073#define PCH_UART_RBR 0x00
74#define PCH_UART_THR 0x00
75
76#define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
77 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
78#define PCH_UART_IER_ERBFI 0x00000001
79#define PCH_UART_IER_ETBEI 0x00000002
80#define PCH_UART_IER_ELSI 0x00000004
81#define PCH_UART_IER_EDSSI 0x00000008
82
83#define PCH_UART_IIR_IP 0x00000001
84#define PCH_UART_IIR_IID 0x00000006
85#define PCH_UART_IIR_MSI 0x00000000
86#define PCH_UART_IIR_TRI 0x00000002
87#define PCH_UART_IIR_RRI 0x00000004
88#define PCH_UART_IIR_REI 0x00000006
89#define PCH_UART_IIR_TOI 0x00000008
90#define PCH_UART_IIR_FIFO256 0x00000020
91#define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
92#define PCH_UART_IIR_FE 0x000000C0
93
94#define PCH_UART_FCR_FIFOE 0x00000001
95#define PCH_UART_FCR_RFR 0x00000002
96#define PCH_UART_FCR_TFR 0x00000004
97#define PCH_UART_FCR_DMS 0x00000008
98#define PCH_UART_FCR_FIFO256 0x00000020
99#define PCH_UART_FCR_RFTL 0x000000C0
100
101#define PCH_UART_FCR_RFTL1 0x00000000
102#define PCH_UART_FCR_RFTL64 0x00000040
103#define PCH_UART_FCR_RFTL128 0x00000080
104#define PCH_UART_FCR_RFTL224 0x000000C0
105#define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
106#define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
107#define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
108#define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
109#define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
110#define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
111#define PCH_UART_FCR_RFTL_SHIFT 6
112
113#define PCH_UART_LCR_WLS 0x00000003
114#define PCH_UART_LCR_STB 0x00000004
115#define PCH_UART_LCR_PEN 0x00000008
116#define PCH_UART_LCR_EPS 0x00000010
117#define PCH_UART_LCR_SP 0x00000020
118#define PCH_UART_LCR_SB 0x00000040
119#define PCH_UART_LCR_DLAB 0x00000080
120#define PCH_UART_LCR_NP 0x00000000
121#define PCH_UART_LCR_OP PCH_UART_LCR_PEN
122#define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
123#define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
124#define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
125 PCH_UART_LCR_SP)
126
127#define PCH_UART_LCR_5BIT 0x00000000
128#define PCH_UART_LCR_6BIT 0x00000001
129#define PCH_UART_LCR_7BIT 0x00000002
130#define PCH_UART_LCR_8BIT 0x00000003
131
132#define PCH_UART_MCR_DTR 0x00000001
133#define PCH_UART_MCR_RTS 0x00000002
134#define PCH_UART_MCR_OUT 0x0000000C
135#define PCH_UART_MCR_LOOP 0x00000010
136#define PCH_UART_MCR_AFE 0x00000020
137
138#define PCH_UART_LSR_DR 0x00000001
139#define PCH_UART_LSR_ERR (1<<7)
140
141#define PCH_UART_MSR_DCTS 0x00000001
142#define PCH_UART_MSR_DDSR 0x00000002
143#define PCH_UART_MSR_TERI 0x00000004
144#define PCH_UART_MSR_DDCD 0x00000008
145#define PCH_UART_MSR_CTS 0x00000010
146#define PCH_UART_MSR_DSR 0x00000020
147#define PCH_UART_MSR_RI 0x00000040
148#define PCH_UART_MSR_DCD 0x00000080
149#define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
150 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
151
152#define PCH_UART_DLL 0x00
153#define PCH_UART_DLM 0x01
154
Feng Tangd0114112012-02-06 17:24:43 +0800155#define PCH_UART_BRCSR 0x0E
156
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900157#define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
158#define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
159#define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
160#define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
161#define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
162
163#define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
164#define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
165#define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
166#define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
167#define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
168#define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
169#define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
170#define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
171#define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
172#define PCH_UART_HAL_STB1 0
173#define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
174
175#define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
176#define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
177#define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
178 PCH_UART_HAL_CLR_RX_FIFO)
179
180#define PCH_UART_HAL_DMA_MODE0 0
181#define PCH_UART_HAL_FIFO_DIS 0
182#define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
183#define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
184 PCH_UART_FCR_FIFO256)
185#define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
186#define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
187#define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
188#define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
189#define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
190#define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
191#define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
192#define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
193#define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
194#define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
195#define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
196#define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
197#define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
198#define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
199
200#define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
201#define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
202#define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
203#define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
204#define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
205
206#define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
207#define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
208#define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
209#define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
210#define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
211
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +0900212#define PCI_VENDOR_ID_ROHM 0x10DB
213
Alexander Steine30f8672011-11-15 15:04:07 -0800214#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
215
Darren Hart077175f2012-03-09 09:51:49 -0800216#define DEFAULT_UARTCLK 1843200 /* 1.8432 MHz */
217#define CMITC_UARTCLK 192000000 /* 192.0000 MHz */
218#define FRI2_64_UARTCLK 64000000 /* 64.0000 MHz */
219#define FRI2_48_UARTCLK 48000000 /* 48.0000 MHz */
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100220#define NTC1_UARTCLK 64000000 /* 64.0000 MHz */
Darren Hart29692d02013-06-25 18:53:22 -0700221#define MINNOW_UARTCLK 50000000 /* 50.0000 MHz */
Alexander Steine30f8672011-11-15 15:04:07 -0800222
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900223struct pch_uart_buffer {
224 unsigned char *buf;
225 int size;
226};
227
228struct eg20t_port {
229 struct uart_port port;
230 int port_type;
231 void __iomem *membase;
232 resource_size_t mapbase;
233 unsigned int iobase;
234 struct pci_dev *pdev;
235 int fifo_size;
Darren Harte26439c2013-07-29 15:15:07 -0700236 unsigned int uartclk;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900237 int start_tx;
238 int start_rx;
239 int tx_empty;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900240 int trigger;
241 int trigger_level;
242 struct pch_uart_buffer rxbuf;
243 unsigned int dmsr;
244 unsigned int fcr;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +0900245 unsigned int mcr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900246 unsigned int use_dma;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900247 struct dma_async_tx_descriptor *desc_tx;
248 struct dma_async_tx_descriptor *desc_rx;
249 struct pch_dma_slave param_tx;
250 struct pch_dma_slave param_rx;
251 struct dma_chan *chan_tx;
252 struct dma_chan *chan_rx;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900253 struct scatterlist *sg_tx_p;
254 int nent;
Peng Fan7afe9c32019-11-13 05:37:42 +0000255 int orig_nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900256 struct scatterlist sg_rx;
257 int tx_dma_use;
258 void *rx_buf_virt;
259 dma_addr_t rx_buf_dma;
Feng Tangd0114112012-02-06 17:24:43 +0800260
261 struct dentry *debugfs;
Alexander Stein50d16ca2014-03-25 14:05:08 +0100262#define IRQ_NAME_SIZE 17
263 char irq_name[IRQ_NAME_SIZE];
Darren Hartfe89def2012-06-19 14:00:18 -0700264
265 /* protect the eg20t_port private structure and io access to membase */
266 spinlock_t lock;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900267};
268
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900269/**
270 * struct pch_uart_driver_data - private data structure for UART-DMA
271 * @port_type: The number of DMA channel
272 * @line_no: UART port line number (0, 1, 2...)
273 */
274struct pch_uart_driver_data {
275 int port_type;
276 int line_no;
277};
278
279enum pch_uart_num_t {
280 pch_et20t_uart0 = 0,
281 pch_et20t_uart1,
282 pch_et20t_uart2,
283 pch_et20t_uart3,
284 pch_ml7213_uart0,
285 pch_ml7213_uart1,
286 pch_ml7213_uart2,
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900287 pch_ml7223_uart0,
288 pch_ml7223_uart1,
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900289 pch_ml7831_uart0,
290 pch_ml7831_uart1,
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900291};
292
293static struct pch_uart_driver_data drv_dat[] = {
294 [pch_et20t_uart0] = {PCH_UART_8LINE, 0},
295 [pch_et20t_uart1] = {PCH_UART_2LINE, 1},
296 [pch_et20t_uart2] = {PCH_UART_2LINE, 2},
297 [pch_et20t_uart3] = {PCH_UART_2LINE, 3},
298 [pch_ml7213_uart0] = {PCH_UART_8LINE, 0},
299 [pch_ml7213_uart1] = {PCH_UART_2LINE, 1},
300 [pch_ml7213_uart2] = {PCH_UART_2LINE, 2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900301 [pch_ml7223_uart0] = {PCH_UART_8LINE, 0},
302 [pch_ml7223_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900303 [pch_ml7831_uart0] = {PCH_UART_8LINE, 0},
304 [pch_ml7831_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900305};
306
Alexander Steine30f8672011-11-15 15:04:07 -0800307#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
308static struct eg20t_port *pch_uart_ports[PCH_UART_NR];
309#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900310static unsigned int default_baud = 9600;
Darren Hart2a44feb2012-03-09 09:51:50 -0800311static unsigned int user_uartclk = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900312static const int trigger_level_256[4] = { 1, 64, 128, 224 };
313static const int trigger_level_64[4] = { 1, 16, 32, 56 };
314static const int trigger_level_16[4] = { 1, 4, 8, 14 };
315static const int trigger_level_1[4] = { 1, 1, 1, 1 };
316
Feng Tangd0114112012-02-06 17:24:43 +0800317#ifdef CONFIG_DEBUG_FS
318
319#define PCH_REGS_BUFSIZE 1024
Stephen Boyd234e3402012-04-05 14:25:11 -0700320
Feng Tangd0114112012-02-06 17:24:43 +0800321
322static ssize_t port_show_regs(struct file *file, char __user *user_buf,
323 size_t count, loff_t *ppos)
324{
325 struct eg20t_port *priv = file->private_data;
326 char *buf;
327 u32 len = 0;
328 ssize_t ret;
329 unsigned char lcr;
330
331 buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL);
332 if (!buf)
333 return 0;
334
335 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
336 "PCH EG20T port[%d] regs:\n", priv->port.line);
337
338 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
339 "=================================\n");
340 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
341 "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER));
342 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
343 "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR));
344 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
345 "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR));
346 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
347 "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR));
348 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
349 "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR));
350 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
351 "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR));
352 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
353 "BRCSR: \t0x%02x\n",
354 ioread8(priv->membase + PCH_UART_BRCSR));
355
356 lcr = ioread8(priv->membase + UART_LCR);
357 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
358 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
359 "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL));
360 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
361 "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM));
362 iowrite8(lcr, priv->membase + UART_LCR);
363
364 if (len > PCH_REGS_BUFSIZE)
365 len = PCH_REGS_BUFSIZE;
366
367 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
368 kfree(buf);
369 return ret;
370}
371
372static const struct file_operations port_regs_ops = {
373 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700374 .open = simple_open,
Feng Tangd0114112012-02-06 17:24:43 +0800375 .read = port_show_regs,
376 .llseek = default_llseek,
377};
378#endif /* CONFIG_DEBUG_FS */
379
Darren Hart0a09ae92013-07-29 09:58:14 -0700380static struct dmi_system_id pch_uart_dmi_table[] = {
Darren Hart4e323482013-07-12 17:58:05 -0700381 {
382 .ident = "CM-iTC",
383 {
384 DMI_MATCH(DMI_BOARD_NAME, "CM-iTC"),
385 },
386 (void *)CMITC_UARTCLK,
387 },
388 {
389 .ident = "FRI2",
390 {
391 DMI_MATCH(DMI_BIOS_VERSION, "FRI2"),
392 },
393 (void *)FRI2_64_UARTCLK,
394 },
395 {
396 .ident = "Fish River Island II",
397 {
398 DMI_MATCH(DMI_PRODUCT_NAME, "Fish River Island II"),
399 },
400 (void *)FRI2_48_UARTCLK,
401 },
402 {
403 .ident = "COMe-mTT",
404 {
405 DMI_MATCH(DMI_BOARD_NAME, "COMe-mTT"),
406 },
407 (void *)NTC1_UARTCLK,
408 },
409 {
410 .ident = "nanoETXexpress-TT",
411 {
412 DMI_MATCH(DMI_BOARD_NAME, "nanoETXexpress-TT"),
413 },
414 (void *)NTC1_UARTCLK,
415 },
416 {
417 .ident = "MinnowBoard",
418 {
419 DMI_MATCH(DMI_BOARD_NAME, "MinnowBoard"),
420 },
421 (void *)MINNOW_UARTCLK,
422 },
Wei Yongjunbeadba52016-10-23 11:38:18 +0000423 { }
Darren Hart4e323482013-07-12 17:58:05 -0700424};
425
Darren Hart077175f2012-03-09 09:51:49 -0800426/* Return UART clock, checking for board specific clocks. */
Darren Harte26439c2013-07-29 15:15:07 -0700427static unsigned int pch_uart_get_uartclk(void)
Darren Hart077175f2012-03-09 09:51:49 -0800428{
Darren Hart4e323482013-07-12 17:58:05 -0700429 const struct dmi_system_id *d;
Darren Hart077175f2012-03-09 09:51:49 -0800430
Darren Hart2a44feb2012-03-09 09:51:50 -0800431 if (user_uartclk)
432 return user_uartclk;
433
Darren Hart4e323482013-07-12 17:58:05 -0700434 d = dmi_first_match(pch_uart_dmi_table);
435 if (d)
Darren Harte26439c2013-07-29 15:15:07 -0700436 return (unsigned long)d->driver_data;
Darren Hart29692d02013-06-25 18:53:22 -0700437
Darren Hart077175f2012-03-09 09:51:49 -0800438 return DEFAULT_UARTCLK;
439}
440
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900441static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
442 unsigned int flag)
443{
444 u8 ier = ioread8(priv->membase + UART_IER);
445 ier |= flag & PCH_UART_IER_MASK;
446 iowrite8(ier, priv->membase + UART_IER);
447}
448
449static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
450 unsigned int flag)
451{
452 u8 ier = ioread8(priv->membase + UART_IER);
453 ier &= ~(flag & PCH_UART_IER_MASK);
454 iowrite8(ier, priv->membase + UART_IER);
455}
456
Darren Harte26439c2013-07-29 15:15:07 -0700457static int pch_uart_hal_set_line(struct eg20t_port *priv, unsigned int baud,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900458 unsigned int parity, unsigned int bits,
459 unsigned int stb)
460{
461 unsigned int dll, dlm, lcr;
462 int div;
463
Darren Harta8a3ec92012-03-09 09:51:48 -0800464 div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900465 if (div < 0 || USHRT_MAX <= div) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900466 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900467 return -EINVAL;
468 }
469
470 dll = (unsigned int)div & 0x00FFU;
471 dlm = ((unsigned int)div >> 8) & 0x00FFU;
472
473 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900474 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900475 return -EINVAL;
476 }
477
478 if (bits & ~PCH_UART_LCR_WLS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900479 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900480 return -EINVAL;
481 }
482
483 if (stb & ~PCH_UART_LCR_STB) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900484 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900485 return -EINVAL;
486 }
487
488 lcr = parity;
489 lcr |= bits;
490 lcr |= stb;
491
Darren Harte26439c2013-07-29 15:15:07 -0700492 dev_dbg(priv->port.dev, "%s:baud = %u, div = %04x, lcr = %02x (%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900493 __func__, baud, div, lcr, jiffies);
494 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
495 iowrite8(dll, priv->membase + PCH_UART_DLL);
496 iowrite8(dlm, priv->membase + PCH_UART_DLM);
497 iowrite8(lcr, priv->membase + UART_LCR);
498
499 return 0;
500}
501
502static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
503 unsigned int flag)
504{
505 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900506 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
507 __func__, flag);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900508 return -EINVAL;
509 }
510
511 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
512 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
513 priv->membase + UART_FCR);
514 iowrite8(priv->fcr, priv->membase + UART_FCR);
515
516 return 0;
517}
518
519static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
520 unsigned int dmamode,
521 unsigned int fifo_size, unsigned int trigger)
522{
523 u8 fcr;
524
525 if (dmamode & ~PCH_UART_FCR_DMS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900526 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
527 __func__, dmamode);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900528 return -EINVAL;
529 }
530
531 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900532 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
533 __func__, fifo_size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900534 return -EINVAL;
535 }
536
537 if (trigger & ~PCH_UART_FCR_RFTL) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900538 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
539 __func__, trigger);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900540 return -EINVAL;
541 }
542
543 switch (priv->fifo_size) {
544 case 256:
545 priv->trigger_level =
546 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
547 break;
548 case 64:
549 priv->trigger_level =
550 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
551 break;
552 case 16:
553 priv->trigger_level =
554 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
555 break;
556 default:
557 priv->trigger_level =
558 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
559 break;
560 }
561 fcr =
562 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
563 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
564 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
565 priv->membase + UART_FCR);
566 iowrite8(fcr, priv->membase + UART_FCR);
567 priv->fcr = fcr;
568
569 return 0;
570}
571
572static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
573{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800574 unsigned int msr = ioread8(priv->membase + UART_MSR);
575 priv->dmsr = msr & PCH_UART_MSR_DELTA;
576 return (u8)msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900577}
578
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900579static void pch_uart_hal_write(struct eg20t_port *priv,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900580 const unsigned char *buf, int tx_size)
581{
582 int i;
583 unsigned int thr;
584
585 for (i = 0; i < tx_size;) {
586 thr = buf[i++];
587 iowrite8(thr, priv->membase + PCH_UART_THR);
588 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900589}
590
591static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
592 int rx_size)
593{
594 int i;
595 u8 rbr, lsr;
Liang Li1f9db092013-01-19 17:52:11 +0800596 struct uart_port *port = &priv->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900597
598 lsr = ioread8(priv->membase + UART_LSR);
599 for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
Liang Li1f9db092013-01-19 17:52:11 +0800600 i < rx_size && lsr & (UART_LSR_DR | UART_LSR_BI);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900601 lsr = ioread8(priv->membase + UART_LSR)) {
602 rbr = ioread8(priv->membase + PCH_UART_RBR);
Liang Li1f9db092013-01-19 17:52:11 +0800603
604 if (lsr & UART_LSR_BI) {
605 port->icount.brk++;
606 if (uart_handle_break(port))
607 continue;
608 }
Liang Lie8c5b562013-01-24 12:31:27 +0800609#ifdef SUPPORT_SYSRQ
Liang Li1f9db092013-01-19 17:52:11 +0800610 if (port->sysrq) {
611 if (uart_handle_sysrq_char(port, rbr))
612 continue;
613 }
Liang Lie8c5b562013-01-24 12:31:27 +0800614#endif
Liang Li1f9db092013-01-19 17:52:11 +0800615
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900616 buf[i++] = rbr;
617 }
618 return i;
619}
620
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900621static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900622{
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900623 return ioread8(priv->membase + UART_IIR) &\
624 (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900625}
626
627static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
628{
629 return ioread8(priv->membase + UART_LSR);
630}
631
632static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
633{
634 unsigned int lcr;
635
636 lcr = ioread8(priv->membase + UART_LCR);
637 if (on)
638 lcr |= PCH_UART_LCR_SB;
639 else
640 lcr &= ~PCH_UART_LCR_SB;
641
642 iowrite8(lcr, priv->membase + UART_LCR);
643}
644
645static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
646 int size)
647{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100648 struct uart_port *port = &priv->port;
649 struct tty_port *tport = &port->state->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900650
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100651 tty_insert_flip_string(tport, buf, size);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100652 tty_flip_buffer_push(tport);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900653
654 return 0;
655}
656
657static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
658{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800659 int ret = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900660 struct uart_port *port = &priv->port;
661
662 if (port->x_char) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900663 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n",
664 __func__, port->x_char, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900665 buf[0] = port->x_char;
666 port->x_char = 0;
667 ret = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900668 }
669
670 return ret;
671}
672
673static int dma_push_rx(struct eg20t_port *priv, int size)
674{
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900675 int room;
676 struct uart_port *port = &priv->port;
Jiri Slaby227434f2013-01-03 15:53:01 +0100677 struct tty_port *tport = &port->state->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900678
Jiri Slaby227434f2013-01-03 15:53:01 +0100679 room = tty_buffer_request_room(tport, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900680
681 if (room < size)
682 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
683 size - room);
684 if (!room)
Johan Hovold0b538612013-09-10 12:50:51 +0200685 return 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900686
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100687 tty_insert_flip_string(tport, sg_virt(&priv->sg_rx), size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900688
689 port->icount.rx += room;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900690
691 return room;
692}
693
694static void pch_free_dma(struct uart_port *port)
695{
696 struct eg20t_port *priv;
697 priv = container_of(port, struct eg20t_port, port);
698
699 if (priv->chan_tx) {
700 dma_release_channel(priv->chan_tx);
701 priv->chan_tx = NULL;
702 }
703 if (priv->chan_rx) {
704 dma_release_channel(priv->chan_rx);
705 priv->chan_rx = NULL;
706 }
Tomoya MORINAGAef4f9d42012-03-26 14:43:06 +0900707
708 if (priv->rx_buf_dma) {
709 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt,
710 priv->rx_buf_dma);
711 priv->rx_buf_virt = NULL;
712 priv->rx_buf_dma = 0;
713 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900714
715 return;
716}
717
718static bool filter(struct dma_chan *chan, void *slave)
719{
720 struct pch_dma_slave *param = slave;
721
722 if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
723 chan->device->dev)) {
724 chan->private = param;
725 return true;
726 } else {
727 return false;
728 }
729}
730
731static void pch_request_dma(struct uart_port *port)
732{
733 dma_cap_mask_t mask;
734 struct dma_chan *chan;
735 struct pci_dev *dma_dev;
736 struct pch_dma_slave *param;
737 struct eg20t_port *priv =
738 container_of(port, struct eg20t_port, port);
739 dma_cap_zero(mask);
740 dma_cap_set(DMA_SLAVE, mask);
741
Andy Shevchenko8368d6a2014-07-30 18:59:52 +0300742 /* Get DMA's dev information */
743 dma_dev = pci_get_slot(priv->pdev->bus,
744 PCI_DEVFN(PCI_SLOT(priv->pdev->devfn), 0));
745
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900746 /* Set Tx DMA */
747 param = &priv->param_tx;
748 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900749 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
750
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900751 param->tx_reg = port->mapbase + UART_TX;
752 chan = dma_request_channel(mask, filter, param);
753 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900754 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
755 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900756 return;
757 }
758 priv->chan_tx = chan;
759
760 /* Set Rx DMA */
761 param = &priv->param_rx;
762 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900763 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
764
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900765 param->rx_reg = port->mapbase + UART_RX;
766 chan = dma_request_channel(mask, filter, param);
767 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900768 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
769 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900770 dma_release_channel(priv->chan_tx);
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +0900771 priv->chan_tx = NULL;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900772 return;
773 }
774
775 /* Get Consistent memory for DMA */
776 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
777 &priv->rx_buf_dma, GFP_KERNEL);
778 priv->chan_rx = chan;
779}
780
781static void pch_dma_rx_complete(void *arg)
782{
783 struct eg20t_port *priv = arg;
784 struct uart_port *port = &priv->port;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900785 int count;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900786
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900787 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
788 count = dma_push_rx(priv, priv->trigger_level);
789 if (count)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100790 tty_flip_buffer_push(&port->state->port);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900791 async_tx_ack(priv->desc_rx);
Tomoya MORINAGAae213f32012-07-06 17:19:42 +0900792 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
793 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900794}
795
796static void pch_dma_tx_complete(void *arg)
797{
798 struct eg20t_port *priv = arg;
799 struct uart_port *port = &priv->port;
800 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900801 struct scatterlist *sg = priv->sg_tx_p;
802 int i;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900803
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900804 for (i = 0; i < priv->nent; i++, sg++) {
805 xmit->tail += sg_dma_len(sg);
806 port->icount.tx += sg_dma_len(sg);
807 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900808 xmit->tail &= UART_XMIT_SIZE - 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900809 async_tx_ack(priv->desc_tx);
Peng Fan7afe9c32019-11-13 05:37:42 +0000810 dma_unmap_sg(port->dev, sg, priv->orig_nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900811 priv->tx_dma_use = 0;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900812 priv->nent = 0;
Peng Fan7afe9c32019-11-13 05:37:42 +0000813 priv->orig_nent = 0;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900814 kfree(priv->sg_tx_p);
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900815 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900816}
817
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900818static int pop_tx(struct eg20t_port *priv, int size)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900819{
820 int count = 0;
821 struct uart_port *port = &priv->port;
822 struct circ_buf *xmit = &port->state->xmit;
823
824 if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
825 goto pop_tx_end;
826
827 do {
828 int cnt_to_end =
829 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
830 int sz = min(size - count, cnt_to_end);
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900831 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900832 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
833 count += sz;
834 } while (!uart_circ_empty(xmit) && count < size);
835
836pop_tx_end:
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900837 dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900838 count, size - count, jiffies);
839
840 return count;
841}
842
843static int handle_rx_to(struct eg20t_port *priv)
844{
845 struct pch_uart_buffer *buf;
846 int rx_size;
847 int ret;
848 if (!priv->start_rx) {
Tomoya MORINAGAae213f32012-07-06 17:19:42 +0900849 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
850 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900851 return 0;
852 }
853 buf = &priv->rxbuf;
854 do {
855 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
856 ret = push_rx(priv, buf->buf, rx_size);
857 if (ret)
858 return 0;
859 } while (rx_size == buf->size);
860
861 return PCH_UART_HANDLED_RX_INT;
862}
863
864static int handle_rx(struct eg20t_port *priv)
865{
866 return handle_rx_to(priv);
867}
868
869static int dma_handle_rx(struct eg20t_port *priv)
870{
871 struct uart_port *port = &priv->port;
872 struct dma_async_tx_descriptor *desc;
873 struct scatterlist *sg;
874
875 priv = container_of(port, struct eg20t_port, port);
876 sg = &priv->sg_rx;
877
878 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
879
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900880 sg_dma_len(sg) = priv->trigger_level;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900881
882 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
Tomoya MORINAGA1c518992010-12-16 16:13:29 +0900883 sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
884 ~PAGE_MASK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900885
886 sg_dma_address(sg) = priv->rx_buf_dma;
887
Alexandre Bounine16052822012-03-08 16:11:18 -0500888 desc = dmaengine_prep_slave_sg(priv->chan_rx,
Vinod Koula485df42011-10-14 10:47:38 +0530889 sg, 1, DMA_DEV_TO_MEM,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900890 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
891
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900892 if (!desc)
893 return 0;
894
895 priv->desc_rx = desc;
896 desc->callback = pch_dma_rx_complete;
897 desc->callback_param = priv;
898 desc->tx_submit(desc);
899 dma_async_issue_pending(priv->chan_rx);
900
901 return PCH_UART_HANDLED_RX_INT;
902}
903
904static unsigned int handle_tx(struct eg20t_port *priv)
905{
906 struct uart_port *port = &priv->port;
907 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900908 int fifo_size;
909 int tx_size;
910 int size;
911 int tx_empty;
912
913 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900914 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
915 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900916 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
917 priv->tx_empty = 1;
918 return 0;
919 }
920
921 fifo_size = max(priv->fifo_size, 1);
922 tx_empty = 1;
923 if (pop_tx_x(priv, xmit->buf)) {
924 pch_uart_hal_write(priv, xmit->buf, 1);
925 port->icount.tx++;
926 tx_empty = 0;
927 fifo_size--;
928 }
929 size = min(xmit->head - xmit->tail, fifo_size);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900930 if (size < 0)
931 size = fifo_size;
932
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900933 tx_size = pop_tx(priv, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900934 if (tx_size > 0) {
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900935 port->icount.tx += tx_size;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900936 tx_empty = 0;
937 }
938
939 priv->tx_empty = tx_empty;
940
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900941 if (tx_empty) {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900942 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900943 uart_write_wakeup(port);
944 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900945
946 return PCH_UART_HANDLED_TX_INT;
947}
948
949static unsigned int dma_handle_tx(struct eg20t_port *priv)
950{
951 struct uart_port *port = &priv->port;
952 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900953 struct scatterlist *sg;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900954 int nent;
955 int fifo_size;
956 int tx_empty;
957 struct dma_async_tx_descriptor *desc;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900958 int num;
959 int i;
960 int bytes;
961 int size;
962 int rem;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900963
964 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900965 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
966 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900967 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
968 priv->tx_empty = 1;
969 return 0;
970 }
971
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900972 if (priv->tx_dma_use) {
973 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
974 __func__, jiffies);
975 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
976 priv->tx_empty = 1;
977 return 0;
978 }
979
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900980 fifo_size = max(priv->fifo_size, 1);
981 tx_empty = 1;
982 if (pop_tx_x(priv, xmit->buf)) {
983 pch_uart_hal_write(priv, xmit->buf, 1);
984 port->icount.tx++;
985 tx_empty = 0;
986 fifo_size--;
987 }
988
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900989 bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
990 UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
991 xmit->tail, UART_XMIT_SIZE));
992 if (!bytes) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900993 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900994 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
995 uart_write_wakeup(port);
996 return 0;
997 }
998
999 if (bytes > fifo_size) {
1000 num = bytes / fifo_size + 1;
1001 size = fifo_size;
1002 rem = bytes % fifo_size;
1003 } else {
1004 num = 1;
1005 size = bytes;
1006 rem = bytes;
1007 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001008
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001009 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
1010 __func__, num, size, rem);
1011
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001012 priv->tx_dma_use = 1;
1013
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001014 priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
Fengguang Wua92098a2012-07-28 20:43:57 +08001015 if (!priv->sg_tx_p) {
1016 dev_err(priv->port.dev, "%s:kzalloc Failed\n", __func__);
1017 return 0;
1018 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001019
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001020 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
1021 sg = priv->sg_tx_p;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001022
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001023 for (i = 0; i < num; i++, sg++) {
1024 if (i == (num - 1))
1025 sg_set_page(sg, virt_to_page(xmit->buf),
1026 rem, fifo_size * i);
1027 else
1028 sg_set_page(sg, virt_to_page(xmit->buf),
1029 size, fifo_size * i);
1030 }
1031
1032 sg = priv->sg_tx_p;
1033 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001034 if (!nent) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001035 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001036 return 0;
1037 }
Peng Fan7afe9c32019-11-13 05:37:42 +00001038 priv->orig_nent = num;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001039 priv->nent = nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001040
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001041 for (i = 0; i < nent; i++, sg++) {
1042 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
1043 fifo_size * i;
1044 sg_dma_address(sg) = (sg_dma_address(sg) &
1045 ~(UART_XMIT_SIZE - 1)) + sg->offset;
1046 if (i == (nent - 1))
1047 sg_dma_len(sg) = rem;
1048 else
1049 sg_dma_len(sg) = size;
1050 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001051
Alexandre Bounine16052822012-03-08 16:11:18 -05001052 desc = dmaengine_prep_slave_sg(priv->chan_tx,
Vinod Koula485df42011-10-14 10:47:38 +05301053 priv->sg_tx_p, nent, DMA_MEM_TO_DEV,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001054 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001055 if (!desc) {
Geert Uytterhoeven493671a2014-07-11 18:13:26 +02001056 dev_err(priv->port.dev, "%s:dmaengine_prep_slave_sg Failed\n",
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001057 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001058 return 0;
1059 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001060 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001061 priv->desc_tx = desc;
1062 desc->callback = pch_dma_tx_complete;
1063 desc->callback_param = priv;
1064
1065 desc->tx_submit(desc);
1066
1067 dma_async_issue_pending(priv->chan_tx);
1068
1069 return PCH_UART_HANDLED_TX_INT;
1070}
1071
1072static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
1073{
Liang Li384e3012013-01-19 17:52:10 +08001074 struct uart_port *port = &priv->port;
1075 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
1076 char *error_msg[5] = {};
1077 int i = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001078
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001079 if (lsr & PCH_UART_LSR_ERR)
Liang Li384e3012013-01-19 17:52:10 +08001080 error_msg[i++] = "Error data in FIFO\n";
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001081
Liang Li384e3012013-01-19 17:52:10 +08001082 if (lsr & UART_LSR_FE) {
1083 port->icount.frame++;
1084 error_msg[i++] = " Framing Error\n";
1085 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001086
Liang Li384e3012013-01-19 17:52:10 +08001087 if (lsr & UART_LSR_PE) {
1088 port->icount.parity++;
1089 error_msg[i++] = " Parity Error\n";
1090 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001091
Liang Li384e3012013-01-19 17:52:10 +08001092 if (lsr & UART_LSR_OE) {
1093 port->icount.overrun++;
1094 error_msg[i++] = " Overrun Error\n";
1095 }
1096
1097 if (tty == NULL) {
1098 for (i = 0; error_msg[i] != NULL; i++)
1099 dev_err(&priv->pdev->dev, error_msg[i]);
Johan Hovoldfc0919c2013-09-10 12:50:49 +02001100 } else {
1101 tty_kref_put(tty);
Liang Li384e3012013-01-19 17:52:10 +08001102 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001103}
1104
1105static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
1106{
1107 struct eg20t_port *priv = dev_id;
1108 unsigned int handled;
1109 u8 lsr;
1110 int ret = 0;
Tomoya MORINAGA2a583642012-03-26 14:43:01 +09001111 unsigned char iid;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001112 unsigned long flags;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001113 int next = 1;
1114 u8 msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001115
Darren Hartfe89def2012-06-19 14:00:18 -07001116 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001117 handled = 0;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001118 while (next) {
1119 iid = pch_uart_hal_get_iid(priv);
1120 if (iid & PCH_UART_IIR_IP) /* No Interrupt */
1121 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001122 switch (iid) {
1123 case PCH_UART_IID_RLS: /* Receiver Line Status */
1124 lsr = pch_uart_hal_get_line_status(priv);
1125 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
1126 UART_LSR_PE | UART_LSR_OE)) {
1127 pch_uart_err_ir(priv, lsr);
1128 ret = PCH_UART_HANDLED_RX_ERR_INT;
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +09001129 } else {
1130 ret = PCH_UART_HANDLED_LS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001131 }
1132 break;
1133 case PCH_UART_IID_RDR: /* Received Data Ready */
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001134 if (priv->use_dma) {
1135 pch_uart_hal_disable_interrupt(priv,
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001136 PCH_UART_HAL_RX_INT |
1137 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001138 ret = dma_handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001139 if (!ret)
1140 pch_uart_hal_enable_interrupt(priv,
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001141 PCH_UART_HAL_RX_INT |
1142 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001143 } else {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001144 ret = handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001145 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001146 break;
1147 case PCH_UART_IID_RDR_TO: /* Received Data Ready
1148 (FIFO Timeout) */
1149 ret = handle_rx_to(priv);
1150 break;
1151 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1152 Empty */
1153 if (priv->use_dma)
1154 ret = dma_handle_tx(priv);
1155 else
1156 ret = handle_tx(priv);
1157 break;
1158 case PCH_UART_IID_MS: /* Modem Status */
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001159 msr = pch_uart_hal_get_modem(priv);
1160 next = 0; /* MS ir prioirty is the lowest. So, MS ir
1161 means final interrupt */
1162 if ((msr & UART_MSR_ANY_DELTA) == 0)
1163 break;
1164 ret |= PCH_UART_HANDLED_MS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001165 break;
1166 default: /* Never junp to this label */
Tomoya MORINAGAb23954a32012-03-26 14:43:02 +09001167 dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__,
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001168 iid, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001169 ret = -1;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001170 next = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001171 break;
1172 }
1173 handled |= (unsigned int)ret;
1174 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001175
Darren Hartfe89def2012-06-19 14:00:18 -07001176 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001177 return IRQ_RETVAL(handled);
1178}
1179
1180/* This function tests whether the transmitter fifo and shifter for the port
1181 described by 'port' is empty. */
1182static unsigned int pch_uart_tx_empty(struct uart_port *port)
1183{
1184 struct eg20t_port *priv;
Feng Tang30c6c6b2012-02-06 17:24:44 +08001185
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001186 priv = container_of(port, struct eg20t_port, port);
1187 if (priv->tx_empty)
Feng Tang30c6c6b2012-02-06 17:24:44 +08001188 return TIOCSER_TEMT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001189 else
Feng Tang30c6c6b2012-02-06 17:24:44 +08001190 return 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001191}
1192
1193/* Returns the current state of modem control inputs. */
1194static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1195{
1196 struct eg20t_port *priv;
1197 u8 modem;
1198 unsigned int ret = 0;
1199
1200 priv = container_of(port, struct eg20t_port, port);
1201 modem = pch_uart_hal_get_modem(priv);
1202
1203 if (modem & UART_MSR_DCD)
1204 ret |= TIOCM_CAR;
1205
1206 if (modem & UART_MSR_RI)
1207 ret |= TIOCM_RNG;
1208
1209 if (modem & UART_MSR_DSR)
1210 ret |= TIOCM_DSR;
1211
1212 if (modem & UART_MSR_CTS)
1213 ret |= TIOCM_CTS;
1214
1215 return ret;
1216}
1217
1218static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1219{
1220 u32 mcr = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001221 struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1222
1223 if (mctrl & TIOCM_DTR)
1224 mcr |= UART_MCR_DTR;
1225 if (mctrl & TIOCM_RTS)
1226 mcr |= UART_MCR_RTS;
1227 if (mctrl & TIOCM_LOOP)
1228 mcr |= UART_MCR_LOOP;
1229
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001230 if (priv->mcr & UART_MCR_AFE)
1231 mcr |= UART_MCR_AFE;
1232
1233 if (mctrl)
1234 iowrite8(mcr, priv->membase + UART_MCR);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001235}
1236
1237static void pch_uart_stop_tx(struct uart_port *port)
1238{
1239 struct eg20t_port *priv;
1240 priv = container_of(port, struct eg20t_port, port);
1241 priv->start_tx = 0;
1242 priv->tx_dma_use = 0;
1243}
1244
1245static void pch_uart_start_tx(struct uart_port *port)
1246{
1247 struct eg20t_port *priv;
1248
1249 priv = container_of(port, struct eg20t_port, port);
1250
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001251 if (priv->use_dma) {
1252 if (priv->tx_dma_use) {
1253 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1254 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001255 return;
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001256 }
1257 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001258
1259 priv->start_tx = 1;
1260 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1261}
1262
1263static void pch_uart_stop_rx(struct uart_port *port)
1264{
1265 struct eg20t_port *priv;
1266 priv = container_of(port, struct eg20t_port, port);
1267 priv->start_rx = 0;
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001268 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
1269 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001270}
1271
1272/* Enable the modem status interrupts. */
1273static void pch_uart_enable_ms(struct uart_port *port)
1274{
1275 struct eg20t_port *priv;
1276 priv = container_of(port, struct eg20t_port, port);
1277 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1278}
1279
1280/* Control the transmission of a break signal. */
1281static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1282{
1283 struct eg20t_port *priv;
1284 unsigned long flags;
1285
1286 priv = container_of(port, struct eg20t_port, port);
Darren Hartfe89def2012-06-19 14:00:18 -07001287 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001288 pch_uart_hal_set_break(priv, ctl);
Darren Hartfe89def2012-06-19 14:00:18 -07001289 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001290}
1291
1292/* Grab any interrupt resources and initialise any low level driver state. */
1293static int pch_uart_startup(struct uart_port *port)
1294{
1295 struct eg20t_port *priv;
1296 int ret;
1297 int fifo_size;
1298 int trigger_level;
1299
1300 priv = container_of(port, struct eg20t_port, port);
1301 priv->tx_empty = 1;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001302
1303 if (port->uartclk)
Darren Harta8a3ec92012-03-09 09:51:48 -08001304 priv->uartclk = port->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001305 else
Darren Harta8a3ec92012-03-09 09:51:48 -08001306 port->uartclk = priv->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001307
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001308 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1309 ret = pch_uart_hal_set_line(priv, default_baud,
1310 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1311 PCH_UART_HAL_STB1);
1312 if (ret)
1313 return ret;
1314
1315 switch (priv->fifo_size) {
1316 case 256:
1317 fifo_size = PCH_UART_HAL_FIFO256;
1318 break;
1319 case 64:
1320 fifo_size = PCH_UART_HAL_FIFO64;
1321 break;
1322 case 16:
1323 fifo_size = PCH_UART_HAL_FIFO16;
Alan Cox669bd452012-07-02 18:51:38 +01001324 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001325 case 1:
1326 default:
1327 fifo_size = PCH_UART_HAL_FIFO_DIS;
1328 break;
1329 }
1330
1331 switch (priv->trigger) {
1332 case PCH_UART_HAL_TRIGGER1:
1333 trigger_level = 1;
1334 break;
1335 case PCH_UART_HAL_TRIGGER_L:
1336 trigger_level = priv->fifo_size / 4;
1337 break;
1338 case PCH_UART_HAL_TRIGGER_M:
1339 trigger_level = priv->fifo_size / 2;
1340 break;
1341 case PCH_UART_HAL_TRIGGER_H:
1342 default:
1343 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1344 break;
1345 }
1346
1347 priv->trigger_level = trigger_level;
1348 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1349 fifo_size, priv->trigger);
1350 if (ret < 0)
1351 return ret;
1352
1353 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
Alexander Stein50d16ca2014-03-25 14:05:08 +01001354 priv->irq_name, priv);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001355 if (ret < 0)
1356 return ret;
1357
1358 if (priv->use_dma)
1359 pch_request_dma(port);
1360
1361 priv->start_rx = 1;
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001362 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
1363 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001364 uart_update_timeout(port, CS8, default_baud);
1365
1366 return 0;
1367}
1368
1369static void pch_uart_shutdown(struct uart_port *port)
1370{
1371 struct eg20t_port *priv;
1372 int ret;
1373
1374 priv = container_of(port, struct eg20t_port, port);
1375 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1376 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1377 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1378 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1379 if (ret)
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001380 dev_err(priv->port.dev,
1381 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001382
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +09001383 pch_free_dma(port);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001384
1385 free_irq(priv->port.irq, priv);
1386}
1387
1388/* Change the port parameters, including word length, parity, stop
1389 *bits. Update read_status_mask and ignore_status_mask to indicate
1390 *the types of events we are interested in receiving. */
1391static void pch_uart_set_termios(struct uart_port *port,
1392 struct ktermios *termios, struct ktermios *old)
1393{
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001394 int rtn;
Darren Harte26439c2013-07-29 15:15:07 -07001395 unsigned int baud, parity, bits, stb;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001396 struct eg20t_port *priv;
1397 unsigned long flags;
1398
1399 priv = container_of(port, struct eg20t_port, port);
1400 switch (termios->c_cflag & CSIZE) {
1401 case CS5:
1402 bits = PCH_UART_HAL_5BIT;
1403 break;
1404 case CS6:
1405 bits = PCH_UART_HAL_6BIT;
1406 break;
1407 case CS7:
1408 bits = PCH_UART_HAL_7BIT;
1409 break;
1410 default: /* CS8 */
1411 bits = PCH_UART_HAL_8BIT;
1412 break;
1413 }
1414 if (termios->c_cflag & CSTOPB)
1415 stb = PCH_UART_HAL_STB2;
1416 else
1417 stb = PCH_UART_HAL_STB1;
1418
1419 if (termios->c_cflag & PARENB) {
Tomoya MORINAGA2fc39ae2012-07-06 17:19:43 +09001420 if (termios->c_cflag & PARODD)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001421 parity = PCH_UART_HAL_PARITY_ODD;
1422 else
1423 parity = PCH_UART_HAL_PARITY_EVEN;
1424
Feng Tang30c6c6b2012-02-06 17:24:44 +08001425 } else
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001426 parity = PCH_UART_HAL_PARITY_NONE;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001427
1428 /* Only UART0 has auto hardware flow function */
1429 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1430 priv->mcr |= UART_MCR_AFE;
1431 else
1432 priv->mcr &= ~UART_MCR_AFE;
1433
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001434 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1435
1436 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1437
Darren Hartfe89def2012-06-19 14:00:18 -07001438 spin_lock_irqsave(&priv->lock, flags);
1439 spin_lock(&port->lock);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001440
1441 uart_update_timeout(port, termios->c_cflag, baud);
1442 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1443 if (rtn)
1444 goto out;
1445
Tomoya MORINAGAa1d7cfe2011-10-27 15:45:18 +09001446 pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001447 /* Don't rewrite B0 */
1448 if (tty_termios_baud_rate(termios))
1449 tty_termios_encode_baud_rate(termios, baud, baud);
1450
1451out:
Darren Hartfe89def2012-06-19 14:00:18 -07001452 spin_unlock(&port->lock);
1453 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001454}
1455
1456static const char *pch_uart_type(struct uart_port *port)
1457{
1458 return KBUILD_MODNAME;
1459}
1460
1461static void pch_uart_release_port(struct uart_port *port)
1462{
1463 struct eg20t_port *priv;
1464
1465 priv = container_of(port, struct eg20t_port, port);
1466 pci_iounmap(priv->pdev, priv->membase);
1467 pci_release_regions(priv->pdev);
1468}
1469
1470static int pch_uart_request_port(struct uart_port *port)
1471{
1472 struct eg20t_port *priv;
1473 int ret;
1474 void __iomem *membase;
1475
1476 priv = container_of(port, struct eg20t_port, port);
1477 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1478 if (ret < 0)
1479 return -EBUSY;
1480
1481 membase = pci_iomap(priv->pdev, 1, 0);
1482 if (!membase) {
1483 pci_release_regions(priv->pdev);
1484 return -EBUSY;
1485 }
1486 priv->membase = port->membase = membase;
1487
1488 return 0;
1489}
1490
1491static void pch_uart_config_port(struct uart_port *port, int type)
1492{
1493 struct eg20t_port *priv;
1494
1495 priv = container_of(port, struct eg20t_port, port);
1496 if (type & UART_CONFIG_TYPE) {
1497 port->type = priv->port_type;
1498 pch_uart_request_port(port);
1499 }
1500}
1501
1502static int pch_uart_verify_port(struct uart_port *port,
1503 struct serial_struct *serinfo)
1504{
1505 struct eg20t_port *priv;
1506
1507 priv = container_of(port, struct eg20t_port, port);
1508 if (serinfo->flags & UPF_LOW_LATENCY) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001509 dev_info(priv->port.dev,
1510 "PCH UART : Use PIO Mode (without DMA)\n");
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001511 priv->use_dma = 0;
1512 serinfo->flags &= ~UPF_LOW_LATENCY;
1513 } else {
1514#ifndef CONFIG_PCH_DMA
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001515 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1516 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001517 return -EOPNOTSUPP;
1518#endif
Sebastian Andrzej Siewiore41c0982013-12-04 20:52:49 +01001519 if (!priv->use_dma) {
Tomoya MORINAGAaf6d17c2012-04-12 10:47:50 +09001520 pch_request_dma(port);
Sebastian Andrzej Siewiore41c0982013-12-04 20:52:49 +01001521 if (priv->chan_rx)
1522 priv->use_dma = 1;
1523 }
1524 dev_info(priv->port.dev, "PCH UART: %s\n",
1525 priv->use_dma ?
1526 "Use DMA Mode" : "No DMA");
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001527 }
1528
1529 return 0;
1530}
1531
Luis Henriques09a51632013-08-14 23:18:37 +01001532#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_PCH_UART_CONSOLE)
Alexander Steine30f8672011-11-15 15:04:07 -08001533/*
1534 * Wait for transmitter & holding register to empty
1535 */
1536static void wait_for_xmitr(struct eg20t_port *up, int bits)
1537{
1538 unsigned int status, tmout = 10000;
1539
1540 /* Wait up to 10ms for the character(s) to be sent. */
1541 for (;;) {
1542 status = ioread8(up->membase + UART_LSR);
1543
1544 if ((status & bits) == bits)
1545 break;
1546 if (--tmout == 0)
1547 break;
1548 udelay(1);
1549 }
1550
1551 /* Wait up to 1s for flow control if necessary */
1552 if (up->port.flags & UPF_CONS_FLOW) {
1553 unsigned int tmout;
1554 for (tmout = 1000000; tmout; tmout--) {
1555 unsigned int msr = ioread8(up->membase + UART_MSR);
1556 if (msr & UART_MSR_CTS)
1557 break;
1558 udelay(1);
1559 touch_nmi_watchdog();
1560 }
1561 }
1562}
Luis Henriques09a51632013-08-14 23:18:37 +01001563#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_PCH_UART_CONSOLE */
Alexander Steine30f8672011-11-15 15:04:07 -08001564
Liang Lief44d282013-03-05 22:30:38 +08001565#ifdef CONFIG_CONSOLE_POLL
1566/*
1567 * Console polling routines for communicate via uart while
1568 * in an interrupt or debug context.
1569 */
1570static int pch_uart_get_poll_char(struct uart_port *port)
1571{
1572 struct eg20t_port *priv =
1573 container_of(port, struct eg20t_port, port);
1574 u8 lsr = ioread8(priv->membase + UART_LSR);
1575
1576 if (!(lsr & UART_LSR_DR))
1577 return NO_POLL_CHAR;
1578
1579 return ioread8(priv->membase + PCH_UART_RBR);
1580}
1581
1582
1583static void pch_uart_put_poll_char(struct uart_port *port,
1584 unsigned char c)
1585{
1586 unsigned int ier;
1587 struct eg20t_port *priv =
1588 container_of(port, struct eg20t_port, port);
1589
1590 /*
1591 * First save the IER then disable the interrupts
1592 */
1593 ier = ioread8(priv->membase + UART_IER);
1594 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1595
1596 wait_for_xmitr(priv, UART_LSR_THRE);
1597 /*
1598 * Send the character out.
Liang Lief44d282013-03-05 22:30:38 +08001599 */
1600 iowrite8(c, priv->membase + PCH_UART_THR);
Liang Lief44d282013-03-05 22:30:38 +08001601
1602 /*
1603 * Finally, wait for transmitter to become empty
1604 * and restore the IER
1605 */
1606 wait_for_xmitr(priv, BOTH_EMPTY);
1607 iowrite8(ier, priv->membase + UART_IER);
1608}
1609#endif /* CONFIG_CONSOLE_POLL */
1610
Julia Lawall069a47e2016-09-01 19:51:35 +02001611static const struct uart_ops pch_uart_ops = {
Liang Lief44d282013-03-05 22:30:38 +08001612 .tx_empty = pch_uart_tx_empty,
1613 .set_mctrl = pch_uart_set_mctrl,
1614 .get_mctrl = pch_uart_get_mctrl,
1615 .stop_tx = pch_uart_stop_tx,
1616 .start_tx = pch_uart_start_tx,
1617 .stop_rx = pch_uart_stop_rx,
1618 .enable_ms = pch_uart_enable_ms,
1619 .break_ctl = pch_uart_break_ctl,
1620 .startup = pch_uart_startup,
1621 .shutdown = pch_uart_shutdown,
1622 .set_termios = pch_uart_set_termios,
1623/* .pm = pch_uart_pm, Not supported yet */
Liang Lief44d282013-03-05 22:30:38 +08001624 .type = pch_uart_type,
1625 .release_port = pch_uart_release_port,
1626 .request_port = pch_uart_request_port,
1627 .config_port = pch_uart_config_port,
1628 .verify_port = pch_uart_verify_port,
1629#ifdef CONFIG_CONSOLE_POLL
1630 .poll_get_char = pch_uart_get_poll_char,
1631 .poll_put_char = pch_uart_put_poll_char,
1632#endif
1633};
1634
1635#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1636
Alexander Steine30f8672011-11-15 15:04:07 -08001637static void pch_console_putchar(struct uart_port *port, int ch)
1638{
1639 struct eg20t_port *priv =
1640 container_of(port, struct eg20t_port, port);
1641
1642 wait_for_xmitr(priv, UART_LSR_THRE);
1643 iowrite8(ch, priv->membase + PCH_UART_THR);
1644}
1645
1646/*
1647 * Print a string to the serial port trying not to disturb
1648 * any possible real use of the port...
1649 *
1650 * The console_lock must be held when we get here.
1651 */
1652static void
1653pch_console_write(struct console *co, const char *s, unsigned int count)
1654{
1655 struct eg20t_port *priv;
Alexander Steine30f8672011-11-15 15:04:07 -08001656 unsigned long flags;
Darren Hartfe89def2012-06-19 14:00:18 -07001657 int priv_locked = 1;
1658 int port_locked = 1;
Alexander Steine30f8672011-11-15 15:04:07 -08001659 u8 ier;
Alexander Steine30f8672011-11-15 15:04:07 -08001660
1661 priv = pch_uart_ports[co->index];
1662
1663 touch_nmi_watchdog();
1664
1665 local_irq_save(flags);
1666 if (priv->port.sysrq) {
Liang Li1f9db092013-01-19 17:52:11 +08001667 /* call to uart_handle_sysrq_char already took the priv lock */
1668 priv_locked = 0;
Darren Hartfe89def2012-06-19 14:00:18 -07001669 /* serial8250_handle_port() already took the port lock */
1670 port_locked = 0;
Alexander Steine30f8672011-11-15 15:04:07 -08001671 } else if (oops_in_progress) {
Darren Hartfe89def2012-06-19 14:00:18 -07001672 priv_locked = spin_trylock(&priv->lock);
1673 port_locked = spin_trylock(&priv->port.lock);
1674 } else {
1675 spin_lock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001676 spin_lock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001677 }
Alexander Steine30f8672011-11-15 15:04:07 -08001678
1679 /*
1680 * First save the IER then disable the interrupts
1681 */
1682 ier = ioread8(priv->membase + UART_IER);
1683
1684 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1685
1686 uart_console_write(&priv->port, s, count, pch_console_putchar);
1687
1688 /*
1689 * Finally, wait for transmitter to become empty
1690 * and restore the IER
1691 */
1692 wait_for_xmitr(priv, BOTH_EMPTY);
1693 iowrite8(ier, priv->membase + UART_IER);
1694
Darren Hartfe89def2012-06-19 14:00:18 -07001695 if (port_locked)
Alexander Steine30f8672011-11-15 15:04:07 -08001696 spin_unlock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001697 if (priv_locked)
1698 spin_unlock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001699 local_irq_restore(flags);
1700}
1701
1702static int __init pch_console_setup(struct console *co, char *options)
1703{
1704 struct uart_port *port;
Darren Hart7ce92512012-03-09 09:51:51 -08001705 int baud = default_baud;
Alexander Steine30f8672011-11-15 15:04:07 -08001706 int bits = 8;
1707 int parity = 'n';
1708 int flow = 'n';
1709
1710 /*
1711 * Check whether an invalid uart number has been specified, and
1712 * if so, search for the first available port that does have
1713 * console support.
1714 */
1715 if (co->index >= PCH_UART_NR)
1716 co->index = 0;
1717 port = &pch_uart_ports[co->index]->port;
1718
1719 if (!port || (!port->iobase && !port->membase))
1720 return -ENODEV;
1721
Darren Hart077175f2012-03-09 09:51:49 -08001722 port->uartclk = pch_uart_get_uartclk();
Alexander Steine30f8672011-11-15 15:04:07 -08001723
1724 if (options)
1725 uart_parse_options(options, &baud, &parity, &bits, &flow);
1726
1727 return uart_set_options(port, co, baud, parity, bits, flow);
1728}
1729
1730static struct uart_driver pch_uart_driver;
1731
1732static struct console pch_console = {
1733 .name = PCH_UART_DRIVER_DEVICE,
1734 .write = pch_console_write,
1735 .device = uart_console_device,
1736 .setup = pch_console_setup,
1737 .flags = CON_PRINTBUFFER | CON_ANYTIME,
1738 .index = -1,
1739 .data = &pch_uart_driver,
1740};
1741
1742#define PCH_CONSOLE (&pch_console)
1743#else
1744#define PCH_CONSOLE NULL
Liang Lief44d282013-03-05 22:30:38 +08001745#endif /* CONFIG_SERIAL_PCH_UART_CONSOLE */
Alexander Steine30f8672011-11-15 15:04:07 -08001746
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001747static struct uart_driver pch_uart_driver = {
1748 .owner = THIS_MODULE,
1749 .driver_name = KBUILD_MODNAME,
1750 .dev_name = PCH_UART_DRIVER_DEVICE,
1751 .major = 0,
1752 .minor = 0,
1753 .nr = PCH_UART_NR,
Alexander Steine30f8672011-11-15 15:04:07 -08001754 .cons = PCH_CONSOLE,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001755};
1756
1757static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001758 const struct pci_device_id *id)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001759{
1760 struct eg20t_port *priv;
1761 int ret;
1762 unsigned int iobase;
1763 unsigned int mapbase;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001764 unsigned char *rxbuf;
Darren Hart077175f2012-03-09 09:51:49 -08001765 int fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001766 int port_type;
1767 struct pch_uart_driver_data *board;
Jingoo Han6ec06562014-02-05 09:58:02 +09001768#ifdef CONFIG_DEBUG_FS
Feng Tangd0114112012-02-06 17:24:43 +08001769 char name[32]; /* for debugfs file name */
Jingoo Han6ec06562014-02-05 09:58:02 +09001770#endif
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001771
1772 board = &drv_dat[id->driver_data];
1773 port_type = board->port_type;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001774
1775 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1776 if (priv == NULL)
1777 goto init_port_alloc_err;
1778
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001779 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001780 if (!rxbuf)
1781 goto init_port_free_txbuf;
1782
1783 switch (port_type) {
1784 case PORT_UNKNOWN:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001785 fifosize = 256; /* EG20T/ML7213: UART0 */
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001786 break;
1787 case PORT_8250:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001788 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001789 break;
1790 default:
1791 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1792 goto init_port_hal_free;
1793 }
1794
Alexander Steine4635952011-07-04 08:58:31 +02001795 pci_enable_msi(pdev);
Tomoya MORINAGA867c9022012-04-02 14:36:22 +09001796 pci_set_master(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001797
Darren Hartfe89def2012-06-19 14:00:18 -07001798 spin_lock_init(&priv->lock);
1799
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001800 iobase = pci_resource_start(pdev, 0);
1801 mapbase = pci_resource_start(pdev, 1);
1802 priv->mapbase = mapbase;
1803 priv->iobase = iobase;
1804 priv->pdev = pdev;
1805 priv->tx_empty = 1;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001806 priv->rxbuf.buf = rxbuf;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001807 priv->rxbuf.size = PAGE_SIZE;
1808
1809 priv->fifo_size = fifosize;
Darren Hart077175f2012-03-09 09:51:49 -08001810 priv->uartclk = pch_uart_get_uartclk();
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001811 priv->port_type = PORT_MAX_8250 + port_type + 1;
1812 priv->port.dev = &pdev->dev;
1813 priv->port.iobase = iobase;
1814 priv->port.membase = NULL;
1815 priv->port.mapbase = mapbase;
1816 priv->port.irq = pdev->irq;
1817 priv->port.iotype = UPIO_PORT;
1818 priv->port.ops = &pch_uart_ops;
1819 priv->port.flags = UPF_BOOT_AUTOCONF;
1820 priv->port.fifosize = fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001821 priv->port.line = board->line_no;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001822 priv->trigger = PCH_UART_HAL_TRIGGER_M;
1823
Alexander Stein50d16ca2014-03-25 14:05:08 +01001824 snprintf(priv->irq_name, IRQ_NAME_SIZE,
1825 KBUILD_MODNAME ":" PCH_UART_DRIVER_DEVICE "%d",
1826 priv->port.line);
1827
Tomoya MORINAGA7e461322011-02-23 10:03:13 +09001828 spin_lock_init(&priv->port.lock);
1829
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001830 pci_set_drvdata(pdev, priv);
Feng Tang6f56d0f2012-02-06 17:24:45 +08001831 priv->trigger_level = 1;
1832 priv->fcr = 0;
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001833
Zubair Lutfullah Kakakhel7789e5a2016-08-12 12:48:54 +01001834 if (pdev->dev.of_node)
1835 of_property_read_u32(pdev->dev.of_node, "clock-frequency"
1836 , &user_uartclk);
1837
Alexander Steine30f8672011-11-15 15:04:07 -08001838#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1839 pch_uart_ports[board->line_no] = priv;
1840#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001841 ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1842 if (ret < 0)
1843 goto init_port_hal_free;
1844
Feng Tangd0114112012-02-06 17:24:43 +08001845#ifdef CONFIG_DEBUG_FS
1846 snprintf(name, sizeof(name), "uart%d_regs", board->line_no);
1847 priv->debugfs = debugfs_create_file(name, S_IFREG | S_IRUGO,
1848 NULL, priv, &port_regs_ops);
1849#endif
1850
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001851 return priv;
1852
1853init_port_hal_free:
Alexander Steine30f8672011-11-15 15:04:07 -08001854#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1855 pch_uart_ports[board->line_no] = NULL;
1856#endif
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001857 free_page((unsigned long)rxbuf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001858init_port_free_txbuf:
1859 kfree(priv);
1860init_port_alloc_err:
1861
1862 return NULL;
1863}
1864
1865static void pch_uart_exit_port(struct eg20t_port *priv)
1866{
Feng Tangd0114112012-02-06 17:24:43 +08001867
1868#ifdef CONFIG_DEBUG_FS
1869 if (priv->debugfs)
1870 debugfs_remove(priv->debugfs);
1871#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001872 uart_remove_one_port(&pch_uart_driver, &priv->port);
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001873 free_page((unsigned long)priv->rxbuf.buf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001874}
1875
1876static void pch_uart_pci_remove(struct pci_dev *pdev)
1877{
Feng Tang6f56d0f2012-02-06 17:24:45 +08001878 struct eg20t_port *priv = pci_get_drvdata(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001879
1880 pci_disable_msi(pdev);
Alexander Steine30f8672011-11-15 15:04:07 -08001881
1882#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1883 pch_uart_ports[priv->port.line] = NULL;
1884#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001885 pch_uart_exit_port(priv);
1886 pci_disable_device(pdev);
1887 kfree(priv);
1888 return;
1889}
1890#ifdef CONFIG_PM
1891static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1892{
1893 struct eg20t_port *priv = pci_get_drvdata(pdev);
1894
1895 uart_suspend_port(&pch_uart_driver, &priv->port);
1896
1897 pci_save_state(pdev);
1898 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1899 return 0;
1900}
1901
1902static int pch_uart_pci_resume(struct pci_dev *pdev)
1903{
1904 struct eg20t_port *priv = pci_get_drvdata(pdev);
1905 int ret;
1906
1907 pci_set_power_state(pdev, PCI_D0);
1908 pci_restore_state(pdev);
1909
1910 ret = pci_enable_device(pdev);
1911 if (ret) {
1912 dev_err(&pdev->dev,
1913 "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
1914 return ret;
1915 }
1916
1917 uart_resume_port(&pch_uart_driver, &priv->port);
1918
1919 return 0;
1920}
1921#else
1922#define pch_uart_pci_suspend NULL
1923#define pch_uart_pci_resume NULL
1924#endif
1925
Jingoo Han311df742013-12-03 08:26:37 +09001926static const struct pci_device_id pch_uart_pci_id[] = {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001927 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001928 .driver_data = pch_et20t_uart0},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001929 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001930 .driver_data = pch_et20t_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001931 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001932 .driver_data = pch_et20t_uart2},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001933 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001934 .driver_data = pch_et20t_uart3},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001935 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001936 .driver_data = pch_ml7213_uart0},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001937 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001938 .driver_data = pch_ml7213_uart1},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001939 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001940 .driver_data = pch_ml7213_uart2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +09001941 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1942 .driver_data = pch_ml7223_uart0},
1943 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1944 .driver_data = pch_ml7223_uart1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +09001945 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1946 .driver_data = pch_ml7831_uart0},
1947 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1948 .driver_data = pch_ml7831_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001949 {0,},
1950};
1951
Bill Pemberton9671f092012-11-19 13:21:50 -05001952static int pch_uart_pci_probe(struct pci_dev *pdev,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001953 const struct pci_device_id *id)
1954{
1955 int ret;
1956 struct eg20t_port *priv;
1957
1958 ret = pci_enable_device(pdev);
1959 if (ret < 0)
1960 goto probe_error;
1961
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001962 priv = pch_uart_init_port(pdev, id);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001963 if (!priv) {
1964 ret = -EBUSY;
1965 goto probe_disable_device;
1966 }
1967 pci_set_drvdata(pdev, priv);
1968
1969 return ret;
1970
1971probe_disable_device:
Alexander Steine4635952011-07-04 08:58:31 +02001972 pci_disable_msi(pdev);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001973 pci_disable_device(pdev);
1974probe_error:
1975 return ret;
1976}
1977
1978static struct pci_driver pch_uart_pci_driver = {
1979 .name = "pch_uart",
1980 .id_table = pch_uart_pci_id,
1981 .probe = pch_uart_pci_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001982 .remove = pch_uart_pci_remove,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001983 .suspend = pch_uart_pci_suspend,
1984 .resume = pch_uart_pci_resume,
1985};
1986
1987static int __init pch_uart_module_init(void)
1988{
1989 int ret;
1990
1991 /* register as UART driver */
1992 ret = uart_register_driver(&pch_uart_driver);
1993 if (ret < 0)
1994 return ret;
1995
1996 /* register as PCI driver */
1997 ret = pci_register_driver(&pch_uart_pci_driver);
1998 if (ret < 0)
1999 uart_unregister_driver(&pch_uart_driver);
2000
2001 return ret;
2002}
2003module_init(pch_uart_module_init);
2004
2005static void __exit pch_uart_module_exit(void)
2006{
2007 pci_unregister_driver(&pch_uart_pci_driver);
2008 uart_unregister_driver(&pch_uart_driver);
2009}
2010module_exit(pch_uart_module_exit);
2011
2012MODULE_LICENSE("GPL v2");
2013MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
Ben Hutchings52592da2013-09-01 19:26:37 +01002014MODULE_DEVICE_TABLE(pci, pch_uart_pci_id);
2015
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09002016module_param(default_baud, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08002017MODULE_PARM_DESC(default_baud,
2018 "Default BAUD for initial driver state and console (default 9600)");
Darren Hart2a44feb2012-03-09 09:51:50 -08002019module_param(user_uartclk, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08002020MODULE_PARM_DESC(user_uartclk,
2021 "Override UART default or board specific UART clock");