blob: aab777c1ba3369f91e252696842f3cceb8f88431 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
224 struct phy_device *phydev = priv->phydev;
225
226 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000227 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000228}
229
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000230/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100231 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100233 * Description: this function is to verify and enter in LPI mode in case of
234 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000235 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000236static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
237{
238 /* Check and enter in LPI mode */
239 if ((priv->dirty_tx == priv->cur_tx) &&
240 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500241 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000242}
243
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100245 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000246 * @priv: driver private structure
247 * Description: this function is to exit and disable EEE in case of
248 * LPI state is true. This is called by the xmit.
249 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000250void stmmac_disable_eee_mode(struct stmmac_priv *priv)
251{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500252 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 del_timer_sync(&priv->eee_ctrl_timer);
254 priv->tx_path_in_lpi_mode = false;
255}
256
257/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100258 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000259 * @arg : data hook
260 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000261 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000262 * then MAC Transmitter can be moved to LPI state.
263 */
264static void stmmac_eee_ctrl_timer(unsigned long arg)
265{
266 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
267
268 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200269 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270}
271
272/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100273 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000274 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100276 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
277 * can also manage EEE, this function enable the LPI state and start related
278 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000279 */
280bool stmmac_eee_init(struct stmmac_priv *priv)
281{
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100282 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000283 bool ret = false;
284
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200285 /* Using PCS we cannot dial with the phy registers at this stage
286 * so we do not support extra feature like EEE.
287 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200288 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
289 (priv->hw->pcs == STMMAC_PCS_TBI) ||
290 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200291 goto out;
292
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000293 /* MAC core supports the EEE feature. */
294 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100295 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 /* Check if the PHY supports EEE */
298 if (phy_init_eee(priv->phydev, 1)) {
299 /* To manage at run-time if the EEE cannot be supported
300 * anymore (for example because the lp caps have been
301 * changed).
302 * In that case the driver disable own timers.
303 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100304 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100305 if (priv->eee_active) {
306 pr_debug("stmmac: disable EEE\n");
307 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500308 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 tx_lpi_timer);
310 }
311 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100312 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100313 goto out;
314 }
315 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100316 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200317 if (!priv->eee_active) {
318 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530319 setup_timer(&priv->eee_ctrl_timer,
320 stmmac_eee_ctrl_timer,
321 (unsigned long)priv);
322 mod_timer(&priv->eee_ctrl_timer,
323 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200326 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100327 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200328 }
329 /* Set HW EEE according to the speed */
330 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100333 spin_unlock_irqrestore(&priv->lock, flags);
334
335 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000336 }
337out:
338 return ret;
339}
340
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100341/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000342 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @entry : descriptor index to be used.
344 * @skb : the socket buffer
345 * Description :
346 * This function will read timestamp from the descriptor & pass it to stack.
347 * and also perform some sanity checks.
348 */
349static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000350 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000351{
352 struct skb_shared_hwtstamps shhwtstamp;
353 u64 ns;
354 void *desc = NULL;
355
356 if (!priv->hwts_tx_en)
357 return;
358
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000359 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800360 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 return;
362
363 if (priv->adv_ts)
364 desc = (priv->dma_etx + entry);
365 else
366 desc = (priv->dma_tx + entry);
367
368 /* check tx tstamp status */
369 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
370 return;
371
372 /* get the valid tstamp */
373 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
374
375 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
376 shhwtstamp.hwtstamp = ns_to_ktime(ns);
377 /* pass tstamp to stack */
378 skb_tstamp_tx(skb, &shhwtstamp);
379
380 return;
381}
382
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100383/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000384 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @entry : descriptor index to be used.
386 * @skb : the socket buffer
387 * Description :
388 * This function will read received packet's timestamp from the descriptor
389 * and pass it to stack. It also perform some sanity checks.
390 */
391static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000392 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000393{
394 struct skb_shared_hwtstamps *shhwtstamp = NULL;
395 u64 ns;
396 void *desc = NULL;
397
398 if (!priv->hwts_rx_en)
399 return;
400
401 if (priv->adv_ts)
402 desc = (priv->dma_erx + entry);
403 else
404 desc = (priv->dma_rx + entry);
405
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000406 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000407 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
408 return;
409
410 /* get valid tstamp */
411 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
412 shhwtstamp = skb_hwtstamps(skb);
413 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
414 shhwtstamp->hwtstamp = ns_to_ktime(ns);
415}
416
417/**
418 * stmmac_hwtstamp_ioctl - control hardware timestamping.
419 * @dev: device pointer.
420 * @ifr: An IOCTL specefic structure, that can contain a pointer to
421 * a proprietary structure used to pass information to the driver.
422 * Description:
423 * This function configures the MAC to enable/disable both outgoing(TX)
424 * and incoming(RX) packets time stamping based on user input.
425 * Return Value:
426 * 0 on success and an appropriate -ve integer on failure.
427 */
428static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
429{
430 struct stmmac_priv *priv = netdev_priv(dev);
431 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200432 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000433 u64 temp = 0;
434 u32 ptp_v2 = 0;
435 u32 tstamp_all = 0;
436 u32 ptp_over_ipv4_udp = 0;
437 u32 ptp_over_ipv6_udp = 0;
438 u32 ptp_over_ethernet = 0;
439 u32 snap_type_sel = 0;
440 u32 ts_master_en = 0;
441 u32 ts_event_en = 0;
442 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800443 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444
445 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
446 netdev_alert(priv->dev, "No support for HW time stamping\n");
447 priv->hwts_tx_en = 0;
448 priv->hwts_rx_en = 0;
449
450 return -EOPNOTSUPP;
451 }
452
453 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000454 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455 return -EFAULT;
456
457 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
458 __func__, config.flags, config.tx_type, config.rx_filter);
459
460 /* reserved for future extensions */
461 if (config.flags)
462 return -EINVAL;
463
Ben Hutchings5f3da322013-11-14 00:43:41 +0000464 if (config.tx_type != HWTSTAMP_TX_OFF &&
465 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467
468 if (priv->adv_ts) {
469 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_NONE;
473 break;
474
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000476 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
478 /* take time stamp for all event messages */
479 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
480
481 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
482 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
483 break;
484
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000486 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
488 /* take time stamp for SYNC messages only */
489 ts_event_en = PTP_TCR_TSEVNTENA;
490
491 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
492 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
493 break;
494
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000495 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000496 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
498 /* take time stamp for Delay_Req messages only */
499 ts_master_en = PTP_TCR_TSMSTRENA;
500 ts_event_en = PTP_TCR_TSEVNTENA;
501
502 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
503 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
504 break;
505
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000507 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
509 ptp_v2 = PTP_TCR_TSVER2ENA;
510 /* take time stamp for all event messages */
511 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
512
513 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
514 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
515 break;
516
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000517 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000518 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
520 ptp_v2 = PTP_TCR_TSVER2ENA;
521 /* take time stamp for SYNC messages only */
522 ts_event_en = PTP_TCR_TSEVNTENA;
523
524 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
525 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
526 break;
527
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000529 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
531 ptp_v2 = PTP_TCR_TSVER2ENA;
532 /* take time stamp for Delay_Req messages only */
533 ts_master_en = PTP_TCR_TSMSTRENA;
534 ts_event_en = PTP_TCR_TSEVNTENA;
535
536 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
537 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
538 break;
539
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
543 ptp_v2 = PTP_TCR_TSVER2ENA;
544 /* take time stamp for all event messages */
545 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
546
547 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
548 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
549 ptp_over_ethernet = PTP_TCR_TSIPENA;
550 break;
551
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
555 ptp_v2 = PTP_TCR_TSVER2ENA;
556 /* take time stamp for SYNC messages only */
557 ts_event_en = PTP_TCR_TSEVNTENA;
558
559 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
560 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
561 ptp_over_ethernet = PTP_TCR_TSIPENA;
562 break;
563
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000564 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000565 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
567 ptp_v2 = PTP_TCR_TSVER2ENA;
568 /* take time stamp for Delay_Req messages only */
569 ts_master_en = PTP_TCR_TSMSTRENA;
570 ts_event_en = PTP_TCR_TSEVNTENA;
571
572 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
573 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
574 ptp_over_ethernet = PTP_TCR_TSIPENA;
575 break;
576
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 config.rx_filter = HWTSTAMP_FILTER_ALL;
580 tstamp_all = PTP_TCR_TSENALL;
581 break;
582
583 default:
584 return -ERANGE;
585 }
586 } else {
587 switch (config.rx_filter) {
588 case HWTSTAMP_FILTER_NONE:
589 config.rx_filter = HWTSTAMP_FILTER_NONE;
590 break;
591 default:
592 /* PTP v1, UDP, any kind of event packet */
593 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
594 break;
595 }
596 }
597 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000598 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599
600 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
601 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
602 else {
603 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000604 tstamp_all | ptp_v2 | ptp_over_ethernet |
605 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
606 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000607 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
608
609 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800610 sec_inc = priv->hw->ptp->config_sub_second_increment(
611 priv->ioaddr, priv->clk_ptp_rate);
612 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613
614 /* calculate default added value:
615 * formula is :
616 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800617 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 */
Phil Reid19d857c2015-12-14 11:32:01 +0800619 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200620 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 priv->hw->ptp->config_addend(priv->ioaddr,
622 priv->default_addend);
623
624 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200625 ktime_get_real_ts64(&now);
626
627 /* lower 32 bits of tv_sec are safe until y2106 */
628 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 now.tv_nsec);
630 }
631
632 return copy_to_user(ifr->ifr_data, &config,
633 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
634}
635
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000643static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
646 return -EOPNOTSUPP;
647
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200648 /* Fall-back to main clock in case of no PTP ref is passed */
649 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
650 if (IS_ERR(priv->clk_ptp_ref)) {
651 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
652 priv->clk_ptp_ref = NULL;
653 } else {
654 clk_prepare_enable(priv->clk_ptp_ref);
655 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
656 }
657
Vince Bridgers7cd01392013-12-20 11:19:34 -0600658 priv->adv_ts = 0;
659 if (priv->dma_cap.atime_stamp && priv->extend_desc)
660 priv->adv_ts = 1;
661
662 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
663 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
664
665 if (netif_msg_hw(priv) && priv->adv_ts)
666 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000667
668 priv->hw->ptp = &stmmac_ptp;
669 priv->hwts_tx_en = 0;
670 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000671
672 return stmmac_ptp_register(priv);
673}
674
675static void stmmac_release_ptp(struct stmmac_priv *priv)
676{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200677 if (priv->clk_ptp_ref)
678 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000679 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000680}
681
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700682/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100683 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700684 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100685 * Description: this is the helper called by the physical abstraction layer
686 * drivers to communicate the phy link status. According the speed and duplex
687 * this driver can invoke registered glue-logic as well.
688 * It also invoke the eee initialization because it could happen when switch
689 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 */
691static void stmmac_adjust_link(struct net_device *dev)
692{
693 struct stmmac_priv *priv = netdev_priv(dev);
694 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 unsigned long flags;
696 int new_state = 0;
697 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
698
699 if (phydev == NULL)
700 return;
701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000705 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706
707 /* Now we make sure that we can be in full duplex mode.
708 * If not, we operate in half-duplex mode. */
709 if (phydev->duplex != priv->oldduplex) {
710 new_state = 1;
711 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000712 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000714 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 priv->oldduplex = phydev->duplex;
716 }
717 /* Flow Control operation */
718 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500719 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000720 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700721
722 if (phydev->speed != priv->speed) {
723 new_state = 1;
724 switch (phydev->speed) {
725 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200726 if (likely((priv->plat->has_gmac) ||
727 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000728 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000729 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700730 break;
731 case 100:
732 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200733 if (likely((priv->plat->has_gmac) ||
734 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 }
741 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000742 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000744 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 break;
746 default:
747 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000748 pr_warn("%s: Speed (%d) not 10/100\n",
749 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700750 break;
751 }
752
753 priv->speed = phydev->speed;
754 }
755
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000756 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700757
758 if (!priv->oldlink) {
759 new_state = 1;
760 priv->oldlink = 1;
761 }
762 } else if (priv->oldlink) {
763 new_state = 1;
764 priv->oldlink = 0;
765 priv->speed = 0;
766 priv->oldduplex = -1;
767 }
768
769 if (new_state && netif_msg_link(priv))
770 phy_print_status(phydev);
771
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100772 spin_unlock_irqrestore(&priv->lock, flags);
773
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200774 if (phydev->is_pseudo_fixed_link)
775 /* Stop PHY layer to call the hook to adjust the link in case
776 * of a switch is attached to the stmmac driver.
777 */
778 phydev->irq = PHY_IGNORE_INTERRUPT;
779 else
780 /* At this stage, init the EEE if supported.
781 * Never called in case of fixed_link.
782 */
783 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700784}
785
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000786/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100787 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000788 * @priv: driver private structure
789 * Description: this is to verify if the HW supports the PCS.
790 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
791 * configured for the TBI, RTBI, or SGMII PHY interface.
792 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000793static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
794{
795 int interface = priv->plat->interface;
796
797 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900798 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
799 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
800 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
801 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000802 pr_debug("STMMAC: PCS RGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200803 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900804 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000805 pr_debug("STMMAC: PCS SGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200806 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000807 }
808 }
809}
810
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700811/**
812 * stmmac_init_phy - PHY initialization
813 * @dev: net device structure
814 * Description: it initializes the driver's PHY state, and attaches the PHY
815 * to the mac driver.
816 * Return value:
817 * 0 on success
818 */
819static int stmmac_init_phy(struct net_device *dev)
820{
821 struct stmmac_priv *priv = netdev_priv(dev);
822 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000823 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000824 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000825 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000826 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700827 priv->oldlink = 0;
828 priv->speed = 0;
829 priv->oldduplex = -1;
830
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700831 if (priv->plat->phy_node) {
832 phydev = of_phy_connect(dev, priv->plat->phy_node,
833 &stmmac_adjust_link, 0, interface);
834 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200835 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
836 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000837
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700838 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
839 priv->plat->phy_addr);
840 pr_debug("stmmac_init_phy: trying to attach to %s\n",
841 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700843 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
844 interface);
845 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700846
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300847 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700848 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300849 if (!phydev)
850 return -ENODEV;
851
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700852 return PTR_ERR(phydev);
853 }
854
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000855 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000856 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000857 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200858 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000859 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
860 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000861
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700862 /*
863 * Broken HW is sometimes missing the pull-up resistor on the
864 * MDIO line, which results in reads to non-existent devices returning
865 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
866 * device as well.
867 * Note: phydev->phy_id is the result of reading the UID PHY registers.
868 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700869 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700870 phy_disconnect(phydev);
871 return -ENODEV;
872 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100873
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000875 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700876
877 priv->phydev = phydev;
878
879 return 0;
880}
881
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000882static void stmmac_display_rings(struct stmmac_priv *priv)
883{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200884 void *head_rx, *head_tx;
885
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000886 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200887 head_rx = (void *)priv->dma_erx;
888 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000889 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200890 head_rx = (void *)priv->dma_rx;
891 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000892 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200893
894 /* Display Rx ring */
895 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
896 /* Display Tx ring */
897 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000898}
899
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000900static int stmmac_set_bfsize(int mtu, int bufsize)
901{
902 int ret = bufsize;
903
904 if (mtu >= BUF_SIZE_4KiB)
905 ret = BUF_SIZE_8KiB;
906 else if (mtu >= BUF_SIZE_2KiB)
907 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100908 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000909 ret = BUF_SIZE_2KiB;
910 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100911 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000912
913 return ret;
914}
915
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000916/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100917 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000918 * @priv: driver private structure
919 * Description: this function is called to clear the tx and rx descriptors
920 * in case of both basic and extended descriptors are used.
921 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000922static void stmmac_clear_descriptors(struct stmmac_priv *priv)
923{
924 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000925
926 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100927 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000928 if (priv->extend_desc)
929 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
930 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100931 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932 else
933 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
934 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100935 (i == DMA_RX_SIZE - 1));
936 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000937 if (priv->extend_desc)
938 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
939 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100940 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000941 else
942 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
943 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100944 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000945}
946
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100947/**
948 * stmmac_init_rx_buffers - init the RX descriptor buffer.
949 * @priv: driver private structure
950 * @p: descriptor pointer
951 * @i: descriptor index
952 * @flags: gfp flag.
953 * Description: this function is called to allocate a receive buffer, perform
954 * the DMA mapping and init the descriptor.
955 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000956static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100957 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000958{
959 struct sk_buff *skb;
960
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530961 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200962 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200964 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000965 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966 priv->rx_skbuff[i] = skb;
967 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
968 priv->dma_buf_sz,
969 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200970 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
971 pr_err("%s: DMA mapping error\n", __func__);
972 dev_kfree_skb_any(skb);
973 return -EINVAL;
974 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000975
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200976 if (priv->synopsys_id >= DWMAC_CORE_4_00)
977 p->des0 = priv->rx_skbuff_dma[i];
978 else
979 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100981 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100983 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984
985 return 0;
986}
987
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200988static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
989{
990 if (priv->rx_skbuff[i]) {
991 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
992 priv->dma_buf_sz, DMA_FROM_DEVICE);
993 dev_kfree_skb_any(priv->rx_skbuff[i]);
994 }
995 priv->rx_skbuff[i] = NULL;
996}
997
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700998/**
999 * init_dma_desc_rings - init the RX/TX descriptor rings
1000 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001001 * @flags: gfp flag.
1002 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001003 * and allocates the socket buffers. It suppors the chained and ring
1004 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001005 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001006static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001007{
1008 int i;
1009 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001010 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001011 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001012
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001013 if (priv->hw->mode->set_16kib_bfsize)
1014 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001015
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001016 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001017 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001018
Vince Bridgers2618abb2014-01-20 05:39:01 -06001019 priv->dma_buf_sz = bfsize;
1020
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001021 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001022 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1023 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001024
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001025 /* RX INITIALIZATION */
1026 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1027 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001028 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001029 struct dma_desc *p;
1030 if (priv->extend_desc)
1031 p = &((priv->dma_erx + i)->basic);
1032 else
1033 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001034
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001035 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001036 if (ret)
1037 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001038
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001039 if (netif_msg_probe(priv))
1040 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1041 priv->rx_skbuff[i]->data,
1042 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001043 }
1044 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001045 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001046 buf_sz = bfsize;
1047
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001048 /* Setup the chained descriptor addresses */
1049 if (priv->mode == STMMAC_CHAIN_MODE) {
1050 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001051 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001052 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001053 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001054 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001055 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001056 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001057 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001058 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001059 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001060 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001061 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001062
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001063 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001064 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001065 struct dma_desc *p;
1066 if (priv->extend_desc)
1067 p = &((priv->dma_etx + i)->basic);
1068 else
1069 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001070
1071 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1072 p->des0 = 0;
1073 p->des1 = 0;
1074 p->des2 = 0;
1075 p->des3 = 0;
1076 } else {
1077 p->des2 = 0;
1078 }
1079
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001080 priv->tx_skbuff_dma[i].buf = 0;
1081 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001082 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001083 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001084 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001085 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001086
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001087 priv->dirty_tx = 0;
1088 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001089 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001090
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001092
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093 if (netif_msg_hw(priv))
1094 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001095
1096 return 0;
1097err_init_rx_buffers:
1098 while (--i >= 0)
1099 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001100 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101}
1102
1103static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1104{
1105 int i;
1106
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001107 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001108 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001109}
1110
1111static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1112{
1113 int i;
1114
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001115 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001116 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001117
damuzi00075e43642014-01-17 23:47:59 +08001118 if (priv->extend_desc)
1119 p = &((priv->dma_etx + i)->basic);
1120 else
1121 p = priv->dma_tx + i;
1122
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001123 if (priv->tx_skbuff_dma[i].buf) {
1124 if (priv->tx_skbuff_dma[i].map_as_page)
1125 dma_unmap_page(priv->device,
1126 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001127 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001128 DMA_TO_DEVICE);
1129 else
1130 dma_unmap_single(priv->device,
1131 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001132 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001133 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001134 }
1135
1136 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001137 dev_kfree_skb_any(priv->tx_skbuff[i]);
1138 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001139 priv->tx_skbuff_dma[i].buf = 0;
1140 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001141 }
1142 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001143}
1144
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001145/**
1146 * alloc_dma_desc_resources - alloc TX/RX resources.
1147 * @priv: private structure
1148 * Description: according to which descriptor can be used (extend or basic)
1149 * this function allocates the resources for TX and RX paths. In case of
1150 * reception, for example, it pre-allocated the RX socket buffer in order to
1151 * allow zero-copy mechanism.
1152 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001153static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1154{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001155 int ret = -ENOMEM;
1156
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001157 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001158 GFP_KERNEL);
1159 if (!priv->rx_skbuff_dma)
1160 return -ENOMEM;
1161
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001162 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001163 GFP_KERNEL);
1164 if (!priv->rx_skbuff)
1165 goto err_rx_skbuff;
1166
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001167 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001168 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001169 GFP_KERNEL);
1170 if (!priv->tx_skbuff_dma)
1171 goto err_tx_skbuff_dma;
1172
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001173 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001174 GFP_KERNEL);
1175 if (!priv->tx_skbuff)
1176 goto err_tx_skbuff;
1177
1178 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001179 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001180 sizeof(struct
1181 dma_extended_desc),
1182 &priv->dma_rx_phy,
1183 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001184 if (!priv->dma_erx)
1185 goto err_dma;
1186
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001187 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001188 sizeof(struct
1189 dma_extended_desc),
1190 &priv->dma_tx_phy,
1191 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001192 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001193 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001194 sizeof(struct dma_extended_desc),
1195 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001196 goto err_dma;
1197 }
1198 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001199 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001200 sizeof(struct dma_desc),
1201 &priv->dma_rx_phy,
1202 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001203 if (!priv->dma_rx)
1204 goto err_dma;
1205
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001206 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001207 sizeof(struct dma_desc),
1208 &priv->dma_tx_phy,
1209 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001210 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001211 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001212 sizeof(struct dma_desc),
1213 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001214 goto err_dma;
1215 }
1216 }
1217
1218 return 0;
1219
1220err_dma:
1221 kfree(priv->tx_skbuff);
1222err_tx_skbuff:
1223 kfree(priv->tx_skbuff_dma);
1224err_tx_skbuff_dma:
1225 kfree(priv->rx_skbuff);
1226err_rx_skbuff:
1227 kfree(priv->rx_skbuff_dma);
1228 return ret;
1229}
1230
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001231static void free_dma_desc_resources(struct stmmac_priv *priv)
1232{
1233 /* Release the DMA TX/RX socket buffers */
1234 dma_free_rx_skbufs(priv);
1235 dma_free_tx_skbufs(priv);
1236
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001237 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001238 if (!priv->extend_desc) {
1239 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001240 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001241 priv->dma_tx, priv->dma_tx_phy);
1242 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001243 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001244 priv->dma_rx, priv->dma_rx_phy);
1245 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001246 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001247 sizeof(struct dma_extended_desc),
1248 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001249 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001250 sizeof(struct dma_extended_desc),
1251 priv->dma_erx, priv->dma_rx_phy);
1252 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001253 kfree(priv->rx_skbuff_dma);
1254 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001255 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001256 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001257}
1258
1259/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001261 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001262 * Description: it is used for configuring the DMA operation mode register in
1263 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001264 */
1265static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1266{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001267 int rxfifosz = priv->plat->rx_fifo_size;
1268
Sonic Zhange2a240c2013-08-28 18:55:39 +08001269 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001270 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001271 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001272 /*
1273 * In case of GMAC, SF mode can be enabled
1274 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001275 * 1) TX COE if actually supported
1276 * 2) There is no bugged Jumbo frame support
1277 * that needs to not insert csum in the TDES.
1278 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001279 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1280 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001281 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001282 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001283 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1284 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285}
1286
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001288 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001289 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001290 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001291 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001292static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001293{
Beniamino Galvani38979572015-01-21 19:07:27 +01001294 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001295 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001296
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001297 spin_lock(&priv->tx_lock);
1298
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001299 priv->xstats.tx_clean++;
1300
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001301 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001302 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001303 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001304 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001305
1306 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001307 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001308 else
1309 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001310
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001311 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001312 &priv->xstats, p,
1313 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001314 /* Check if the descriptor is owned by the DMA */
1315 if (unlikely(status & tx_dma_own))
1316 break;
1317
1318 /* Just consider the last segment and ...*/
1319 if (likely(!(status & tx_not_ls))) {
1320 /* ... verify the status error condition */
1321 if (unlikely(status & tx_err)) {
1322 priv->dev->stats.tx_errors++;
1323 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324 priv->dev->stats.tx_packets++;
1325 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001326 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001327 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001328 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001330 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1331 if (priv->tx_skbuff_dma[entry].map_as_page)
1332 dma_unmap_page(priv->device,
1333 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001334 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001335 DMA_TO_DEVICE);
1336 else
1337 dma_unmap_single(priv->device,
1338 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001339 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001340 DMA_TO_DEVICE);
1341 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001342 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001343 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001344 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001345
1346 if (priv->hw->mode->clean_desc3)
1347 priv->hw->mode->clean_desc3(priv, p);
1348
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001349 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001350 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001351
1352 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001353 pkts_compl++;
1354 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001355 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001356 priv->tx_skbuff[entry] = NULL;
1357 }
1358
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001359 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001360
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001361 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001362 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001363 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001364
1365 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1366
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001367 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001368 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001369 netif_tx_lock(priv->dev);
1370 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001371 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001372 if (netif_msg_tx_done(priv))
1373 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374 netif_wake_queue(priv->dev);
1375 }
1376 netif_tx_unlock(priv->dev);
1377 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001378
1379 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1380 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001381 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001382 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001383 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001384}
1385
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001386static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001388 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001389}
1390
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001391static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001393 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394}
1395
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001397 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001398 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001400 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401 */
1402static void stmmac_tx_err(struct stmmac_priv *priv)
1403{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001404 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405 netif_stop_queue(priv->dev);
1406
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001407 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001409 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001410 if (priv->extend_desc)
1411 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1412 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001413 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001414 else
1415 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1416 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001417 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418 priv->dirty_tx = 0;
1419 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001420 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001421 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001422
1423 priv->dev->stats.tx_errors++;
1424 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001425}
1426
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001427/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001428 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001429 * @priv: driver private structure
1430 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001431 * It calls the dwmac dma routine and schedule poll method in case of some
1432 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001433 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001434static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001435{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001436 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001437 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001438
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001439 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001440 if (likely((status & handle_rx)) || (status & handle_tx)) {
1441 if (likely(napi_schedule_prep(&priv->napi))) {
1442 stmmac_disable_dma_irq(priv);
1443 __napi_schedule(&priv->napi);
1444 }
1445 }
1446 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001447 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001448 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1449 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001450 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001451 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001452 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1453 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001454 else
1455 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001456 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001458 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001459 } else if (unlikely(status == tx_hard_error))
1460 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001461}
1462
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001463/**
1464 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1465 * @priv: driver private structure
1466 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1467 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001468static void stmmac_mmc_setup(struct stmmac_priv *priv)
1469{
1470 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001471 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001472
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001473 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1474 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1475 else
1476 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001477
1478 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001479
1480 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001481 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001482 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1483 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001484 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001485}
1486
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001487/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001488 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001489 * @priv: driver private structure
1490 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001491 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1492 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001493 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001494static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1495{
1496 if (priv->plat->enh_desc) {
1497 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001498
1499 /* GMAC older than 3.50 has no extended descriptors */
1500 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1501 pr_info("\tEnabled extended descriptors\n");
1502 priv->extend_desc = 1;
1503 } else
1504 pr_warn("Extended descriptors not supported\n");
1505
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001506 priv->hw->desc = &enh_desc_ops;
1507 } else {
1508 pr_info(" Normal descriptors\n");
1509 priv->hw->desc = &ndesc_ops;
1510 }
1511}
1512
1513/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001514 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001515 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001516 * Description:
1517 * new GMAC chip generations have a new register to indicate the
1518 * presence of the optional feature/functions.
1519 * This can be also used to override the value passed through the
1520 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001521 */
1522static int stmmac_get_hw_features(struct stmmac_priv *priv)
1523{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001524 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001525
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001526 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001527 priv->hw->dma->get_hw_feature(priv->ioaddr,
1528 &priv->dma_cap);
1529 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001530 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001531
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001532 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001533}
1534
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001535/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001536 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001537 * @priv: driver private structure
1538 * Description:
1539 * it is to verify if the MAC address is valid, in case of failures it
1540 * generates a random MAC address
1541 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001542static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1543{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001544 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001545 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001546 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001547 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001548 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001549 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1550 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001551 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001552}
1553
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001554/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001555 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001556 * @priv: driver private structure
1557 * Description:
1558 * It inits the DMA invoking the specific MAC/GMAC callback.
1559 * Some DMA parameters can be passed from the platform;
1560 * in case of these are not passed a default is kept for the MAC or GMAC.
1561 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001562static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1563{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001564 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001565 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001566 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001567 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001568
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001569 if (priv->plat->dma_cfg) {
1570 pbl = priv->plat->dma_cfg->pbl;
1571 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001572 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001573 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001574 }
1575
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001576 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1577 atds = 1;
1578
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001579 ret = priv->hw->dma->reset(priv->ioaddr);
1580 if (ret) {
1581 dev_err(priv->device, "Failed to reset the dma\n");
1582 return ret;
1583 }
1584
1585 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001586 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1587
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001588 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1589 priv->rx_tail_addr = priv->dma_rx_phy +
1590 (DMA_RX_SIZE * sizeof(struct dma_desc));
1591 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1592 STMMAC_CHAN0);
1593
1594 priv->tx_tail_addr = priv->dma_tx_phy +
1595 (DMA_TX_SIZE * sizeof(struct dma_desc));
1596 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1597 STMMAC_CHAN0);
1598 }
1599
1600 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001601 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1602
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001603 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001604}
1605
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001606/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001607 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001608 * @data: data pointer
1609 * Description:
1610 * This is the timer handler to directly invoke the stmmac_tx_clean.
1611 */
1612static void stmmac_tx_timer(unsigned long data)
1613{
1614 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1615
1616 stmmac_tx_clean(priv);
1617}
1618
1619/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001620 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001621 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001622 * Description:
1623 * This inits the transmit coalesce parameters: i.e. timer rate,
1624 * timer handler and default threshold used for enabling the
1625 * interrupt on completion bit.
1626 */
1627static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1628{
1629 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1630 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1631 init_timer(&priv->txtimer);
1632 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1633 priv->txtimer.data = (unsigned long)priv;
1634 priv->txtimer.function = stmmac_tx_timer;
1635 add_timer(&priv->txtimer);
1636}
1637
1638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001639 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001640 * @dev : pointer to the device structure.
1641 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001642 * this is the main function to setup the HW in a usable state because the
1643 * dma engine is reset, the core registers are configured (e.g. AXI,
1644 * Checksum features, timers). The DMA is ready to start receiving and
1645 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001646 * Return value:
1647 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1648 * file on failure.
1649 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001650static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001651{
1652 struct stmmac_priv *priv = netdev_priv(dev);
1653 int ret;
1654
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001655 /* DMA initialization and SW reset */
1656 ret = stmmac_init_dma_engine(priv);
1657 if (ret < 0) {
1658 pr_err("%s: DMA engine initialization failed\n", __func__);
1659 return ret;
1660 }
1661
1662 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001663 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001664
1665 /* If required, perform hw setup of the bus. */
1666 if (priv->plat->bus_setup)
1667 priv->plat->bus_setup(priv->ioaddr);
1668
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001669 /* PS and related bits will be programmed according to the speed */
1670 if (priv->hw->pcs) {
1671 int speed = priv->plat->mac_port_sel_speed;
1672
1673 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1674 (speed == SPEED_1000)) {
1675 priv->hw->ps = speed;
1676 } else {
1677 dev_warn(priv->device, "invalid port speed\n");
1678 priv->hw->ps = 0;
1679 }
1680 }
1681
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001682 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001683 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001684
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001685 ret = priv->hw->mac->rx_ipc(priv->hw);
1686 if (!ret) {
1687 pr_warn(" RX IPC Checksum Offload disabled\n");
1688 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001689 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001690 }
1691
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001692 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001693 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1694 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1695 else
1696 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001697
1698 /* Set the HW DMA mode and the COE */
1699 stmmac_dma_operation_mode(priv);
1700
1701 stmmac_mmc_setup(priv);
1702
Huacai Chenfe1319292014-12-19 22:38:18 +08001703 if (init_ptp) {
1704 ret = stmmac_init_ptp(priv);
1705 if (ret && ret != -EOPNOTSUPP)
1706 pr_warn("%s: failed PTP initialisation\n", __func__);
1707 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001708
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001709#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001710 ret = stmmac_init_fs(dev);
1711 if (ret < 0)
1712 pr_warn("%s: failed debugFS registration\n", __func__);
1713#endif
1714 /* Start the ball rolling... */
1715 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1716 priv->hw->dma->start_tx(priv->ioaddr);
1717 priv->hw->dma->start_rx(priv->ioaddr);
1718
1719 /* Dump DMA/MAC registers */
1720 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001721 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001722 priv->hw->dma->dump_regs(priv->ioaddr);
1723 }
1724 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1725
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001726 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1727 priv->rx_riwt = MAX_DMA_RIWT;
1728 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1729 }
1730
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001731 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001732 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001733
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001734 /* set TX ring length */
1735 if (priv->hw->dma->set_tx_ring_len)
1736 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1737 (DMA_TX_SIZE - 1));
1738 /* set RX ring length */
1739 if (priv->hw->dma->set_rx_ring_len)
1740 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1741 (DMA_RX_SIZE - 1));
1742 /* Enable TSO */
1743 if (priv->tso)
1744 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1745
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001746 return 0;
1747}
1748
1749/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001750 * stmmac_open - open entry point of the driver
1751 * @dev : pointer to the device structure.
1752 * Description:
1753 * This function is the open entry point of the driver.
1754 * Return value:
1755 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1756 * file on failure.
1757 */
1758static int stmmac_open(struct net_device *dev)
1759{
1760 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001761 int ret;
1762
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001763 stmmac_check_ether_addr(priv);
1764
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001765 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1766 priv->hw->pcs != STMMAC_PCS_TBI &&
1767 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001768 ret = stmmac_init_phy(dev);
1769 if (ret) {
1770 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1771 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001772 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001773 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001774 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001775
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001776 /* Extra statistics */
1777 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1778 priv->xstats.threshold = tc;
1779
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001780 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001781 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001782
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001783 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001784 if (ret < 0) {
1785 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1786 goto dma_desc_error;
1787 }
1788
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001789 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1790 if (ret < 0) {
1791 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1792 goto init_error;
1793 }
1794
Huacai Chenfe1319292014-12-19 22:38:18 +08001795 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001796 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001797 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001798 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799 }
1800
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001801 stmmac_init_tx_coalesce(priv);
1802
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001803 if (priv->phydev)
1804 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001806 /* Request the IRQ lines */
1807 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001808 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001809 if (unlikely(ret < 0)) {
1810 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1811 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001812 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001813 }
1814
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001815 /* Request the Wake IRQ in case of another line is used for WoL */
1816 if (priv->wol_irq != dev->irq) {
1817 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1818 IRQF_SHARED, dev->name, dev);
1819 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001820 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1821 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001822 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001823 }
1824 }
1825
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001826 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001827 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001828 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1829 dev->name, dev);
1830 if (unlikely(ret < 0)) {
1831 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1832 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001833 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001834 }
1835 }
1836
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001837 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001839
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001840 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001841
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001842lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001843 if (priv->wol_irq != dev->irq)
1844 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001845wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001846 free_irq(dev->irq, dev);
1847
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001848init_error:
1849 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001850dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001851 if (priv->phydev)
1852 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001853
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001854 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001855}
1856
1857/**
1858 * stmmac_release - close entry point of the driver
1859 * @dev : device pointer.
1860 * Description:
1861 * This is the stop entry point of the driver.
1862 */
1863static int stmmac_release(struct net_device *dev)
1864{
1865 struct stmmac_priv *priv = netdev_priv(dev);
1866
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001867 if (priv->eee_enabled)
1868 del_timer_sync(&priv->eee_ctrl_timer);
1869
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 /* Stop and disconnect the PHY */
1871 if (priv->phydev) {
1872 phy_stop(priv->phydev);
1873 phy_disconnect(priv->phydev);
1874 priv->phydev = NULL;
1875 }
1876
1877 netif_stop_queue(dev);
1878
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001881 del_timer_sync(&priv->txtimer);
1882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883 /* Free the IRQ lines */
1884 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001885 if (priv->wol_irq != dev->irq)
1886 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001887 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001888 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889
1890 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001891 priv->hw->dma->stop_tx(priv->ioaddr);
1892 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893
1894 /* Release and free the Rx/Tx resources */
1895 free_dma_desc_resources(priv);
1896
avisconti19449bf2010-10-25 18:58:14 +00001897 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001898 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899
1900 netif_carrier_off(dev);
1901
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001902#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001903 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001904#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001905
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001906 stmmac_release_ptp(priv);
1907
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908 return 0;
1909}
1910
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001912 * stmmac_tso_allocator - close entry point of the driver
1913 * @priv: driver private structure
1914 * @des: buffer start address
1915 * @total_len: total length to fill in descriptors
1916 * @last_segmant: condition for the last descriptor
1917 * Description:
1918 * This function fills descriptor and request new descriptors according to
1919 * buffer length to fill
1920 */
1921static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1922 int total_len, bool last_segment)
1923{
1924 struct dma_desc *desc;
1925 int tmp_len;
1926 u32 buff_size;
1927
1928 tmp_len = total_len;
1929
1930 while (tmp_len > 0) {
1931 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1932 desc = priv->dma_tx + priv->cur_tx;
1933
1934 desc->des0 = des + (total_len - tmp_len);
1935 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1936 TSO_MAX_BUFF_SIZE : tmp_len;
1937
1938 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1939 0, 1,
1940 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1941 0, 0);
1942
1943 tmp_len -= TSO_MAX_BUFF_SIZE;
1944 }
1945}
1946
1947/**
1948 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1949 * @skb : the socket buffer
1950 * @dev : device pointer
1951 * Description: this is the transmit function that is called on TSO frames
1952 * (support available on GMAC4 and newer chips).
1953 * Diagram below show the ring programming in case of TSO frames:
1954 *
1955 * First Descriptor
1956 * --------
1957 * | DES0 |---> buffer1 = L2/L3/L4 header
1958 * | DES1 |---> TCP Payload (can continue on next descr...)
1959 * | DES2 |---> buffer 1 and 2 len
1960 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1961 * --------
1962 * |
1963 * ...
1964 * |
1965 * --------
1966 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1967 * | DES1 | --|
1968 * | DES2 | --> buffer 1 and 2 len
1969 * | DES3 |
1970 * --------
1971 *
1972 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1973 */
1974static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1975{
1976 u32 pay_len, mss;
1977 int tmp_pay_len = 0;
1978 struct stmmac_priv *priv = netdev_priv(dev);
1979 int nfrags = skb_shinfo(skb)->nr_frags;
1980 unsigned int first_entry, des;
1981 struct dma_desc *desc, *first, *mss_desc = NULL;
1982 u8 proto_hdr_len;
1983 int i;
1984
1985 spin_lock(&priv->tx_lock);
1986
1987 /* Compute header lengths */
1988 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1989
1990 /* Desc availability based on threshold should be enough safe */
1991 if (unlikely(stmmac_tx_avail(priv) <
1992 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
1993 if (!netif_queue_stopped(dev)) {
1994 netif_stop_queue(dev);
1995 /* This is a hard error, log it. */
1996 pr_err("%s: Tx Ring full when queue awake\n", __func__);
1997 }
1998 spin_unlock(&priv->tx_lock);
1999 return NETDEV_TX_BUSY;
2000 }
2001
2002 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2003
2004 mss = skb_shinfo(skb)->gso_size;
2005
2006 /* set new MSS value if needed */
2007 if (mss != priv->mss) {
2008 mss_desc = priv->dma_tx + priv->cur_tx;
2009 priv->hw->desc->set_mss(mss_desc, mss);
2010 priv->mss = mss;
2011 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2012 }
2013
2014 if (netif_msg_tx_queued(priv)) {
2015 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2016 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2017 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2018 skb->data_len);
2019 }
2020
2021 first_entry = priv->cur_tx;
2022
2023 desc = priv->dma_tx + first_entry;
2024 first = desc;
2025
2026 /* first descriptor: fill Headers on Buf1 */
2027 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2028 DMA_TO_DEVICE);
2029 if (dma_mapping_error(priv->device, des))
2030 goto dma_map_err;
2031
2032 priv->tx_skbuff_dma[first_entry].buf = des;
2033 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2034 priv->tx_skbuff[first_entry] = skb;
2035
2036 first->des0 = des;
2037
2038 /* Fill start of payload in buff2 of first descriptor */
2039 if (pay_len)
2040 first->des1 = des + proto_hdr_len;
2041
2042 /* If needed take extra descriptors to fill the remaining payload */
2043 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2044
2045 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2046
2047 /* Prepare fragments */
2048 for (i = 0; i < nfrags; i++) {
2049 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2050
2051 des = skb_frag_dma_map(priv->device, frag, 0,
2052 skb_frag_size(frag),
2053 DMA_TO_DEVICE);
2054
2055 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2056 (i == nfrags - 1));
2057
2058 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2059 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2060 priv->tx_skbuff[priv->cur_tx] = NULL;
2061 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2062 }
2063
2064 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2065
2066 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2067
2068 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2069 if (netif_msg_hw(priv))
2070 pr_debug("%s: stop transmitted packets\n", __func__);
2071 netif_stop_queue(dev);
2072 }
2073
2074 dev->stats.tx_bytes += skb->len;
2075 priv->xstats.tx_tso_frames++;
2076 priv->xstats.tx_tso_nfrags += nfrags;
2077
2078 /* Manage tx mitigation */
2079 priv->tx_count_frames += nfrags + 1;
2080 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2081 mod_timer(&priv->txtimer,
2082 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2083 } else {
2084 priv->tx_count_frames = 0;
2085 priv->hw->desc->set_tx_ic(desc);
2086 priv->xstats.tx_set_ic_bit++;
2087 }
2088
2089 if (!priv->hwts_tx_en)
2090 skb_tx_timestamp(skb);
2091
2092 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2093 priv->hwts_tx_en)) {
2094 /* declare that device is doing timestamping */
2095 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2096 priv->hw->desc->enable_tx_timestamp(first);
2097 }
2098
2099 /* Complete the first descriptor before granting the DMA */
2100 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2101 proto_hdr_len,
2102 pay_len,
2103 1, priv->tx_skbuff_dma[first_entry].last_segment,
2104 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2105
2106 /* If context desc is used to change MSS */
2107 if (mss_desc)
2108 priv->hw->desc->set_tx_owner(mss_desc);
2109
2110 /* The own bit must be the latest setting done when prepare the
2111 * descriptor and then barrier is needed to make sure that
2112 * all is coherent before granting the DMA engine.
2113 */
2114 smp_wmb();
2115
2116 if (netif_msg_pktdata(priv)) {
2117 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2118 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2119 priv->cur_tx, first, nfrags);
2120
2121 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2122 0);
2123
2124 pr_info(">>> frame to be transmitted: ");
2125 print_pkt(skb->data, skb_headlen(skb));
2126 }
2127
2128 netdev_sent_queue(dev, skb->len);
2129
2130 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2131 STMMAC_CHAN0);
2132
2133 spin_unlock(&priv->tx_lock);
2134 return NETDEV_TX_OK;
2135
2136dma_map_err:
2137 spin_unlock(&priv->tx_lock);
2138 dev_err(priv->device, "Tx dma map failed\n");
2139 dev_kfree_skb(skb);
2140 priv->dev->stats.tx_dropped++;
2141 return NETDEV_TX_OK;
2142}
2143
2144/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002145 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002146 * @skb : the socket buffer
2147 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002148 * Description : this is the tx entry point of the driver.
2149 * It programs the chain or the ring and supports oversized frames
2150 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002151 */
2152static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2153{
2154 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002155 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002156 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002157 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002158 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002159 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002160 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002161 unsigned int des;
2162
2163 /* Manage oversized TCP frames for GMAC4 device */
2164 if (skb_is_gso(skb) && priv->tso) {
2165 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2166 return stmmac_tso_xmit(skb, dev);
2167 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002168
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002169 spin_lock(&priv->tx_lock);
2170
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002171 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002172 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002173 if (!netif_queue_stopped(dev)) {
2174 netif_stop_queue(dev);
2175 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002176 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177 }
2178 return NETDEV_TX_BUSY;
2179 }
2180
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002181 if (priv->tx_path_in_lpi_mode)
2182 stmmac_disable_eee_mode(priv);
2183
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002184 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002185 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186
Michał Mirosław5e982f32011-04-09 02:46:55 +00002187 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002189 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002190 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002191 else
2192 desc = priv->dma_tx + entry;
2193
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002194 first = desc;
2195
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002196 priv->tx_skbuff[first_entry] = skb;
2197
2198 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002199 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002200 if (enh_desc)
2201 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2202
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002203 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2204 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002205 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002206 if (unlikely(entry < 0))
2207 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002208 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002209
2210 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002211 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2212 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002213 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002214
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002215 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2216
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002217 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002218 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002219 else
2220 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002221
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002222 des = skb_frag_dma_map(priv->device, frag, 0, len,
2223 DMA_TO_DEVICE);
2224 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002225 goto dma_map_err; /* should reuse desc w/o issues */
2226
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002227 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002228
2229 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2230 desc->des0 = des;
2231 priv->tx_skbuff_dma[entry].buf = desc->des0;
2232 } else {
2233 desc->des2 = des;
2234 priv->tx_skbuff_dma[entry].buf = desc->des2;
2235 }
2236
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002237 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002238 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002239 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2240
2241 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002242 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002243 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002244 }
2245
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002246 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2247
2248 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002249
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002250 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002251 void *tx_head;
2252
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002253 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2254 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2255 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002256
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002257 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002258 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002259 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002260 tx_head = (void *)priv->dma_tx;
2261
2262 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002263
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002264 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002265 print_pkt(skb->data, skb->len);
2266 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002267
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002268 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002269 if (netif_msg_hw(priv))
2270 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002271 netif_stop_queue(dev);
2272 }
2273
2274 dev->stats.tx_bytes += skb->len;
2275
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002276 /* According to the coalesce parameter the IC bit for the latest
2277 * segment is reset and the timer re-started to clean the tx status.
2278 * This approach takes care about the fragments: desc is the first
2279 * element in case of no SG.
2280 */
2281 priv->tx_count_frames += nfrags + 1;
2282 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2283 mod_timer(&priv->txtimer,
2284 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2285 } else {
2286 priv->tx_count_frames = 0;
2287 priv->hw->desc->set_tx_ic(desc);
2288 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002289 }
2290
2291 if (!priv->hwts_tx_en)
2292 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002293
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002294 /* Ready to fill the first descriptor and set the OWN bit w/o any
2295 * problems because all the descriptors are actually ready to be
2296 * passed to the DMA engine.
2297 */
2298 if (likely(!is_jumbo)) {
2299 bool last_segment = (nfrags == 0);
2300
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002301 des = dma_map_single(priv->device, skb->data,
2302 nopaged_len, DMA_TO_DEVICE);
2303 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002304 goto dma_map_err;
2305
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002306 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2307 first->des0 = des;
2308 priv->tx_skbuff_dma[first_entry].buf = first->des0;
2309 } else {
2310 first->des2 = des;
2311 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2312 }
2313
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002314 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2315 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2316
2317 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2318 priv->hwts_tx_en)) {
2319 /* declare that device is doing timestamping */
2320 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2321 priv->hw->desc->enable_tx_timestamp(first);
2322 }
2323
2324 /* Prepare the first descriptor setting the OWN bit too */
2325 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2326 csum_insertion, priv->mode, 1,
2327 last_segment);
2328
2329 /* The own bit must be the latest setting done when prepare the
2330 * descriptor and then barrier is needed to make sure that
2331 * all is coherent before granting the DMA engine.
2332 */
2333 smp_wmb();
2334 }
2335
Beniamino Galvani38979572015-01-21 19:07:27 +01002336 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002337
2338 if (priv->synopsys_id < DWMAC_CORE_4_00)
2339 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2340 else
2341 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2342 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002343
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002344 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002345 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002346
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002347dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002348 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002349 dev_err(priv->device, "Tx dma map failed\n");
2350 dev_kfree_skb(skb);
2351 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002352 return NETDEV_TX_OK;
2353}
2354
Vince Bridgersb9381982014-01-14 13:42:05 -06002355static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2356{
2357 struct ethhdr *ehdr;
2358 u16 vlanid;
2359
2360 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2361 NETIF_F_HW_VLAN_CTAG_RX &&
2362 !__vlan_get_tag(skb, &vlanid)) {
2363 /* pop the vlan tag */
2364 ehdr = (struct ethhdr *)skb->data;
2365 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2366 skb_pull(skb, VLAN_HLEN);
2367 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2368 }
2369}
2370
2371
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002372static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2373{
2374 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2375 return 0;
2376
2377 return 1;
2378}
2379
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002380/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002381 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002382 * @priv: driver private structure
2383 * Description : this is to reallocate the skb for the reception process
2384 * that is based on zero-copy.
2385 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002386static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2387{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002388 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002389 unsigned int entry = priv->dirty_rx;
2390 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002391
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002392 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002393 struct dma_desc *p;
2394
2395 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002396 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002397 else
2398 p = priv->dma_rx + entry;
2399
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002400 if (likely(priv->rx_skbuff[entry] == NULL)) {
2401 struct sk_buff *skb;
2402
Eric Dumazetacb600d2012-10-05 06:23:55 +00002403 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002404 if (unlikely(!skb)) {
2405 /* so for a while no zero-copy! */
2406 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2407 if (unlikely(net_ratelimit()))
2408 dev_err(priv->device,
2409 "fail to alloc skb entry %d\n",
2410 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002411 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002412 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002413
2414 priv->rx_skbuff[entry] = skb;
2415 priv->rx_skbuff_dma[entry] =
2416 dma_map_single(priv->device, skb->data, bfsize,
2417 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002418 if (dma_mapping_error(priv->device,
2419 priv->rx_skbuff_dma[entry])) {
2420 dev_err(priv->device, "Rx dma map failed\n");
2421 dev_kfree_skb(skb);
2422 break;
2423 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002424
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002425 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2426 p->des0 = priv->rx_skbuff_dma[entry];
2427 p->des1 = 0;
2428 } else {
2429 p->des2 = priv->rx_skbuff_dma[entry];
2430 }
2431 if (priv->hw->mode->refill_desc3)
2432 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002433
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002434 if (priv->rx_zeroc_thresh > 0)
2435 priv->rx_zeroc_thresh--;
2436
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002437 if (netif_msg_rx_status(priv))
2438 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002439 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002440 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002441
2442 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2443 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2444 else
2445 priv->hw->desc->set_rx_owner(p);
2446
Deepak Sikri8e839892012-07-08 21:14:45 +00002447 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002448
2449 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002450 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002451 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002452}
2453
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002454/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002455 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002456 * @priv: driver private structure
2457 * @limit: napi bugget.
2458 * Description : this the function called by the napi poll method.
2459 * It gets all the frames inside the ring.
2460 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002461static int stmmac_rx(struct stmmac_priv *priv, int limit)
2462{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002463 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002464 unsigned int next_entry;
2465 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002466 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002468 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002469 void *rx_head;
2470
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002471 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002472 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002473 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002474 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002475 rx_head = (void *)priv->dma_rx;
2476
2477 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002478 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002479 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002480 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002481 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002482
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002483 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002484 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002485 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002486 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002487
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002488 /* read the status of the incoming frame */
2489 status = priv->hw->desc->rx_status(&priv->dev->stats,
2490 &priv->xstats, p);
2491 /* check if managed by the DMA otherwise go ahead */
2492 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002493 break;
2494
2495 count++;
2496
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002497 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2498 next_entry = priv->cur_rx;
2499
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002500 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002501 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002502 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002503 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002504
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002505 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2506 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2507 &priv->xstats,
2508 priv->dma_erx +
2509 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002510 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002511 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002512 if (priv->hwts_rx_en && !priv->extend_desc) {
2513 /* DESC2 & DESC3 will be overwitten by device
2514 * with timestamp value, hence reinitialize
2515 * them in stmmac_rx_refill() function so that
2516 * device can reuse it.
2517 */
2518 priv->rx_skbuff[entry] = NULL;
2519 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002520 priv->rx_skbuff_dma[entry],
2521 priv->dma_buf_sz,
2522 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002523 }
2524 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002525 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002526 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002527 unsigned int des;
2528
2529 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2530 des = p->des0;
2531 else
2532 des = p->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002533
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002534 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2535
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002536 /* If frame length is greather than skb buffer size
2537 * (preallocated during init) then the packet is
2538 * ignored
2539 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002540 if (frame_len > priv->dma_buf_sz) {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002541 pr_err("%s: len %d larger than size (%d)\n",
2542 priv->dev->name, frame_len,
2543 priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002544 priv->dev->stats.rx_length_errors++;
2545 break;
2546 }
2547
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002548 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002549 * Type frames (LLC/LLC-SNAP)
2550 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002551 if (unlikely(status != llc_snap))
2552 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002553
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002554 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002555 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002556 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002557 if (frame_len > ETH_FRAME_LEN)
2558 pr_debug("\tframe size %d, COE: %d\n",
2559 frame_len, status);
2560 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002561
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002562 /* The zero-copy is always used for all the sizes
2563 * in case of GMAC4 because it needs
2564 * to refill the used descriptors, always.
2565 */
2566 if (unlikely(!priv->plat->has_gmac4 &&
2567 ((frame_len < priv->rx_copybreak) ||
2568 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002569 skb = netdev_alloc_skb_ip_align(priv->dev,
2570 frame_len);
2571 if (unlikely(!skb)) {
2572 if (net_ratelimit())
2573 dev_warn(priv->device,
2574 "packet dropped\n");
2575 priv->dev->stats.rx_dropped++;
2576 break;
2577 }
2578
2579 dma_sync_single_for_cpu(priv->device,
2580 priv->rx_skbuff_dma
2581 [entry], frame_len,
2582 DMA_FROM_DEVICE);
2583 skb_copy_to_linear_data(skb,
2584 priv->
2585 rx_skbuff[entry]->data,
2586 frame_len);
2587
2588 skb_put(skb, frame_len);
2589 dma_sync_single_for_device(priv->device,
2590 priv->rx_skbuff_dma
2591 [entry], frame_len,
2592 DMA_FROM_DEVICE);
2593 } else {
2594 skb = priv->rx_skbuff[entry];
2595 if (unlikely(!skb)) {
2596 pr_err("%s: Inconsistent Rx chain\n",
2597 priv->dev->name);
2598 priv->dev->stats.rx_dropped++;
2599 break;
2600 }
2601 prefetch(skb->data - NET_IP_ALIGN);
2602 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002603 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002604
2605 skb_put(skb, frame_len);
2606 dma_unmap_single(priv->device,
2607 priv->rx_skbuff_dma[entry],
2608 priv->dma_buf_sz,
2609 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002610 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002611
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002612 stmmac_get_rx_hwtstamp(priv, entry, skb);
2613
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002614 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002615 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002616 print_pkt(skb->data, frame_len);
2617 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002618
Vince Bridgersb9381982014-01-14 13:42:05 -06002619 stmmac_rx_vlan(priv->dev, skb);
2620
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002621 skb->protocol = eth_type_trans(skb, priv->dev);
2622
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002623 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002624 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002625 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002626 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002627
2628 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002629
2630 priv->dev->stats.rx_packets++;
2631 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002632 }
2633 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002634 }
2635
2636 stmmac_rx_refill(priv);
2637
2638 priv->xstats.rx_pkt_n += count;
2639
2640 return count;
2641}
2642
2643/**
2644 * stmmac_poll - stmmac poll method (NAPI)
2645 * @napi : pointer to the napi structure.
2646 * @budget : maximum number of packets that the current CPU can receive from
2647 * all interfaces.
2648 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002649 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002650 */
2651static int stmmac_poll(struct napi_struct *napi, int budget)
2652{
2653 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2654 int work_done = 0;
2655
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002656 priv->xstats.napi_poll++;
2657 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002658
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002659 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002660 if (work_done < budget) {
2661 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002662 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002663 }
2664 return work_done;
2665}
2666
2667/**
2668 * stmmac_tx_timeout
2669 * @dev : Pointer to net device structure
2670 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002671 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672 * netdev structure and arrange for the device to be reset to a sane state
2673 * in order to transmit a new packet.
2674 */
2675static void stmmac_tx_timeout(struct net_device *dev)
2676{
2677 struct stmmac_priv *priv = netdev_priv(dev);
2678
2679 /* Clear Tx resources and restart transmitting again */
2680 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002681}
2682
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002683/**
Jiri Pirko01789342011-08-16 06:29:00 +00002684 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002685 * @dev : pointer to the device structure
2686 * Description:
2687 * This function is a driver entry point which gets called by the kernel
2688 * whenever multicast addresses must be enabled/disabled.
2689 * Return value:
2690 * void.
2691 */
Jiri Pirko01789342011-08-16 06:29:00 +00002692static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002693{
2694 struct stmmac_priv *priv = netdev_priv(dev);
2695
Vince Bridgers3b57de92014-07-31 15:49:17 -05002696 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002697}
2698
2699/**
2700 * stmmac_change_mtu - entry point to change MTU size for the device.
2701 * @dev : device pointer.
2702 * @new_mtu : the new MTU size for the device.
2703 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2704 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2705 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2706 * Return value:
2707 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2708 * file on failure.
2709 */
2710static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2711{
2712 struct stmmac_priv *priv = netdev_priv(dev);
2713 int max_mtu;
2714
2715 if (netif_running(dev)) {
2716 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2717 return -EBUSY;
2718 }
2719
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002720 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002721 max_mtu = JUMBO_LEN;
2722 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002723 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002724
Vince Bridgers2618abb2014-01-20 05:39:01 -06002725 if (priv->plat->maxmtu < max_mtu)
2726 max_mtu = priv->plat->maxmtu;
2727
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002728 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2729 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2730 return -EINVAL;
2731 }
2732
Michał Mirosław5e982f32011-04-09 02:46:55 +00002733 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002734
Michał Mirosław5e982f32011-04-09 02:46:55 +00002735 netdev_update_features(dev);
2736
2737 return 0;
2738}
2739
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002740static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002741 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002742{
2743 struct stmmac_priv *priv = netdev_priv(dev);
2744
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002745 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002746 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002747
Michał Mirosław5e982f32011-04-09 02:46:55 +00002748 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002749 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002750
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002751 /* Some GMAC devices have a bugged Jumbo frame support that
2752 * needs to have the Tx COE disabled for oversized frames
2753 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002754 * the TX csum insertionin the TDES and not use SF.
2755 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002756 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002757 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002758
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002759 /* Disable tso if asked by ethtool */
2760 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2761 if (features & NETIF_F_TSO)
2762 priv->tso = true;
2763 else
2764 priv->tso = false;
2765 }
2766
Michał Mirosław5e982f32011-04-09 02:46:55 +00002767 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002768}
2769
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002770static int stmmac_set_features(struct net_device *netdev,
2771 netdev_features_t features)
2772{
2773 struct stmmac_priv *priv = netdev_priv(netdev);
2774
2775 /* Keep the COE Type in case of csum is supporting */
2776 if (features & NETIF_F_RXCSUM)
2777 priv->hw->rx_csum = priv->plat->rx_coe;
2778 else
2779 priv->hw->rx_csum = 0;
2780 /* No check needed because rx_coe has been set before and it will be
2781 * fixed in case of issue.
2782 */
2783 priv->hw->mac->rx_ipc(priv->hw);
2784
2785 return 0;
2786}
2787
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002788/**
2789 * stmmac_interrupt - main ISR
2790 * @irq: interrupt number.
2791 * @dev_id: to pass the net device pointer.
2792 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002793 * It can call:
2794 * o DMA service routine (to manage incoming frame reception and transmission
2795 * status)
2796 * o Core interrupts to manage: remote wake-up, management counter, LPI
2797 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002798 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002799static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2800{
2801 struct net_device *dev = (struct net_device *)dev_id;
2802 struct stmmac_priv *priv = netdev_priv(dev);
2803
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002804 if (priv->irq_wake)
2805 pm_wakeup_event(priv->device, 0);
2806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002807 if (unlikely(!dev)) {
2808 pr_err("%s: invalid dev pointer\n", __func__);
2809 return IRQ_NONE;
2810 }
2811
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002812 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002813 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002814 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002815 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002816 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002817 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002818 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002819 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002820 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002821 priv->tx_path_in_lpi_mode = false;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
2823 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2824 priv->rx_tail_addr,
2825 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002826 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002827
2828 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002829 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002830 if (priv->xstats.pcs_link)
2831 netif_carrier_on(dev);
2832 else
2833 netif_carrier_off(dev);
2834 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002835 }
2836
2837 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002838 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002839
2840 return IRQ_HANDLED;
2841}
2842
2843#ifdef CONFIG_NET_POLL_CONTROLLER
2844/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002845 * to allow network I/O with interrupts disabled.
2846 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002847static void stmmac_poll_controller(struct net_device *dev)
2848{
2849 disable_irq(dev->irq);
2850 stmmac_interrupt(dev->irq, dev);
2851 enable_irq(dev->irq);
2852}
2853#endif
2854
2855/**
2856 * stmmac_ioctl - Entry point for the Ioctl
2857 * @dev: Device pointer.
2858 * @rq: An IOCTL specefic structure, that can contain a pointer to
2859 * a proprietary structure used to pass information to the driver.
2860 * @cmd: IOCTL command
2861 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002862 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002863 */
2864static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2865{
2866 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002867 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002868
2869 if (!netif_running(dev))
2870 return -EINVAL;
2871
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002872 switch (cmd) {
2873 case SIOCGMIIPHY:
2874 case SIOCGMIIREG:
2875 case SIOCSMIIREG:
2876 if (!priv->phydev)
2877 return -EINVAL;
2878 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2879 break;
2880 case SIOCSHWTSTAMP:
2881 ret = stmmac_hwtstamp_ioctl(dev, rq);
2882 break;
2883 default:
2884 break;
2885 }
Richard Cochran28b04112010-07-17 08:48:55 +00002886
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002887 return ret;
2888}
2889
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002890#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002891static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002892
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002893static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002894 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002895{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002896 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002897 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2898 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002899
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002900 for (i = 0; i < size; i++) {
2901 u64 x;
2902 if (extend_desc) {
2903 x = *(u64 *) ep;
2904 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002905 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002906 ep->basic.des0, ep->basic.des1,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002907 ep->basic.des2, ep->basic.des3);
2908 ep++;
2909 } else {
2910 x = *(u64 *) p;
2911 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002912 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913 p->des0, p->des1, p->des2, p->des3);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002914 p++;
2915 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002916 seq_printf(seq, "\n");
2917 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002918}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002919
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002920static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2921{
2922 struct net_device *dev = seq->private;
2923 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002924
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002925 if (priv->extend_desc) {
2926 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002927 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002928 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002929 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002930 } else {
2931 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002932 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002933 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002934 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002935 }
2936
2937 return 0;
2938}
2939
2940static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2941{
2942 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2943}
2944
2945static const struct file_operations stmmac_rings_status_fops = {
2946 .owner = THIS_MODULE,
2947 .open = stmmac_sysfs_ring_open,
2948 .read = seq_read,
2949 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002950 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002951};
2952
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002953static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2954{
2955 struct net_device *dev = seq->private;
2956 struct stmmac_priv *priv = netdev_priv(dev);
2957
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002958 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002959 seq_printf(seq, "DMA HW features not supported\n");
2960 return 0;
2961 }
2962
2963 seq_printf(seq, "==============================\n");
2964 seq_printf(seq, "\tDMA HW features\n");
2965 seq_printf(seq, "==============================\n");
2966
2967 seq_printf(seq, "\t10/100 Mbps %s\n",
2968 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2969 seq_printf(seq, "\t1000 Mbps %s\n",
2970 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2971 seq_printf(seq, "\tHalf duple %s\n",
2972 (priv->dma_cap.half_duplex) ? "Y" : "N");
2973 seq_printf(seq, "\tHash Filter: %s\n",
2974 (priv->dma_cap.hash_filter) ? "Y" : "N");
2975 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2976 (priv->dma_cap.multi_addr) ? "Y" : "N");
2977 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2978 (priv->dma_cap.pcs) ? "Y" : "N");
2979 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2980 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2981 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2982 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2983 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2984 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2985 seq_printf(seq, "\tRMON module: %s\n",
2986 (priv->dma_cap.rmon) ? "Y" : "N");
2987 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2988 (priv->dma_cap.time_stamp) ? "Y" : "N");
2989 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2990 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2991 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2992 (priv->dma_cap.eee) ? "Y" : "N");
2993 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2994 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2995 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002996 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2997 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2998 (priv->dma_cap.rx_coe) ? "Y" : "N");
2999 } else {
3000 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3001 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3002 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3003 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3004 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003005 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3006 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3007 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3008 priv->dma_cap.number_rx_channel);
3009 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3010 priv->dma_cap.number_tx_channel);
3011 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3012 (priv->dma_cap.enh_desc) ? "Y" : "N");
3013
3014 return 0;
3015}
3016
3017static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3018{
3019 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3020}
3021
3022static const struct file_operations stmmac_dma_cap_fops = {
3023 .owner = THIS_MODULE,
3024 .open = stmmac_sysfs_dma_cap_open,
3025 .read = seq_read,
3026 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003027 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003028};
3029
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003030static int stmmac_init_fs(struct net_device *dev)
3031{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003032 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003033
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003034 /* Create per netdev entries */
3035 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3036
3037 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3038 pr_err("ERROR %s/%s, debugfs create directory failed\n",
3039 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003040
3041 return -ENOMEM;
3042 }
3043
3044 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003045 priv->dbgfs_rings_status =
3046 debugfs_create_file("descriptors_status", S_IRUGO,
3047 priv->dbgfs_dir, dev,
3048 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003049
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003050 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003051 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003052 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003053
3054 return -ENOMEM;
3055 }
3056
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003057 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003058 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3059 priv->dbgfs_dir,
3060 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003061
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003062 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003063 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003064 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003065
3066 return -ENOMEM;
3067 }
3068
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003069 return 0;
3070}
3071
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003072static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003073{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003074 struct stmmac_priv *priv = netdev_priv(dev);
3075
3076 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003077}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003078#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003079
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080static const struct net_device_ops stmmac_netdev_ops = {
3081 .ndo_open = stmmac_open,
3082 .ndo_start_xmit = stmmac_xmit,
3083 .ndo_stop = stmmac_release,
3084 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003085 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003086 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003087 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088 .ndo_tx_timeout = stmmac_tx_timeout,
3089 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003090#ifdef CONFIG_NET_POLL_CONTROLLER
3091 .ndo_poll_controller = stmmac_poll_controller,
3092#endif
3093 .ndo_set_mac_address = eth_mac_addr,
3094};
3095
3096/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003097 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003098 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003099 * Description: this function is to configure the MAC device according to
3100 * some platform parameters or the HW capability register. It prepares the
3101 * driver to use either ring or chain modes and to setup either enhanced or
3102 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003103 */
3104static int stmmac_hw_init(struct stmmac_priv *priv)
3105{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003106 struct mac_device_info *mac;
3107
3108 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003109 if (priv->plat->has_gmac) {
3110 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003111 mac = dwmac1000_setup(priv->ioaddr,
3112 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003113 priv->plat->unicast_filter_entries,
3114 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003115 } else if (priv->plat->has_gmac4) {
3116 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3117 mac = dwmac4_setup(priv->ioaddr,
3118 priv->plat->multicast_filter_bins,
3119 priv->plat->unicast_filter_entries,
3120 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003121 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003122 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003123 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003124 if (!mac)
3125 return -ENOMEM;
3126
3127 priv->hw = mac;
3128
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003129 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003130 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3131 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003132 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003133 if (chain_mode) {
3134 priv->hw->mode = &chain_mode_ops;
3135 pr_info(" Chain mode enabled\n");
3136 priv->mode = STMMAC_CHAIN_MODE;
3137 } else {
3138 priv->hw->mode = &ring_mode_ops;
3139 pr_info(" Ring mode enabled\n");
3140 priv->mode = STMMAC_RING_MODE;
3141 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003142 }
3143
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003144 /* Get the HW capability (new GMAC newer than 3.50a) */
3145 priv->hw_cap_support = stmmac_get_hw_features(priv);
3146 if (priv->hw_cap_support) {
3147 pr_info(" DMA HW capability register supported");
3148
3149 /* We can override some gmac/dma configuration fields: e.g.
3150 * enh_desc, tx_coe (e.g. that are passed through the
3151 * platform) with the values from the HW capability
3152 * register (if supported).
3153 */
3154 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003155 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003156 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003157
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003158 /* TXCOE doesn't work in thresh DMA mode */
3159 if (priv->plat->force_thresh_dma_mode)
3160 priv->plat->tx_coe = 0;
3161 else
3162 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3163
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003164 /* In case of GMAC4 rx_coe is from HW cap register. */
3165 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003166
3167 if (priv->dma_cap.rx_coe_type2)
3168 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3169 else if (priv->dma_cap.rx_coe_type1)
3170 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3171
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003172 } else
3173 pr_info(" No HW DMA feature register supported");
3174
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003175 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3176 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3177 priv->hw->desc = &dwmac4_desc_ops;
3178 else
3179 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003180
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003181 if (priv->plat->rx_coe) {
3182 priv->hw->rx_csum = priv->plat->rx_coe;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003183 pr_info(" RX Checksum Offload Engine supported\n");
3184 if (priv->synopsys_id < DWMAC_CORE_4_00)
3185 pr_info("\tCOE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003186 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003187 if (priv->plat->tx_coe)
3188 pr_info(" TX Checksum insertion supported\n");
3189
3190 if (priv->plat->pmt) {
3191 pr_info(" Wake-Up On Lan supported\n");
3192 device_set_wakeup_capable(priv->device, 1);
3193 }
3194
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003195 if (priv->dma_cap.tsoen)
3196 pr_info(" TSO supported\n");
3197
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003198 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003199}
3200
3201/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003202 * stmmac_dvr_probe
3203 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003204 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003205 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003206 * Description: this is the main probe function used to
3207 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003208 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003209 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003210 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003211int stmmac_dvr_probe(struct device *device,
3212 struct plat_stmmacenet_data *plat_dat,
3213 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003214{
3215 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003216 struct net_device *ndev = NULL;
3217 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003218
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003219 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003220 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003221 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003222
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003223 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003224
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003225 priv = netdev_priv(ndev);
3226 priv->device = device;
3227 priv->dev = ndev;
3228
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003229 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003230 priv->pause = pause;
3231 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003232 priv->ioaddr = res->addr;
3233 priv->dev->base_addr = (unsigned long)res->addr;
3234
3235 priv->dev->irq = res->irq;
3236 priv->wol_irq = res->wol_irq;
3237 priv->lpi_irq = res->lpi_irq;
3238
3239 if (res->mac)
3240 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003241
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003242 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003243
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003244 /* Verify driver arguments */
3245 stmmac_verify_args();
3246
3247 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003248 * this needs to have multiple instances
3249 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003250 if ((phyaddr >= 0) && (phyaddr <= 31))
3251 priv->plat->phy_addr = phyaddr;
3252
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003253 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3254 if (IS_ERR(priv->stmmac_clk)) {
3255 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
3256 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003257 /* If failed to obtain stmmac_clk and specific clk_csr value
3258 * is NOT passed from the platform, probe fail.
3259 */
3260 if (!priv->plat->clk_csr) {
3261 ret = PTR_ERR(priv->stmmac_clk);
3262 goto error_clk_get;
3263 } else {
3264 priv->stmmac_clk = NULL;
3265 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003266 }
3267 clk_prepare_enable(priv->stmmac_clk);
3268
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003269 priv->pclk = devm_clk_get(priv->device, "pclk");
3270 if (IS_ERR(priv->pclk)) {
3271 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3272 ret = -EPROBE_DEFER;
3273 goto error_pclk_get;
3274 }
3275 priv->pclk = NULL;
3276 }
3277 clk_prepare_enable(priv->pclk);
3278
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003279 priv->stmmac_rst = devm_reset_control_get(priv->device,
3280 STMMAC_RESOURCE_NAME);
3281 if (IS_ERR(priv->stmmac_rst)) {
3282 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3283 ret = -EPROBE_DEFER;
3284 goto error_hw_init;
3285 }
3286 dev_info(priv->device, "no reset control found\n");
3287 priv->stmmac_rst = NULL;
3288 }
3289 if (priv->stmmac_rst)
3290 reset_control_deassert(priv->stmmac_rst);
3291
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003292 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003293 ret = stmmac_hw_init(priv);
3294 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003295 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003296
3297 ndev->netdev_ops = &stmmac_netdev_ops;
3298
3299 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3300 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003301
3302 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3303 ndev->hw_features |= NETIF_F_TSO;
3304 priv->tso = true;
3305 pr_info(" TSO feature enabled\n");
3306 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003307 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3308 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003309#ifdef STMMAC_VLAN_TAG_USED
3310 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003311 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003312#endif
3313 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3314
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003315 if (flow_ctrl)
3316 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3317
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003318 /* Rx Watchdog is available in the COREs newer than the 3.40.
3319 * In some case, for example on bugged HW this feature
3320 * has to be disable and this can be done by passing the
3321 * riwt_off field from the platform.
3322 */
3323 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3324 priv->use_riwt = 1;
3325 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3326 }
3327
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003328 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003329
Vlad Lunguf8e96162010-11-29 22:52:52 +00003330 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003331 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003332
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003333 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003334 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003335 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003336 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003337 }
3338
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003339 /* If a specific clk_csr value is passed from the platform
3340 * this means that the CSR Clock Range selection cannot be
3341 * changed at run-time and it is fixed. Viceversa the driver'll try to
3342 * set the MDC clock dynamically according to the csr actual
3343 * clock input.
3344 */
3345 if (!priv->plat->clk_csr)
3346 stmmac_clk_csr_set(priv);
3347 else
3348 priv->clk_csr = priv->plat->clk_csr;
3349
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003350 stmmac_check_pcs_mode(priv);
3351
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003352 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3353 priv->hw->pcs != STMMAC_PCS_TBI &&
3354 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003355 /* MDIO bus Registration */
3356 ret = stmmac_mdio_register(ndev);
3357 if (ret < 0) {
3358 pr_debug("%s: MDIO bus (id: %d) registration failed",
3359 __func__, priv->plat->bus_id);
3360 goto error_mdio_register;
3361 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003362 }
3363
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003364 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003365
Viresh Kumar6a81c262012-07-30 14:39:41 -07003366error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003367 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003368error_netdev_register:
3369 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003370error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003371 clk_disable_unprepare(priv->pclk);
3372error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003373 clk_disable_unprepare(priv->stmmac_clk);
3374error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003375 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003377 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003379EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003380
3381/**
3382 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003383 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003385 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003387int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003388{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003389 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003390 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003391
3392 pr_info("%s:\n\tremoving driver", __func__);
3393
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003394 priv->hw->dma->stop_rx(priv->ioaddr);
3395 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003397 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003398 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003399 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003400 if (priv->stmmac_rst)
3401 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003402 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003403 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003404 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3405 priv->hw->pcs != STMMAC_PCS_TBI &&
3406 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003407 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408 free_netdev(ndev);
3409
3410 return 0;
3411}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003412EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003414/**
3415 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003416 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003417 * Description: this is the function to suspend the device and it is called
3418 * by the platform driver to stop the network queue, release the resources,
3419 * program the PMT register (for WoL), clean and release driver resources.
3420 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003421int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003422{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003423 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003424 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003425 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003426
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003427 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003428 return 0;
3429
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003430 if (priv->phydev)
3431 phy_stop(priv->phydev);
3432
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003433 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003435 netif_device_detach(ndev);
3436 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003438 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003439
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003440 /* Stop TX/RX DMA */
3441 priv->hw->dma->stop_tx(priv->ioaddr);
3442 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003443
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003444 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003445 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003446 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003447 priv->irq_wake = 1;
3448 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003449 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003450 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003451 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003452 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003453 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003454 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003455 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003456
3457 priv->oldlink = 0;
3458 priv->speed = 0;
3459 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460 return 0;
3461}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003462EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003463
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003464/**
3465 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003466 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003467 * Description: when resume this function is invoked to setup the DMA and CORE
3468 * in a usable state.
3469 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003470int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003471{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003472 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003473 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003474 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003476 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003477 return 0;
3478
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003479 /* Power Down bit, into the PM register, is cleared
3480 * automatically as soon as a magic packet or a Wake-up frame
3481 * is received. Anyway, it's better to manually clear
3482 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003483 * from another devices (e.g. serial console).
3484 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003485 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003486 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003487 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003488 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003489 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003490 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003491 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003492 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003493 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003494 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003495 /* reset the phy so that it's ready */
3496 if (priv->mii)
3497 stmmac_mdio_reset(priv->mii);
3498 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003499
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003500 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003502 spin_lock_irqsave(&priv->lock, flags);
3503
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003504 priv->cur_rx = 0;
3505 priv->dirty_rx = 0;
3506 priv->dirty_tx = 0;
3507 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003508 /* reset private mss value to force mss context settings at
3509 * next tso xmit (only used for gmac4).
3510 */
3511 priv->mss = 0;
3512
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003513 stmmac_clear_descriptors(priv);
3514
Huacai Chenfe1319292014-12-19 22:38:18 +08003515 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003516 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003517 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 napi_enable(&priv->napi);
3520
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003521 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003522
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003523 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003524
3525 if (priv->phydev)
3526 phy_start(priv->phydev);
3527
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003528 return 0;
3529}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003530EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003531
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003532#ifndef MODULE
3533static int __init stmmac_cmdline_opt(char *str)
3534{
3535 char *opt;
3536
3537 if (!str || !*str)
3538 return -EINVAL;
3539 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003540 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003541 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003542 goto err;
3543 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003544 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003545 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003546 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003547 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003548 goto err;
3549 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003550 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003551 goto err;
3552 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003553 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003554 goto err;
3555 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003556 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003557 goto err;
3558 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003559 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003560 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003561 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003562 if (kstrtoint(opt + 10, 0, &eee_timer))
3563 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003564 } else if (!strncmp(opt, "chain_mode:", 11)) {
3565 if (kstrtoint(opt + 11, 0, &chain_mode))
3566 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003567 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003568 }
3569 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003570
3571err:
3572 pr_err("%s: ERROR broken module parameter conversion", __func__);
3573 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003574}
3575
3576__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003577#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003578
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003579static int __init stmmac_init(void)
3580{
3581#ifdef CONFIG_DEBUG_FS
3582 /* Create debugfs main directory if it doesn't exist yet */
3583 if (!stmmac_fs_dir) {
3584 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3585
3586 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3587 pr_err("ERROR %s, debugfs create directory failed\n",
3588 STMMAC_RESOURCE_NAME);
3589
3590 return -ENOMEM;
3591 }
3592 }
3593#endif
3594
3595 return 0;
3596}
3597
3598static void __exit stmmac_exit(void)
3599{
3600#ifdef CONFIG_DEBUG_FS
3601 debugfs_remove_recursive(stmmac_fs_dir);
3602#endif
3603}
3604
3605module_init(stmmac_init)
3606module_exit(stmmac_exit)
3607
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003608MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3609MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3610MODULE_LICENSE("GPL");