blob: d3b026125af19e1f20426f2150387f935cf26f03 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
83 engine->display.init = nv04_display_init;
84 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100085 engine->gpio.init = nouveau_stub_init;
86 engine->gpio.takedown = nouveau_stub_takedown;
87 engine->gpio.get = NULL;
88 engine->gpio.set = NULL;
89 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100090 engine->pm.clock_get = nv04_pm_clock_get;
91 engine->pm.clock_pre = nv04_pm_clock_pre;
92 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100093 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +100094 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100095 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100096 break;
97 case 0x10:
98 engine->instmem.init = nv04_instmem_init;
99 engine->instmem.takedown = nv04_instmem_takedown;
100 engine->instmem.suspend = nv04_instmem_suspend;
101 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000102 engine->instmem.get = nv04_instmem_get;
103 engine->instmem.put = nv04_instmem_put;
104 engine->instmem.map = nv04_instmem_map;
105 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000106 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 engine->mc.init = nv04_mc_init;
108 engine->mc.takedown = nv04_mc_takedown;
109 engine->timer.init = nv04_timer_init;
110 engine->timer.read = nv04_timer_read;
111 engine->timer.takedown = nv04_timer_takedown;
112 engine->fb.init = nv10_fb_init;
113 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200114 engine->fb.init_tile_region = nv10_fb_init_tile_region;
115 engine->fb.set_tile_region = nv10_fb_set_tile_region;
116 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->fifo.channels = 32;
118 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000119 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 engine->fifo.disable = nv04_fifo_disable;
121 engine->fifo.enable = nv04_fifo_enable;
122 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100123 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channel_id = nv10_fifo_channel_id;
125 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200126 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->fifo.load_context = nv10_fifo_load_context;
128 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200129 engine->display.early_init = nv04_display_early_init;
130 engine->display.late_takedown = nv04_display_late_takedown;
131 engine->display.create = nv04_display_create;
132 engine->display.init = nv04_display_init;
133 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000134 engine->gpio.init = nouveau_stub_init;
135 engine->gpio.takedown = nouveau_stub_takedown;
136 engine->gpio.get = nv10_gpio_get;
137 engine->gpio.set = nv10_gpio_set;
138 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000139 engine->pm.clock_get = nv04_pm_clock_get;
140 engine->pm.clock_pre = nv04_pm_clock_pre;
141 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000142 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000143 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000144 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 break;
146 case 0x20:
147 engine->instmem.init = nv04_instmem_init;
148 engine->instmem.takedown = nv04_instmem_takedown;
149 engine->instmem.suspend = nv04_instmem_suspend;
150 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000151 engine->instmem.get = nv04_instmem_get;
152 engine->instmem.put = nv04_instmem_put;
153 engine->instmem.map = nv04_instmem_map;
154 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000155 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 engine->mc.init = nv04_mc_init;
157 engine->mc.takedown = nv04_mc_takedown;
158 engine->timer.init = nv04_timer_init;
159 engine->timer.read = nv04_timer_read;
160 engine->timer.takedown = nv04_timer_takedown;
161 engine->fb.init = nv10_fb_init;
162 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200163 engine->fb.init_tile_region = nv10_fb_init_tile_region;
164 engine->fb.set_tile_region = nv10_fb_set_tile_region;
165 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 engine->fifo.channels = 32;
167 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000168 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->fifo.disable = nv04_fifo_disable;
170 engine->fifo.enable = nv04_fifo_enable;
171 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100172 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->fifo.channel_id = nv10_fifo_channel_id;
174 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200175 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 engine->fifo.load_context = nv10_fifo_load_context;
177 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200178 engine->display.early_init = nv04_display_early_init;
179 engine->display.late_takedown = nv04_display_late_takedown;
180 engine->display.create = nv04_display_create;
181 engine->display.init = nv04_display_init;
182 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000183 engine->gpio.init = nouveau_stub_init;
184 engine->gpio.takedown = nouveau_stub_takedown;
185 engine->gpio.get = nv10_gpio_get;
186 engine->gpio.set = nv10_gpio_set;
187 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000188 engine->pm.clock_get = nv04_pm_clock_get;
189 engine->pm.clock_pre = nv04_pm_clock_pre;
190 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000191 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000192 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000193 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 break;
195 case 0x30:
196 engine->instmem.init = nv04_instmem_init;
197 engine->instmem.takedown = nv04_instmem_takedown;
198 engine->instmem.suspend = nv04_instmem_suspend;
199 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000200 engine->instmem.get = nv04_instmem_get;
201 engine->instmem.put = nv04_instmem_put;
202 engine->instmem.map = nv04_instmem_map;
203 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000204 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 engine->mc.init = nv04_mc_init;
206 engine->mc.takedown = nv04_mc_takedown;
207 engine->timer.init = nv04_timer_init;
208 engine->timer.read = nv04_timer_read;
209 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200210 engine->fb.init = nv30_fb_init;
211 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200212 engine->fb.init_tile_region = nv30_fb_init_tile_region;
213 engine->fb.set_tile_region = nv10_fb_set_tile_region;
214 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.channels = 32;
216 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000217 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 engine->fifo.disable = nv04_fifo_disable;
219 engine->fifo.enable = nv04_fifo_enable;
220 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100221 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.channel_id = nv10_fifo_channel_id;
223 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200224 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->fifo.load_context = nv10_fifo_load_context;
226 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200227 engine->display.early_init = nv04_display_early_init;
228 engine->display.late_takedown = nv04_display_late_takedown;
229 engine->display.create = nv04_display_create;
230 engine->display.init = nv04_display_init;
231 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000232 engine->gpio.init = nouveau_stub_init;
233 engine->gpio.takedown = nouveau_stub_takedown;
234 engine->gpio.get = nv10_gpio_get;
235 engine->gpio.set = nv10_gpio_set;
236 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000237 engine->pm.clock_get = nv04_pm_clock_get;
238 engine->pm.clock_pre = nv04_pm_clock_pre;
239 engine->pm.clock_set = nv04_pm_clock_set;
240 engine->pm.voltage_get = nouveau_voltage_gpio_get;
241 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000242 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000243 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 break;
246 case 0x40:
247 case 0x60:
248 engine->instmem.init = nv04_instmem_init;
249 engine->instmem.takedown = nv04_instmem_takedown;
250 engine->instmem.suspend = nv04_instmem_suspend;
251 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000252 engine->instmem.get = nv04_instmem_get;
253 engine->instmem.put = nv04_instmem_put;
254 engine->instmem.map = nv04_instmem_map;
255 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000256 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->mc.init = nv40_mc_init;
258 engine->mc.takedown = nv40_mc_takedown;
259 engine->timer.init = nv04_timer_init;
260 engine->timer.read = nv04_timer_read;
261 engine->timer.takedown = nv04_timer_takedown;
262 engine->fb.init = nv40_fb_init;
263 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200264 engine->fb.init_tile_region = nv30_fb_init_tile_region;
265 engine->fb.set_tile_region = nv40_fb_set_tile_region;
266 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 engine->fifo.channels = 32;
268 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000269 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->fifo.disable = nv04_fifo_disable;
271 engine->fifo.enable = nv04_fifo_enable;
272 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100273 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274 engine->fifo.channel_id = nv10_fifo_channel_id;
275 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200276 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 engine->fifo.load_context = nv40_fifo_load_context;
278 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200279 engine->display.early_init = nv04_display_early_init;
280 engine->display.late_takedown = nv04_display_late_takedown;
281 engine->display.create = nv04_display_create;
282 engine->display.init = nv04_display_init;
283 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000284 engine->gpio.init = nouveau_stub_init;
285 engine->gpio.takedown = nouveau_stub_takedown;
286 engine->gpio.get = nv10_gpio_get;
287 engine->gpio.set = nv10_gpio_set;
288 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000289 engine->pm.clock_get = nv04_pm_clock_get;
290 engine->pm.clock_pre = nv04_pm_clock_pre;
291 engine->pm.clock_set = nv04_pm_clock_set;
292 engine->pm.voltage_get = nouveau_voltage_gpio_get;
293 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200294 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000295 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000296 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000297 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 break;
299 case 0x50:
300 case 0x80: /* gotta love NVIDIA's consistency.. */
301 case 0x90:
302 case 0xA0:
303 engine->instmem.init = nv50_instmem_init;
304 engine->instmem.takedown = nv50_instmem_takedown;
305 engine->instmem.suspend = nv50_instmem_suspend;
306 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000307 engine->instmem.get = nv50_instmem_get;
308 engine->instmem.put = nv50_instmem_put;
309 engine->instmem.map = nv50_instmem_map;
310 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000311 if (dev_priv->chipset == 0x50)
312 engine->instmem.flush = nv50_instmem_flush;
313 else
314 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 engine->mc.init = nv50_mc_init;
316 engine->mc.takedown = nv50_mc_takedown;
317 engine->timer.init = nv04_timer_init;
318 engine->timer.read = nv04_timer_read;
319 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000320 engine->fb.init = nv50_fb_init;
321 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->fifo.channels = 128;
323 engine->fifo.init = nv50_fifo_init;
324 engine->fifo.takedown = nv50_fifo_takedown;
325 engine->fifo.disable = nv04_fifo_disable;
326 engine->fifo.enable = nv04_fifo_enable;
327 engine->fifo.reassign = nv04_fifo_reassign;
328 engine->fifo.channel_id = nv50_fifo_channel_id;
329 engine->fifo.create_context = nv50_fifo_create_context;
330 engine->fifo.destroy_context = nv50_fifo_destroy_context;
331 engine->fifo.load_context = nv50_fifo_load_context;
332 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000333 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200334 engine->display.early_init = nv50_display_early_init;
335 engine->display.late_takedown = nv50_display_late_takedown;
336 engine->display.create = nv50_display_create;
337 engine->display.init = nv50_display_init;
338 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000339 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000340 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000341 engine->gpio.get = nv50_gpio_get;
342 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000343 engine->gpio.irq_register = nv50_gpio_irq_register;
344 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000345 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000346 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000347 case 0x84:
348 case 0x86:
349 case 0x92:
350 case 0x94:
351 case 0x96:
352 case 0x98:
353 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000354 case 0xaa:
355 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000356 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000357 engine->pm.clock_get = nv50_pm_clock_get;
358 engine->pm.clock_pre = nv50_pm_clock_pre;
359 engine->pm.clock_set = nv50_pm_clock_set;
360 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000361 default:
Ben Skeggsca94a712011-06-17 15:38:48 +1000362 engine->pm.clocks_get = nva3_pm_clocks_get;
363 engine->pm.clocks_pre = nva3_pm_clocks_pre;
364 engine->pm.clocks_set = nva3_pm_clocks_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000365 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000366 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000367 engine->pm.voltage_get = nouveau_voltage_gpio_get;
368 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200369 if (dev_priv->chipset >= 0x84)
370 engine->pm.temp_get = nv84_temp_get;
371 else
372 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000373 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000374 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000375 engine->vram.get = nv50_vram_new;
376 engine->vram.put = nv50_vram_del;
377 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000379 case 0xC0:
380 engine->instmem.init = nvc0_instmem_init;
381 engine->instmem.takedown = nvc0_instmem_takedown;
382 engine->instmem.suspend = nvc0_instmem_suspend;
383 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000384 engine->instmem.get = nv50_instmem_get;
385 engine->instmem.put = nv50_instmem_put;
386 engine->instmem.map = nv50_instmem_map;
387 engine->instmem.unmap = nv50_instmem_unmap;
388 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000389 engine->mc.init = nv50_mc_init;
390 engine->mc.takedown = nv50_mc_takedown;
391 engine->timer.init = nv04_timer_init;
392 engine->timer.read = nv04_timer_read;
393 engine->timer.takedown = nv04_timer_takedown;
394 engine->fb.init = nvc0_fb_init;
395 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000396 engine->fifo.channels = 128;
397 engine->fifo.init = nvc0_fifo_init;
398 engine->fifo.takedown = nvc0_fifo_takedown;
399 engine->fifo.disable = nvc0_fifo_disable;
400 engine->fifo.enable = nvc0_fifo_enable;
401 engine->fifo.reassign = nvc0_fifo_reassign;
402 engine->fifo.channel_id = nvc0_fifo_channel_id;
403 engine->fifo.create_context = nvc0_fifo_create_context;
404 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
405 engine->fifo.load_context = nvc0_fifo_load_context;
406 engine->fifo.unload_context = nvc0_fifo_unload_context;
407 engine->display.early_init = nv50_display_early_init;
408 engine->display.late_takedown = nv50_display_late_takedown;
409 engine->display.create = nv50_display_create;
410 engine->display.init = nv50_display_init;
411 engine->display.destroy = nv50_display_destroy;
412 engine->gpio.init = nv50_gpio_init;
413 engine->gpio.takedown = nouveau_stub_takedown;
414 engine->gpio.get = nv50_gpio_get;
415 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000416 engine->gpio.irq_register = nv50_gpio_irq_register;
417 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000418 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000419 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000420 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000421 engine->vram.get = nvc0_vram_new;
422 engine->vram.put = nv50_vram_del;
423 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200424 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs354d0782011-06-19 01:44:36 +1000425 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000426 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000427 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000428 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 default:
430 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
431 return 1;
432 }
433
Ben Skeggs03bc9672011-07-04 13:14:05 +1000434 /* headless mode */
435 if (nouveau_modeset == 2) {
436 engine->display.early_init = nouveau_stub_init;
437 engine->display.late_takedown = nouveau_stub_takedown;
438 engine->display.create = nouveau_stub_init;
439 engine->display.init = nouveau_stub_init;
440 engine->display.destroy = nouveau_stub_takedown;
441 }
442
Ben Skeggs6ee73862009-12-11 19:24:15 +1000443 return 0;
444}
445
446static unsigned int
447nouveau_vga_set_decode(void *priv, bool state)
448{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000449 struct drm_device *dev = priv;
450 struct drm_nouveau_private *dev_priv = dev->dev_private;
451
452 if (dev_priv->chipset >= 0x40)
453 nv_wr32(dev, 0x88054, state);
454 else
455 nv_wr32(dev, 0x1854, state);
456
Ben Skeggs6ee73862009-12-11 19:24:15 +1000457 if (state)
458 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
459 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
460 else
461 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
462}
463
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000464static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
465 enum vga_switcheroo_state state)
466{
Dave Airliefbf81762010-06-01 09:09:06 +1000467 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000468 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
469 if (state == VGA_SWITCHEROO_ON) {
470 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000471 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000472 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000473 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000474 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000475 } else {
476 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000477 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000478 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000479 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000480 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000481 }
482}
483
Dave Airlie8d608aa2010-12-07 08:57:57 +1000484static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
485{
486 struct drm_device *dev = pci_get_drvdata(pdev);
487 nouveau_fbcon_output_poll_changed(dev);
488}
489
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000490static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
491{
492 struct drm_device *dev = pci_get_drvdata(pdev);
493 bool can_switch;
494
495 spin_lock(&dev->count_lock);
496 can_switch = (dev->open_count == 0);
497 spin_unlock(&dev->count_lock);
498 return can_switch;
499}
500
Ben Skeggs6ee73862009-12-11 19:24:15 +1000501int
502nouveau_card_init(struct drm_device *dev)
503{
504 struct drm_nouveau_private *dev_priv = dev->dev_private;
505 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000506 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000507
Ben Skeggs6ee73862009-12-11 19:24:15 +1000508 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000509 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000510 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000511 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512
513 /* Initialise internal driver API hooks */
514 ret = nouveau_init_engine_ptrs(dev);
515 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000516 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000518 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200519 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100520 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000521 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000522
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200523 /* Make the CRTCs and I2C buses accessible */
524 ret = engine->display.early_init(dev);
525 if (ret)
526 goto out;
527
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000529 ret = nouveau_bios_init(dev);
530 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200531 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532
Ben Skeggs330c5982010-09-16 15:39:49 +1000533 nouveau_pm_init(dev);
534
Ben Skeggs24f246a2011-06-10 13:36:08 +1000535 ret = engine->vram.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000536 if (ret)
537 goto out_bios;
538
Ben Skeggs6ee73862009-12-11 19:24:15 +1000539 ret = nouveau_gpuobj_init(dev);
540 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000541 goto out_vram;
542
543 ret = engine->instmem.init(dev);
544 if (ret)
545 goto out_gpuobj;
546
Ben Skeggs24f246a2011-06-10 13:36:08 +1000547 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000548 if (ret)
549 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000550
Ben Skeggs24f246a2011-06-10 13:36:08 +1000551 ret = nouveau_mem_gart_init(dev);
552 if (ret)
553 goto out_ttmvram;
554
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555 /* PMC */
556 ret = engine->mc.init(dev);
557 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000558 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000559
Ben Skeggsee2e0132010-07-26 09:28:25 +1000560 /* PGPIO */
561 ret = engine->gpio.init(dev);
562 if (ret)
563 goto out_mc;
564
Ben Skeggs6ee73862009-12-11 19:24:15 +1000565 /* PTIMER */
566 ret = engine->timer.init(dev);
567 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000568 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000569
570 /* PFB */
571 ret = engine->fb.init(dev);
572 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000573 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000574
Ben Skeggsaba99a82011-05-25 14:48:50 +1000575 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000576 switch (dev_priv->card_type) {
577 case NV_04:
578 nv04_graph_create(dev);
579 break;
580 case NV_10:
581 nv10_graph_create(dev);
582 break;
583 case NV_20:
584 case NV_30:
585 nv20_graph_create(dev);
586 break;
587 case NV_40:
588 nv40_graph_create(dev);
589 break;
590 case NV_50:
591 nv50_graph_create(dev);
592 break;
593 case NV_C0:
594 nvc0_graph_create(dev);
595 break;
596 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000597 break;
598 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000599
Ben Skeggs18b54c42011-05-25 15:22:33 +1000600 switch (dev_priv->chipset) {
601 case 0x84:
602 case 0x86:
603 case 0x92:
604 case 0x94:
605 case 0x96:
606 case 0xa0:
607 nv84_crypt_create(dev);
608 break;
609 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000610
Ben Skeggs18b54c42011-05-25 15:22:33 +1000611 switch (dev_priv->card_type) {
612 case NV_50:
613 switch (dev_priv->chipset) {
614 case 0xa3:
615 case 0xa5:
616 case 0xa8:
617 case 0xaf:
618 nva3_copy_create(dev);
619 break;
620 }
621 break;
622 case NV_C0:
623 nvc0_copy_create(dev, 0);
624 nvc0_copy_create(dev, 1);
625 break;
626 default:
627 break;
628 }
629
Ben Skeggs52d07332011-06-23 16:44:05 +1000630 if (dev_priv->card_type == NV_40 ||
631 dev_priv->chipset == 0x31 ||
632 dev_priv->chipset == 0x34 ||
633 dev_priv->chipset == 0x36)
Ben Skeggs323dcac2011-06-23 16:21:21 +1000634 nv31_mpeg_create(dev);
Ben Skeggs18b54c42011-05-25 15:22:33 +1000635 else
636 if (dev_priv->card_type == NV_50 &&
637 (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
638 nv50_mpeg_create(dev);
639
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000640 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
641 if (dev_priv->eng[e]) {
642 ret = dev_priv->eng[e]->init(dev, e);
643 if (ret)
644 goto out_engine;
645 }
646 }
647
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000648 /* PFIFO */
649 ret = engine->fifo.init(dev);
650 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000651 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000652 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000653
Ben Skeggs1575b362011-07-04 11:55:39 +1000654 ret = nouveau_irq_init(dev);
655 if (ret)
656 goto out_fifo;
657
Ben Skeggs048a8852011-07-04 10:47:19 +1000658 /* initialise general modesetting */
659 drm_mode_config_init(dev);
660 drm_mode_create_scaling_mode_property(dev);
661 drm_mode_create_dithering_property(dev);
662 dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
663 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
664 dev->mode_config.min_width = 0;
665 dev->mode_config.min_height = 0;
666 if (dev_priv->card_type < NV_10) {
667 dev->mode_config.max_width = 2048;
668 dev->mode_config.max_height = 2048;
669 } else
670 if (dev_priv->card_type < NV_50) {
671 dev->mode_config.max_width = 4096;
672 dev->mode_config.max_height = 4096;
673 } else {
674 dev->mode_config.max_width = 8192;
675 dev->mode_config.max_height = 8192;
676 }
677
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200678 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000679 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000680 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000681
Ben Skeggsa82dd492011-04-01 13:56:05 +1000682 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200683 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000684 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000685 goto out_disp;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200686
Ben Skeggs1575b362011-07-04 11:55:39 +1000687 ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
688 NvDmaFB, NvDmaTT);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200689 if (ret)
690 goto out_fence;
Ben Skeggs1575b362011-07-04 11:55:39 +1000691
692 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693 }
694
Ben Skeggs1575b362011-07-04 11:55:39 +1000695 if (dev->mode_config.num_crtc) {
696 ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
697 if (ret)
698 goto out_chan;
699
700 nouveau_fbcon_init(dev);
701 drm_kms_helper_poll_init(dev);
702 }
703
Ben Skeggs6ee73862009-12-11 19:24:15 +1000704 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000705
Ben Skeggs1575b362011-07-04 11:55:39 +1000706out_chan:
707 nouveau_channel_put_unlocked(&dev_priv->channel);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200708out_fence:
709 nouveau_fence_fini(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000710out_disp:
711 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000712out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000713 nouveau_irq_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000714out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000715 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000716 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000717out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000718 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000719 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000720 if (!dev_priv->eng[e])
721 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000722 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000723 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000724 }
725 }
726
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000727 engine->fb.takedown(dev);
728out_timer:
729 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000730out_gpio:
731 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000732out_mc:
733 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000734out_gart:
735 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000736out_ttmvram:
737 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000738out_instmem:
739 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000740out_gpuobj:
741 nouveau_gpuobj_takedown(dev);
742out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000743 engine->vram.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000744out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000745 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000746 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200747out_display_early:
748 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000749out:
750 vga_client_register(dev->pdev, NULL, NULL, NULL);
751 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000752}
753
754static void nouveau_card_takedown(struct drm_device *dev)
755{
756 struct drm_nouveau_private *dev_priv = dev->dev_private;
757 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000758 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000759
Ben Skeggs1575b362011-07-04 11:55:39 +1000760 if (dev->mode_config.num_crtc) {
761 drm_kms_helper_poll_fini(dev);
762 nouveau_fbcon_fini(dev);
763 drm_vblank_cleanup(dev);
764 }
Ben Skeggs06b75e32011-06-08 18:29:12 +1000765
Ben Skeggsa82dd492011-04-01 13:56:05 +1000766 if (dev_priv->channel) {
Francisco Jerez36c952e2010-10-18 03:01:34 +0200767 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000768 nouveau_fence_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000770
Ben Skeggs06b75e32011-06-08 18:29:12 +1000771 engine->display.destroy(dev);
Ben Skeggs048a8852011-07-04 10:47:19 +1000772 drm_mode_config_cleanup(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000773
Ben Skeggsaba99a82011-05-25 14:48:50 +1000774 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000775 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000776 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
777 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000778 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000779 dev_priv->eng[e]->destroy(dev,e );
780 }
781 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000782 }
783 engine->fb.takedown(dev);
784 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000785 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000786 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200787 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000788
Jimmy Rentz97666102011-04-17 16:15:09 -0400789 if (dev_priv->vga_ram) {
790 nouveau_bo_unpin(dev_priv->vga_ram);
791 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
792 }
793
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000794 mutex_lock(&dev->struct_mutex);
795 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
796 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
797 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000798 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000799 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000800
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000801 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000802 nouveau_gpuobj_takedown(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000803 engine->vram.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000804
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000805 nouveau_irq_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000806
Ben Skeggs330c5982010-09-16 15:39:49 +1000807 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000808 nouveau_bios_takedown(dev);
809
810 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000811}
812
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000813int
814nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
815{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000816 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000817 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000818 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000819
820 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
821 if (unlikely(!fpriv))
822 return -ENOMEM;
823
824 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000825 INIT_LIST_HEAD(&fpriv->channels);
826
Ben Skeggse41f26e2011-06-07 15:35:37 +1000827 if (dev_priv->card_type == NV_50) {
828 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
829 &fpriv->vm);
830 if (ret) {
831 kfree(fpriv);
832 return ret;
833 }
834 } else
835 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000836 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
837 &fpriv->vm);
838 if (ret) {
839 kfree(fpriv);
840 return ret;
841 }
Ben Skeggse41f26e2011-06-07 15:35:37 +1000842 }
Ben Skeggsfe32b162011-06-03 10:07:08 +1000843
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000844 file_priv->driver_priv = fpriv;
845 return 0;
846}
847
Ben Skeggs6ee73862009-12-11 19:24:15 +1000848/* here a client dies, release the stuff that was allocated for its
849 * file_priv */
850void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
851{
852 nouveau_channel_cleanup(dev, file_priv);
853}
854
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000855void
856nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
857{
858 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +1000859 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000860 kfree(fpriv);
861}
862
Ben Skeggs6ee73862009-12-11 19:24:15 +1000863/* first module load, setup the mmio/fb mapping */
864/* KMS: we need mmio at load time, not when the first drm client opens. */
865int nouveau_firstopen(struct drm_device *dev)
866{
867 return 0;
868}
869
870/* if we have an OF card, copy vbios to RAMIN */
871static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
872{
873#if defined(__powerpc__)
874 int size, i;
875 const uint32_t *bios;
876 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
877 if (!dn) {
878 NV_INFO(dev, "Unable to get the OF node\n");
879 return;
880 }
881
882 bios = of_get_property(dn, "NVDA,BMP", &size);
883 if (bios) {
884 for (i = 0; i < size; i += 4)
885 nv_wi32(dev, i, bios[i/4]);
886 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
887 } else {
888 NV_INFO(dev, "Unable to get the OF bios\n");
889 }
890#endif
891}
892
Marcin Slusarz06415c52010-05-16 17:29:56 +0200893static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
894{
895 struct pci_dev *pdev = dev->pdev;
896 struct apertures_struct *aper = alloc_apertures(3);
897 if (!aper)
898 return NULL;
899
900 aper->ranges[0].base = pci_resource_start(pdev, 1);
901 aper->ranges[0].size = pci_resource_len(pdev, 1);
902 aper->count = 1;
903
904 if (pci_resource_len(pdev, 2)) {
905 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
906 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
907 aper->count++;
908 }
909
910 if (pci_resource_len(pdev, 3)) {
911 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
912 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
913 aper->count++;
914 }
915
916 return aper;
917}
918
919static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
920{
921 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200922 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200923 dev_priv->apertures = nouveau_get_apertures(dev);
924 if (!dev_priv->apertures)
925 return -ENOMEM;
926
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200927#ifdef CONFIG_X86
928 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
929#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000930
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200931 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200932 return 0;
933}
934
Ben Skeggs6ee73862009-12-11 19:24:15 +1000935int nouveau_load(struct drm_device *dev, unsigned long flags)
936{
937 struct drm_nouveau_private *dev_priv;
938 uint32_t reg0;
939 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000940 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000941
942 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200943 if (!dev_priv) {
944 ret = -ENOMEM;
945 goto err_out;
946 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000947 dev->dev_private = dev_priv;
948 dev_priv->dev = dev;
949
950 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000951
952 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
953 dev->pci_vendor, dev->pci_device, dev->pdev->class);
954
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955 /* resource 0 is mmio regs */
956 /* resource 1 is linear FB */
957 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
958 /* resource 6 is bios */
959
960 /* map the mmio regs */
961 mmio_start_offs = pci_resource_start(dev->pdev, 0);
962 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
963 if (!dev_priv->mmio) {
964 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
965 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200966 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100967 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000968 }
969 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
970 (unsigned long long)mmio_start_offs);
971
972#ifdef __BIG_ENDIAN
973 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +1000974 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
975 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000976
977 DRM_MEMORYBARRIER();
978#endif
979
980 /* Time to determine the card architecture */
981 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200982 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000983
984 /* We're dealing with >=NV10 */
985 if ((reg0 & 0x0f000000) > 0) {
986 /* Bit 27-20 contain the architecture in hex */
987 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200988 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000989 /* NV04 or NV05 */
990 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000991 if (reg0 & 0x00f00000)
992 dev_priv->chipset = 0x05;
993 else
994 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000995 } else
996 dev_priv->chipset = 0xff;
997
998 switch (dev_priv->chipset & 0xf0) {
999 case 0x00:
1000 case 0x10:
1001 case 0x20:
1002 case 0x30:
1003 dev_priv->card_type = dev_priv->chipset & 0xf0;
1004 break;
1005 case 0x40:
1006 case 0x60:
1007 dev_priv->card_type = NV_40;
1008 break;
1009 case 0x50:
1010 case 0x80:
1011 case 0x90:
1012 case 0xa0:
1013 dev_priv->card_type = NV_50;
1014 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001015 case 0xc0:
1016 dev_priv->card_type = NV_C0;
1017 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001018 default:
1019 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001020 ret = -EINVAL;
1021 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001022 }
1023
1024 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1025 dev_priv->card_type, reg0);
1026
Ben Skeggsaba99a82011-05-25 14:48:50 +10001027 /* Determine whether we'll attempt acceleration or not, some
1028 * cards are disabled by default here due to them being known
1029 * non-functional, or never been tested due to lack of hw.
1030 */
1031 dev_priv->noaccel = !!nouveau_noaccel;
1032 if (nouveau_noaccel == -1) {
1033 switch (dev_priv->chipset) {
1034 case 0xc1: /* known broken */
1035 case 0xc8: /* never tested */
Ben Skeggsad830d22011-05-27 16:18:10 +10001036 NV_INFO(dev, "acceleration disabled by default, pass "
1037 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001038 dev_priv->noaccel = true;
1039 break;
1040 default:
1041 dev_priv->noaccel = false;
1042 break;
1043 }
1044 }
1045
Ben Skeggscd0b0722010-06-01 15:56:22 +10001046 ret = nouveau_remove_conflicting_drivers(dev);
1047 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001048 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001049
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001050 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001051 if (dev_priv->card_type >= NV_40) {
1052 int ramin_bar = 2;
1053 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1054 ramin_bar = 3;
1055
1056 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001057 dev_priv->ramin =
1058 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001059 dev_priv->ramin_size);
1060 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +10001061 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001062 ret = -ENOMEM;
1063 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001064 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001065 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001066 dev_priv->ramin_size = 1 * 1024 * 1024;
1067 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001068 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001069 if (!dev_priv->ramin) {
1070 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001071 ret = -ENOMEM;
1072 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001073 }
1074 }
1075
1076 nouveau_OF_copy_vbios_to_ramin(dev);
1077
1078 /* Special flags */
1079 if (dev->pci_device == 0x01a0)
1080 dev_priv->flags |= NV_NFORCE;
1081 else if (dev->pci_device == 0x01f0)
1082 dev_priv->flags |= NV_NFORCE2;
1083
1084 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001085 ret = nouveau_card_init(dev);
1086 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001087 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001088
1089 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001090
1091err_ramin:
1092 iounmap(dev_priv->ramin);
1093err_mmio:
1094 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001095err_priv:
1096 kfree(dev_priv);
1097 dev->dev_private = NULL;
1098err_out:
1099 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001100}
1101
Ben Skeggs6ee73862009-12-11 19:24:15 +10001102void nouveau_lastclose(struct drm_device *dev)
1103{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001104 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001105}
1106
1107int nouveau_unload(struct drm_device *dev)
1108{
1109 struct drm_nouveau_private *dev_priv = dev->dev_private;
1110
Ben Skeggscd0b0722010-06-01 15:56:22 +10001111 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001112
1113 iounmap(dev_priv->mmio);
1114 iounmap(dev_priv->ramin);
1115
1116 kfree(dev_priv);
1117 dev->dev_private = NULL;
1118 return 0;
1119}
1120
Ben Skeggs6ee73862009-12-11 19:24:15 +10001121int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv)
1123{
1124 struct drm_nouveau_private *dev_priv = dev->dev_private;
1125 struct drm_nouveau_getparam *getparam = data;
1126
Ben Skeggs6ee73862009-12-11 19:24:15 +10001127 switch (getparam->param) {
1128 case NOUVEAU_GETPARAM_CHIPSET_ID:
1129 getparam->value = dev_priv->chipset;
1130 break;
1131 case NOUVEAU_GETPARAM_PCI_VENDOR:
1132 getparam->value = dev->pci_vendor;
1133 break;
1134 case NOUVEAU_GETPARAM_PCI_DEVICE:
1135 getparam->value = dev->pci_device;
1136 break;
1137 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001138 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001140 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001141 getparam->value = NV_PCIE;
1142 else
1143 getparam->value = NV_PCI;
1144 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001145 case NOUVEAU_GETPARAM_FB_SIZE:
1146 getparam->value = dev_priv->fb_available_size;
1147 break;
1148 case NOUVEAU_GETPARAM_AGP_SIZE:
1149 getparam->value = dev_priv->gart_info.aper_size;
1150 break;
1151 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001152 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001153 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001154 case NOUVEAU_GETPARAM_PTIMER_TIME:
1155 getparam->value = dev_priv->engine.timer.read(dev);
1156 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001157 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1158 getparam->value = 1;
1159 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001160 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001161 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001162 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001163 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1164 /* NV40 and NV50 versions are quite different, but register
1165 * address is the same. User is supposed to know the card
1166 * family anyway... */
1167 if (dev_priv->chipset >= 0x40) {
1168 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1169 break;
1170 }
1171 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001172 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001173 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001174 return -EINVAL;
1175 }
1176
1177 return 0;
1178}
1179
1180int
1181nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1182 struct drm_file *file_priv)
1183{
1184 struct drm_nouveau_setparam *setparam = data;
1185
Ben Skeggs6ee73862009-12-11 19:24:15 +10001186 switch (setparam->param) {
1187 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001188 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001189 return -EINVAL;
1190 }
1191
1192 return 0;
1193}
1194
1195/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001196bool
1197nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1198 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001199{
1200 struct drm_nouveau_private *dev_priv = dev->dev_private;
1201 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1202 uint64_t start = ptimer->read(dev);
1203
1204 do {
1205 if ((nv_rd32(dev, reg) & mask) == val)
1206 return true;
1207 } while (ptimer->read(dev) - start < timeout);
1208
1209 return false;
1210}
1211
Ben Skeggs12fb9522010-11-19 14:32:56 +10001212/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1213bool
1214nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1215 uint32_t reg, uint32_t mask, uint32_t val)
1216{
1217 struct drm_nouveau_private *dev_priv = dev->dev_private;
1218 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1219 uint64_t start = ptimer->read(dev);
1220
1221 do {
1222 if ((nv_rd32(dev, reg) & mask) != val)
1223 return true;
1224 } while (ptimer->read(dev) - start < timeout);
1225
1226 return false;
1227}
1228
Ben Skeggs78e29332011-06-18 16:27:24 +10001229/* Wait until cond(data) == true, up until timeout has hit */
1230bool
1231nouveau_wait_cb(struct drm_device *dev, u64 timeout,
1232 bool (*cond)(void *), void *data)
1233{
1234 struct drm_nouveau_private *dev_priv = dev->dev_private;
1235 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1236 u64 start = ptimer->read(dev);
1237
1238 do {
1239 if (cond(data) == true)
1240 return true;
1241 } while (ptimer->read(dev) - start < timeout);
1242
1243 return false;
1244}
1245
Ben Skeggs6ee73862009-12-11 19:24:15 +10001246/* Waits for PGRAPH to go completely idle */
1247bool nouveau_wait_for_idle(struct drm_device *dev)
1248{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001249 struct drm_nouveau_private *dev_priv = dev->dev_private;
1250 uint32_t mask = ~0;
1251
1252 if (dev_priv->card_type == NV_40)
1253 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1254
1255 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001256 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1257 nv_rd32(dev, NV04_PGRAPH_STATUS));
1258 return false;
1259 }
1260
1261 return true;
1262}
1263